amdgpu_device.c 89.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/kthread.h>
A
Alex Deucher 已提交
29 30 31 32
#include <linux/console.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
33
#include <drm/drm_atomic_helper.h>
A
Alex Deucher 已提交
34 35 36 37 38
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
39
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
40 41 42
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
43
#include "amdgpu_atomfirmware.h"
44
#include "amd_pcie.h"
K
Ken Wang 已提交
45 46 47
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
48 49 50
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
51
#include "vi.h"
52
#include "soc15.h"
A
Alex Deucher 已提交
53
#include "bif/bif_4_1_d.h"
54
#include <linux/pci.h>
55
#include <linux/firmware.h>
56
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
57

58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
60

61
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
62
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
63
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
64

65 66
#define AMDGPU_RESUME_MS		2000

A
Alex Deucher 已提交
67
static const char *amdgpu_asic_name[] = {
68 69 70 71 72
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
73 74 75 76 77 78 79
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
80
	"FIJI",
A
Alex Deucher 已提交
81
	"CARRIZO",
S
Samuel Li 已提交
82
	"STONEY",
83 84
	"POLARIS10",
	"POLARIS11",
85
	"POLARIS12",
K
Ken Wang 已提交
86
	"VEGA10",
87
	"VEGA12",
88
	"RAVEN",
A
Alex Deucher 已提交
89 90 91
	"LAST",
};

92 93
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

94 95 96 97 98 99 100 101
/**
 * amdgpu_device_is_px - Is the device is a dGPU with HG/PX power control
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with HG/PX power control,
 * otherwise return false.
 */
A
Alex Deucher 已提交
102 103 104 105
bool amdgpu_device_is_px(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;

106
	if (adev->flags & AMD_IS_PX)
A
Alex Deucher 已提交
107 108 109 110 111 112 113
		return true;
	return false;
}

/*
 * MMIO register access helper functions.
 */
114 115 116 117 118 119 120 121 122
/**
 * amdgpu_mm_rreg - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
123
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
124
			uint32_t acc_flags)
A
Alex Deucher 已提交
125
{
126 127
	uint32_t ret;

128
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
129 130
		return amdgpu_virt_kiq_rreg(adev, reg);

M
Monk Liu 已提交
131
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
132
		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
A
Alex Deucher 已提交
133 134 135 136 137 138 139 140
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
141 142
	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
	return ret;
A
Alex Deucher 已提交
143 144
}

145 146 147 148 149 150
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

151 152 153 154 155 156 157 158
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
159 160 161 162 163 164 165 166 167 168 169 170
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
171 172 173 174 175 176 177 178 179
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
180 181 182 183 184 185 186
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

187 188 189 190 191 192 193 194 195 196
/**
 * amdgpu_mm_wreg - write to a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
197
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
198
		    uint32_t acc_flags)
A
Alex Deucher 已提交
199
{
200
	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
201

202 203 204 205
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}

206
	if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
207 208
		return amdgpu_virt_kiq_wreg(adev, reg, v);

M
Monk Liu 已提交
209
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
A
Alex Deucher 已提交
210 211 212 213 214 215 216 217 218
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
219 220 221 222

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
223 224
}

225 226 227 228 229 230 231 232
/**
 * amdgpu_io_rreg - read an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
233 234 235 236 237 238 239 240 241 242
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
{
	if ((reg * 4) < adev->rio_mem_size)
		return ioread32(adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
	}
}

243 244 245 246 247 248 249 250 251
/**
 * amdgpu_io_wreg - write to an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
252 253
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
254 255 256
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}
A
Alex Deucher 已提交
257 258 259 260 261 262 263

	if ((reg * 4) < adev->rio_mem_size)
		iowrite32(v, adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
	}
264 265 266 267

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

A
Alex Deucher 已提交
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

420 421 422 423 424 425 426 427
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
428
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
429
{
430 431 432 433 434
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
435 436
}

437 438 439 440 441 442 443
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Frees the VRAM scratch page.
 */
444
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
445
{
446
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
447 448 449
}

/**
450
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
451 452 453 454 455 456 457 458
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
459 460 461
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
			tmp |= or_mask;
		}
		WREG32(reg, tmp);
	}
}

485 486 487 488 489 490 491 492
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
493
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
494 495 496 497 498 499 500 501
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

/*
 * GPU doorbell aperture helpers function.
 */
/**
502
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
503 504 505 506 507 508
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
509
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
510
{
511 512 513 514 515 516 517 518 519
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

520 521 522
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

A
Alex Deucher 已提交
523 524 525 526
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

527
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
A
Alex Deucher 已提交
528 529 530 531
					     AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

532 533 534 535
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
536 537 538 539 540 541
		return -ENOMEM;

	return 0;
}

/**
542
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
543 544 545 546 547
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
548
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
549 550 551 552 553
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

554

A
Alex Deucher 已提交
555 556

/*
557
 * amdgpu_device_wb_*()
558
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
559
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
560 561 562
 */

/**
563
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
564 565 566 567 568 569
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
570
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
571 572
{
	if (adev->wb.wb_obj) {
573 574 575
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
576 577 578 579 580
		adev->wb.wb_obj = NULL;
	}
}

/**
581
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
582 583 584
 *
 * @adev: amdgpu_device pointer
 *
585
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
586 587 588
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
589
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
590 591 592 593
{
	int r;

	if (adev->wb.wb_obj == NULL) {
594 595
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
596 597 598
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
599 600 601 602 603 604 605 606 607
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
608
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
609 610 611 612 613 614
	}

	return 0;
}

/**
615
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
616 617 618 619 620 621 622
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
623
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
624 625 626
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

627
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
628
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
629
		*wb = offset << 3; /* convert to dw offset */
630 631 632 633 634 635
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
636
/**
637
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
638 639 640 641 642 643
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
644
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
645
{
M
Monk Liu 已提交
646
	wb >>= 3;
A
Alex Deucher 已提交
647
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
648
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
649 650 651
}

/**
652
 * amdgpu_device_vram_location - try to find VRAM location
653
 *
A
Alex Deucher 已提交
654 655 656 657
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 * @base: base address at which to put VRAM
 *
658
 * Function will try to place VRAM at base address provided
659
 * as parameter.
A
Alex Deucher 已提交
660
 */
661
void amdgpu_device_vram_location(struct amdgpu_device *adev,
662
				 struct amdgpu_gmc *mc, u64 base)
A
Alex Deucher 已提交
663 664 665 666 667 668 669 670 671 672 673 674 675
{
	uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;

	mc->vram_start = base;
	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
	if (limit && limit < mc->real_vram_size)
		mc->real_vram_size = limit;
	dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
			mc->mc_vram_size >> 20, mc->vram_start,
			mc->vram_end, mc->real_vram_size >> 20);
}

/**
676
 * amdgpu_device_gart_location - try to find GTT location
677
 *
A
Alex Deucher 已提交
678 679 680 681 682 683 684 685 686 687
 * @adev: amdgpu device structure holding all necessary informations
 * @mc: memory controller structure holding memory informations
 *
 * Function will place try to place GTT before or after VRAM.
 *
 * If GTT size is bigger than space left then we ajust GTT size.
 * Thus function will never fails.
 *
 * FIXME: when reducing GTT size align new size on power of 2.
 */
688
void amdgpu_device_gart_location(struct amdgpu_device *adev,
689
				 struct amdgpu_gmc *mc)
A
Alex Deucher 已提交
690 691 692
{
	u64 size_af, size_bf;

693 694
	mc->gart_size += adev->pm.smu_prv_buffer_size;

695
	size_af = adev->gmc.mc_mask - mc->vram_end;
696
	size_bf = mc->vram_start;
A
Alex Deucher 已提交
697
	if (size_bf > size_af) {
698
		if (mc->gart_size > size_bf) {
A
Alex Deucher 已提交
699
			dev_warn(adev->dev, "limiting GTT\n");
700
			mc->gart_size = size_bf;
A
Alex Deucher 已提交
701
		}
702
		mc->gart_start = 0;
A
Alex Deucher 已提交
703
	} else {
704
		if (mc->gart_size > size_af) {
A
Alex Deucher 已提交
705
			dev_warn(adev->dev, "limiting GTT\n");
706
			mc->gart_size = size_af;
A
Alex Deucher 已提交
707
		}
708 709 710 711
		/* VCE doesn't like it when BOs cross a 4GB segment, so align
		 * the GART base on a 4GB boundary as well.
		 */
		mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL);
A
Alex Deucher 已提交
712
	}
713
	mc->gart_end = mc->gart_start + mc->gart_size - 1;
A
Alex Deucher 已提交
714
	dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
715
			mc->gart_size >> 20, mc->gart_start, mc->gart_end);
A
Alex Deucher 已提交
716 717
}

718 719 720 721 722 723 724 725 726 727 728
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
729
	u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
730
	u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
731 732 733
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
734 735 736
	u16 cmd;
	int r;

737 738 739 740
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

741 742 743 744 745 746
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
747
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
748 749 750 751 752 753 754 755
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

756 757 758 759 760 761
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
762
	amdgpu_device_doorbell_fini(adev);
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
779
	r = amdgpu_device_doorbell_init(adev);
780 781 782 783 784 785 786
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
787

A
Alex Deucher 已提交
788 789 790 791
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
792
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
793 794 795
 *
 * @adev: amdgpu_device pointer
 *
796 797 798
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
799
 */
A
Alex Deucher 已提交
800
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
801 802 803
{
	uint32_t reg;

804 805 806 807
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
808 809 810 811
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
812 813 814 815 816 817 818 819 820 821
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
822 823
			if (fw_ver < 0x00160e00)
				return true;
824 825
		}
	}
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842

	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
843 844
}

A
Alex Deucher 已提交
845 846
/* if we get transitioned to only one device, take VGA back */
/**
847
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
848 849 850 851 852 853 854
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
855
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
856 857 858 859 860 861 862 863 864 865
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

866 867 868 869 870 871 872 873 874 875
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
876
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
877 878 879 880
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
881 882
	if (amdgpu_vm_block_size == -1)
		return;
883

884
	if (amdgpu_vm_block_size < 9) {
885 886
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
887
		amdgpu_vm_block_size = -1;
888 889 890
	}
}

891 892 893 894 895 896 897 898
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
899
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
900
{
901 902 903 904
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

905 906 907
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
908
		amdgpu_vm_size = -1;
909 910 911
	}
}

912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
	bool is_os_64 = (sizeof(void *) == 8) ? true : false;
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

A
Alex Deucher 已提交
952
/**
953
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
954 955 956 957 958 959
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
960
static void amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
961
{
962 963 964 965
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
966
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
967 968 969 970
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
971

972
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
973 974 975
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
976
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
977 978
	}

979
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
980
		/* gtt size must be greater or equal to 32M */
981 982 983
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
984 985
	}

986 987 988 989 990 991 992
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

993 994
	amdgpu_device_check_smu_prv_buffer_size(adev);

995
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
996

997
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
998

999
	if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1000
	    !is_power_of_2(amdgpu_vram_page_split))) {
C
Christian König 已提交
1001 1002 1003 1004
		dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
			 amdgpu_vram_page_split);
		amdgpu_vram_page_split = 1024;
	}
1005 1006 1007 1008 1009

	if (amdgpu_lockup_timeout == 0) {
		dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n");
		amdgpu_lockup_timeout = 10000;
	}
1010 1011

	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
A
Alex Deucher 已提交
1012 1013 1014 1015 1016 1017
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1018
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
		return;

	if (state == VGA_SWITCHEROO_ON) {
1031
		pr_info("amdgpu: switched on\n");
A
Alex Deucher 已提交
1032 1033 1034
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1035
		amdgpu_device_resume(dev, true, true);
A
Alex Deucher 已提交
1036 1037 1038 1039

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
		drm_kms_helper_poll_enable(dev);
	} else {
1040
		pr_info("amdgpu: switched off\n");
A
Alex Deucher 已提交
1041 1042
		drm_kms_helper_poll_disable(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1043
		amdgpu_device_suspend(dev, true, true);
A
Alex Deucher 已提交
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1086
int amdgpu_device_ip_set_clockgating_state(void *dev,
1087 1088
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1089
{
1090
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1091 1092 1093
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1094
		if (!adev->ip_blocks[i].status.valid)
1095
			continue;
1096 1097 1098 1099 1100 1101 1102 1103 1104
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1105 1106 1107 1108
	}
	return r;
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1120
int amdgpu_device_ip_set_powergating_state(void *dev,
1121 1122
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1123
{
1124
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1125 1126 1127
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1128
		if (!adev->ip_blocks[i].status.valid)
1129
			continue;
1130 1131 1132 1133 1134 1135 1136 1137 1138
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1139 1140 1141 1142
	}
	return r;
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1154 1155
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1167 1168 1169 1170 1171 1172 1173 1174 1175
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1176 1177
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1178 1179 1180 1181
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1182
		if (!adev->ip_blocks[i].status.valid)
1183
			continue;
1184 1185
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1186 1187 1188 1189 1190 1191 1192 1193 1194
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1195 1196 1197 1198 1199 1200 1201 1202 1203
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1204 1205
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1206 1207 1208 1209
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1210
		if (!adev->ip_blocks[i].status.valid)
1211
			continue;
1212 1213
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1214 1215 1216 1217 1218
	}
	return true;

}

1219 1220 1221 1222 1223 1224 1225 1226 1227
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1228 1229 1230
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1231 1232 1233 1234
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1235
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1236 1237 1238 1239 1240 1241
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1242
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1243 1244
 *
 * @adev: amdgpu_device pointer
1245
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1246 1247 1248 1249 1250 1251
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1252 1253 1254
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1255
{
1256
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1257

1258 1259 1260
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1261 1262 1263 1264 1265
		return 0;

	return 1;
}

1266
/**
1267
 * amdgpu_device_ip_block_add
1268 1269 1270 1271 1272 1273 1274
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1275 1276
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1277 1278 1279 1280
{
	if (!ip_block_version)
		return -EINVAL;

1281
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1282 1283
		  ip_block_version->funcs->name);

1284 1285 1286 1287 1288
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1301
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1302 1303 1304 1305 1306 1307
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
		struct drm_device *ddev = adev->ddev;
		const char *pci_address_name = pci_name(ddev->pdev);
1308
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1309 1310 1311

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1312 1313
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1314 1315
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1316 1317 1318
				long num_crtc;
				int res = -1;

1319
				adev->enable_virtual_display = true;
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1334 1335 1336 1337
				break;
			}
		}

1338 1339 1340
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1341 1342 1343 1344 1345

		kfree(pciaddstr);
	}
}

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1356 1357 1358 1359 1360 1361 1362
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
	char fw_name[30];
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1363 1364
	adev->firmware.gpu_info_fw = NULL;

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	switch (adev->asic_type) {
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1393 1394 1395
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1396 1397 1398
	case CHIP_RAVEN:
		chip_name = "raven";
		break;
1399 1400 1401
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1402
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1403 1404 1405 1406 1407 1408
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1409
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1410 1411 1412 1413 1414 1415 1416
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1417
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1418 1419 1420 1421 1422 1423
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1424
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1425 1426
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1427 1428 1429 1430
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1431
		adev->gfx.config.max_texture_channel_caches =
1432 1433 1434 1435 1436
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1437
		adev->gfx.config.double_offchip_lds_buf =
1438 1439
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1440 1441 1442 1443 1444
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1467
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1468
{
1469
	int i, r;
A
Alex Deucher 已提交
1470

1471
	amdgpu_device_enable_virtual_display(adev);
1472

A
Alex Deucher 已提交
1473
	switch (adev->asic_type) {
1474 1475
	case CHIP_TOPAZ:
	case CHIP_TONGA:
1476
	case CHIP_FIJI:
1477 1478
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1479
	case CHIP_POLARIS12:
1480
	case CHIP_CARRIZO:
1481 1482
	case CHIP_STONEY:
		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1483 1484 1485 1486 1487 1488 1489 1490
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
K
Ken Wang 已提交
1491 1492 1493 1494 1495 1496
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1497
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1498 1499 1500 1501 1502
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
			adev->family = AMDGPU_FAMILY_CI;
		else
			adev->family = AMDGPU_FAMILY_KV;

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1519 1520 1521
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_RAVEN:
1522 1523 1524 1525
		if (adev->asic_type == CHIP_RAVEN)
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
1526 1527 1528 1529 1530

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
1531 1532 1533 1534 1535
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1536 1537 1538 1539
	r = amdgpu_device_parse_gpu_info_fw(adev);
	if (r)
		return r;

1540 1541
	amdgpu_amdkfd_device_probe(adev);

1542 1543 1544
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
1545
			return -EAGAIN;
1546 1547
	}

1548 1549
	adev->powerplay.pp_feature = amdgpu_pp_feature_mask;

A
Alex Deucher 已提交
1550 1551
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1552 1553
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
1554
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1555
		} else {
1556 1557
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1558
				if (r == -ENOENT) {
1559
					adev->ip_blocks[i].status.valid = false;
1560
				} else if (r) {
1561 1562
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1563
					return r;
1564
				} else {
1565
					adev->ip_blocks[i].status.valid = true;
1566
				}
1567
			} else {
1568
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
1569 1570 1571 1572
			}
		}
	}

1573 1574 1575
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
1576 1577 1578
	return 0;
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1590
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1591 1592 1593 1594
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1595
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1596
			continue;
1597
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1598
		if (r) {
1599 1600
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1601
			return r;
1602
		}
1603
		adev->ip_blocks[i].status.sw = true;
1604

A
Alex Deucher 已提交
1605
		/* need to do gmc hw init early so we can allocate gpu mem */
1606
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1607
			r = amdgpu_device_vram_scratch_init(adev);
1608 1609
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
A
Alex Deucher 已提交
1610
				return r;
1611
			}
1612
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1613 1614
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
A
Alex Deucher 已提交
1615
				return r;
1616
			}
1617
			r = amdgpu_device_wb_init(adev);
1618
			if (r) {
1619
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
A
Alex Deucher 已提交
1620
				return r;
1621
			}
1622
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
1623 1624 1625 1626 1627 1628 1629 1630 1631

			/* right after GMC hw init, we create CSA */
			if (amdgpu_sriov_vf(adev)) {
				r = amdgpu_allocate_static_csa(adev);
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
					return r;
				}
			}
A
Alex Deucher 已提交
1632 1633 1634 1635
		}
	}

	for (i = 0; i < adev->num_ip_blocks; i++) {
1636
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1637
			continue;
1638
		if (adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
1639
			continue;
1640
		r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1641
		if (r) {
1642 1643
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1644
			return r;
1645
		}
1646
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
1647 1648
	}

1649
	amdgpu_amdkfd_device_init(adev);
1650 1651 1652 1653

	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, true);

A
Alex Deucher 已提交
1654 1655 1656
	return 0;
}

1657 1658 1659 1660 1661 1662 1663 1664 1665
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
1666
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1667 1668 1669 1670
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
1681
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1682 1683 1684 1685 1686
{
	return !!memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM);
}

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
/**
 * amdgpu_device_ip_late_set_cg_state - late init for clockgating
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass enabling clockgating for hardware IPs.
 * The list of all the hardware IPs that make up the asic is walked and the
 * set_clockgating_state callbacks are run.  This stage is run late
 * in the init process.
 * Returns 0 on success, negative error code on failure.
 */
1698
static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1699 1700 1701
{
	int i = 0, r;

1702 1703 1704
	if (amdgpu_emu_mode == 1)
		return 0;

1705 1706 1707 1708
	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);

A
Alex Deucher 已提交
1709
	for (i = 0; i < adev->num_ip_blocks; i++) {
1710
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1711
			continue;
1712
		/* skip CG for VCE/UVD, it's handled specially */
1713
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1714 1715
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1716
			/* enable clockgating to save power */
1717 1718
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_GATE);
1719 1720
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1721
					  adev->ip_blocks[i].version->funcs->name, r);
1722 1723
				return r;
			}
1724
		}
A
Alex Deucher 已提交
1725
	}
1726 1727 1728
	return 0;
}

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
1741
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
{
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.late_initialized = true;
		}
	}

1759 1760
	queue_delayed_work(system_wq, &adev->late_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));
A
Alex Deucher 已提交
1761

1762
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
1763 1764 1765 1766

	return 0;
}

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1778
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1779 1780 1781
{
	int i, r;

1782
	amdgpu_amdkfd_device_fini(adev);
1783 1784
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
1785
		if (!adev->ip_blocks[i].status.hw)
1786
			continue;
1787 1788
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC &&
			adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1789
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
1790 1791
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1792 1793
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1794
					  adev->ip_blocks[i].version->funcs->name, r);
1795 1796
				return r;
			}
1797
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1798 1799 1800
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1801
					  adev->ip_blocks[i].version->funcs->name, r);
1802
			}
1803
			adev->ip_blocks[i].status.hw = false;
1804 1805 1806 1807
			break;
		}
	}

A
Alex Deucher 已提交
1808
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1809
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
1810
			continue;
1811 1812

		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1813 1814
			adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
			adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1815 1816 1817 1818 1819 1820 1821 1822
			/* ungate blocks before hw fini so that we can shutdown the blocks safely */
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
			if (r) {
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
1823
		}
1824

1825
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
1826
		/* XXX handle errors */
1827
		if (r) {
1828 1829
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1830
		}
1831

1832
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
1833 1834
	}

1835

A
Alex Deucher 已提交
1836
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1837
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
1838
			continue;
1839 1840 1841 1842 1843 1844 1845

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
			amdgpu_free_static_csa(adev);
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
		}

1846
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
1847
		/* XXX handle errors */
1848
		if (r) {
1849 1850
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1851
		}
1852 1853
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1854 1855
	}

M
Monk Liu 已提交
1856
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1857
		if (!adev->ip_blocks[i].status.late_initialized)
1858
			continue;
1859 1860 1861
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
1862 1863
	}

1864
	if (amdgpu_sriov_vf(adev))
1865 1866
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
1867

A
Alex Deucher 已提交
1868 1869 1870
	return 0;
}

1871 1872 1873 1874 1875 1876 1877 1878 1879
/**
 * amdgpu_device_ip_late_init_func_handler - work handler for clockgating
 *
 * @work: work_struct
 *
 * Work handler for amdgpu_device_ip_late_set_cg_state.  We put the
 * clockgating setup into a worker thread to speed up driver init and
 * resume from suspend.
 */
1880
static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
1881 1882 1883
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, late_init_work.work);
1884
	amdgpu_device_ip_late_set_cg_state(adev);
1885 1886
}

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
1898
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1899 1900 1901
{
	int i, r;

1902 1903 1904
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

1905
	/* ungate SMC block first */
1906 1907
	r = amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
						   AMD_CG_STATE_UNGATE);
1908
	if (r) {
1909
		DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n", r);
1910 1911
	}

A
Alex Deucher 已提交
1912
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1913
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1914 1915
			continue;
		/* ungate blocks so that suspend can properly shut them down */
1916
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_SMC &&
1917
			adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1918 1919
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
										     AMD_CG_STATE_UNGATE);
1920
			if (r) {
1921 1922
				DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
1923
			}
1924
		}
A
Alex Deucher 已提交
1925
		/* XXX handle errors */
1926
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
1927
		/* XXX handle errors */
1928
		if (r) {
1929 1930
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1931
		}
A
Alex Deucher 已提交
1932 1933
	}

1934 1935 1936
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

A
Alex Deucher 已提交
1937 1938 1939
	return 0;
}

1940
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
1941 1942 1943
{
	int i, r;

1944 1945 1946 1947 1948
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
		AMD_IP_BLOCK_TYPE_IH,
	};
1949

1950 1951 1952
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1953

1954 1955 1956 1957 1958 1959 1960 1961 1962
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1963 1964
			if (r)
				return r;
1965 1966 1967 1968 1969 1970
		}
	}

	return 0;
}

1971
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
1972 1973 1974
{
	int i, r;

1975 1976
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
M
Monk Liu 已提交
1977
		AMD_IP_BLOCK_TYPE_PSP,
1978 1979 1980
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
1981 1982
		AMD_IP_BLOCK_TYPE_UVD,
		AMD_IP_BLOCK_TYPE_VCE
1983
	};
1984

1985 1986 1987
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
1988

1989 1990 1991 1992 1993 1994 1995 1996 1997
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
			DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1998 1999
			if (r)
				return r;
2000 2001 2002 2003 2004 2005
		}
	}

	return 0;
}

2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
2018
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2019 2020 2021
{
	int i, r;

2022 2023 2024 2025
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2026 2027
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2028 2029 2030 2031 2032 2033
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
2034 2035 2036 2037 2038 2039
		}
	}

	return 0;
}

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
2053
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2054 2055 2056 2057
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2058
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2059
			continue;
2060
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2061 2062
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
2063
			continue;
2064
		r = adev->ip_blocks[i].version->funcs->resume(adev);
2065
		if (r) {
2066 2067
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2068
			return r;
2069
		}
A
Alex Deucher 已提交
2070 2071 2072 2073 2074
	}

	return 0;
}

2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
2087
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
2088 2089 2090
{
	int r;

2091
	r = amdgpu_device_ip_resume_phase1(adev);
2092 2093
	if (r)
		return r;
2094
	r = amdgpu_device_ip_resume_phase2(adev);
2095 2096 2097 2098

	return r;
}

2099 2100 2101 2102 2103 2104 2105
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
2106
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
2107
{
M
Monk Liu 已提交
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2119
	}
2120 2121
}

2122 2123 2124 2125 2126 2127 2128 2129
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
2130 2131 2132 2133 2134 2135
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
2136
	case CHIP_KAVERI:
2137 2138
	case CHIP_KABINI:
	case CHIP_MULLINS:
2139 2140 2141 2142
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
2143
	case CHIP_POLARIS12:
2144 2145
	case CHIP_TONGA:
	case CHIP_FIJI:
2146
	case CHIP_VEGA10:
2147
	case CHIP_VEGA12:
2148
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
2149
	case CHIP_RAVEN:
2150
#endif
2151
		return amdgpu_dc != 0;
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
#endif
	default:
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
 * @adev: amdgpu_device_pointer
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
X
Xiangliang Yu 已提交
2167 2168 2169
	if (amdgpu_sriov_vf(adev))
		return false;

2170 2171 2172
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

A
Alex Deucher 已提交
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
 * @pdev: drm dev pointer
 * @pdev: pci dev pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags)
{
	int r, i;
	bool runtime = false;
2192
	u32 max_MBps;
A
Alex Deucher 已提交
2193 2194 2195 2196 2197 2198

	adev->shutdown = false;
	adev->dev = &pdev->dev;
	adev->ddev = ddev;
	adev->pdev = pdev;
	adev->flags = flags;
2199
	adev->asic_type = flags & AMD_ASIC_MASK;
A
Alex Deucher 已提交
2200
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
2201 2202
	if (amdgpu_emu_mode == 1)
		adev->usec_timeout *= 2;
2203
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
2204 2205 2206 2207 2208
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
2209
	adev->vm_manager.vm_pte_num_rings = 0;
2210
	adev->gmc.gmc_funcs = NULL;
2211
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2212
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
2213 2214 2215 2216 2217

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
2218 2219
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
2220 2221 2222 2223
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
2224 2225
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
2226 2227 2228
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

2229 2230 2231
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
2232 2233 2234 2235

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
	atomic_set(&adev->irq.ih.lock, 0);
2236
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
2237 2238 2239
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
2240
	mutex_init(&adev->gfx.pipe_reserve_mutex);
A
Alex Deucher 已提交
2241 2242
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
2243
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
2244
	hash_init(adev->mn_hash);
2245
	mutex_init(&adev->lock_reset);
A
Alex Deucher 已提交
2246

2247
	amdgpu_device_check_arguments(adev);
A
Alex Deucher 已提交
2248 2249 2250 2251 2252 2253

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
2254
	spin_lock_init(&adev->gc_cac_idx_lock);
2255
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
2256
	spin_lock_init(&adev->audio_endpt_idx_lock);
2257
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
2258

2259 2260 2261
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

2262 2263 2264
	INIT_LIST_HEAD(&adev->ring_lru_list);
	spin_lock_init(&adev->ring_lru_list_lock);

2265 2266
	INIT_DELAYED_WORK(&adev->late_init_work,
			  amdgpu_device_ip_late_init_func_handler);
2267

2268 2269
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
2270 2271 2272 2273 2274 2275 2276
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
2277 2278 2279 2280 2281 2282 2283 2284

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

2285
	/* doorbell bar mapping */
2286
	amdgpu_device_doorbell_init(adev);
A
Alex Deucher 已提交
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296

	/* io port mapping */
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
			break;
		}
	}
	if (adev->rio_mem == NULL)
2297
		DRM_INFO("PCI I/O BAR is not found.\n");
A
Alex Deucher 已提交
2298

2299 2300
	amdgpu_device_get_pcie_info(adev);

A
Alex Deucher 已提交
2301
	/* early init functions */
2302
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
2303 2304 2305 2306 2307 2308
	if (r)
		return r;

	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
2309
	vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
A
Alex Deucher 已提交
2310

2311
	if (amdgpu_device_is_px(ddev))
A
Alex Deucher 已提交
2312
		runtime = true;
2313 2314 2315
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_register_client(adev->pdev,
					       &amdgpu_switcheroo_ops, runtime);
A
Alex Deucher 已提交
2316 2317 2318
	if (runtime)
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

2319 2320 2321
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
2322
		goto fence_driver_init;
2323
	}
2324

A
Alex Deucher 已提交
2325
	/* Read BIOS */
2326 2327 2328 2329
	if (!amdgpu_get_bios(adev)) {
		r = -EINVAL;
		goto failed;
	}
2330

A
Alex Deucher 已提交
2331
	r = amdgpu_atombios_init(adev);
2332 2333
	if (r) {
		dev_err(adev->dev, "amdgpu_atombios_init failed\n");
A
Alex Deucher 已提交
2334
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2335
		goto failed;
2336
	}
A
Alex Deucher 已提交
2337

2338 2339
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
2340

A
Alex Deucher 已提交
2341
	/* Post card if necessary */
A
Alex Deucher 已提交
2342
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
2343
		if (!adev->bios) {
2344
			dev_err(adev->dev, "no vBIOS found\n");
2345 2346
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
2347
		}
2348
		DRM_INFO("GPU posting now...\n");
2349 2350 2351 2352 2353
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
2354 2355
	}

2356 2357 2358 2359 2360
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
2361
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2362 2363 2364
			goto failed;
		}
	} else {
2365 2366 2367 2368
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
2369
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2370
			goto failed;
2371 2372
		}
		/* init i2c buses */
2373 2374
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
2375
	}
A
Alex Deucher 已提交
2376

2377
fence_driver_init:
A
Alex Deucher 已提交
2378 2379
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
2380 2381
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
2382
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2383
		goto failed;
2384
	}
A
Alex Deucher 已提交
2385 2386 2387 2388

	/* init the mode config */
	drm_mode_config_init(adev->ddev);

2389
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
2390
	if (r) {
2391 2392 2393 2394 2395 2396
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
2397 2398 2399
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
2400 2401 2402
			r = -EAGAIN;
			goto failed;
		}
2403
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
2404
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2405
		goto failed;
A
Alex Deucher 已提交
2406 2407 2408 2409
	}

	adev->accel_working = true;

2410 2411
	amdgpu_vm_check_compute_bug(adev);

2412 2413 2414 2415 2416 2417 2418 2419
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

A
Alex Deucher 已提交
2420 2421 2422
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
A
Alex Deucher 已提交
2423
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2424
		goto failed;
A
Alex Deucher 已提交
2425 2426
	}

2427 2428 2429
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

2430 2431
	amdgpu_fbdev_init(adev);

2432 2433 2434 2435
	r = amdgpu_pm_sysfs_init(adev);
	if (r)
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);

2436
	r = amdgpu_debugfs_gem_init(adev);
M
Monk Liu 已提交
2437
	if (r)
A
Alex Deucher 已提交
2438 2439 2440
		DRM_ERROR("registering gem debugfs failed (%d).\n", r);

	r = amdgpu_debugfs_regs_init(adev);
M
Monk Liu 已提交
2441
	if (r)
A
Alex Deucher 已提交
2442 2443
		DRM_ERROR("registering register debugfs failed (%d).\n", r);

2444
	r = amdgpu_debugfs_firmware_init(adev);
M
Monk Liu 已提交
2445
	if (r)
2446 2447
		DRM_ERROR("registering firmware debugfs failed (%d).\n", r);

2448
	r = amdgpu_debugfs_init(adev);
2449
	if (r)
2450
		DRM_ERROR("Creating debugfs files failed (%d).\n", r);
2451

A
Alex Deucher 已提交
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
2468
	r = amdgpu_device_ip_late_init(adev);
2469
	if (r) {
2470
		dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
A
Alex Deucher 已提交
2471
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2472
		goto failed;
2473
	}
A
Alex Deucher 已提交
2474 2475

	return 0;
2476 2477

failed:
2478
	amdgpu_vf_error_trans_all(adev);
2479 2480
	if (runtime)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
2481

2482
	return r;
A
Alex Deucher 已提交
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
	int r;

	DRM_INFO("amdgpu: finishing device.\n");
	adev->shutdown = true;
2499 2500
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
2501 2502 2503 2504 2505 2506
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
			drm_crtc_force_disable_all(adev->ddev);
		else
			drm_atomic_helper_shutdown(adev->ddev);
	}
A
Alex Deucher 已提交
2507 2508
	amdgpu_ib_pool_fini(adev);
	amdgpu_fence_driver_fini(adev);
2509
	amdgpu_pm_sysfs_fini(adev);
A
Alex Deucher 已提交
2510
	amdgpu_fbdev_fini(adev);
2511
	r = amdgpu_device_ip_fini(adev);
2512 2513 2514 2515
	if (adev->firmware.gpu_info_fw) {
		release_firmware(adev->firmware.gpu_info_fw);
		adev->firmware.gpu_info_fw = NULL;
	}
A
Alex Deucher 已提交
2516
	adev->accel_working = false;
2517
	cancel_delayed_work_sync(&adev->late_init_work);
A
Alex Deucher 已提交
2518
	/* free i2c buses */
2519 2520
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
2521 2522 2523 2524

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
2525 2526
	kfree(adev->bios);
	adev->bios = NULL;
2527 2528
	if (!pci_is_thunderbolt_attached(adev->pdev))
		vga_switcheroo_unregister_client(adev->pdev);
2529 2530
	if (adev->flags & AMD_IS_PX)
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
A
Alex Deucher 已提交
2531 2532 2533 2534 2535 2536
	vga_client_register(adev->pdev, NULL, NULL, NULL);
	if (adev->rio_mem)
		pci_iounmap(adev->pdev, adev->rio_mem);
	adev->rio_mem = NULL;
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
2537
	amdgpu_device_doorbell_fini(adev);
A
Alex Deucher 已提交
2538 2539 2540 2541 2542 2543 2544 2545
	amdgpu_debugfs_regs_cleanup(adev);
}


/*
 * Suspend & resume.
 */
/**
2546
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
2547 2548 2549 2550 2551 2552 2553 2554
 *
 * @pdev: drm dev pointer
 * @state: suspend state
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
2555
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
A
Alex Deucher 已提交
2556 2557 2558 2559
{
	struct amdgpu_device *adev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
2560
	int r;
A
Alex Deucher 已提交
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572

	if (dev == NULL || dev->dev_private == NULL) {
		return -ENODEV;
	}

	adev = dev->dev_private;

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	drm_kms_helper_poll_disable(dev);

2573 2574 2575 2576 2577 2578 2579
	if (!amdgpu_device_has_dc_support(adev)) {
		/* turn off display hw */
		drm_modeset_lock_all(dev);
		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
		}
		drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
2580 2581
	}

2582 2583
	amdgpu_amdkfd_suspend(adev);

2584
	/* unpin the front buffers and cursors */
A
Alex Deucher 已提交
2585
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2586
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2587
		struct drm_framebuffer *fb = crtc->primary->fb;
A
Alex Deucher 已提交
2588 2589
		struct amdgpu_bo *robj;

2590 2591
		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2592
			r = amdgpu_bo_reserve(aobj, true);
2593 2594 2595 2596 2597 2598
			if (r == 0) {
				amdgpu_bo_unpin(aobj);
				amdgpu_bo_unreserve(aobj);
			}
		}

2599
		if (fb == NULL || fb->obj[0] == NULL) {
A
Alex Deucher 已提交
2600 2601
			continue;
		}
2602
		robj = gem_to_amdgpu_bo(fb->obj[0]);
A
Alex Deucher 已提交
2603 2604
		/* don't unpin kernel fb objects */
		if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2605
			r = amdgpu_bo_reserve(robj, true);
A
Alex Deucher 已提交
2606 2607 2608 2609 2610 2611 2612 2613 2614
			if (r == 0) {
				amdgpu_bo_unpin(robj);
				amdgpu_bo_unreserve(robj);
			}
		}
	}
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

2615
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
2616

2617
	r = amdgpu_device_ip_suspend(adev);
A
Alex Deucher 已提交
2618

2619 2620 2621 2622
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
2623 2624 2625 2626 2627 2628 2629
	amdgpu_bo_evict_vram(adev);

	pci_save_state(dev->pdev);
	if (suspend) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
J
jimqu 已提交
2630 2631 2632 2633
	} else {
		r = amdgpu_asic_reset(adev);
		if (r)
			DRM_ERROR("amdgpu asic reset failed\n");
A
Alex Deucher 已提交
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
	}

	if (fbcon) {
		console_lock();
		amdgpu_fbdev_set_suspend(adev, 1);
		console_unlock();
	}
	return 0;
}

/**
2645
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
2646 2647 2648 2649 2650 2651 2652
 *
 * @pdev: drm dev pointer
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
2653
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
A
Alex Deucher 已提交
2654 2655 2656
{
	struct drm_connector *connector;
	struct amdgpu_device *adev = dev->dev_private;
2657
	struct drm_crtc *crtc;
2658
	int r = 0;
A
Alex Deucher 已提交
2659 2660 2661 2662

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

J
jimqu 已提交
2663
	if (fbcon)
A
Alex Deucher 已提交
2664
		console_lock();
J
jimqu 已提交
2665

A
Alex Deucher 已提交
2666 2667 2668
	if (resume) {
		pci_set_power_state(dev->pdev, PCI_D0);
		pci_restore_state(dev->pdev);
J
jimqu 已提交
2669
		r = pci_enable_device(dev->pdev);
2670 2671
		if (r)
			goto unlock;
A
Alex Deucher 已提交
2672 2673 2674
	}

	/* post card */
A
Alex Deucher 已提交
2675
	if (amdgpu_device_need_post(adev)) {
J
jimqu 已提交
2676 2677 2678 2679
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r)
			DRM_ERROR("amdgpu asic init failed\n");
	}
A
Alex Deucher 已提交
2680

2681
	r = amdgpu_device_ip_resume(adev);
2682
	if (r) {
2683
		DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
2684
		goto unlock;
2685
	}
2686 2687
	amdgpu_fence_driver_resume(adev);

A
Alex Deucher 已提交
2688

2689
	r = amdgpu_device_ip_late_init(adev);
2690 2691
	if (r)
		goto unlock;
A
Alex Deucher 已提交
2692

2693 2694 2695 2696 2697 2698
	/* pin cursors */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->cursor_bo) {
			struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2699
			r = amdgpu_bo_reserve(aobj, true);
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
			if (r == 0) {
				r = amdgpu_bo_pin(aobj,
						  AMDGPU_GEM_DOMAIN_VRAM,
						  &amdgpu_crtc->cursor_addr);
				if (r != 0)
					DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
				amdgpu_bo_unreserve(aobj);
			}
		}
	}
2710 2711 2712
	r = amdgpu_amdkfd_resume(adev);
	if (r)
		return r;
2713

A
Alex Deucher 已提交
2714 2715
	/* blat the mode back in */
	if (fbcon) {
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
		if (!amdgpu_device_has_dc_support(adev)) {
			/* pre DCE11 */
			drm_helper_resume_force_mode(dev);

			/* turn on display hw */
			drm_modeset_lock_all(dev);
			list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
				drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
			}
			drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
2726 2727 2728 2729
		}
	}

	drm_kms_helper_poll_enable(dev);
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742

	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
2743 2744 2745 2746
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
2747 2748 2749
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
A
Alex Deucher 已提交
2750

2751
	if (fbcon)
A
Alex Deucher 已提交
2752
		amdgpu_fbdev_set_suspend(adev, 0);
2753 2754 2755

unlock:
	if (fbcon)
A
Alex Deucher 已提交
2756 2757
		console_unlock();

2758
	return r;
A
Alex Deucher 已提交
2759 2760
}

2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
2771
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
2772 2773 2774 2775
{
	int i;
	bool asic_hang = false;

2776 2777 2778
	if (amdgpu_sriov_vf(adev))
		return true;

2779 2780 2781
	if (amdgpu_asic_need_full_reset(adev))
		return true;

2782
	for (i = 0; i < adev->num_ip_blocks; i++) {
2783
		if (!adev->ip_blocks[i].status.valid)
2784
			continue;
2785 2786 2787 2788 2789
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2790 2791 2792 2793 2794 2795
			asic_hang = true;
		}
	}
	return asic_hang;
}

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
2807
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
2808 2809 2810 2811
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2812
		if (!adev->ip_blocks[i].status.valid)
2813
			continue;
2814 2815 2816
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2817 2818 2819 2820 2821 2822 2823 2824
			if (r)
				return r;
		}
	}

	return 0;
}

2825 2826 2827 2828 2829 2830 2831 2832 2833
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
2834
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
2835
{
2836 2837
	int i;

2838 2839 2840
	if (amdgpu_asic_need_full_reset(adev))
		return true;

2841
	for (i = 0; i < adev->num_ip_blocks; i++) {
2842
		if (!adev->ip_blocks[i].status.valid)
2843
			continue;
2844 2845 2846
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2847 2848
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2849
			if (adev->ip_blocks[i].status.hang) {
2850 2851 2852 2853
				DRM_INFO("Some block need full reset!\n");
				return true;
			}
		}
2854 2855 2856 2857
	}
	return false;
}

2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
2869
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
2870 2871 2872 2873
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2874
		if (!adev->ip_blocks[i].status.valid)
2875
			continue;
2876 2877 2878
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2879 2880 2881 2882 2883 2884 2885 2886
			if (r)
				return r;
		}
	}

	return 0;
}

2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
2898
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
2899 2900 2901 2902
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2903
		if (!adev->ip_blocks[i].status.valid)
2904
			continue;
2905 2906 2907
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2908 2909 2910 2911 2912 2913 2914
		if (r)
			return r;
	}

	return 0;
}

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
/**
 * amdgpu_device_recover_vram_from_shadow - restore shadowed VRAM buffers
 *
 * @adev: amdgpu_device pointer
 * @ring: amdgpu_ring for the engine handling the buffer operations
 * @bo: amdgpu_bo buffer whose shadow is being restored
 * @fence: dma_fence associated with the operation
 *
 * Restores the VRAM buffer contents from the shadow in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
 * Returns 0 on success, negative error code on failure.
 */
2928 2929 2930 2931
static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
						  struct amdgpu_ring *ring,
						  struct amdgpu_bo *bo,
						  struct dma_fence **fence)
2932 2933 2934 2935
{
	uint32_t domain;
	int r;

R
Roger.He 已提交
2936 2937 2938
	if (!bo->shadow)
		return 0;

2939
	r = amdgpu_bo_reserve(bo, true);
R
Roger.He 已提交
2940 2941 2942 2943 2944
	if (r)
		return r;
	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
	/* if bo has been evicted, then no need to recover */
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2945 2946 2947 2948 2949 2950
		r = amdgpu_bo_validate(bo->shadow);
		if (r) {
			DRM_ERROR("bo validate failed!\n");
			goto err;
		}

R
Roger.He 已提交
2951
		r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2952
						 NULL, fence, true);
R
Roger.He 已提交
2953 2954 2955 2956 2957
		if (r) {
			DRM_ERROR("recover page table failed!\n");
			goto err;
		}
	}
2958
err:
R
Roger.He 已提交
2959 2960
	amdgpu_bo_unreserve(bo);
	return r;
2961 2962
}

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972
/**
 * amdgpu_device_handle_vram_lost - Handle the loss of VRAM contents
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
 * Returns 0 on success, 1 on failure.
 */
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025
static int amdgpu_device_handle_vram_lost(struct amdgpu_device *adev)
{
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
	struct amdgpu_bo *bo, *tmp;
	struct dma_fence *fence = NULL, *next = NULL;
	long r = 1;
	int i = 0;
	long tmo;

	if (amdgpu_sriov_runtime(adev))
		tmo = msecs_to_jiffies(amdgpu_lockup_timeout);
	else
		tmo = msecs_to_jiffies(100);

	DRM_INFO("recover vram bo from shadow start\n");
	mutex_lock(&adev->shadow_list_lock);
	list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
		next = NULL;
		amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next);
		if (fence) {
			r = dma_fence_wait_timeout(fence, false, tmo);
			if (r == 0)
				pr_err("wait fence %p[%d] timeout\n", fence, i);
			else if (r < 0)
				pr_err("wait fence %p[%d] interrupted\n", fence, i);
			if (r < 1) {
				dma_fence_put(fence);
				fence = next;
				break;
			}
			i++;
		}

		dma_fence_put(fence);
		fence = next;
	}
	mutex_unlock(&adev->shadow_list_lock);

	if (fence) {
		r = dma_fence_wait_timeout(fence, false, tmo);
		if (r == 0)
			pr_err("wait fence %p[%d] timeout\n", fence, i);
		else if (r < 0)
			pr_err("wait fence %p[%d] interrupted\n", fence, i);

	}
	dma_fence_put(fence);

	if (r > 0)
		DRM_INFO("recover vram bo from shadow done\n");
	else
		DRM_ERROR("recover vram bo from shadow failed\n");

3026
	return (r > 0) ? 0 : 1;
3027 3028
}

3029
/**
3030
 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
3031 3032 3033
 *
 * @adev: amdgpu device pointer
 *
3034 3035
 * attempt to do soft-reset or full-reset and reinitialize Asic
 * return 0 means successed otherwise failed
3036
 */
3037
static int amdgpu_device_reset(struct amdgpu_device *adev)
3038
{
3039 3040
	bool need_full_reset, vram_lost = 0;
	int r;
3041

3042
	need_full_reset = amdgpu_device_ip_need_full_reset(adev);
3043

3044
	if (!need_full_reset) {
3045 3046 3047 3048
		amdgpu_device_ip_pre_soft_reset(adev);
		r = amdgpu_device_ip_soft_reset(adev);
		amdgpu_device_ip_post_soft_reset(adev);
		if (r || amdgpu_device_ip_check_soft_reset(adev)) {
3049 3050 3051 3052
			DRM_INFO("soft reset failed, will fallback to full reset!\n");
			need_full_reset = true;
		}
	}
3053

3054
	if (need_full_reset) {
3055
		r = amdgpu_device_ip_suspend(adev);
3056

3057 3058 3059 3060
retry:
		r = amdgpu_asic_reset(adev);
		/* post card */
		amdgpu_atom_asic_init(adev->mode_info.atom_context);
3061

3062 3063
		if (!r) {
			dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
3064
			r = amdgpu_device_ip_resume_phase1(adev);
3065 3066
			if (r)
				goto out;
3067

3068
			vram_lost = amdgpu_device_check_vram_lost(adev);
3069 3070 3071 3072 3073
			if (vram_lost) {
				DRM_ERROR("VRAM is lost!\n");
				atomic_inc(&adev->vram_lost_counter);
			}

3074 3075
			r = amdgpu_gtt_mgr_recover(
				&adev->mman.bdev.man[TTM_PL_TT]);
3076 3077 3078
			if (r)
				goto out;

3079
			r = amdgpu_device_ip_resume_phase2(adev);
3080 3081 3082 3083
			if (r)
				goto out;

			if (vram_lost)
3084
				amdgpu_device_fill_reset_magic(adev);
3085
		}
3086
	}
3087

3088 3089 3090 3091 3092 3093
out:
	if (!r) {
		amdgpu_irq_gpu_reset_resume_helper(adev);
		r = amdgpu_ib_ring_tests(adev);
		if (r) {
			dev_err(adev->dev, "ib ring test failed (%d).\n", r);
3094
			r = amdgpu_device_ip_suspend(adev);
3095 3096 3097 3098
			need_full_reset = true;
			goto retry;
		}
	}
3099

3100 3101
	if (!r && ((need_full_reset && !(adev->flags & AMD_IS_APU)) || vram_lost))
		r = amdgpu_device_handle_vram_lost(adev);
3102

3103 3104
	return r;
}
3105

3106
/**
3107
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
3108 3109 3110 3111 3112
 *
 * @adev: amdgpu device pointer
 *
 * do VF FLR and reinitialize Asic
 * return 0 means successed otherwise failed
3113 3114 3115
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
3116 3117 3118 3119 3120 3121 3122 3123 3124
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
3125 3126

	/* Resume IP prior to SMC */
3127
	r = amdgpu_device_ip_reinit_early_sriov(adev);
3128 3129
	if (r)
		goto error;
3130 3131

	/* we need recover gart prior to run SMC/CP/SDMA resume */
3132
	amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
3133 3134

	/* now we are okay to resume SMC/CP/SDMA */
3135
	r = amdgpu_device_ip_reinit_late_sriov(adev);
3136
	amdgpu_virt_release_full_gpu(adev, true);
3137 3138
	if (r)
		goto error;
3139 3140

	amdgpu_irq_gpu_reset_resume_helper(adev);
3141
	r = amdgpu_ib_ring_tests(adev);
3142

3143 3144 3145
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
		atomic_inc(&adev->vram_lost_counter);
		r = amdgpu_device_handle_vram_lost(adev);
3146 3147
	}

3148 3149
error:

3150 3151 3152
	return r;
}

A
Alex Deucher 已提交
3153
/**
3154
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
A
Alex Deucher 已提交
3155 3156
 *
 * @adev: amdgpu device pointer
3157
 * @job: which job trigger hang
3158
 * @force forces reset regardless of amdgpu_gpu_recovery
A
Alex Deucher 已提交
3159
 *
3160
 * Attempt to reset the GPU if it has hung (all asics).
A
Alex Deucher 已提交
3161 3162
 * Returns 0 for success or an error on failure.
 */
3163 3164
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job, bool force)
A
Alex Deucher 已提交
3165
{
3166
	struct drm_atomic_state *state = NULL;
3167
	int i, r, resched;
3168

3169
	if (!force && !amdgpu_device_ip_check_soft_reset(adev)) {
3170 3171 3172
		DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
		return 0;
	}
A
Alex Deucher 已提交
3173

3174 3175 3176 3177 3178 3179
	if (!force && (amdgpu_gpu_recovery == 0 ||
			(amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))) {
		DRM_INFO("GPU recovery disabled.\n");
		return 0;
	}

3180 3181
	dev_info(adev->dev, "GPU reset begin!\n");

3182
	mutex_lock(&adev->lock_reset);
3183
	atomic_inc(&adev->gpu_reset_counter);
3184
	adev->in_gpu_reset = 1;
A
Alex Deucher 已提交
3185

3186 3187
	/* block TTM */
	resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3188

3189 3190 3191
	/* store modesetting */
	if (amdgpu_device_has_dc_support(adev))
		state = drm_atomic_helper_suspend(adev->ddev);
3192

3193
	/* block all schedulers and reset given job's ring */
3194 3195 3196
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
3197
		if (!ring || !ring->sched.thread)
3198
			continue;
3199

3200 3201
		kthread_park(ring->sched.thread);

3202 3203 3204
		if (job && job->ring->idx != i)
			continue;

3205
		drm_sched_hw_job_reset(&ring->sched, &job->base);
3206

M
Monk Liu 已提交
3207 3208
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
3209
	}
A
Alex Deucher 已提交
3210

3211
	if (amdgpu_sriov_vf(adev))
3212
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
3213
	else
3214
		r = amdgpu_device_reset(adev);
3215

3216 3217
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];
3218

3219 3220
		if (!ring || !ring->sched.thread)
			continue;
3221

3222 3223 3224 3225 3226
		/* only need recovery sched of the given job's ring
		 * or all rings (in the case @job is NULL)
		 * after above amdgpu_reset accomplished
		 */
		if ((!job || job->ring->idx == i) && !r)
3227
			drm_sched_job_recovery(&ring->sched);
3228

3229
		kthread_unpark(ring->sched.thread);
A
Alex Deucher 已提交
3230 3231
	}

3232
	if (amdgpu_device_has_dc_support(adev)) {
3233 3234 3235
		if (drm_atomic_helper_resume(adev->ddev, state))
			dev_info(adev->dev, "drm resume failed:%d\n", r);
	} else {
3236
		drm_helper_resume_force_mode(adev->ddev);
3237
	}
A
Alex Deucher 已提交
3238 3239

	ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
3240

3241
	if (r) {
A
Alex Deucher 已提交
3242
		/* bad news, how to tell it to userspace ? */
3243 3244 3245 3246
		dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
	} else {
		dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter));
3247
	}
A
Alex Deucher 已提交
3248

3249
	amdgpu_vf_error_trans_all(adev);
3250 3251
	adev->in_gpu_reset = 0;
	mutex_unlock(&adev->lock_reset);
A
Alex Deucher 已提交
3252 3253 3254
	return r;
}

3255 3256 3257 3258 3259 3260 3261 3262 3263
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
3264
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
3265 3266 3267 3268
{
	u32 mask;
	int ret;

3269 3270
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
3271

3272 3273
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
3274

3275 3276 3277 3278 3279 3280
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3281
		return;
3282
	}
3283

3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
	if (adev->pm.pcie_gen_mask == 0) {
		ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
		if (!ret) {
			adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);

			if (mask & DRM_PCIE_SPEED_25)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
			if (mask & DRM_PCIE_SPEED_50)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
			if (mask & DRM_PCIE_SPEED_80)
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
		} else {
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
		ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
		if (!ret) {
			switch (mask) {
			case 32:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 16:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 12:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 8:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 4:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 2:
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
			case 1:
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
		} else {
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3352 3353 3354
		}
	}
}
A
Alex Deucher 已提交
3355