amba-pl011.c 65.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 *  Driver for AMBA serial ports
 *
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 *  Copyright 1999 ARM Limited
 *  Copyright (C) 2000 Deep Blue Solutions Ltd.
8
 *  Copyright (C) 2010 ST-Ericsson SA
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * This is a generic driver for ARM AMBA-type serial ports.  They
 * have a lot of 16550-like features, but are not register compatible.
 * Note that although they do have CTS, DCD and DSR inputs, they do
 * not have an RI input, nor do they have DTR or RTS outputs.  If
 * required, these have to be supplied via some other means (eg, GPIO)
 * and hooked into this driver.
 */

32

L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46
#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/device.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
47 48
#include <linux/amba/bus.h>
#include <linux/amba/serial.h>
49
#include <linux/clk.h>
50
#include <linux/slab.h>
51 52 53
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/scatterlist.h>
54
#include <linux/delay.h>
55
#include <linux/types.h>
56 57
#include <linux/of.h>
#include <linux/of_device.h>
58
#include <linux/pinctrl/consumer.h>
59
#include <linux/sizes.h>
60
#include <linux/io.h>
61
#include <linux/acpi.h>
L
Linus Torvalds 已提交
62 63 64 65 66 67 68 69 70

#define UART_NR			14

#define SERIAL_AMBA_MAJOR	204
#define SERIAL_AMBA_MINOR	64
#define SERIAL_AMBA_NR		UART_NR

#define AMBA_ISR_PASS_LIMIT	256

71 72
#define UART_DR_ERROR		(UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
#define UART_DUMMY_DR_RX	(1 << 16)
L
Linus Torvalds 已提交
73

74 75 76
/* There is by now at least one vendor with differing details, so handle it */
struct vendor_data {
	unsigned int		ifls;
77 78
	unsigned int		lcrh_tx;
	unsigned int		lcrh_rx;
79
	u16			*reg_lut;
80
	bool			oversampling;
81
	bool			dma_threshold;
82
	bool			cts_event_workaround;
83
	bool			always_enabled;
84
	bool			fixed_options;
85

86
	unsigned int (*get_fifosize)(struct amba_device *dev);
87 88
};

89 90 91
/* Max address offset of register in use is 0x48 */
#define REG_NR		(0x48 >> 2)
#define IDX(x)		(x >> 2)
92
enum reg_idx {
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	REG_DR		= IDX(UART01x_DR),
	REG_RSR		= IDX(UART01x_RSR),
	REG_ST_DMAWM	= IDX(ST_UART011_DMAWM),
	REG_FR		= IDX(UART01x_FR),
	REG_ST_LCRH_RX  = IDX(ST_UART011_LCRH_RX),
	REG_ILPR	= IDX(UART01x_ILPR),
	REG_IBRD	= IDX(UART011_IBRD),
	REG_FBRD	= IDX(UART011_FBRD),
	REG_LCRH	= IDX(UART011_LCRH),
	REG_CR		= IDX(UART011_CR),
	REG_IFLS	= IDX(UART011_IFLS),
	REG_IMSC	= IDX(UART011_IMSC),
	REG_RIS		= IDX(UART011_RIS),
	REG_MIS		= IDX(UART011_MIS),
	REG_ICR		= IDX(UART011_ICR),
	REG_DMACR	= IDX(UART011_DMACR),
109 110
};

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static u16 arm_reg[] = {
	[REG_DR]		= UART01x_DR,
	[REG_RSR]		= UART01x_RSR,
	[REG_ST_DMAWM]		= ~0,
	[REG_FR]		= UART01x_FR,
	[REG_ST_LCRH_RX]	= ~0,
	[REG_ILPR]		= UART01x_ILPR,
	[REG_IBRD]		= UART011_IBRD,
	[REG_FBRD]		= UART011_FBRD,
	[REG_LCRH]		= UART011_LCRH,
	[REG_CR]		= UART011_CR,
	[REG_IFLS]		= UART011_IFLS,
	[REG_IMSC]		= UART011_IMSC,
	[REG_RIS]		= UART011_RIS,
	[REG_MIS]		= UART011_MIS,
	[REG_ICR]		= UART011_ICR,
	[REG_DMACR]		= UART011_DMACR,
};

130
static unsigned int get_fifosize_arm(struct amba_device *dev)
131
{
132
	return amba_rev(dev) < 3 ? 16 : 32;
133 134
}

135 136
static struct vendor_data vendor_arm = {
	.ifls			= UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
137 138
	.lcrh_tx		= REG_LCRH,
	.lcrh_rx		= REG_LCRH,
139
	.reg_lut		= arm_reg,
140
	.oversampling		= false,
141
	.dma_threshold		= false,
142
	.cts_event_workaround	= false,
143
	.always_enabled		= false,
144
	.fixed_options		= false,
145
	.get_fifosize		= get_fifosize_arm,
146 147
};

148
static struct vendor_data vendor_sbsa = {
149
	.reg_lut		= arm_reg,
150 151 152 153 154 155 156
	.oversampling		= false,
	.dma_threshold		= false,
	.cts_event_workaround	= false,
	.always_enabled		= true,
	.fixed_options		= true,
};

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
static u16 st_reg[] = {
	[REG_DR]		= UART01x_DR,
	[REG_RSR]		= UART01x_RSR,
	[REG_ST_DMAWM]		= ST_UART011_DMAWM,
	[REG_FR]		= UART01x_FR,
	[REG_ST_LCRH_RX]	= ST_UART011_LCRH_RX,
	[REG_ILPR]		= UART01x_ILPR,
	[REG_IBRD]		= UART011_IBRD,
	[REG_FBRD]		= UART011_FBRD,
	[REG_LCRH]		= UART011_LCRH,
	[REG_CR]		= UART011_CR,
	[REG_IFLS]		= UART011_IFLS,
	[REG_IMSC]		= UART011_IMSC,
	[REG_RIS]		= UART011_RIS,
	[REG_MIS]		= UART011_MIS,
	[REG_ICR]		= UART011_ICR,
	[REG_DMACR]		= UART011_DMACR,
};

176
static unsigned int get_fifosize_st(struct amba_device *dev)
177 178 179 180
{
	return 64;
}

181 182
static struct vendor_data vendor_st = {
	.ifls			= UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
183 184
	.lcrh_tx		= REG_LCRH,
	.lcrh_rx		= REG_ST_LCRH_RX,
185
	.reg_lut		= st_reg,
186
	.oversampling		= true,
187
	.dma_threshold		= true,
188
	.cts_event_workaround	= true,
189
	.always_enabled		= false,
190
	.fixed_options		= false,
191
	.get_fifosize		= get_fifosize_st,
L
Linus Torvalds 已提交
192 193
};

194
/* Deals with DMA transactions */
195 196 197 198 199 200 201 202 203 204 205 206 207 208

struct pl011_sgbuf {
	struct scatterlist sg;
	char *buf;
};

struct pl011_dmarx_data {
	struct dma_chan		*chan;
	struct completion	complete;
	bool			use_buf_b;
	struct pl011_sgbuf	sgbuf_a;
	struct pl011_sgbuf	sgbuf_b;
	dma_cookie_t		cookie;
	bool			running;
209 210 211 212 213 214
	struct timer_list	timer;
	unsigned int last_residue;
	unsigned long last_jiffies;
	bool auto_poll_rate;
	unsigned int poll_rate;
	unsigned int poll_timeout;
215 216
};

217 218 219 220 221 222 223
struct pl011_dmatx_data {
	struct dma_chan		*chan;
	struct scatterlist	sg;
	char			*buf;
	bool			queued;
};

224 225 226 227 228 229 230
/*
 * We wrap our port structure around the generic uart_port.
 */
struct uart_amba_port {
	struct uart_port	port;
	struct clk		*clk;
	const struct vendor_data *vendor;
231
	u16			*reg_lut;
232
	unsigned int		dmacr;		/* dma control reg */
233 234
	unsigned int		im;		/* interrupt mask */
	unsigned int		old_status;
235
	unsigned int		fifosize;	/* vendor-specific */
236 237
	unsigned int		lcrh_tx;	/* vendor-specific */
	unsigned int		lcrh_rx;	/* vendor-specific */
238
	unsigned int		old_cr;		/* state during shutdown */
239
	bool			autorts;
240
	unsigned int		fixed_baud;	/* vendor-set fixed baud rate */
241
	char			type[12];
242 243
#ifdef CONFIG_DMA_ENGINE
	/* DMA stuff */
244 245 246
	bool			using_tx_dma;
	bool			using_rx_dma;
	struct pl011_dmarx_data dmarx;
247
	struct pl011_dmatx_data	dmatx;
248
	bool			dma_probed;
249 250 251
#endif
};

252 253 254 255 256
static bool is_implemented(struct uart_amba_port *uap, unsigned int reg)
{
	return uap->reg_lut[reg] != (u16)~0;
}

257 258 259
static unsigned int pl011_readw(struct uart_amba_port *uap, int index)
{
	WARN_ON(index > REG_NR);
260
	return readw_relaxed(uap->port.membase + uap->reg_lut[index]);
261 262 263 264 265
}

static void pl011_writew(struct uart_amba_port *uap, int val, int index)
{
	WARN_ON(index > REG_NR);
266
	writew_relaxed(val, uap->port.membase + uap->reg_lut[index]);
267 268 269 270 271
}

static void pl011_writeb(struct uart_amba_port *uap, u8 val, int index)
{
	WARN_ON(index > REG_NR);
272
	writeb_relaxed(val, uap->port.membase + uap->reg_lut[index]);
273 274
}

275 276 277 278 279 280 281 282 283 284 285 286
/*
 * Reads up to 256 characters from the FIFO or until it's empty and
 * inserts them into the TTY layer. Returns the number of characters
 * read from the FIFO.
 */
static int pl011_fifo_to_tty(struct uart_amba_port *uap)
{
	u16 status, ch;
	unsigned int flag, max_count = 256;
	int fifotaken = 0;

	while (max_count--) {
287
		status = pl011_readw(uap, REG_FR);
288 289 290 291
		if (status & UART01x_FR_RXFE)
			break;

		/* Take chars from the FIFO and update status */
292
		ch = pl011_readw(uap, REG_DR) |
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
			UART_DUMMY_DR_RX;
		flag = TTY_NORMAL;
		uap->port.icount.rx++;
		fifotaken++;

		if (unlikely(ch & UART_DR_ERROR)) {
			if (ch & UART011_DR_BE) {
				ch &= ~(UART011_DR_FE | UART011_DR_PE);
				uap->port.icount.brk++;
				if (uart_handle_break(&uap->port))
					continue;
			} else if (ch & UART011_DR_PE)
				uap->port.icount.parity++;
			else if (ch & UART011_DR_FE)
				uap->port.icount.frame++;
			if (ch & UART011_DR_OE)
				uap->port.icount.overrun++;

			ch &= uap->port.read_status_mask;

			if (ch & UART011_DR_BE)
				flag = TTY_BREAK;
			else if (ch & UART011_DR_PE)
				flag = TTY_PARITY;
			else if (ch & UART011_DR_FE)
				flag = TTY_FRAME;
		}

		if (uart_handle_sysrq_char(&uap->port, ch & 255))
			continue;

		uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
	}

	return fifotaken;
}


331 332 333 334 335 336 337 338 339
/*
 * All the DMA operation mode stuff goes inside this ifdef.
 * This assumes that you have a generic DMA device interface,
 * no custom DMA interfaces are supported.
 */
#ifdef CONFIG_DMA_ENGINE

#define PL011_DMA_BUFFER_SIZE PAGE_SIZE

340 341 342
static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
343 344 345 346
	dma_addr_t dma_addr;

	sg->buf = dma_alloc_coherent(chan->device->dev,
		PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
347 348 349
	if (!sg->buf)
		return -ENOMEM;

350 351 352 353
	sg_init_table(&sg->sg, 1);
	sg_set_page(&sg->sg, phys_to_page(dma_addr),
		PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
	sg_dma_address(&sg->sg) = dma_addr;
354
	sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
355 356 357 358 359 360 361 362

	return 0;
}

static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
	enum dma_data_direction dir)
{
	if (sg->buf) {
363 364 365
		dma_free_coherent(chan->device->dev,
			PL011_DMA_BUFFER_SIZE, sg->buf,
			sg_dma_address(&sg->sg));
366 367 368
	}
}

369
static void pl011_dma_probe(struct uart_amba_port *uap)
370 371
{
	/* DMA is the sole user of the platform data right now */
J
Jingoo Han 已提交
372
	struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
373
	struct device *dev = uap->port.dev;
374
	struct dma_slave_config tx_conf = {
375
		.dst_addr = uap->port.mapbase + uap->reg_lut[REG_DR],
376
		.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
377
		.direction = DMA_MEM_TO_DEV,
378
		.dst_maxburst = uap->fifosize >> 1,
379
		.device_fc = false,
380 381 382 383
	};
	struct dma_chan *chan;
	dma_cap_mask_t mask;

384 385 386 387 388 389 390
	uap->dma_probed = true;
	chan = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(chan)) {
		if (PTR_ERR(chan) == -EPROBE_DEFER) {
			uap->dma_probed = false;
			return;
		}
391

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
		/* We need platform data */
		if (!plat || !plat->dma_filter) {
			dev_info(uap->port.dev, "no DMA platform data\n");
			return;
		}

		/* Try to acquire a generic DMA engine slave TX channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);

		chan = dma_request_channel(mask, plat->dma_filter,
						plat->dma_tx_param);
		if (!chan) {
			dev_err(uap->port.dev, "no TX DMA channel!\n");
			return;
		}
408 409 410 411 412 413 414
	}

	dmaengine_slave_config(chan, &tx_conf);
	uap->dmatx.chan = chan;

	dev_info(uap->port.dev, "DMA channel TX %s\n",
		 dma_chan_name(uap->dmatx.chan));
415 416

	/* Optionally make use of an RX channel as well */
417
	chan = dma_request_slave_channel(dev, "rx");
418

419 420 421 422 423 424 425 426 427 428
	if (!chan && plat->dma_rx_param) {
		chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);

		if (!chan) {
			dev_err(uap->port.dev, "no RX DMA channel!\n");
			return;
		}
	}

	if (chan) {
429
		struct dma_slave_config rx_conf = {
430
			.src_addr = uap->port.mapbase + uap->reg_lut[REG_DR],
431
			.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
432
			.direction = DMA_DEV_TO_MEM,
433
			.src_maxburst = uap->fifosize >> 2,
434
			.device_fc = false,
435
		};
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
		struct dma_slave_caps caps;

		/*
		 * Some DMA controllers provide information on their capabilities.
		 * If the controller does, check for suitable residue processing
		 * otherwise assime all is well.
		 */
		if (0 == dma_get_slave_caps(chan, &caps)) {
			if (caps.residue_granularity ==
					DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
				dma_release_channel(chan);
				dev_info(uap->port.dev,
					"RX DMA disabled - no residue processing\n");
				return;
			}
		}
452 453 454
		dmaengine_slave_config(chan, &rx_conf);
		uap->dmarx.chan = chan;

455
		uap->dmarx.auto_poll_rate = false;
456
		if (plat && plat->dma_rx_poll_enable) {
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
			/* Set poll rate if specified. */
			if (plat->dma_rx_poll_rate) {
				uap->dmarx.auto_poll_rate = false;
				uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
			} else {
				/*
				 * 100 ms defaults to poll rate if not
				 * specified. This will be adjusted with
				 * the baud rate at set_termios.
				 */
				uap->dmarx.auto_poll_rate = true;
				uap->dmarx.poll_rate =  100;
			}
			/* 3 secs defaults poll_timeout if not specified. */
			if (plat->dma_rx_poll_timeout)
				uap->dmarx.poll_timeout =
					plat->dma_rx_poll_timeout;
			else
				uap->dmarx.poll_timeout = 3000;
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
		} else if (!plat && dev->of_node) {
			uap->dmarx.auto_poll_rate = of_property_read_bool(
						dev->of_node, "auto-poll");
			if (uap->dmarx.auto_poll_rate) {
				u32 x;

				if (0 == of_property_read_u32(dev->of_node,
						"poll-rate-ms", &x))
					uap->dmarx.poll_rate = x;
				else
					uap->dmarx.poll_rate = 100;
				if (0 == of_property_read_u32(dev->of_node,
						"poll-timeout-ms", &x))
					uap->dmarx.poll_timeout = x;
				else
					uap->dmarx.poll_timeout = 3000;
			}
		}
494 495 496
		dev_info(uap->port.dev, "DMA channel RX %s\n",
			 dma_chan_name(uap->dmarx.chan));
	}
497 498 499 500 501 502
}

static void pl011_dma_remove(struct uart_amba_port *uap)
{
	if (uap->dmatx.chan)
		dma_release_channel(uap->dmatx.chan);
503 504
	if (uap->dmarx.chan)
		dma_release_channel(uap->dmarx.chan);
505 506
}

507
/* Forward declare these for the refill routine */
508
static int pl011_dma_tx_refill(struct uart_amba_port *uap);
509
static void pl011_start_tx_pio(struct uart_amba_port *uap);
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528

/*
 * The current DMA TX buffer has been sent.
 * Try to queue up another DMA buffer.
 */
static void pl011_dma_tx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	unsigned long flags;
	u16 dmacr;

	spin_lock_irqsave(&uap->port.lock, flags);
	if (uap->dmatx.queued)
		dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
			     DMA_TO_DEVICE);

	dmacr = uap->dmacr;
	uap->dmacr = dmacr & ~UART011_TXDMAE;
529
	pl011_writew(uap, uap->dmacr, REG_DMACR);
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546

	/*
	 * If TX DMA was disabled, it means that we've stopped the DMA for
	 * some reason (eg, XOFF received, or we want to send an X-char.)
	 *
	 * Note: we need to be careful here of a potential race between DMA
	 * and the rest of the driver - if the driver disables TX DMA while
	 * a TX buffer completing, we must update the tx queued status to
	 * get further refills (hence we check dmacr).
	 */
	if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
	    uart_circ_empty(&uap->port.state->xmit)) {
		uap->dmatx.queued = false;
		spin_unlock_irqrestore(&uap->port.lock, flags);
		return;
	}

547
	if (pl011_dma_tx_refill(uap) <= 0)
548 549 550 551
		/*
		 * We didn't queue a DMA buffer for some reason, but we
		 * have data pending to be sent.  Re-enable the TX IRQ.
		 */
552 553
		pl011_start_tx_pio(uap);

554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

/*
 * Try to refill the TX DMA buffer.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   1 if we queued up a TX DMA buffer.
 *   0 if we didn't want to handle this by DMA
 *  <0 on error
 */
static int pl011_dma_tx_refill(struct uart_amba_port *uap)
{
	struct pl011_dmatx_data *dmatx = &uap->dmatx;
	struct dma_chan *chan = dmatx->chan;
	struct dma_device *dma_dev = chan->device;
	struct dma_async_tx_descriptor *desc;
	struct circ_buf *xmit = &uap->port.state->xmit;
	unsigned int count;

	/*
	 * Try to avoid the overhead involved in using DMA if the
	 * transaction fits in the first half of the FIFO, by using
	 * the standard interrupt handling.  This ensures that we
	 * issue a uart_write_wakeup() at the appropriate time.
	 */
	count = uart_circ_chars_pending(xmit);
	if (count < (uap->fifosize >> 1)) {
		uap->dmatx.queued = false;
		return 0;
	}

	/*
	 * Bodge: don't send the last character by DMA, as this
	 * will prevent XON from notifying us to restart DMA.
	 */
	count -= 1;

	/* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
	if (count > PL011_DMA_BUFFER_SIZE)
		count = PL011_DMA_BUFFER_SIZE;

	if (xmit->tail < xmit->head)
		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
	else {
		size_t first = UART_XMIT_SIZE - xmit->tail;
600 601 602 603 604
		size_t second;

		if (first > count)
			first = count;
		second = count - first;
605 606 607 608 609 610 611 612 613 614 615 616 617 618

		memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
		if (second)
			memcpy(&dmatx->buf[first], &xmit->buf[0], second);
	}

	dmatx->sg.length = count;

	if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
		uap->dmatx.queued = false;
		dev_dbg(uap->port.dev, "unable to map TX DMA\n");
		return -EBUSY;
	}

619
	desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
					     DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		/*
		 * If DMA cannot be used right now, we complete this
		 * transaction via IRQ and let the TTY layer retry.
		 */
		dev_dbg(uap->port.dev, "TX DMA busy\n");
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_tx_callback;
	desc->callback_param = uap;

	/* All errors should happen at prepare time */
	dmaengine_submit(desc);

	/* Fire the DMA transaction */
	dma_dev->device_issue_pending(chan);

	uap->dmacr |= UART011_TXDMAE;
643
	pl011_writew(uap, uap->dmacr, REG_DMACR);
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
	uap->dmatx.queued = true;

	/*
	 * Now we know that DMA will fire, so advance the ring buffer
	 * with the stuff we just dispatched.
	 */
	xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
	uap->port.icount.tx += count;

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

	return 1;
}

/*
 * We received a transmit interrupt without a pending X-char but with
 * pending characters.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want to use PIO to transmit
 *   true if we queued a DMA buffer
 */
static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
669
	if (!uap->using_tx_dma)
670 671 672 673 674 675 676 677 678
		return false;

	/*
	 * If we already have a TX buffer queued, but received a
	 * TX interrupt, it will be because we've just sent an X-char.
	 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
	 */
	if (uap->dmatx.queued) {
		uap->dmacr |= UART011_TXDMAE;
679
		pl011_writew(uap, uap->dmacr, REG_DMACR);
680
		uap->im &= ~UART011_TXIM;
681
		pl011_writew(uap, uap->im, REG_IMSC);
682 683 684 685 686
		return true;
	}

	/*
	 * We don't have a TX buffer queued, so try to queue one.
L
Lucas De Marchi 已提交
687
	 * If we successfully queued a buffer, mask the TX IRQ.
688 689 690
	 */
	if (pl011_dma_tx_refill(uap) > 0) {
		uap->im &= ~UART011_TXIM;
691
		pl011_writew(uap, uap->im, REG_IMSC);
692 693 694 695 696 697 698 699 700 701 702 703 704
		return true;
	}
	return false;
}

/*
 * Stop the DMA transmit (eg, due to received XOFF).
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
	if (uap->dmatx.queued) {
		uap->dmacr &= ~UART011_TXDMAE;
705
		pl011_writew(uap, uap->dmacr, REG_DMACR);
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
	}
}

/*
 * Try to start a DMA transmit, or in the case of an XON/OFF
 * character queued for send, try to get that character out ASAP.
 * Locking: called with port lock held and IRQs disabled.
 * Returns:
 *   false if we want the TX IRQ to be enabled
 *   true if we have a buffer queued
 */
static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	u16 dmacr;

721
	if (!uap->using_tx_dma)
722 723 724 725 726 727 728 729 730
		return false;

	if (!uap->port.x_char) {
		/* no X-char, try to push chars out in DMA mode */
		bool ret = true;

		if (!uap->dmatx.queued) {
			if (pl011_dma_tx_refill(uap) > 0) {
				uap->im &= ~UART011_TXIM;
731
				pl011_writew(uap, uap->im, REG_IMSC);
732
			} else
733 734 735
				ret = false;
		} else if (!(uap->dmacr & UART011_TXDMAE)) {
			uap->dmacr |= UART011_TXDMAE;
736
			pl011_writew(uap, uap->dmacr, REG_DMACR);
737 738 739 740 741 742 743 744 745 746
		}
		return ret;
	}

	/*
	 * We have an X-char to send.  Disable DMA to prevent it loading
	 * the TX fifo, and then see if we can stuff it into the FIFO.
	 */
	dmacr = uap->dmacr;
	uap->dmacr &= ~UART011_TXDMAE;
747
	pl011_writew(uap, uap->dmacr, REG_DMACR);
748

749
	if (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF) {
750 751 752 753 754 755 756 757
		/*
		 * No space in the FIFO, so enable the transmit interrupt
		 * so we know when there is space.  Note that once we've
		 * loaded the character, we should just re-enable DMA.
		 */
		return false;
	}

758
	pl011_writew(uap, uap->port.x_char, REG_DR);
759 760 761 762 763
	uap->port.icount.tx++;
	uap->port.x_char = 0;

	/* Success - restore the DMA state */
	uap->dmacr = dmacr;
764
	pl011_writew(uap, dmacr, REG_DMACR);
765 766 767 768 769 770 771 772 773

	return true;
}

/*
 * Flush the transmit buffer.
 * Locking: called with port lock held and IRQs disabled.
 */
static void pl011_dma_flush_buffer(struct uart_port *port)
774 775
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
776
{
777 778
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
779

780
	if (!uap->using_tx_dma)
781 782 783 784 785 786 787 788 789 790 791
		return;

	/* Avoid deadlock with the DMA engine callback */
	spin_unlock(&uap->port.lock);
	dmaengine_terminate_all(uap->dmatx.chan);
	spin_lock(&uap->port.lock);
	if (uap->dmatx.queued) {
		dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
			     DMA_TO_DEVICE);
		uap->dmatx.queued = false;
		uap->dmacr &= ~UART011_TXDMAE;
792
		pl011_writew(uap, uap->dmacr, REG_DMACR);
793 794 795
	}
}

796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
static void pl011_dma_rx_callback(void *data);

static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	struct dma_chan *rxchan = uap->dmarx.chan;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_async_tx_descriptor *desc;
	struct pl011_sgbuf *sgbuf;

	if (!rxchan)
		return -EIO;

	/* Start the RX DMA job */
	sgbuf = uap->dmarx.use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
811
	desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
812
					DMA_DEV_TO_MEM,
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	/*
	 * If the DMA engine is busy and cannot prepare a
	 * channel, no big deal, the driver will fall back
	 * to interrupt mode as a result of this error code.
	 */
	if (!desc) {
		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		return -EBUSY;
	}

	/* Some data to go along to the callback */
	desc->callback = pl011_dma_rx_callback;
	desc->callback_param = uap;
	dmarx->cookie = dmaengine_submit(desc);
	dma_async_issue_pending(rxchan);

	uap->dmacr |= UART011_RXDMAE;
832
	pl011_writew(uap, uap->dmacr, REG_DMACR);
833 834 835
	uap->dmarx.running = true;

	uap->im &= ~UART011_RXIM;
836
	pl011_writew(uap, uap->im, REG_IMSC);
837 838 839 840 841 842 843 844 845 846 847 848 849

	return 0;
}

/*
 * This is called when either the DMA job is complete, or
 * the FIFO timeout interrupt occurred. This must be called
 * with the port spinlock uap->port.lock held.
 */
static void pl011_dma_rx_chars(struct uart_amba_port *uap,
			       u32 pending, bool use_buf_b,
			       bool readfifo)
{
J
Jiri Slaby 已提交
850
	struct tty_port *port = &uap->port.state->port;
851 852 853 854 855
	struct pl011_sgbuf *sgbuf = use_buf_b ?
		&uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	int dma_count = 0;
	u32 fifotaken = 0; /* only used for vdbg() */

856 857 858 859 860 861 862 863 864 865 866 867
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	int dmataken = 0;

	if (uap->dmarx.poll_rate) {
		/* The data can be taken by polling */
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		/* Recalculate the pending size */
		if (pending >= dmataken)
			pending -= dmataken;
	}

	/* Pick the remain data from the DMA */
868 869 870 871 872 873 874
	if (pending) {

		/*
		 * First take all chars in the DMA pipe, then look in the FIFO.
		 * Note that tty_insert_flip_buf() tries to take as many chars
		 * as it can.
		 */
875 876
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				pending);
877 878 879 880 881 882 883

		uap->port.icount.rx += dma_count;
		if (dma_count < pending)
			dev_warn(uap->port.dev,
				 "couldn't insert all characters (TTY is full?)\n");
	}

884 885 886 887
	/* Reset the last_residue for Rx DMA poll */
	if (uap->dmarx.poll_rate)
		dmarx->last_residue = sgbuf->sg.length;

888 889 890 891 892 893
	/*
	 * Only continue with trying to read the FIFO if all DMA chars have
	 * been taken first.
	 */
	if (dma_count == pending && readfifo) {
		/* Clear any error flags */
894 895 896
		pl011_writew(uap,
			     UART011_OEIS | UART011_BEIS | UART011_PEIS
			     | UART011_FEIS, REG_ICR);
897 898 899

		/*
		 * If we read all the DMA'd characters, and we had an
900 901 902 903 904 905 906 907
		 * incomplete buffer, that could be due to an rx error, or
		 * maybe we just timed out. Read any pending chars and check
		 * the error status.
		 *
		 * Error conditions will only occur in the FIFO, these will
		 * trigger an immediate interrupt and stop the DMA job, so we
		 * will always find the error in the FIFO, never in the DMA
		 * buffer.
908
		 */
909
		fifotaken = pl011_fifo_to_tty(uap);
910 911 912 913 914 915
	}

	spin_unlock(&uap->port.lock);
	dev_vdbg(uap->port.dev,
		 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
		 dma_count, fifotaken);
J
Jiri Slaby 已提交
916
	tty_flip_buffer_push(port);
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
	spin_lock(&uap->port.lock);
}

static void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = dmarx->chan;
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
	enum dma_status dmastat;

	/*
	 * Pause the transfer so we can trust the current counter,
	 * do this before we pause the PL011 block, else we may
	 * overflow the FIFO.
	 */
	if (dmaengine_pause(rxchan))
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");
	dmastat = rxchan->device->device_tx_status(rxchan,
						   dmarx->cookie, &state);
	if (dmastat != DMA_PAUSED)
		dev_err(uap->port.dev, "unable to pause DMA transfer\n");

	/* Disable RX DMA - incoming data will wait in the FIFO */
	uap->dmacr &= ~UART011_RXDMAE;
944
	pl011_writew(uap, uap->dmacr, REG_DMACR);
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
	uap->dmarx.running = false;

	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

	/*
	 * This will take the chars we have so far and insert
	 * into the framework.
	 */
	pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);

	/* Switch buffer & re-trigger DMA job */
	dmarx->use_buf_b = !dmarx->use_buf_b;
	if (pl011_dma_rx_trigger_dma(uap)) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
964
		pl011_writew(uap, uap->im, REG_IMSC);
965 966 967 968 969 970 971
	}
}

static void pl011_dma_rx_callback(void *data)
{
	struct uart_amba_port *uap = data;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
972
	struct dma_chan *rxchan = dmarx->chan;
973
	bool lastbuf = dmarx->use_buf_b;
974 975 976 977
	struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
		&dmarx->sgbuf_b : &dmarx->sgbuf_a;
	size_t pending;
	struct dma_tx_state state;
978 979 980 981 982 983 984 985 986 987
	int ret;

	/*
	 * This completion interrupt occurs typically when the
	 * RX buffer is totally stuffed but no timeout has yet
	 * occurred. When that happens, we just want the RX
	 * routine to flush out the secondary DMA buffer while
	 * we immediately trigger the next DMA job.
	 */
	spin_lock_irq(&uap->port.lock);
988 989 990 991 992 993 994 995 996 997
	/*
	 * Rx data can be taken by the UART interrupts during
	 * the DMA irq handler. So we check the residue here.
	 */
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	pending = sgbuf->sg.length - state.residue;
	BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
	/* Then we terminate the transfer - we now know our residue */
	dmaengine_terminate_all(rxchan);

998 999 1000 1001
	uap->dmarx.running = false;
	dmarx->use_buf_b = !lastbuf;
	ret = pl011_dma_rx_trigger_dma(uap);

1002
	pl011_dma_rx_chars(uap, pending, lastbuf, false);
1003 1004 1005 1006 1007 1008 1009 1010 1011
	spin_unlock_irq(&uap->port.lock);
	/*
	 * Do this check after we picked the DMA chars so we don't
	 * get some IRQ immediately from RX.
	 */
	if (ret) {
		dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
			"fall back to interrupt mode\n");
		uap->im |= UART011_RXIM;
1012
		pl011_writew(uap, uap->im, REG_IMSC);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	}
}

/*
 * Stop accepting received characters, when we're shutting down or
 * suspending this port.
 * Locking: called with port lock held and IRQs disabled.
 */
static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
	/* FIXME.  Just disable the DMA enable */
	uap->dmacr &= ~UART011_RXDMAE;
1025
	pl011_writew(uap, uap->dmacr, REG_DMACR);
1026
}
1027

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
/*
 * Timer handler for Rx DMA polling.
 * Every polling, It checks the residue in the dma buffer and transfer
 * data to the tty. Also, last_residue is updated for the next polling.
 */
static void pl011_dma_rx_poll(unsigned long args)
{
	struct uart_amba_port *uap = (struct uart_amba_port *)args;
	struct tty_port *port = &uap->port.state->port;
	struct pl011_dmarx_data *dmarx = &uap->dmarx;
	struct dma_chan *rxchan = uap->dmarx.chan;
	unsigned long flags = 0;
	unsigned int dmataken = 0;
	unsigned int size = 0;
	struct pl011_sgbuf *sgbuf;
	int dma_count;
	struct dma_tx_state state;

	sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
	rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
	if (likely(state.residue < dmarx->last_residue)) {
		dmataken = sgbuf->sg.length - dmarx->last_residue;
		size = dmarx->last_residue - state.residue;
		dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
				size);
		if (dma_count == size)
			dmarx->last_residue =  state.residue;
		dmarx->last_jiffies = jiffies;
	}
	tty_flip_buffer_push(port);

	/*
	 * If no data is received in poll_timeout, the driver will fall back
	 * to interrupt mode. We will retrigger DMA at the first interrupt.
	 */
	if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
			> uap->dmarx.poll_timeout) {

		spin_lock_irqsave(&uap->port.lock, flags);
		pl011_dma_rx_stop(uap);
1068
		uap->im |= UART011_RXIM;
1069
		pl011_writew(uap, uap->im, REG_IMSC);
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
		spin_unlock_irqrestore(&uap->port.lock, flags);

		uap->dmarx.running = false;
		dmaengine_terminate_all(rxchan);
		del_timer(&uap->dmarx.timer);
	} else {
		mod_timer(&uap->dmarx.timer,
			jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
	}
}

1081 1082
static void pl011_dma_startup(struct uart_amba_port *uap)
{
1083 1084
	int ret;

1085 1086 1087
	if (!uap->dma_probed)
		pl011_dma_probe(uap);

1088 1089 1090
	if (!uap->dmatx.chan)
		return;

1091
	uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
	if (!uap->dmatx.buf) {
		dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
		uap->port.fifosize = uap->fifosize;
		return;
	}

	sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);

	/* The DMA buffer is now the FIFO the TTY subsystem can use */
	uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	uap->using_tx_dma = true;

	if (!uap->dmarx.chan)
		goto skip_rx;

	/* Allocate and map DMA RX buffers */
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer A", ret);
		goto skip_rx;
	}
1115

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
			       DMA_FROM_DEVICE);
	if (ret) {
		dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
			"RX buffer B", ret);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
				 DMA_FROM_DEVICE);
		goto skip_rx;
	}

	uap->using_rx_dma = true;
1127

1128
skip_rx:
1129 1130
	/* Turn on DMA error (RX/TX will be enabled on demand) */
	uap->dmacr |= UART011_DMAONERR;
1131
	pl011_writew(uap, uap->dmacr, REG_DMACR);
1132 1133 1134 1135 1136 1137 1138

	/*
	 * ST Micro variants has some specific dma burst threshold
	 * compensation. Set this to 16 bytes, so burst will only
	 * be issued above/below 16 bytes.
	 */
	if (uap->vendor->dma_threshold)
1139 1140 1141
		pl011_writew(uap,
			     ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
			     REG_ST_DMAWM);
1142 1143 1144 1145 1146

	if (uap->using_rx_dma) {
		if (pl011_dma_rx_trigger_dma(uap))
			dev_dbg(uap->port.dev, "could not trigger initial "
				"RX DMA job, fall back to interrupt mode\n");
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
		if (uap->dmarx.poll_rate) {
			init_timer(&(uap->dmarx.timer));
			uap->dmarx.timer.function = pl011_dma_rx_poll;
			uap->dmarx.timer.data = (unsigned long)uap;
			mod_timer(&uap->dmarx.timer,
				jiffies +
				msecs_to_jiffies(uap->dmarx.poll_rate));
			uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
			uap->dmarx.last_jiffies = jiffies;
		}
1157
	}
1158 1159 1160 1161
}

static void pl011_dma_shutdown(struct uart_amba_port *uap)
{
1162
	if (!(uap->using_tx_dma || uap->using_rx_dma))
1163 1164 1165
		return;

	/* Disable RX and TX DMA */
1166
	while (pl011_readw(uap, REG_FR) & UART01x_FR_BUSY)
1167 1168 1169 1170
		barrier();

	spin_lock_irq(&uap->port.lock);
	uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1171
	pl011_writew(uap, uap->dmacr, REG_DMACR);
1172 1173
	spin_unlock_irq(&uap->port.lock);

1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
	if (uap->using_tx_dma) {
		/* In theory, this should already be done by pl011_dma_flush_buffer */
		dmaengine_terminate_all(uap->dmatx.chan);
		if (uap->dmatx.queued) {
			dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
				     DMA_TO_DEVICE);
			uap->dmatx.queued = false;
		}

		kfree(uap->dmatx.buf);
		uap->using_tx_dma = false;
1185 1186
	}

1187 1188 1189 1190 1191
	if (uap->using_rx_dma) {
		dmaengine_terminate_all(uap->dmarx.chan);
		/* Clean up the RX DMA */
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
		pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
1192 1193
		if (uap->dmarx.poll_rate)
			del_timer_sync(&uap->dmarx.timer);
1194 1195 1196
		uap->using_rx_dma = false;
	}
}
1197

1198 1199 1200
static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return uap->using_rx_dma;
1201 1202
}

1203 1204 1205 1206 1207
static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return uap->using_rx_dma && uap->dmarx.running;
}

1208 1209
#else
/* Blank functions if the DMA engine is not available */
1210
static inline void pl011_dma_probe(struct uart_amba_port *uap)
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
{
}

static inline void pl011_dma_remove(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_startup(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
{
	return false;
}

static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
{
}

static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
{
	return false;
}

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
{
}

static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
{
}

static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
{
	return -EIO;
}

static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
{
	return false;
}

static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
{
	return false;
}

1263 1264 1265
#define pl011_dma_flush_buffer	NULL
#endif

1266
static void pl011_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1267
{
1268 1269
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1270 1271

	uap->im &= ~UART011_TXIM;
1272
	pl011_writew(uap, uap->im, REG_IMSC);
1273
	pl011_dma_tx_stop(uap);
L
Linus Torvalds 已提交
1274 1275
}

1276
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
1277 1278 1279 1280 1281

/* Start TX with programmed I/O only (no DMA) */
static void pl011_start_tx_pio(struct uart_amba_port *uap)
{
	uap->im |= UART011_TXIM;
1282
	pl011_writew(uap, uap->im, REG_IMSC);
1283
	pl011_tx_chars(uap, false);
1284 1285
}

1286
static void pl011_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
1287
{
1288 1289
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1290

1291 1292
	if (!pl011_dma_tx_start(uap))
		pl011_start_tx_pio(uap);
L
Linus Torvalds 已提交
1293 1294 1295 1296
}

static void pl011_stop_rx(struct uart_port *port)
{
1297 1298
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1299 1300 1301

	uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
		     UART011_PEIM|UART011_BEIM|UART011_OEIM);
1302
	pl011_writew(uap, uap->im, REG_IMSC);
1303 1304

	pl011_dma_rx_stop(uap);
L
Linus Torvalds 已提交
1305 1306 1307 1308
}

static void pl011_enable_ms(struct uart_port *port)
{
1309 1310
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1311 1312

	uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1313
	pl011_writew(uap, uap->im, REG_IMSC);
L
Linus Torvalds 已提交
1314 1315
}

1316
static void pl011_rx_chars(struct uart_amba_port *uap)
1317 1318
__releases(&uap->port.lock)
__acquires(&uap->port.lock)
L
Linus Torvalds 已提交
1319
{
1320
	pl011_fifo_to_tty(uap);
L
Linus Torvalds 已提交
1321

1322
	spin_unlock(&uap->port.lock);
J
Jiri Slaby 已提交
1323
	tty_flip_buffer_push(&uap->port.state->port);
1324 1325 1326 1327 1328 1329 1330 1331 1332
	/*
	 * If we were temporarily out of DMA mode for a while,
	 * attempt to switch back to DMA mode again.
	 */
	if (pl011_dma_rx_available(uap)) {
		if (pl011_dma_rx_trigger_dma(uap)) {
			dev_dbg(uap->port.dev, "could not trigger RX DMA job "
				"fall back to interrupt mode again\n");
			uap->im |= UART011_RXIM;
1333
			pl011_writew(uap, uap->im, REG_IMSC);
1334
		} else {
1335
#ifdef CONFIG_DMA_ENGINE
1336 1337 1338 1339 1340 1341 1342 1343
			/* Start Rx DMA poll */
			if (uap->dmarx.poll_rate) {
				uap->dmarx.last_jiffies = jiffies;
				uap->dmarx.last_residue	= PL011_DMA_BUFFER_SIZE;
				mod_timer(&uap->dmarx.timer,
					jiffies +
					msecs_to_jiffies(uap->dmarx.poll_rate));
			}
1344
#endif
1345
		}
1346
	}
1347
	spin_lock(&uap->port.lock);
L
Linus Torvalds 已提交
1348 1349
}

1350 1351
static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
			  bool from_irq)
1352
{
1353
	if (unlikely(!from_irq) &&
1354
	    pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
1355 1356
		return false; /* unable to transmit character */

1357
	pl011_writew(uap, c, REG_DR);
1358 1359
	uap->port.icount.tx++;

1360
	return true;
1361 1362
}

1363
static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
L
Linus Torvalds 已提交
1364
{
A
Alan Cox 已提交
1365
	struct circ_buf *xmit = &uap->port.state->xmit;
1366
	int count = uap->fifosize >> 1;
1367

L
Linus Torvalds 已提交
1368
	if (uap->port.x_char) {
1369 1370
		if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
			return;
L
Linus Torvalds 已提交
1371
		uap->port.x_char = 0;
1372
		--count;
L
Linus Torvalds 已提交
1373 1374
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
1375
		pl011_stop_tx(&uap->port);
1376
		return;
L
Linus Torvalds 已提交
1377 1378
	}

1379 1380
	/* If we are using DMA mode, try to send some characters. */
	if (pl011_dma_tx_irq(uap))
1381
		return;
1382

1383 1384
	do {
		if (likely(from_irq) && count-- == 0)
L
Linus Torvalds 已提交
1385
			break;
1386 1387 1388 1389 1390 1391

		if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
			break;

		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
	} while (!uart_circ_empty(xmit));
L
Linus Torvalds 已提交
1392 1393 1394 1395

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&uap->port);

1396
	if (uart_circ_empty(xmit))
1397
		pl011_stop_tx(&uap->port);
L
Linus Torvalds 已提交
1398 1399 1400 1401 1402 1403
}

static void pl011_modem_status(struct uart_amba_port *uap)
{
	unsigned int status, delta;

1404
	status = pl011_readw(uap, REG_FR) & UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414

	delta = status ^ uap->old_status;
	uap->old_status = status;

	if (!delta)
		return;

	if (delta & UART01x_FR_DCD)
		uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);

1415
	if (delta & UART01x_FR_DSR)
L
Linus Torvalds 已提交
1416 1417
		uap->port.icount.dsr++;

1418 1419
	if (delta & UART01x_FR_CTS)
		uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
L
Linus Torvalds 已提交
1420

1421
	wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
L
Linus Torvalds 已提交
1422 1423
}

1424 1425 1426 1427 1428 1429 1430 1431
static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
{
	unsigned int dummy_read;

	if (!uap->vendor->cts_event_workaround)
		return;

	/* workaround to make sure that all bits are unlocked.. */
1432
	pl011_writew(uap, 0x00, REG_ICR);
1433 1434 1435 1436 1437 1438

	/*
	 * WA: introduce 26ns(1 uart clk) delay before W1C;
	 * single apb access will incur 2 pclk(133.12Mhz) delay,
	 * so add 2 dummy reads
	 */
1439 1440
	dummy_read = pl011_readw(uap, REG_ICR);
	dummy_read = pl011_readw(uap, REG_ICR);
1441 1442
}

1443
static irqreturn_t pl011_int(int irq, void *dev_id)
L
Linus Torvalds 已提交
1444 1445
{
	struct uart_amba_port *uap = dev_id;
1446
	unsigned long flags;
L
Linus Torvalds 已提交
1447
	unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
1448
	u16 imsc;
L
Linus Torvalds 已提交
1449 1450
	int handled = 0;

1451
	spin_lock_irqsave(&uap->port.lock, flags);
1452 1453
	imsc = pl011_readw(uap, REG_IMSC);
	status = pl011_readw(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1454 1455
	if (status) {
		do {
1456
			check_apply_cts_event_workaround(uap);
1457 1458
			pl011_writew(uap, status & ~(UART011_TXIS|UART011_RTIS|
				     UART011_RXIS), REG_ICR);
L
Linus Torvalds 已提交
1459

1460 1461 1462 1463 1464 1465
			if (status & (UART011_RTIS|UART011_RXIS)) {
				if (pl011_dma_rx_running(uap))
					pl011_dma_rx_irq(uap);
				else
					pl011_rx_chars(uap);
			}
L
Linus Torvalds 已提交
1466 1467 1468
			if (status & (UART011_DSRMIS|UART011_DCDMIS|
				      UART011_CTSMIS|UART011_RIMIS))
				pl011_modem_status(uap);
1469 1470
			if (status & UART011_TXIS)
				pl011_tx_chars(uap, true);
L
Linus Torvalds 已提交
1471

1472
			if (pass_counter-- == 0)
L
Linus Torvalds 已提交
1473 1474
				break;

1475
			status = pl011_readw(uap, REG_RIS) & imsc;
L
Linus Torvalds 已提交
1476 1477 1478 1479
		} while (status != 0);
		handled = 1;
	}

1480
	spin_unlock_irqrestore(&uap->port.lock, flags);
L
Linus Torvalds 已提交
1481 1482 1483 1484

	return IRQ_RETVAL(handled);
}

1485
static unsigned int pl011_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1486
{
1487 1488
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1489
	unsigned int status = pl011_readw(uap, REG_FR);
1490
	return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
L
Linus Torvalds 已提交
1491 1492
}

1493
static unsigned int pl011_get_mctrl(struct uart_port *port)
L
Linus Torvalds 已提交
1494
{
1495 1496
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1497
	unsigned int result = 0;
1498
	unsigned int status = pl011_readw(uap, REG_FR);
L
Linus Torvalds 已提交
1499

J
Jiri Slaby 已提交
1500
#define TIOCMBIT(uartbit, tiocmbit)	\
L
Linus Torvalds 已提交
1501 1502 1503
	if (status & uartbit)		\
		result |= tiocmbit

J
Jiri Slaby 已提交
1504
	TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1505 1506 1507
	TIOCMBIT(UART01x_FR_DSR, TIOCM_DSR);
	TIOCMBIT(UART01x_FR_CTS, TIOCM_CTS);
	TIOCMBIT(UART011_FR_RI, TIOCM_RNG);
J
Jiri Slaby 已提交
1508
#undef TIOCMBIT
L
Linus Torvalds 已提交
1509 1510 1511 1512 1513
	return result;
}

static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
1514 1515
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1516 1517
	unsigned int cr;

1518
	cr = pl011_readw(uap, REG_CR);
L
Linus Torvalds 已提交
1519

J
Jiri Slaby 已提交
1520
#define	TIOCMBIT(tiocmbit, uartbit)		\
L
Linus Torvalds 已提交
1521 1522 1523 1524 1525
	if (mctrl & tiocmbit)		\
		cr |= uartbit;		\
	else				\
		cr &= ~uartbit

J
Jiri Slaby 已提交
1526 1527 1528 1529 1530
	TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
	TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
	TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
	TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
	TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
1531 1532 1533 1534 1535

	if (uap->autorts) {
		/* We need to disable auto-RTS if we want to turn RTS off */
		TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
	}
J
Jiri Slaby 已提交
1536
#undef TIOCMBIT
L
Linus Torvalds 已提交
1537

1538
	pl011_writew(uap, cr, REG_CR);
L
Linus Torvalds 已提交
1539 1540 1541 1542
}

static void pl011_break_ctl(struct uart_port *port, int break_state)
{
1543 1544
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1545 1546 1547 1548
	unsigned long flags;
	unsigned int lcr_h;

	spin_lock_irqsave(&uap->port.lock, flags);
1549
	lcr_h = pl011_readw(uap, uap->lcrh_tx);
L
Linus Torvalds 已提交
1550 1551 1552 1553
	if (break_state == -1)
		lcr_h |= UART01x_LCRH_BRK;
	else
		lcr_h &= ~UART01x_LCRH_BRK;
1554
	pl011_writew(uap, lcr_h, uap->lcrh_tx);
L
Linus Torvalds 已提交
1555 1556 1557
	spin_unlock_irqrestore(&uap->port.lock, flags);
}

J
Jason Wessel 已提交
1558
#ifdef CONFIG_CONSOLE_POLL
1559 1560 1561

static void pl011_quiesce_irqs(struct uart_port *port)
{
1562 1563
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1564

1565
	pl011_writew(uap, pl011_readw(uap, REG_MIS), REG_ICR);
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	/*
	 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
	 * we simply mask it. start_tx() will unmask it.
	 *
	 * Note we can race with start_tx(), and if the race happens, the
	 * polling user might get another interrupt just after we clear it.
	 * But it should be OK and can happen even w/o the race, e.g.
	 * controller immediately got some new data and raised the IRQ.
	 *
	 * And whoever uses polling routines assumes that it manages the device
	 * (including tx queue), so we're also fine with start_tx()'s caller
	 * side.
	 */
1579
	pl011_writew(uap, pl011_readw(uap, REG_IMSC) & ~UART011_TXIM, REG_IMSC);
1580 1581
}

1582
static int pl011_get_poll_char(struct uart_port *port)
J
Jason Wessel 已提交
1583
{
1584 1585
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1586 1587
	unsigned int status;

1588 1589 1590 1591 1592 1593
	/*
	 * The caller might need IRQs lowered, e.g. if used with KDB NMI
	 * debugger.
	 */
	pl011_quiesce_irqs(port);

1594
	status = pl011_readw(uap, REG_FR);
1595 1596
	if (status & UART01x_FR_RXFE)
		return NO_POLL_CHAR;
J
Jason Wessel 已提交
1597

1598
	return pl011_readw(uap, REG_DR);
J
Jason Wessel 已提交
1599 1600
}

1601
static void pl011_put_poll_char(struct uart_port *port,
J
Jason Wessel 已提交
1602 1603
			 unsigned char ch)
{
1604 1605
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
J
Jason Wessel 已提交
1606

1607
	while (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
J
Jason Wessel 已提交
1608 1609
		barrier();

1610
	pl011_writew(uap, ch, REG_DR);
J
Jason Wessel 已提交
1611 1612 1613 1614
}

#endif /* CONFIG_CONSOLE_POLL */

1615
static int pl011_hwinit(struct uart_port *port)
L
Linus Torvalds 已提交
1616
{
1617 1618
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1619 1620
	int retval;

1621
	/* Optionaly enable pins to be muxed in and configured */
1622
	pinctrl_pm_select_default_state(port->dev);
1623

L
Linus Torvalds 已提交
1624 1625 1626
	/*
	 * Try to enable the clock producer.
	 */
1627
	retval = clk_prepare_enable(uap->clk);
L
Linus Torvalds 已提交
1628
	if (retval)
1629
		return retval;
L
Linus Torvalds 已提交
1630 1631 1632

	uap->port.uartclk = clk_get_rate(uap->clk);

1633
	/* Clear pending error and receive interrupts */
1634 1635
	pl011_writew(uap, UART011_OEIS | UART011_BEIS | UART011_PEIS |
		     UART011_FEIS | UART011_RTIS | UART011_RXIS, REG_ICR);
1636

1637 1638 1639 1640
	/*
	 * Save interrupts enable mask, and enable RX interrupts in case if
	 * the interrupt is used for NMI entry.
	 */
1641 1642
	uap->im = pl011_readw(uap, REG_IMSC);
	pl011_writew(uap, UART011_RTIM | UART011_RXIM, REG_IMSC);
1643

J
Jingoo Han 已提交
1644
	if (dev_get_platdata(uap->port.dev)) {
1645 1646
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1647
		plat = dev_get_platdata(uap->port.dev);
1648 1649 1650 1651 1652 1653
		if (plat->init)
			plat->init();
	}
	return 0;
}

1654 1655
static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
{
1656
	pl011_writew(uap, lcr_h, uap->lcrh_rx);
1657
	if (is_implemented(uap, REG_ST_LCRH_RX)) {
1658 1659 1660 1661 1662 1663
		int i;
		/*
		 * Wait 10 PCLKs before writing LCRH_TX register,
		 * to get this delay write read only register 10 times
		 */
		for (i = 0; i < 10; ++i)
1664 1665
			pl011_writew(uap, 0xff, REG_MIS);
		pl011_writew(uap, lcr_h, uap->lcrh_tx);
1666 1667 1668
	}
}

1669 1670
static int pl011_allocate_irq(struct uart_amba_port *uap)
{
1671
	pl011_writew(uap, uap->im, REG_IMSC);
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685

	return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
}

/*
 * Enable interrupts, only timeouts when using DMA
 * if initial RX DMA job failed, start in interrupt mode
 * as well.
 */
static void pl011_enable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* Clear out any spuriously appearing RX interrupts */
1686
	pl011_writew(uap, UART011_RTIS | UART011_RXIS, REG_ICR);
1687 1688 1689
	uap->im = UART011_RTIM;
	if (!pl011_dma_rx_running(uap))
		uap->im |= UART011_RXIM;
1690
	pl011_writew(uap, uap->im, REG_IMSC);
1691 1692 1693
	spin_unlock_irq(&uap->port.lock);
}

1694 1695
static int pl011_startup(struct uart_port *port)
{
1696 1697
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
1698
	unsigned int cr;
1699 1700 1701 1702 1703 1704
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		goto clk_dis;

1705
	retval = pl011_allocate_irq(uap);
L
Linus Torvalds 已提交
1706 1707 1708
	if (retval)
		goto clk_dis;

1709
	pl011_writew(uap, uap->vendor->ifls, REG_IFLS);
L
Linus Torvalds 已提交
1710

1711
	spin_lock_irq(&uap->port.lock);
1712

1713 1714 1715
	/* restore RTS and DTR */
	cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
	cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
1716
	pl011_writew(uap, cr, REG_CR);
L
Linus Torvalds 已提交
1717

1718 1719
	spin_unlock_irq(&uap->port.lock);

L
Linus Torvalds 已提交
1720 1721 1722
	/*
	 * initialise the old status of the modem signals
	 */
1723 1724
	uap->old_status = pl011_readw(uap, REG_FR) &
			UART01x_FR_MODEM_ANY;
L
Linus Torvalds 已提交
1725

1726 1727 1728
	/* Startup DMA */
	pl011_dma_startup(uap);

1729
	pl011_enable_interrupts(uap);
L
Linus Torvalds 已提交
1730 1731 1732 1733

	return 0;

 clk_dis:
1734
	clk_disable_unprepare(uap->clk);
L
Linus Torvalds 已提交
1735 1736 1737
	return retval;
}

1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
static int sbsa_uart_startup(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);
	int retval;

	retval = pl011_hwinit(port);
	if (retval)
		return retval;

	retval = pl011_allocate_irq(uap);
	if (retval)
		return retval;

	/* The SBSA UART does not support any modem status lines. */
	uap->old_status = 0;

	pl011_enable_interrupts(uap);

	return 0;
}

1760 1761 1762
static void pl011_shutdown_channel(struct uart_amba_port *uap,
					unsigned int lcrh)
{
1763
	unsigned long val;
1764

1765 1766 1767
	val = pl011_readw(uap, lcrh);
	val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
	pl011_writew(uap, val, lcrh);
1768 1769
}

1770 1771 1772 1773 1774 1775
/*
 * disable the port. It should not disable RTS and DTR.
 * Also RTS and DTR state should be preserved to restore
 * it during startup().
 */
static void pl011_disable_uart(struct uart_amba_port *uap)
L
Linus Torvalds 已提交
1776
{
1777
	unsigned int cr;
L
Linus Torvalds 已提交
1778

1779
	uap->autorts = false;
1780
	spin_lock_irq(&uap->port.lock);
1781
	cr = pl011_readw(uap, REG_CR);
1782 1783 1784
	uap->old_cr = cr;
	cr &= UART011_CR_RTS | UART011_CR_DTR;
	cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1785
	pl011_writew(uap, cr, REG_CR);
1786
	spin_unlock_irq(&uap->port.lock);
L
Linus Torvalds 已提交
1787 1788 1789 1790

	/*
	 * disable break condition and fifos
	 */
1791
	pl011_shutdown_channel(uap, uap->lcrh_rx);
1792
	if (is_implemented(uap, REG_ST_LCRH_RX))
1793
		pl011_shutdown_channel(uap, uap->lcrh_tx);
1794 1795 1796 1797 1798 1799 1800 1801
}

static void pl011_disable_interrupts(struct uart_amba_port *uap)
{
	spin_lock_irq(&uap->port.lock);

	/* mask all interrupts and clear all pending ones */
	uap->im = 0;
1802
	pl011_writew(uap, uap->im, REG_IMSC);
1803
	pl011_writew(0xffff, REG_ICR);
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819

	spin_unlock_irq(&uap->port.lock);
}

static void pl011_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	pl011_dma_shutdown(uap);

	free_irq(uap->port.irq, uap);

	pl011_disable_uart(uap);
L
Linus Torvalds 已提交
1820 1821 1822 1823

	/*
	 * Shut down the clock producer
	 */
1824
	clk_disable_unprepare(uap->clk);
1825
	/* Optionally let pins go into sleep states */
1826
	pinctrl_pm_select_sleep_state(port->dev);
1827

J
Jingoo Han 已提交
1828
	if (dev_get_platdata(uap->port.dev)) {
1829 1830
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
1831
		plat = dev_get_platdata(uap->port.dev);
1832 1833 1834 1835
		if (plat->exit)
			plat->exit();
	}

1836 1837
	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
L
Linus Torvalds 已提交
1838 1839
}

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
static void sbsa_uart_shutdown(struct uart_port *port)
{
	struct uart_amba_port *uap =
		container_of(port, struct uart_amba_port, port);

	pl011_disable_interrupts(uap);

	free_irq(uap->port.irq, uap);

	if (uap->port.ops->flush_buffer)
		uap->port.ops->flush_buffer(port);
}

1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
static void
pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
{
	port->read_status_mask = UART011_DR_OE | 255;
	if (termios->c_iflag & INPCK)
		port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
		port->read_status_mask |= UART011_DR_BE;

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
	if (termios->c_iflag & IGNBRK) {
		port->ignore_status_mask |= UART011_DR_BE;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			port->ignore_status_mask |= UART011_DR_OE;
	}

	/*
	 * Ignore all characters if CREAD is not set.
	 */
	if ((termios->c_cflag & CREAD) == 0)
		port->ignore_status_mask |= UART_DUMMY_DR_RX;
}

L
Linus Torvalds 已提交
1885
static void
A
Alan Cox 已提交
1886 1887
pl011_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
1888
{
1889 1890
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
1891 1892
	unsigned int lcr_h, old_cr;
	unsigned long flags;
1893 1894 1895 1896 1897 1898
	unsigned int baud, quot, clkdiv;

	if (uap->vendor->oversampling)
		clkdiv = 8;
	else
		clkdiv = 16;
L
Linus Torvalds 已提交
1899 1900 1901 1902

	/*
	 * Ask the core to calculate the divisor for us.
	 */
1903
	baud = uart_get_baud_rate(port, termios, old, 0,
1904
				  port->uartclk / clkdiv);
1905
#ifdef CONFIG_DMA_ENGINE
1906 1907 1908 1909 1910
	/*
	 * Adjust RX DMA polling rate with baud rate if not specified.
	 */
	if (uap->dmarx.auto_poll_rate)
		uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
1911
#endif
1912 1913 1914 1915 1916

	if (baud > port->uartclk/16)
		quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
	else
		quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
L
Linus Torvalds 已提交
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		lcr_h = UART01x_LCRH_WLEN_5;
		break;
	case CS6:
		lcr_h = UART01x_LCRH_WLEN_6;
		break;
	case CS7:
		lcr_h = UART01x_LCRH_WLEN_7;
		break;
	default: // CS8
		lcr_h = UART01x_LCRH_WLEN_8;
		break;
	}
	if (termios->c_cflag & CSTOPB)
		lcr_h |= UART01x_LCRH_STP2;
	if (termios->c_cflag & PARENB) {
		lcr_h |= UART01x_LCRH_PEN;
		if (!(termios->c_cflag & PARODD))
			lcr_h |= UART01x_LCRH_EPS;
	}
1939
	if (uap->fifosize > 1)
L
Linus Torvalds 已提交
1940 1941 1942 1943 1944 1945 1946 1947 1948
		lcr_h |= UART01x_LCRH_FEN;

	spin_lock_irqsave(&port->lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

1949
	pl011_setup_status_masks(port, termios);
L
Linus Torvalds 已提交
1950 1951 1952 1953 1954

	if (UART_ENABLE_MS(port, termios->c_cflag))
		pl011_enable_ms(port);

	/* first, disable everything */
1955 1956
	old_cr = pl011_readw(uap, REG_CR);
	pl011_writew(uap, 0, REG_CR);
L
Linus Torvalds 已提交
1957

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
	if (termios->c_cflag & CRTSCTS) {
		if (old_cr & UART011_CR_RTS)
			old_cr |= UART011_CR_RTSEN;

		old_cr |= UART011_CR_CTSEN;
		uap->autorts = true;
	} else {
		old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
		uap->autorts = false;
	}

1969 1970
	if (uap->vendor->oversampling) {
		if (baud > port->uartclk / 16)
1971 1972 1973 1974 1975
			old_cr |= ST_UART011_CR_OVSFACT;
		else
			old_cr &= ~ST_UART011_CR_OVSFACT;
	}

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	/*
	 * Workaround for the ST Micro oversampling variants to
	 * increase the bitrate slightly, by lowering the divisor,
	 * to avoid delayed sampling of start bit at high speeds,
	 * else we see data corruption.
	 */
	if (uap->vendor->oversampling) {
		if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
			quot -= 1;
		else if ((baud > 3250000) && (quot > 2))
			quot -= 2;
	}
L
Linus Torvalds 已提交
1988
	/* Set baud rate */
1989 1990
	pl011_writew(uap, quot & 0x3f, REG_FBRD);
	pl011_writew(uap, quot >> 6, REG_IBRD);
L
Linus Torvalds 已提交
1991 1992 1993

	/*
	 * ----------v----------v----------v----------v-----
1994
	 * NOTE: lcrh_tx and lcrh_rx MUST BE WRITTEN AFTER
1995
	 * REG_FBRD & REG_IBRD.
L
Linus Torvalds 已提交
1996 1997
	 * ----------^----------^----------^----------^-----
	 */
1998
	pl011_write_lcr_h(uap, lcr_h);
1999
	pl011_writew(uap, old_cr, REG_CR);
L
Linus Torvalds 已提交
2000 2001 2002 2003

	spin_unlock_irqrestore(&port->lock, flags);
}

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
static void
sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		      struct ktermios *old)
{
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
	unsigned long flags;

	tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);

	/* The SBSA UART only supports 8n1 without hardware flow control. */
	termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
	termios->c_cflag &= ~(CMSPAR | CRTSCTS);
	termios->c_cflag |= CS8 | CLOCAL;

	spin_lock_irqsave(&port->lock, flags);
	uart_update_timeout(port, CS8, uap->fixed_baud);
	pl011_setup_status_masks(port, termios);
	spin_unlock_irqrestore(&port->lock, flags);
}

L
Linus Torvalds 已提交
2025 2026
static const char *pl011_type(struct uart_port *port)
{
2027 2028
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
2029
	return uap->port.type == PORT_AMBA ? uap->type : NULL;
L
Linus Torvalds 已提交
2030 2031 2032 2033 2034
}

/*
 * Release the memory region(s) being used by 'port'
 */
2035
static void pl011_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
2036 2037 2038 2039 2040 2041 2042
{
	release_mem_region(port->mapbase, SZ_4K);
}

/*
 * Request the memory region(s) being used by 'port'
 */
2043
static int pl011_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
2044 2045 2046 2047 2048 2049 2050 2051
{
	return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
			!= NULL ? 0 : -EBUSY;
}

/*
 * Configure/autoconfigure the port.
 */
2052
static void pl011_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
2053 2054 2055
{
	if (flags & UART_CONFIG_TYPE) {
		port->type = PORT_AMBA;
2056
		pl011_request_port(port);
L
Linus Torvalds 已提交
2057 2058 2059 2060 2061 2062
	}
}

/*
 * verify the new serial_struct (for TIOCSSERIAL).
 */
2063
static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
2064 2065 2066 2067
{
	int ret = 0;
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
		ret = -EINVAL;
Y
Yinghai Lu 已提交
2068
	if (ser->irq < 0 || ser->irq >= nr_irqs)
L
Linus Torvalds 已提交
2069 2070 2071 2072 2073 2074 2075
		ret = -EINVAL;
	if (ser->baud_base < 9600)
		ret = -EINVAL;
	return ret;
}

static struct uart_ops amba_pl011_pops = {
2076
	.tx_empty	= pl011_tx_empty,
L
Linus Torvalds 已提交
2077
	.set_mctrl	= pl011_set_mctrl,
2078
	.get_mctrl	= pl011_get_mctrl,
L
Linus Torvalds 已提交
2079 2080 2081 2082 2083 2084 2085
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.enable_ms	= pl011_enable_ms,
	.break_ctl	= pl011_break_ctl,
	.startup	= pl011_startup,
	.shutdown	= pl011_shutdown,
2086
	.flush_buffer	= pl011_dma_flush_buffer,
L
Linus Torvalds 已提交
2087 2088
	.set_termios	= pl011_set_termios,
	.type		= pl011_type,
2089 2090 2091 2092
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
J
Jason Wessel 已提交
2093
#ifdef CONFIG_CONSOLE_POLL
2094
	.poll_init     = pl011_hwinit,
2095 2096
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
J
Jason Wessel 已提交
2097
#endif
L
Linus Torvalds 已提交
2098 2099
};

2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
}

static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
{
	return 0;
}

static const struct uart_ops sbsa_uart_pops = {
	.tx_empty	= pl011_tx_empty,
	.set_mctrl	= sbsa_uart_set_mctrl,
	.get_mctrl	= sbsa_uart_get_mctrl,
	.stop_tx	= pl011_stop_tx,
	.start_tx	= pl011_start_tx,
	.stop_rx	= pl011_stop_rx,
	.startup	= sbsa_uart_startup,
	.shutdown	= sbsa_uart_shutdown,
	.set_termios	= sbsa_uart_set_termios,
	.type		= pl011_type,
	.release_port	= pl011_release_port,
	.request_port	= pl011_request_port,
	.config_port	= pl011_config_port,
	.verify_port	= pl011_verify_port,
#ifdef CONFIG_CONSOLE_POLL
	.poll_init     = pl011_hwinit,
	.poll_get_char = pl011_get_poll_char,
	.poll_put_char = pl011_put_poll_char,
#endif
};

L
Linus Torvalds 已提交
2131 2132 2133 2134
static struct uart_amba_port *amba_ports[UART_NR];

#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE

2135
static void pl011_console_putchar(struct uart_port *port, int ch)
L
Linus Torvalds 已提交
2136
{
2137 2138
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);
L
Linus Torvalds 已提交
2139

2140
	while (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
2141
		barrier();
2142
	pl011_writew(uap, ch, REG_DR);
L
Linus Torvalds 已提交
2143 2144 2145 2146 2147 2148
}

static void
pl011_console_write(struct console *co, const char *s, unsigned int count)
{
	struct uart_amba_port *uap = amba_ports[co->index];
2149
	unsigned int status, old_cr = 0, new_cr;
2150 2151
	unsigned long flags;
	int locked = 1;
L
Linus Torvalds 已提交
2152 2153 2154

	clk_enable(uap->clk);

2155 2156 2157 2158 2159 2160 2161 2162
	local_irq_save(flags);
	if (uap->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&uap->port.lock);
	else
		spin_lock(&uap->port.lock);

L
Linus Torvalds 已提交
2163 2164 2165
	/*
	 *	First save the CR then disable the interrupts
	 */
2166
	if (!uap->vendor->always_enabled) {
2167
		old_cr = pl011_readw(uap, REG_CR);
2168 2169
		new_cr = old_cr & ~UART011_CR_CTSEN;
		new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
2170
		pl011_writew(uap, new_cr, REG_CR);
2171
	}
L
Linus Torvalds 已提交
2172

2173
	uart_console_write(&uap->port, s, count, pl011_console_putchar);
L
Linus Torvalds 已提交
2174 2175 2176 2177 2178 2179

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore the TCR
	 */
	do {
2180
		status = pl011_readw(uap, REG_FR);
2181
	} while (status & UART01x_FR_BUSY);
2182
	if (!uap->vendor->always_enabled)
2183
		pl011_writew(uap, old_cr, REG_CR);
L
Linus Torvalds 已提交
2184

2185 2186 2187 2188
	if (locked)
		spin_unlock(&uap->port.lock);
	local_irq_restore(flags);

L
Linus Torvalds 已提交
2189 2190 2191 2192 2193 2194 2195
	clk_disable(uap->clk);
}

static void __init
pl011_console_get_options(struct uart_amba_port *uap, int *baud,
			     int *parity, int *bits)
{
2196
	if (pl011_readw(uap, REG_CR) & UART01x_CR_UARTEN) {
L
Linus Torvalds 已提交
2197 2198
		unsigned int lcr_h, ibrd, fbrd;

2199
		lcr_h = pl011_readw(uap, uap->lcrh_tx);
L
Linus Torvalds 已提交
2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213

		*parity = 'n';
		if (lcr_h & UART01x_LCRH_PEN) {
			if (lcr_h & UART01x_LCRH_EPS)
				*parity = 'e';
			else
				*parity = 'o';
		}

		if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
			*bits = 7;
		else
			*bits = 8;

2214 2215
		ibrd = pl011_readw(uap, REG_IBRD);
		fbrd = pl011_readw(uap, REG_FBRD);
L
Linus Torvalds 已提交
2216 2217

		*baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
2218

2219
		if (uap->vendor->oversampling) {
2220
			if (pl011_readw(uap, REG_CR)
2221 2222 2223
				  & ST_UART011_CR_OVSFACT)
				*baud *= 2;
		}
L
Linus Torvalds 已提交
2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	}
}

static int __init pl011_console_setup(struct console *co, char *options)
{
	struct uart_amba_port *uap;
	int baud = 38400;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2234
	int ret;
L
Linus Torvalds 已提交
2235 2236 2237 2238 2239 2240 2241 2242 2243

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index >= UART_NR)
		co->index = 0;
	uap = amba_ports[co->index];
2244 2245
	if (!uap)
		return -ENODEV;
L
Linus Torvalds 已提交
2246

2247
	/* Allow pins to be muxed in and configured */
2248
	pinctrl_pm_select_default_state(uap->port.dev);
2249

2250 2251 2252 2253
	ret = clk_prepare(uap->clk);
	if (ret)
		return ret;

J
Jingoo Han 已提交
2254
	if (dev_get_platdata(uap->port.dev)) {
2255 2256
		struct amba_pl011_data *plat;

J
Jingoo Han 已提交
2257
		plat = dev_get_platdata(uap->port.dev);
2258 2259 2260 2261
		if (plat->init)
			plat->init();
	}

L
Linus Torvalds 已提交
2262 2263
	uap->port.uartclk = clk_get_rate(uap->clk);

2264 2265 2266 2267 2268 2269 2270 2271 2272
	if (uap->vendor->fixed_options) {
		baud = uap->fixed_baud;
	} else {
		if (options)
			uart_parse_options(options,
					   &baud, &parity, &bits, &flow);
		else
			pl011_console_get_options(uap, &baud, &parity, &bits);
	}
L
Linus Torvalds 已提交
2273 2274 2275 2276

	return uart_set_options(&uap->port, co, baud, parity, bits, flow);
}

2277
static struct uart_driver amba_reg;
L
Linus Torvalds 已提交
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
static struct console amba_console = {
	.name		= "ttyAMA",
	.write		= pl011_console_write,
	.device		= uart_console_device,
	.setup		= pl011_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &amba_reg,
};

#define AMBA_CONSOLE	(&amba_console)
2289 2290 2291

static void pl011_putc(struct uart_port *port, int c)
{
2292 2293 2294 2295
	struct uart_amba_port *uap =
	    container_of(port, struct uart_amba_port, port);

	while (pl011_readw(uap, REG_FR) & UART01x_FR_TXFF)
2296
		;
2297
	pl011_writeb(uap, c, REG_DR);
2298
	while (pl011_readw(uap, REG_FR) & UART01x_FR_BUSY)
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
		;
}

static void pl011_early_write(struct console *con, const char *s, unsigned n)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, pl011_putc);
}

static int __init pl011_early_console_setup(struct earlycon_device *device,
					    const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

	device->con->write = pl011_early_write;
	return 0;
}
EARLYCON_DECLARE(pl011, pl011_early_console_setup);
2319
OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
2320

L
Linus Torvalds 已提交
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
#else
#define AMBA_CONSOLE	NULL
#endif

static struct uart_driver amba_reg = {
	.owner			= THIS_MODULE,
	.driver_name		= "ttyAMA",
	.dev_name		= "ttyAMA",
	.major			= SERIAL_AMBA_MAJOR,
	.minor			= SERIAL_AMBA_MINOR,
	.nr			= UART_NR,
	.cons			= AMBA_CONSOLE,
};

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
static int pl011_probe_dt_alias(int index, struct device *dev)
{
	struct device_node *np;
	static bool seen_dev_with_alias = false;
	static bool seen_dev_without_alias = false;
	int ret = index;

	if (!IS_ENABLED(CONFIG_OF))
		return ret;

	np = dev->of_node;
	if (!np)
		return ret;

	ret = of_alias_get_id(np, "serial");
	if (IS_ERR_VALUE(ret)) {
		seen_dev_without_alias = true;
		ret = index;
	} else {
		seen_dev_with_alias = true;
		if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
			dev_warn(dev, "requested serial port %d  not available.\n", ret);
			ret = index;
		}
	}

	if (seen_dev_with_alias && seen_dev_without_alias)
		dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");

	return ret;
}

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
/* unregisters the driver also if no more ports are left */
static void pl011_unregister_port(struct uart_amba_port *uap)
{
	int i;
	bool busy = false;

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
		if (amba_ports[i] == uap)
			amba_ports[i] = NULL;
		else if (amba_ports[i])
			busy = true;
	}
	pl011_dma_remove(uap);
	if (!busy)
		uart_unregister_driver(&amba_reg);
}

2384
static int pl011_find_free_port(void)
L
Linus Torvalds 已提交
2385
{
2386
	int i;
L
Linus Torvalds 已提交
2387 2388 2389

	for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
		if (amba_ports[i] == NULL)
2390
			return i;
L
Linus Torvalds 已提交
2391

2392 2393
	return -EBUSY;
}
L
Linus Torvalds 已提交
2394

2395 2396 2397 2398
static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
			    struct resource *mmiobase, int index)
{
	void __iomem *base;
2399

2400
	base = devm_ioremap_resource(dev, mmiobase);
2401 2402
	if (IS_ERR(base))
		return PTR_ERR(base);
L
Linus Torvalds 已提交
2403

2404
	index = pl011_probe_dt_alias(index, dev);
L
Linus Torvalds 已提交
2405

2406
	uap->old_cr = 0;
2407 2408
	uap->port.dev = dev;
	uap->port.mapbase = mmiobase->start;
L
Linus Torvalds 已提交
2409 2410
	uap->port.membase = base;
	uap->port.iotype = UPIO_MEM;
2411
	uap->port.fifosize = uap->fifosize;
L
Linus Torvalds 已提交
2412
	uap->port.flags = UPF_BOOT_AUTOCONF;
2413
	uap->port.line = index;
L
Linus Torvalds 已提交
2414

2415
	amba_ports[index] = uap;
2416

2417 2418
	return 0;
}
2419

2420 2421 2422
static int pl011_register_port(struct uart_amba_port *uap)
{
	int ret;
L
Linus Torvalds 已提交
2423

2424
	/* Ensure interrupts from this UART are masked and cleared */
2425 2426
	pl011_writew(uap, 0, REG_IMSC);
	pl011_writew(uap, 0xffff, REG_ICR);
2427 2428 2429 2430

	if (!amba_reg.state) {
		ret = uart_register_driver(&amba_reg);
		if (ret < 0) {
2431
			dev_err(uap->port.dev,
2432
				"Failed to register AMBA-PL011 driver\n");
2433 2434 2435 2436
			return ret;
		}
	}

L
Linus Torvalds 已提交
2437
	ret = uart_add_one_port(&amba_reg, &uap->port);
2438 2439
	if (ret)
		pl011_unregister_port(uap);
2440

L
Linus Torvalds 已提交
2441 2442 2443
	return ret;
}

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
{
	struct uart_amba_port *uap;
	struct vendor_data *vendor = id->data;
	int portnr, ret;

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->clk = devm_clk_get(&dev->dev, NULL);
	if (IS_ERR(uap->clk))
		return PTR_ERR(uap->clk);

	uap->vendor = vendor;
2464
	uap->reg_lut = vendor->reg_lut;
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
	uap->lcrh_rx = vendor->lcrh_rx;
	uap->lcrh_tx = vendor->lcrh_tx;
	uap->fifosize = vendor->get_fifosize(dev);
	uap->port.irq = dev->irq[0];
	uap->port.ops = &amba_pl011_pops;

	snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));

	ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
	if (ret)
		return ret;

	amba_set_drvdata(dev, uap);

	return pl011_register_port(uap);
}

L
Linus Torvalds 已提交
2482 2483 2484 2485 2486
static int pl011_remove(struct amba_device *dev)
{
	struct uart_amba_port *uap = amba_get_drvdata(dev);

	uart_remove_one_port(&amba_reg, &uap->port);
2487
	pl011_unregister_port(uap);
L
Linus Torvalds 已提交
2488 2489 2490
	return 0;
}

2491 2492
#ifdef CONFIG_PM_SLEEP
static int pl011_suspend(struct device *dev)
2493
{
2494
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2495 2496 2497 2498 2499 2500 2501

	if (!uap)
		return -EINVAL;

	return uart_suspend_port(&amba_reg, &uap->port);
}

2502
static int pl011_resume(struct device *dev)
2503
{
2504
	struct uart_amba_port *uap = dev_get_drvdata(dev);
2505 2506 2507 2508 2509 2510 2511 2512

	if (!uap)
		return -EINVAL;

	return uart_resume_port(&amba_reg, &uap->port);
}
#endif

2513 2514
static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);

2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
static int sbsa_uart_probe(struct platform_device *pdev)
{
	struct uart_amba_port *uap;
	struct resource *r;
	int portnr, ret;
	int baudrate;

	/*
	 * Check the mandatory baud rate parameter in the DT node early
	 * so that we can easily exit with the error.
	 */
	if (pdev->dev.of_node) {
		struct device_node *np = pdev->dev.of_node;

		ret = of_property_read_u32(np, "current-speed", &baudrate);
		if (ret)
			return ret;
	} else {
		baudrate = 115200;
	}

	portnr = pl011_find_free_port();
	if (portnr < 0)
		return portnr;

	uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
			   GFP_KERNEL);
	if (!uap)
		return -ENOMEM;

	uap->vendor	= &vendor_sbsa;
2546
	uap->reg_lut	= vendor_sbsa.reg_lut;
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
	uap->fifosize	= 32;
	uap->port.irq	= platform_get_irq(pdev, 0);
	uap->port.ops	= &sbsa_uart_pops;
	uap->fixed_baud = baudrate;

	snprintf(uap->type, sizeof(uap->type), "SBSA");

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
	if (ret)
		return ret;

	platform_set_drvdata(pdev, uap);

	return pl011_register_port(uap);
}

static int sbsa_uart_remove(struct platform_device *pdev)
{
	struct uart_amba_port *uap = platform_get_drvdata(pdev);

	uart_remove_one_port(&amba_reg, &uap->port);
	pl011_unregister_port(uap);
	return 0;
}

static const struct of_device_id sbsa_uart_of_match[] = {
	{ .compatible = "arm,sbsa-uart", },
	{},
};
MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);

2580 2581 2582 2583 2584 2585
static const struct acpi_device_id sbsa_uart_acpi_match[] = {
	{ "ARMH0011", 0 },
	{},
};
MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);

2586 2587 2588 2589 2590 2591
static struct platform_driver arm_sbsa_uart_platform_driver = {
	.probe		= sbsa_uart_probe,
	.remove		= sbsa_uart_remove,
	.driver	= {
		.name	= "sbsa-uart",
		.of_match_table = of_match_ptr(sbsa_uart_of_match),
2592
		.acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
2593 2594 2595
	},
};

2596
static struct amba_id pl011_ids[] = {
L
Linus Torvalds 已提交
2597 2598 2599
	{
		.id	= 0x00041011,
		.mask	= 0x000fffff,
2600 2601 2602 2603 2604 2605
		.data	= &vendor_arm,
	},
	{
		.id	= 0x00380802,
		.mask	= 0x00ffffff,
		.data	= &vendor_st,
L
Linus Torvalds 已提交
2606 2607 2608 2609
	},
	{ 0, 0 },
};

2610 2611
MODULE_DEVICE_TABLE(amba, pl011_ids);

L
Linus Torvalds 已提交
2612 2613 2614
static struct amba_driver pl011_driver = {
	.drv = {
		.name	= "uart-pl011",
2615
		.pm	= &pl011_dev_pm_ops,
L
Linus Torvalds 已提交
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	},
	.id_table	= pl011_ids,
	.probe		= pl011_probe,
	.remove		= pl011_remove,
};

static int __init pl011_init(void)
{
	printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");

2626 2627
	if (platform_driver_register(&arm_sbsa_uart_platform_driver))
		pr_warn("could not register SBSA UART platform driver\n");
2628
	return amba_driver_register(&pl011_driver);
L
Linus Torvalds 已提交
2629 2630 2631 2632
}

static void __exit pl011_exit(void)
{
2633
	platform_driver_unregister(&arm_sbsa_uart_platform_driver);
L
Linus Torvalds 已提交
2634 2635 2636
	amba_driver_unregister(&pl011_driver);
}

2637 2638 2639 2640 2641
/*
 * While this can be a module, if builtin it's most likely the console
 * So let's leave module_exit but move module_init to an earlier place
 */
arch_initcall(pl011_init);
L
Linus Torvalds 已提交
2642 2643 2644 2645 2646
module_exit(pl011_exit);

MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
MODULE_DESCRIPTION("ARM AMBA serial port driver");
MODULE_LICENSE("GPL");