intel_drv.h 63.7 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43 44 45 46 47 48 49
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
50 51 52 53
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
54
 */
T
Tvrtko Ursulin 已提交
55 56
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
57 58 59 60 61 62 63 64 65
	int ret__;							\
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
66 67
			break;						\
		}							\
68
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
69
			usleep_range((W), (W)*2);			\
70 71 72
		} else {						\
			cpu_relax();					\
		}							\
73 74 75 76
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
77 78
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

79 80
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
81
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
82
#else
83
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
84 85
#endif

86 87 88 89 90
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
91
	BUILD_BUG_ON((US) > 50000); \
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
107 108 109
			break; \
		} \
		cpu_relax(); \
110 111 112 113 114 115 116 117
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
118
	} \
119 120 121 122 123 124 125 126 127 128 129
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
130 131 132
	ret__; \
})

133 134
#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000, 1)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US), 1)
135

136 137
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
138

J
Jesse Barnes 已提交
139 140 141 142 143 144 145 146 147 148
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

149 150 151
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
152 153
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
154

J
Jesse Barnes 已提交
155 156 157 158 159
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
160 161 162 163 164 165 166 167
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
168
	INTEL_OUTPUT_DP = 7,
169 170 171 172 173
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
174 175 176 177 178 179

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

180 181
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
182

J
Jesse Barnes 已提交
183 184
struct intel_framebuffer {
	struct drm_framebuffer base;
185
	struct drm_i915_gem_object *obj;
186
	struct intel_rotation_info rot_info;
187 188 189 190 191 192 193 194 195 196

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
197 198
};

199 200
struct intel_fbdev {
	struct drm_fb_helper helper;
201
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
202
	struct i915_vma *vma;
203
	async_cookie_t cookie;
204
	int preferred_bpp;
205
};
J
Jesse Barnes 已提交
206

207
struct intel_encoder {
208
	struct drm_encoder base;
209

210
	enum intel_output_type type;
211
	enum port port;
212
	unsigned int cloneable;
213
	void (*hot_plug)(struct intel_encoder *);
214
	bool (*compute_config)(struct intel_encoder *,
215 216
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
	void (*pre_pll_enable)(struct intel_encoder *,
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
	void (*pre_enable)(struct intel_encoder *,
			   struct intel_crtc_state *,
			   struct drm_connector_state *);
	void (*enable)(struct intel_encoder *,
		       struct intel_crtc_state *,
		       struct drm_connector_state *);
	void (*disable)(struct intel_encoder *,
			struct intel_crtc_state *,
			struct drm_connector_state *);
	void (*post_disable)(struct intel_encoder *,
			     struct intel_crtc_state *,
			     struct drm_connector_state *);
	void (*post_pll_disable)(struct intel_encoder *,
				 struct intel_crtc_state *,
				 struct drm_connector_state *);
235 236 237 238
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
239
	/* Reconstructs the equivalent mode flags for the current hardware
240
	 * state. This must be called _after_ display->get_pipe_config has
241 242
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
243
	void (*get_config)(struct intel_encoder *,
244
			   struct intel_crtc_state *pipe_config);
245 246 247
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
248 249 250 251 252 253
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
254
	int crtc_mask;
255
	enum hpd_pin hpd_pin;
256
	enum intel_display_power_domain power_domain;
257 258
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
259 260
};

261
struct intel_panel {
262
	struct drm_display_mode *fixed_mode;
263
	struct drm_display_mode *downclock_mode;
264
	int fitting_mode;
265 266 267

	/* backlight */
	struct {
268
		bool present;
269
		u32 level;
270
		u32 min;
271
		u32 max;
272
		bool enabled;
273 274
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
275
		bool alternate_pwm_increment;	/* lpt+ */
276 277

		/* PWM chip */
278 279
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
280 281
		struct pwm_device *pwm;

282
		struct backlight_device *device;
283

284 285 286 287 288 289 290 291 292 293
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
294 295
};

296 297
struct intel_connector {
	struct drm_connector base;
298 299 300
	/*
	 * The fixed encoder this connector is connected to.
	 */
301
	struct intel_encoder *encoder;
302

303 304 305
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

306 307 308
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
309 310 311

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
312 313 314

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
315
	struct edid *detect_edid;
316 317 318 319

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
320 321 322 323

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
324 325
};

326
struct dpll {
327 328 329 330 331 332 333 334 335
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
336
};
337

338 339 340
struct intel_atomic_state {
	struct drm_atomic_state base;

341 342 343 344 345 346 347 348 349 350 351 352 353 354
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
355

356 357
	bool dpll_set, modeset;

358 359 360 361 362 363 364 365 366 367
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

368 369 370
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

371
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
372 373 374 375 376 377

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
378 379

	/* Gen9+ only */
380
	struct skl_wm_values wm_results;
381 382

	struct i915_sw_fence commit_ready;
383 384

	struct llist_node freed;
385 386
};

387
struct intel_plane_state {
388
	struct drm_plane_state base;
389
	struct drm_rect clip;
390
	struct i915_vma *vma;
391

392 393 394 395
	struct {
		u32 offset;
		int x, y;
	} main;
396 397 398 399
	struct {
		u32 offset;
		int x, y;
	} aux;
400

401 402 403
	/* plane control register */
	u32 ctl;

404 405 406 407 408 409 410 411
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
412
	 *     update_scaler_plane.
413 414 415 416 417 418 419
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
420
	 *     update_scaler_plane.
421 422
	 */
	int scaler_id;
423 424

	struct drm_intel_sprite_colorkey ckey;
425 426
};

427
struct intel_initial_plane_config {
428
	struct intel_framebuffer *fb;
429
	unsigned int tiling;
430 431 432 433
	int size;
	u32 base;
};

434 435 436
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
437
#define SKL_MAX_SRC_H 4096
438 439 440
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
441
#define SKL_MAX_DST_H 4096
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

476 477 478
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

479 480
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
481
	struct intel_wm_level raw_wm[5];
482 483 484 485 486 487 488
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
489
struct skl_plane_wm {
490 491
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
492 493 494 495
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
496 497 498
	uint32_t linetime;
};

499 500 501 502 503 504 505 506 507 508 509 510 511 512
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
	struct vlv_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct vlv_sr_wm sr[NUM_VLV_WM_LEVELS];
	uint8_t num_levels;
	bool cxsr;
};

513 514 515 516
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
539
			struct skl_ddb_entry ddb;
540
		} skl;
541 542

		struct {
543 544
			/* "raw" watermarks (not inverted) */
			struct vlv_pipe_wm raw[NUM_VLV_WM_LEVELS];
545 546
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
547 548
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
549 550
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
551
		} vlv;
552 553 554 555 556 557 558 559 560 561 562
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

563
struct intel_crtc_state {
564 565
	struct drm_crtc_state base;

566 567 568 569 570 571 572 573
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
574
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
575 576
	unsigned long quirks;

577
	unsigned fb_bits; /* framebuffers to flip */
578 579
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
580
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
581
	bool fb_changed; /* fb on any of the planes is changed */
582
	bool fifo_changed; /* FIFO split is changed */
583

584 585 586 587 588
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

589 590 591 592 593 594
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

595 596 597
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
598

599 600 601
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

602
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
603 604
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
605 606
	enum transcoder cpu_transcoder;

607 608 609 610 611 612
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

613 614 615 616 617
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

618 619 620
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

621 622 623 624
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

625 626 627 628
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
629
	bool dither;
630

631 632 633 634 635 636 637 638
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

639 640 641
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

642 643 644 645
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

646 647 648 649 650 651 652
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

653 654
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
655
	struct dpll dpll;
656

657 658
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
659

660 661 662
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

663 664 665 666 667
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

668
	int pipe_bpp;
669
	struct intel_link_m_n dp_m_n;
670

671 672
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
673
	bool has_drrs;
674

675 676
	/*
	 * Frequence the dpll for the port should run at. Differs from the
677 678
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
679
	 */
680 681
	int port_clock;

682 683
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
684

685 686
	uint8_t lane_count;

687 688 689 690 691 692
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

693
	/* Panel fitter controls for gen2-gen4 + VLV */
694 695 696
	struct {
		u32 control;
		u32 pgm_ratios;
697
		u32 lvds_border_bits;
698 699 700 701 702 703
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
704
		bool enabled;
705
		bool force_thru;
706
	} pch_pfit;
707

708
	/* FDI configuration, only valid if has_pch_encoder is set. */
709
	int fdi_lanes;
710
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
711 712

	bool ips_enabled;
713

714 715
	bool enable_fbc;

716
	bool double_wide;
717 718

	int pbn;
719 720

	struct intel_crtc_scaler_state scaler_state;
721 722 723

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
724 725 726

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
727

728
	struct intel_crtc_wm_state wm;
729 730 731

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
732 733 734

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
S
Shashank Sharma 已提交
735 736 737 738 739 740

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
741 742
};

J
Jesse Barnes 已提交
743 744
struct intel_crtc {
	struct drm_crtc base;
745 746
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
747
	u8 lut_r[256], lut_g[256], lut_b[256];
748 749 750 751 752 753
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
754
	bool lowfreq_avail;
755
	u8 plane_ids_mask;
756
	unsigned long long enabled_power_domains;
757
	struct intel_overlay *overlay;
758
	struct intel_flip_work *flip_work;
759

760 761
	atomic_t unpin_work_count;

762 763 764
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
765
	u32 dspaddr_offset;
766 767
	int adjusted_x;
	int adjusted_y;
768

769
	uint32_t cursor_addr;
770
	uint32_t cursor_cntl;
771
	uint32_t cursor_size;
772
	uint32_t cursor_base;
773

774
	struct intel_crtc_state *config;
775

776 777
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
778

779 780 781
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
782 783 784 785

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
786 787
		union {
			struct intel_pipe_wm ilk;
788
			struct vlv_wm_state vlv;
789
		} active;
790
	} wm;
791

792
	int scanline_offset;
793

794 795 796 797 798 799
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
800

801 802
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
803 804
};

805 806
struct intel_plane {
	struct drm_plane base;
807 808
	u8 plane;
	enum plane_id id;
809
	enum pipe pipe;
810
	bool can_scale;
811
	int max_downscale;
812
	uint32_t frontbuffer_bit;
813

814 815 816
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
817
	 * the intel_plane_state structure and accessed via plane_state.
818 819
	 */

820
	void (*update_plane)(struct drm_plane *plane,
821 822
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
823
	void (*disable_plane)(struct drm_plane *plane,
824
			      struct drm_crtc *crtc);
825
	int (*check_plane)(struct drm_plane *plane,
826
			   struct intel_crtc_state *crtc_state,
827
			   struct intel_plane_state *state);
828 829
};

830
struct intel_watermark_params {
831 832 833 834 835
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
836 837 838
};

struct cxsr_latency {
839 840
	bool is_desktop : 1;
	bool is_ddr3 : 1;
841 842 843 844 845 846
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
847 848
};

849
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
850
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
851
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
852
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
853
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
854
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
855
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
856
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
857
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
858

859
struct intel_hdmi {
860
	i915_reg_t hdmi_reg;
861
	int ddc_bus;
862 863 864 865
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
866
	bool limited_color_range;
867
	bool color_range_auto;
868 869 870
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
871
	bool rgb_quant_range_selectable;
872
	enum hdmi_picture_aspect aspect_ratio;
873
	struct intel_connector *attached_connector;
874
	void (*write_infoframe)(struct drm_encoder *encoder,
875
				const struct intel_crtc_state *crtc_state,
876
				enum hdmi_infoframe_type type,
877
				const void *frame, ssize_t len);
878
	void (*set_infoframes)(struct drm_encoder *encoder,
879
			       bool enable,
880 881
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
882 883
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
884 885
};

886
struct intel_dp_mst_encoder;
887
#define DP_MAX_DOWNSTREAM_PORTS		0x10
888

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

909 910 911 912 913 914 915 916
struct intel_dp_desc {
	u8 oui[3];
	u8 device_id[6];
	u8 hw_rev;
	u8 sw_major_rev;
	u8 sw_minor_rev;
} __packed;

917 918
struct intel_dp_compliance_data {
	unsigned long edid;
919 920 921
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
922 923 924 925 926 927
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
928 929
	int test_link_rate;
	u8 test_lane_count;
930 931
};

932
struct intel_dp {
933 934 935
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
936
	uint32_t DP;
937 938
	int link_rate;
	uint8_t lane_count;
939
	uint8_t sink_count;
940
	bool link_mst;
941
	bool has_audio;
942
	bool detect_done;
943
	bool channel_eq_status;
944
	bool reset_link_params;
945
	enum hdmi_force_audio force_audio;
946
	bool limited_color_range;
947
	bool color_range_auto;
948
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
949
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
950
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
951
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
952 953 954
	/* source rates */
	int num_source_rates;
	const int *source_rates;
955 956
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
957
	int sink_rates[DP_MAX_SUPPORTED_RATES];
958
	bool use_rate_select;
959 960 961 962
	/* Max lane count for the sink as per DPCD registers */
	uint8_t max_sink_lane_count;
	/* Max link BW for the sink as per DPCD registers */
	int max_sink_link_bw;
963 964
	/* sink or branch descriptor */
	struct intel_dp_desc desc;
965
	struct drm_dp_aux aux;
966
	enum intel_display_power_domain aux_power_domain;
967 968 969 970 971 972 973 974
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
975 976
	unsigned long last_power_on;
	unsigned long last_backlight_off;
977
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
978

979 980
	struct notifier_block edp_notifier;

981 982 983 984 985
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
986 987 988 989 990 991
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
992 993 994 995 996
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
997
	struct edp_power_seq pps_delays;
998

999 1000
	bool can_mst; /* this port supports mst */
	bool is_mst;
1001
	int active_mst_links;
1002
	/* connector directly attached - won't be use for modeset in mst world */
1003
	struct intel_connector *attached_connector;
1004

1005 1006 1007 1008
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1009
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1010 1011 1012 1013 1014 1015 1016 1017
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1018 1019 1020 1021

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1022
	/* Displayport compliance testing */
1023
	struct intel_dp_compliance compliance;
1024 1025
};

1026 1027 1028 1029 1030
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1031 1032
struct intel_digital_port {
	struct intel_encoder base;
1033
	enum port port;
1034
	u32 saved_port_bits;
1035 1036
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1037
	struct intel_lspcon lspcon;
1038
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1039
	bool release_cl2_override;
1040
	uint8_t max_lanes;
1041
	enum intel_display_power_domain ddi_io_power_domain;
1042 1043
};

1044 1045 1046 1047
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1048
	struct intel_connector *connector;
1049 1050
};

1051
static inline enum dpio_channel
1052 1053 1054 1055
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
1056
	case PORT_D:
1057
		return DPIO_CH0;
1058
	case PORT_C:
1059
		return DPIO_CH1;
1060 1061 1062 1063 1064
	default:
		BUG();
	}
}

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1093
static inline struct intel_crtc *
1094
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1095 1096 1097 1098
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1099
static inline struct intel_crtc *
1100
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
1101 1102 1103 1104
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

1105 1106 1107 1108
struct intel_flip_work {
	struct work_struct unpin_work;
	struct work_struct mmio_work;

1109
	struct drm_crtc *crtc;
1110
	struct i915_vma *old_vma;
1111 1112
	struct drm_framebuffer *old_fb;
	struct drm_i915_gem_object *pending_flip_obj;
1113
	struct drm_pending_vblank_event *event;
1114
	atomic_t pending;
1115 1116 1117
	u32 flip_count;
	u32 gtt_offset;
	struct drm_i915_gem_request *flip_queued_req;
1118
	u32 flip_queued_vblank;
1119 1120
	u32 flip_ready_vblank;
	unsigned int rotation;
1121 1122
};

P
Paulo Zanoni 已提交
1123
struct intel_load_detect_pipe {
1124
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1125
};
J
Jesse Barnes 已提交
1126

P
Paulo Zanoni 已提交
1127 1128
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1129 1130 1131 1132
{
	return to_intel_connector(connector)->encoder;
}

1133 1134 1135
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
	case INTEL_OUTPUT_UNKNOWN:
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1149 1150
}

1151 1152 1153 1154 1155 1156
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1157 1158 1159
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1160 1161 1162 1163 1164 1165 1166 1167
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1168 1169 1170 1171 1172 1173
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1174 1175 1176 1177
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1178 1179
}

1180
/* intel_fifo_underrun.c */
1181
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1182
					   enum pipe pipe, bool enable);
1183
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1184 1185
					   enum transcoder pch_transcoder,
					   bool enable);
1186 1187 1188 1189
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1190 1191
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1192 1193

/* i915_irq.c */
1194 1195
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1196 1197 1198
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1199 1200
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1201
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1202 1203
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1204 1205 1206 1207 1208 1209 1210

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
	return mask & ~i915->rps.pm_intrmsk_mbz;
}

1211 1212
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1213 1214 1215 1216 1217 1218
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1219
	return dev_priv->pm.irqs_enabled;
1220 1221
}

1222
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1223 1224
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1225 1226
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1227 1228 1229
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1230 1231

/* intel_crt.c */
1232
void intel_crt_init(struct drm_i915_private *dev_priv);
1233
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1234 1235

/* intel_ddi.c */
1236 1237 1238
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state);
1239 1240
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1241
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1242 1243
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1244
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1245 1246
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1247 1248
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1249 1250
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1251
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1252
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1253
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1254 1255
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1256
void intel_ddi_get_config(struct intel_encoder *encoder,
1257
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1258

1259
void intel_ddi_clock_get(struct intel_encoder *encoder,
1260
			 struct intel_crtc_state *pipe_config);
1261 1262
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1263
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1264 1265
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);

1266 1267
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1268

1269
/* intel_audio.c */
1270
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1271 1272 1273
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1274
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1275 1276
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1277 1278
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1279

1280
/* intel_cdclk.c */
1281 1282 1283 1284
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1285 1286 1287 1288
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1289 1290
bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
			       const struct intel_cdclk_state *b);
1291 1292
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1293

1294
/* intel_display.c */
1295
enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1296
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1297
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1298 1299
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1300 1301
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1302 1303
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1304
extern const struct drm_plane_funcs intel_plane_funcs;
1305
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1306
unsigned int intel_fb_xy_to_linear(int x, int y,
1307 1308
				   const struct intel_plane_state *state,
				   int plane);
1309
void intel_add_fb_offsets(int *x, int *y,
1310
			  const struct intel_plane_state *state, int plane);
1311
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1312
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1313 1314
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1315
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1316
int intel_display_suspend(struct drm_device *dev);
1317
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1318
void intel_encoder_destroy(struct drm_encoder *encoder);
1319 1320
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1321 1322 1323 1324 1325
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1326
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1327 1328
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1329 1330
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1331 1332 1333 1334 1335 1336
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1337 1338 1339 1340
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1341
		((1 << INTEL_OUTPUT_DP) |
1342 1343 1344
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1345
static inline void
1346
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1347
{
1348
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1349
}
1350
static inline void
1351
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1352
{
1353
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1354 1355

	if (crtc->active)
1356
		intel_wait_for_vblank(dev_priv, pipe);
1357
}
1358 1359 1360

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1361
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1362
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1363 1364
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1365 1366
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1367 1368
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1369
void intel_release_load_detect_pipe(struct drm_connector *connector,
1370 1371
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1372 1373
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1374
void intel_unpin_fb_vma(struct i915_vma *vma);
1375
struct drm_framebuffer *
1376 1377
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1378
void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1379
void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1380
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1381
int intel_prepare_plane_fb(struct drm_plane *plane,
1382
			   struct drm_plane_state *new_state);
1383
void intel_cleanup_plane_fb(struct drm_plane *plane,
1384
			    struct drm_plane_state *old_state);
1385 1386 1387 1388 1389 1390 1391 1392
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1393 1394
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1395

1396 1397 1398
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1399
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1400
		     const struct dpll *dpll);
1401
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1402
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1403

1404
/* modesetting asserts */
1405 1406
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1407 1408 1409 1410
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1411 1412 1413
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1414 1415 1416 1417
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1418
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1419 1420
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1421
u32 intel_compute_tile_offset(int *x, int *y,
1422
			      const struct intel_plane_state *state, int plane);
1423 1424
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1425 1426
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1427
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1428 1429
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1430
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1431
unsigned int skl_cdclk_get_vco(unsigned int freq);
1432 1433
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1434
void intel_dp_get_m_n(struct intel_crtc *crtc,
1435
		      struct intel_crtc_state *pipe_config);
1436
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1437
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1438
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1439 1440
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1441

1442
bool intel_crtc_active(struct intel_crtc *crtc);
1443 1444
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
1445
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1446
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1447
				 struct intel_crtc_state *pipe_config);
1448

1449
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1450
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1451

1452 1453 1454 1455
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1456

1457 1458
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1459 1460
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1461
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1462
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1463

1464
/* intel_csr.c */
1465
void intel_csr_ucode_init(struct drm_i915_private *);
1466
void intel_csr_load_program(struct drm_i915_private *);
1467
void intel_csr_ucode_fini(struct drm_i915_private *);
1468 1469
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1470

P
Paulo Zanoni 已提交
1471
/* intel_dp.c */
1472 1473
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1474 1475
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1476
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1477 1478
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1479 1480
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1481 1482 1483
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1484 1485
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1486
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1487
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1488
bool intel_dp_compute_config(struct intel_encoder *encoder,
1489 1490
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1491
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
1492 1493
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1494 1495
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1496
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1497 1498
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1499 1500 1501
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1502
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1503
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1504
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1505
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1506
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1507
void intel_plane_destroy(struct drm_plane *plane);
1508 1509 1510 1511
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
1512 1513 1514 1515
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1516

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1529
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1530 1531 1532
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1533 1534 1535 1536 1537
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1538
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1539 1540
bool __intel_dp_read_desc(struct intel_dp *intel_dp,
			  struct intel_dp_desc *desc);
1541
bool intel_dp_read_desc(struct intel_dp *intel_dp);
1542 1543
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1544 1545
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port);
1546

1547 1548 1549
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1550 1551 1552
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1553
/* intel_dsi.c */
1554
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1555

1556 1557
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1558 1559

/* intel_dvo.c */
1560
void intel_dvo_init(struct drm_i915_private *dev_priv);
1561 1562
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1563 1564


1565
/* legacy fbdev emulation in intel_fbdev.c */
1566
#ifdef CONFIG_DRM_FBDEV_EMULATION
1567
extern int intel_fbdev_init(struct drm_device *dev);
1568
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1569
extern void intel_fbdev_fini(struct drm_device *dev);
1570
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1571 1572
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1573 1574 1575 1576 1577
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1578

1579
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1580 1581 1582 1583 1584 1585 1586
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1587
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1588 1589 1590
{
}

1591 1592 1593 1594
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1595
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1596 1597 1598
{
}
#endif
P
Paulo Zanoni 已提交
1599

1600
/* intel_fbc.c */
1601 1602
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1603
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1604 1605 1606
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1607
void intel_fbc_post_update(struct intel_crtc *crtc);
1608
void intel_fbc_init(struct drm_i915_private *dev_priv);
1609
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1610 1611 1612
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1613 1614
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1615 1616 1617 1618
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1619
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1620
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1621
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1622

P
Paulo Zanoni 已提交
1623
/* intel_hdmi.c */
1624 1625
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1626 1627 1628 1629
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1630 1631
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
S
Shashank Sharma 已提交
1632 1633 1634 1635
void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1636
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1637 1638 1639


/* intel_lvds.c */
1640
void intel_lvds_init(struct drm_i915_private *dev_priv);
1641
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1642
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1643 1644 1645 1646


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1647
				 struct edid *edid);
P
Paulo Zanoni 已提交
1648
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1649 1650
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1651
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1652 1653 1654


/* intel_overlay.c */
1655 1656
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1657
int intel_overlay_switch_off(struct intel_overlay *overlay);
1658 1659 1660 1661
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1662
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1663 1664 1665


/* intel_panel.c */
1666
int intel_panel_init(struct intel_panel *panel,
1667 1668
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1669 1670 1671 1672
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1673
			     struct intel_crtc_state *pipe_config,
1674 1675
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1676
			      struct intel_crtc_state *pipe_config,
1677
			      int fitting_mode);
1678 1679
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1680 1681
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1682 1683
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1684
void intel_panel_destroy_backlight(struct drm_connector *connector);
1685
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1686
extern struct drm_display_mode *intel_find_panel_downclock(
1687
				struct drm_i915_private *dev_priv,
1688 1689
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1690 1691

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1692
int intel_backlight_device_register(struct intel_connector *connector);
1693 1694
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1695 1696 1697 1698
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1699 1700 1701 1702
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1703

P
Paulo Zanoni 已提交
1704

R
Rodrigo Vivi 已提交
1705 1706 1707
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
1708
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1709
			  unsigned frontbuffer_bits);
1710
void intel_psr_flush(struct drm_i915_private *dev_priv,
1711 1712
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1713
void intel_psr_init(struct drm_i915_private *dev_priv);
1714
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1715
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1716

1717 1718
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1719
void intel_power_domains_fini(struct drm_i915_private *);
1720 1721
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1722
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1723 1724
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1725
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1726 1727
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1728

1729 1730 1731 1732
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1733 1734
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1735 1736
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1737 1738
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1751 1752
	WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
		  "RPM wakelock ref not held during HW access");
1753 1754
}

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

1796
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1797
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1798 1799 1800
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1801 1802
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1803 1804
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1805 1806
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1807 1808


P
Paulo Zanoni 已提交
1809
/* intel_pm.c */
1810
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1811
void intel_suspend_hw(struct drm_i915_private *dev_priv);
1812
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1813
void intel_update_watermarks(struct intel_crtc *crtc);
1814
void intel_init_pm(struct drm_i915_private *dev_priv);
1815
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1816
void intel_pm_setup(struct drm_i915_private *dev_priv);
1817 1818
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1819
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1820 1821
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1822
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1823
void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1824
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1825
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1826 1827
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1828
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1829
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1830 1831
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1832
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1833
void vlv_wm_get_hw_state(struct drm_device *dev);
1834
void ilk_wm_get_hw_state(struct drm_device *dev);
1835
void skl_wm_get_hw_state(struct drm_device *dev);
1836 1837
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1838 1839
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
1840
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
1841 1842 1843
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1844 1845
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
1846 1847 1848
bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
				 const struct skl_ddb_entry *ddb,
				 int ignore);
1849
bool ilk_disable_lp_wm(struct drm_device *dev);
1850 1851 1852 1853 1854
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1855

P
Paulo Zanoni 已提交
1856
/* intel_sdvo.c */
1857
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
1858
		     i915_reg_t reg, enum port port);
1859

R
Rodrigo Vivi 已提交
1860

P
Paulo Zanoni 已提交
1861
/* intel_sprite.c */
1862 1863
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1864
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1865
					      enum pipe pipe, int plane);
1866 1867
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1868
void intel_pipe_update_start(struct intel_crtc *crtc);
1869
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
P
Paulo Zanoni 已提交
1870 1871

/* intel_tv.c */
1872
void intel_tv_init(struct drm_i915_private *dev_priv);
1873

1874
/* intel_atomic.c */
1875 1876 1877 1878
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1879 1880 1881
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1882 1883 1884
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1885 1886 1887 1888 1889 1890 1891
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1892
		return ERR_CAST(crtc_state);
1893 1894 1895

	return to_intel_crtc_state(crtc_state);
}
1896

1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
static inline struct intel_crtc_state *
intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
				     struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;

	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);

	if (crtc_state)
		return to_intel_crtc_state(crtc_state);
	else
		return NULL;
}

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1922 1923 1924
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
1925 1926

/* intel_atomic_plane.c */
1927
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1928 1929 1930 1931
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1932 1933
int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
					struct intel_plane_state *intel_state);
1934

1935 1936
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1937
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1938 1939
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1940

1941 1942
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
1943
void lspcon_resume(struct intel_lspcon *lspcon);
1944
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
1945 1946 1947

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
1948 1949 1950 1951 1952 1953
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
#else
#define intel_crtc_set_crc_source NULL
#endif
1954
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
1955
#endif /* __INTEL_DRV_H__ */