amdgpu_device.c 117.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/power_supply.h>
29
#include <linux/kthread.h>
30
#include <linux/module.h>
A
Alex Deucher 已提交
31 32
#include <linux/console.h>
#include <linux/slab.h>
33

34
#include <drm/drm_atomic_helper.h>
35
#include <drm/drm_probe_helper.h>
A
Alex Deucher 已提交
36 37 38 39 40
#include <drm/amdgpu_drm.h>
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
#include <linux/efi.h>
#include "amdgpu.h"
41
#include "amdgpu_trace.h"
A
Alex Deucher 已提交
42 43 44
#include "amdgpu_i2c.h"
#include "atom.h"
#include "amdgpu_atombios.h"
45
#include "amdgpu_atomfirmware.h"
46
#include "amd_pcie.h"
K
Ken Wang 已提交
47 48 49
#ifdef CONFIG_DRM_AMDGPU_SI
#include "si.h"
#endif
50 51 52
#ifdef CONFIG_DRM_AMDGPU_CIK
#include "cik.h"
#endif
53
#include "vi.h"
54
#include "soc15.h"
55
#include "nv.h"
A
Alex Deucher 已提交
56
#include "bif/bif_4_1_d.h"
57
#include <linux/pci.h>
58
#include <linux/firmware.h>
59
#include "amdgpu_vf_error.h"
A
Alex Deucher 已提交
60

61
#include "amdgpu_amdkfd.h"
62
#include "amdgpu_pm.h"
A
Alex Deucher 已提交
63

64
#include "amdgpu_xgmi.h"
65
#include "amdgpu_ras.h"
J
Jonathan Kim 已提交
66
#include "amdgpu_pmu.h"
67

68
#include <linux/suspend.h>
69
#include <drm/task_barrier.h>
70

71
MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
72
MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
73
MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
74
MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
75
MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
76
MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
77
MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
78
MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
79
MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
80
MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
81

82 83
#define AMDGPU_RESUME_MS		2000

84
const char *amdgpu_asic_name[] = {
85 86 87 88 89
	"TAHITI",
	"PITCAIRN",
	"VERDE",
	"OLAND",
	"HAINAN",
A
Alex Deucher 已提交
90 91 92 93 94 95 96
	"BONAIRE",
	"KAVERI",
	"KABINI",
	"HAWAII",
	"MULLINS",
	"TOPAZ",
	"TONGA",
97
	"FIJI",
A
Alex Deucher 已提交
98
	"CARRIZO",
S
Samuel Li 已提交
99
	"STONEY",
100 101
	"POLARIS10",
	"POLARIS11",
102
	"POLARIS12",
L
Leo Liu 已提交
103
	"VEGAM",
K
Ken Wang 已提交
104
	"VEGA10",
105
	"VEGA12",
106
	"VEGA20",
107
	"RAVEN",
L
Le Ma 已提交
108
	"ARCTURUS",
109
	"RENOIR",
H
Huang Rui 已提交
110
	"NAVI10",
X
Xiaojie Yuan 已提交
111
	"NAVI14",
X
Xiaojie Yuan 已提交
112
	"NAVI12",
A
Alex Deucher 已提交
113 114 115
	"LAST",
};

116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
/**
 * DOC: pcie_replay_count
 *
 * The amdgpu driver provides a sysfs API for reporting the total number
 * of PCIe replays (NAKs)
 * The file pcie_replay_count is used for this and returns the total
 * number of replays as a sum of the NAKs generated and NAKs received
 */

static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
		struct device_attribute *attr, char *buf)
{
	struct drm_device *ddev = dev_get_drvdata(dev);
	struct amdgpu_device *adev = ddev->dev_private;
	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);

	return snprintf(buf, PAGE_SIZE, "%llu\n", cnt);
}

static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
		amdgpu_device_get_pcie_replay_count, NULL);

138 139
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);

140
/**
141
 * amdgpu_device_supports_boco - Is the device a dGPU with HG/PX power control
142 143 144 145 146 147
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device is a dGPU with HG/PX power control,
 * otherwise return false.
 */
148
bool amdgpu_device_supports_boco(struct drm_device *dev)
A
Alex Deucher 已提交
149 150 151
{
	struct amdgpu_device *adev = dev->dev_private;

152
	if (adev->flags & AMD_IS_PX)
A
Alex Deucher 已提交
153 154 155 156
		return true;
	return false;
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
/**
 * amdgpu_device_supports_baco - Does the device support BACO
 *
 * @dev: drm_device pointer
 *
 * Returns true if the device supporte BACO,
 * otherwise return false.
 */
bool amdgpu_device_supports_baco(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;

	return amdgpu_asic_supports_baco(adev);
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
/**
 * VRAM access helper functions.
 *
 * amdgpu_device_vram_access - read/write a buffer in vram
 *
 * @adev: amdgpu_device pointer
 * @pos: offset of the buffer in vram
 * @buf: virtual address of the buffer in system memory
 * @size: read/write size, sizeof(@buf) must > @size
 * @write: true - write to vram, otherwise - read from vram
 */
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write)
{
	unsigned long flags;
187 188 189
	uint32_t hi = ~0;
	uint64_t last;

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215

#ifdef CONFIG_64BIT
	last = min(pos + size, adev->gmc.visible_vram_size);
	if (last > pos) {
		void __iomem *addr = adev->mman.aper_base_kaddr + pos;
		size_t count = last - pos;

		if (write) {
			memcpy_toio(addr, buf, count);
			mb();
			amdgpu_asic_flush_hdp(adev, NULL);
		} else {
			amdgpu_asic_invalidate_hdp(adev, NULL);
			mb();
			memcpy_fromio(buf, addr, count);
		}

		if (count == size)
			return;

		pos += count;
		buf += count / 4;
		size -= count;
	}
#endif

216 217 218
	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
	for (last = pos + size; pos < last; pos += 4) {
		uint32_t tmp = pos >> 31;
219 220

		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
221 222 223 224
		if (tmp != hi) {
			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
			hi = tmp;
		}
225 226 227 228 229
		if (write)
			WREG32_NO_KIQ(mmMM_DATA, *buf++);
		else
			*buf++ = RREG32_NO_KIQ(mmMM_DATA);
	}
230
	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
231 232
}

A
Alex Deucher 已提交
233 234 235
/*
 * MMIO register access helper functions.
 */
236 237 238 239 240 241 242 243 244
/**
 * amdgpu_mm_rreg - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @acc_flags: access flags which require special behavior
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
245
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
246
			uint32_t acc_flags)
A
Alex Deucher 已提交
247
{
248 249
	uint32_t ret;

250
	if ((acc_flags & AMDGPU_REGS_KIQ) || (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)))
251
		return amdgpu_kiq_rreg(adev, reg);
252

M
Monk Liu 已提交
253
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
254
		ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
A
Alex Deucher 已提交
255 256 257 258 259 260 261 262
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
263 264
	trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
	return ret;
A
Alex Deucher 已提交
265 266
}

267 268 269 270 271 272
/*
 * MMIO register read with bytes helper functions
 * @offset:bytes offset from MMIO start
 *
*/

273 274 275 276 277 278 279 280
/**
 * amdgpu_mm_rreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 *
 * Returns the 8 bit value from the offset specified.
 */
281 282 283 284 285 286 287 288 289 290 291 292
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
	if (offset < adev->rmmio_size)
		return (readb(adev->rmmio + offset));
	BUG();
}

/*
 * MMIO register write with bytes helper functions
 * @offset:bytes offset from MMIO start
 * @value: the value want to be written to the register
 *
*/
293 294 295 296 297 298 299 300 301
/**
 * amdgpu_mm_wreg8 - read a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @offset: byte aligned register offset
 * @value: 8 bit value to write
 *
 * Writes the value specified to the offset specified.
 */
302 303 304 305 306 307 308
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
	if (offset < adev->rmmio_size)
		writeb(value, adev->rmmio + offset);
	else
		BUG();
}

309 310 311 312 313 314 315 316 317 318
/**
 * amdgpu_mm_wreg - write to a memory mapped IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 * @acc_flags: access flags which require special behavior
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
319
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
320
		    uint32_t acc_flags)
A
Alex Deucher 已提交
321
{
322
	trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
323

324 325 326 327
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}

328
	if ((acc_flags & AMDGPU_REGS_KIQ) || (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)))
329
		return amdgpu_kiq_wreg(adev, reg, v);
330

M
Monk Liu 已提交
331
	if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
A
Alex Deucher 已提交
332 333 334 335 336 337 338 339 340
		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
	else {
		unsigned long flags;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
		writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
		writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
	}
341 342 343 344

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
345 346
}

347 348 349 350 351 352 353 354
/**
 * amdgpu_io_rreg - read an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 *
 * Returns the 32 bit value from the offset specified.
 */
A
Alex Deucher 已提交
355 356 357 358 359 360 361 362 363 364
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
{
	if ((reg * 4) < adev->rio_mem_size)
		return ioread32(adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		return ioread32(adev->rio_mem + (mmMM_DATA * 4));
	}
}

365 366 367 368 369 370 371 372 373
/**
 * amdgpu_io_wreg - write to an IO register
 *
 * @adev: amdgpu_device pointer
 * @reg: dword aligned register offset
 * @v: 32 bit value to write to the register
 *
 * Writes the value specified to the offset specified.
 */
A
Alex Deucher 已提交
374 375
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
376 377 378
	if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
		adev->last_mm_index = v;
	}
A
Alex Deucher 已提交
379 380 381 382 383 384 385

	if ((reg * 4) < adev->rio_mem_size)
		iowrite32(v, adev->rio_mem + (reg * 4));
	else {
		iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
		iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
	}
386 387 388 389

	if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
		udelay(500);
	}
A
Alex Deucher 已提交
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
}

/**
 * amdgpu_mm_rdoorbell - read a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (CIK).
 */
u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return readl(adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell - write a doorbell dword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (CIK).
 */
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
{
	if (index < adev->doorbell.num_doorbells) {
		writel(v, adev->doorbell.ptr + index);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
/**
 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 *
 * Returns the value in the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
{
	if (index < adev->doorbell.num_doorbells) {
		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
	} else {
		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
		return 0;
	}
}

/**
 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
 *
 * @adev: amdgpu_device pointer
 * @index: doorbell index
 * @v: value to write
 *
 * Writes @v to the doorbell aperture at the
 * requested doorbell index (VEGA10+).
 */
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
{
	if (index < adev->doorbell.num_doorbells) {
		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
	} else {
		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
	}
}

A
Alex Deucher 已提交
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
/**
 * amdgpu_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
		  reg, v);
	BUG();
}

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
/**
 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
	BUG();
	return 0;
}

/**
 * amdgpu_invalid_wreg64 - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
{
	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
		  reg, v);
	BUG();
}

A
Alex Deucher 已提交
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
/**
 * amdgpu_block_invalid_rreg - dummy reg read function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 * Returns the value in the register.
 */
static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
					  uint32_t block, uint32_t reg)
{
	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
		  reg, block);
	BUG();
	return 0;
}

/**
 * amdgpu_block_invalid_wreg - dummy reg write function
 *
 * @adev: amdgpu device pointer
 * @block: offset of instance
 * @reg: offset of register
 * @v: value to write to the register
 *
 * Dummy register read function.  Used for register blocks
 * that certain asics don't have (all asics).
 */
static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
				      uint32_t block,
				      uint32_t reg, uint32_t v)
{
	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
		  reg, block, v);
	BUG();
}

576 577 578 579 580 581 582 583
/**
 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Allocates a scratch page of VRAM for use by various things in the
 * driver.
 */
584
static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
585
{
586 587 588 589 590
	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->vram_scratch.robj,
				       &adev->vram_scratch.gpu_addr,
				       (void **)&adev->vram_scratch.ptr);
A
Alex Deucher 已提交
591 592
}

593 594 595 596 597 598 599
/**
 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
 *
 * @adev: amdgpu device pointer
 *
 * Frees the VRAM scratch page.
 */
600
static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
601
{
602
	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
A
Alex Deucher 已提交
603 604 605
}

/**
606
 * amdgpu_device_program_register_sequence - program an array of registers.
A
Alex Deucher 已提交
607 608 609 610 611 612 613 614
 *
 * @adev: amdgpu_device pointer
 * @registers: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */
615 616 617
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
					     const u32 *registers,
					     const u32 array_size)
A
Alex Deucher 已提交
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
{
	u32 tmp, reg, and_mask, or_mask;
	int i;

	if (array_size % 3)
		return;

	for (i = 0; i < array_size; i +=3) {
		reg = registers[i + 0];
		and_mask = registers[i + 1];
		or_mask = registers[i + 2];

		if (and_mask == 0xffffffff) {
			tmp = or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~and_mask;
635 636 637 638
			if (adev->family >= AMDGPU_FAMILY_AI)
				tmp |= (or_mask & and_mask);
			else
				tmp |= or_mask;
A
Alex Deucher 已提交
639 640 641 642 643
		}
		WREG32(reg, tmp);
	}
}

644 645 646 647 648 649 650 651
/**
 * amdgpu_device_pci_config_reset - reset the GPU
 *
 * @adev: amdgpu_device pointer
 *
 * Resets the GPU using the pci config reset sequence.
 * Only applicable to asics prior to vega10.
 */
652
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
A
Alex Deucher 已提交
653 654 655 656 657 658 659 660
{
	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
}

/*
 * GPU doorbell aperture helpers function.
 */
/**
661
 * amdgpu_device_doorbell_init - Init doorbell driver information.
A
Alex Deucher 已提交
662 663 664 665 666 667
 *
 * @adev: amdgpu_device pointer
 *
 * Init doorbell driver information (CIK)
 * Returns 0 on success, error on failure.
 */
668
static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
669
{
670

671 672 673 674 675 676 677 678 679
	/* No doorbell on SI hardware generation */
	if (adev->asic_type < CHIP_BONAIRE) {
		adev->doorbell.base = 0;
		adev->doorbell.size = 0;
		adev->doorbell.num_doorbells = 0;
		adev->doorbell.ptr = NULL;
		return 0;
	}

680 681 682
	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
		return -EINVAL;

683 684
	amdgpu_asic_init_doorbell_index(adev);

A
Alex Deucher 已提交
685 686 687 688
	/* doorbell bar mapping */
	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
	adev->doorbell.size = pci_resource_len(adev->pdev, 2);

689
	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
690
					     adev->doorbell_index.max_assignment+1);
A
Alex Deucher 已提交
691 692 693
	if (adev->doorbell.num_doorbells == 0)
		return -EINVAL;

694
	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
695 696 697 698
	 * paging queue doorbell use the second page. The
	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
	 * doorbells are in the first page. So with paging queue enabled,
	 * the max num_doorbells should + 1 page (0x400 in dword)
699 700
	 */
	if (adev->asic_type >= CHIP_VEGA10)
701
		adev->doorbell.num_doorbells += 0x400;
702

703 704 705 706
	adev->doorbell.ptr = ioremap(adev->doorbell.base,
				     adev->doorbell.num_doorbells *
				     sizeof(u32));
	if (adev->doorbell.ptr == NULL)
A
Alex Deucher 已提交
707 708 709 710 711 712
		return -ENOMEM;

	return 0;
}

/**
713
 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
A
Alex Deucher 已提交
714 715 716 717 718
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down doorbell driver information (CIK)
 */
719
static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
720 721 722 723 724
{
	iounmap(adev->doorbell.ptr);
	adev->doorbell.ptr = NULL;
}

725

A
Alex Deucher 已提交
726 727

/*
728
 * amdgpu_device_wb_*()
729
 * Writeback is the method by which the GPU updates special pages in memory
A
Alex Xie 已提交
730
 * with the status of certain GPU events (fences, ring pointers,etc.).
A
Alex Deucher 已提交
731 732 733
 */

/**
734
 * amdgpu_device_wb_fini - Disable Writeback and free memory
A
Alex Deucher 已提交
735 736 737 738 739 740
 *
 * @adev: amdgpu_device pointer
 *
 * Disables Writeback and frees the Writeback memory (all asics).
 * Used at driver shutdown.
 */
741
static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
742 743
{
	if (adev->wb.wb_obj) {
744 745 746
		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
				      &adev->wb.gpu_addr,
				      (void **)&adev->wb.wb);
A
Alex Deucher 已提交
747 748 749 750 751
		adev->wb.wb_obj = NULL;
	}
}

/**
752
 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
A
Alex Deucher 已提交
753 754 755
 *
 * @adev: amdgpu_device pointer
 *
756
 * Initializes writeback and allocates writeback memory (all asics).
A
Alex Deucher 已提交
757 758 759
 * Used at driver startup.
 * Returns 0 on success or an -error on failure.
 */
760
static int amdgpu_device_wb_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
761 762 763 764
{
	int r;

	if (adev->wb.wb_obj == NULL) {
765 766
		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
767 768 769
					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
					    (void **)&adev->wb.wb);
A
Alex Deucher 已提交
770 771 772 773 774 775 776 777 778
		if (r) {
			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
			return r;
		}

		adev->wb.num_wb = AMDGPU_MAX_WB;
		memset(&adev->wb.used, 0, sizeof(adev->wb.used));

		/* clear wb memory */
M
Monk Liu 已提交
779
		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
A
Alex Deucher 已提交
780 781 782 783 784 785
	}

	return 0;
}

/**
786
 * amdgpu_device_wb_get - Allocate a wb entry
A
Alex Deucher 已提交
787 788 789 790 791 792 793
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Allocate a wb slot for use by the driver (all asics).
 * Returns 0 on success or -EINVAL on failure.
 */
794
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
A
Alex Deucher 已提交
795 796 797
{
	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);

798
	if (offset < adev->wb.num_wb) {
K
Ken Wang 已提交
799
		__set_bit(offset, adev->wb.used);
M
Monk Liu 已提交
800
		*wb = offset << 3; /* convert to dw offset */
801 802 803 804 805 806
		return 0;
	} else {
		return -EINVAL;
	}
}

A
Alex Deucher 已提交
807
/**
808
 * amdgpu_device_wb_free - Free a wb entry
A
Alex Deucher 已提交
809 810 811 812 813 814
 *
 * @adev: amdgpu_device pointer
 * @wb: wb index
 *
 * Free a wb slot allocated for use by the driver (all asics)
 */
815
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
A
Alex Deucher 已提交
816
{
M
Monk Liu 已提交
817
	wb >>= 3;
A
Alex Deucher 已提交
818
	if (wb < adev->wb.num_wb)
M
Monk Liu 已提交
819
		__clear_bit(wb, adev->wb.used);
A
Alex Deucher 已提交
820 821
}

822 823 824 825 826 827 828 829 830 831 832
/**
 * amdgpu_device_resize_fb_bar - try to resize FB BAR
 *
 * @adev: amdgpu_device pointer
 *
 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
 * to fail, but if any of the BARs is not accessible after the size we abort
 * driver loading by returning -ENODEV.
 */
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
{
833
	u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
834
	u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
835 836 837
	struct pci_bus *root;
	struct resource *res;
	unsigned i;
838 839 840
	u16 cmd;
	int r;

841 842 843 844
	/* Bypass for VF */
	if (amdgpu_sriov_vf(adev))
		return 0;

845 846 847 848 849 850
	/* Check if the root BUS has 64bit memory resources */
	root = adev->pdev->bus;
	while (root->parent)
		root = root->parent;

	pci_bus_for_each_resource(root, res, i) {
851
		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
852 853 854 855 856 857 858 859
		    res->start > 0x100000000ull)
			break;
	}

	/* Trying to resize is pointless without a root hub window above 4GB */
	if (!res)
		return 0;

860 861 862 863 864 865
	/* Disable memory decoding while we change the BAR addresses and size */
	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
	pci_write_config_word(adev->pdev, PCI_COMMAND,
			      cmd & ~PCI_COMMAND_MEMORY);

	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
866
	amdgpu_device_doorbell_fini(adev);
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
	if (adev->asic_type >= CHIP_BONAIRE)
		pci_release_resource(adev->pdev, 2);

	pci_release_resource(adev->pdev, 0);

	r = pci_resize_resource(adev->pdev, 0, rbar_size);
	if (r == -ENOSPC)
		DRM_INFO("Not enough PCI address space for a large BAR.");
	else if (r && r != -ENOTSUPP)
		DRM_ERROR("Problem resizing BAR0 (%d).", r);

	pci_assign_unassigned_bus_resources(adev->pdev->bus);

	/* When the doorbell or fb BAR isn't available we have no chance of
	 * using the device.
	 */
883
	r = amdgpu_device_doorbell_init(adev);
884 885 886 887 888 889 890
	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
		return -ENODEV;

	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);

	return 0;
}
891

A
Alex Deucher 已提交
892 893 894 895
/*
 * GPU helpers function.
 */
/**
A
Alex Deucher 已提交
896
 * amdgpu_device_need_post - check if the hw need post or not
A
Alex Deucher 已提交
897 898 899
 *
 * @adev: amdgpu_device pointer
 *
900 901 902
 * Check if the asic has been initialized (all asics) at driver startup
 * or post is needed if  hw reset is performed.
 * Returns true if need or false if not.
A
Alex Deucher 已提交
903
 */
A
Alex Deucher 已提交
904
bool amdgpu_device_need_post(struct amdgpu_device *adev)
A
Alex Deucher 已提交
905 906 907
{
	uint32_t reg;

908 909 910 911
	if (amdgpu_sriov_vf(adev))
		return false;

	if (amdgpu_passthrough(adev)) {
M
Monk Liu 已提交
912 913 914 915
		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
		 * some old smc fw still need driver do vPost otherwise gpu hang, while
		 * those smc fw version above 22.15 doesn't have this flaw, so we force
		 * vpost executed for smc version below 22.15
916 917 918 919 920 921 922 923 924 925
		 */
		if (adev->asic_type == CHIP_FIJI) {
			int err;
			uint32_t fw_ver;
			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
			/* force vPost if error occured */
			if (err)
				return true;

			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
M
Monk Liu 已提交
926 927
			if (fw_ver < 0x00160e00)
				return true;
928 929
		}
	}
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946

	if (adev->has_hw_reset) {
		adev->has_hw_reset = false;
		return true;
	}

	/* bios scratch used on CIK+ */
	if (adev->asic_type >= CHIP_BONAIRE)
		return amdgpu_atombios_scratch_need_asic_init(adev);

	/* check MEM_SIZE for older asics */
	reg = amdgpu_asic_get_config_memsize(adev);

	if ((reg != 0) && (reg != 0xffffffff))
		return false;

	return true;
947 948
}

A
Alex Deucher 已提交
949 950
/* if we get transitioned to only one device, take VGA back */
/**
951
 * amdgpu_device_vga_set_decode - enable/disable vga decode
A
Alex Deucher 已提交
952 953 954 955 956 957 958
 *
 * @cookie: amdgpu_device pointer
 * @state: enable/disable vga decode
 *
 * Enable/disable vga decode (all asics).
 * Returns VGA resource flags.
 */
959
static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
A
Alex Deucher 已提交
960 961 962 963 964 965 966 967 968 969
{
	struct amdgpu_device *adev = cookie;
	amdgpu_asic_set_vga_state(adev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

970 971 972 973 974 975 976 977 978 979
/**
 * amdgpu_device_check_block_size - validate the vm block size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm block size specified via module parameter.
 * The vm block size defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
 * page table and the remaining bits are in the page directory.
 */
980
static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
981 982 983 984
{
	/* defines number of bits in page table versus page directory,
	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
	 * page table and the remaining bits are in the page directory */
985 986
	if (amdgpu_vm_block_size == -1)
		return;
987

988
	if (amdgpu_vm_block_size < 9) {
989 990
		dev_warn(adev->dev, "VM page table size (%d) too small\n",
			 amdgpu_vm_block_size);
991
		amdgpu_vm_block_size = -1;
992 993 994
	}
}

995 996 997 998 999 1000 1001 1002
/**
 * amdgpu_device_check_vm_size - validate the vm size
 *
 * @adev: amdgpu_device pointer
 *
 * Validates the vm size in GB specified via module parameter.
 * The VM size is the size of the GPU virtual memory space in GB.
 */
1003
static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1004
{
1005 1006 1007 1008
	/* no need to check the default value */
	if (amdgpu_vm_size == -1)
		return;

1009 1010 1011
	if (amdgpu_vm_size < 1) {
		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
			 amdgpu_vm_size);
1012
		amdgpu_vm_size = -1;
1013 1014 1015
	}
}

1016 1017 1018
static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
{
	struct sysinfo si;
1019
	bool is_os_64 = (sizeof(void *) == 8);
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	uint64_t total_memory;
	uint64_t dram_size_seven_GB = 0x1B8000000;
	uint64_t dram_size_three_GB = 0xB8000000;

	if (amdgpu_smu_memory_pool_size == 0)
		return;

	if (!is_os_64) {
		DRM_WARN("Not 64-bit OS, feature not supported\n");
		goto def_value;
	}
	si_meminfo(&si);
	total_memory = (uint64_t)si.totalram * si.mem_unit;

	if ((amdgpu_smu_memory_pool_size == 1) ||
		(amdgpu_smu_memory_pool_size == 2)) {
		if (total_memory < dram_size_three_GB)
			goto def_value1;
	} else if ((amdgpu_smu_memory_pool_size == 4) ||
		(amdgpu_smu_memory_pool_size == 8)) {
		if (total_memory < dram_size_seven_GB)
			goto def_value1;
	} else {
		DRM_WARN("Smu memory pool size not supported\n");
		goto def_value;
	}
	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;

	return;

def_value1:
	DRM_WARN("No enough system memory\n");
def_value:
	adev->pm.smu_prv_buffer_size = 0;
}

A
Alex Deucher 已提交
1056
/**
1057
 * amdgpu_device_check_arguments - validate module params
A
Alex Deucher 已提交
1058 1059 1060 1061 1062 1063
 *
 * @adev: amdgpu_device pointer
 *
 * Validates certain module parameters and updates
 * the associated values used by the driver (all asics).
 */
1064
static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1065
{
1066 1067 1068 1069
	if (amdgpu_sched_jobs < 4) {
		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = 4;
1070
	} else if (!is_power_of_2(amdgpu_sched_jobs)){
1071 1072 1073 1074
		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
			 amdgpu_sched_jobs);
		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
	}
A
Alex Deucher 已提交
1075

1076
	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1077 1078 1079
		/* gart size must be greater or equal to 32M */
		dev_warn(adev->dev, "gart size (%d) too small\n",
			 amdgpu_gart_size);
1080
		amdgpu_gart_size = -1;
A
Alex Deucher 已提交
1081 1082
	}

1083
	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1084
		/* gtt size must be greater or equal to 32M */
1085 1086 1087
		dev_warn(adev->dev, "gtt size (%d) too small\n",
				 amdgpu_gtt_size);
		amdgpu_gtt_size = -1;
A
Alex Deucher 已提交
1088 1089
	}

1090 1091 1092 1093 1094 1095 1096
	/* valid range is between 4 and 9 inclusive */
	if (amdgpu_vm_fragment_size != -1 &&
	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
		dev_warn(adev->dev, "valid range is between 4 and 9\n");
		amdgpu_vm_fragment_size = -1;
	}

1097 1098
	amdgpu_device_check_smu_prv_buffer_size(adev);

1099
	amdgpu_device_check_vm_size(adev);
A
Alex Deucher 已提交
1100

1101
	amdgpu_device_check_block_size(adev);
C
Christian König 已提交
1102

1103
	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1104

1105
	return 0;
A
Alex Deucher 已提交
1106 1107 1108 1109 1110 1111
}

/**
 * amdgpu_switcheroo_set_state - set switcheroo state
 *
 * @pdev: pci dev pointer
1112
 * @state: vga_switcheroo state
A
Alex Deucher 已提交
1113 1114 1115 1116 1117 1118 1119
 *
 * Callback for the switcheroo driver.  Suspends or resumes the
 * the asics before or after it is powered up using ACPI methods.
 */
static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
1120
	int r;
A
Alex Deucher 已提交
1121

1122
	if (amdgpu_device_supports_boco(dev) && state == VGA_SWITCHEROO_OFF)
A
Alex Deucher 已提交
1123 1124 1125
		return;

	if (state == VGA_SWITCHEROO_ON) {
1126
		pr_info("amdgpu: switched on\n");
A
Alex Deucher 已提交
1127 1128 1129
		/* don't suspend or resume card normally */
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;

1130 1131 1132 1133 1134 1135
		pci_set_power_state(dev->pdev, PCI_D0);
		pci_restore_state(dev->pdev);
		r = pci_enable_device(dev->pdev);
		if (r)
			DRM_WARN("pci_enable_device failed (%d)\n", r);
		amdgpu_device_resume(dev, true);
A
Alex Deucher 已提交
1136 1137 1138 1139

		dev->switch_power_state = DRM_SWITCH_POWER_ON;
		drm_kms_helper_poll_enable(dev);
	} else {
1140
		pr_info("amdgpu: switched off\n");
A
Alex Deucher 已提交
1141 1142
		drm_kms_helper_poll_disable(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1143 1144 1145 1146 1147
		amdgpu_device_suspend(dev, true);
		pci_save_state(dev->pdev);
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3cold);
A
Alex Deucher 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

/**
 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
 *
 * @pdev: pci dev pointer
 *
 * Callback for the switcheroo driver.  Check of the switcheroo
 * state can be changed.
 * Returns true if the state can be changed, false if not.
 */
static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	* FIXME: open_count is protected by drm_global_mutex but that would lead to
	* locking inversion with the driver load path. And the access here is
	* completely racy anyway. So don't bother with locking for now.
	*/
1170
	return atomic_read(&dev->open_count) == 0;
A
Alex Deucher 已提交
1171 1172 1173 1174 1175 1176 1177 1178
}

static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
	.set_gpu_state = amdgpu_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = amdgpu_switcheroo_can_switch,
};

1179 1180 1181
/**
 * amdgpu_device_ip_set_clockgating_state - set the CG state
 *
1182
 * @dev: amdgpu_device pointer
1183 1184 1185 1186 1187 1188 1189
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: clockgating state (gate or ungate)
 *
 * Sets the requested clockgating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1190
int amdgpu_device_ip_set_clockgating_state(void *dev,
1191 1192
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state)
A
Alex Deucher 已提交
1193
{
1194
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1195 1196 1197
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1198
		if (!adev->ip_blocks[i].status.valid)
1199
			continue;
1200 1201 1202 1203 1204 1205 1206 1207 1208
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1209 1210 1211 1212
	}
	return r;
}

1213 1214 1215
/**
 * amdgpu_device_ip_set_powergating_state - set the PG state
 *
1216
 * @dev: amdgpu_device pointer
1217 1218 1219 1220 1221 1222 1223
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 * @state: powergating state (gate or ungate)
 *
 * Sets the requested powergating state for all instances of
 * the hardware IP specified.
 * Returns the error code from the last instance.
 */
1224
int amdgpu_device_ip_set_powergating_state(void *dev,
1225 1226
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state)
A
Alex Deucher 已提交
1227
{
1228
	struct amdgpu_device *adev = dev;
A
Alex Deucher 已提交
1229 1230 1231
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1232
		if (!adev->ip_blocks[i].status.valid)
1233
			continue;
1234 1235 1236 1237 1238 1239 1240 1241 1242
		if (adev->ip_blocks[i].version->type != block_type)
			continue;
		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
			continue;
		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
			(void *)adev, state);
		if (r)
			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1243 1244 1245 1246
	}
	return r;
}

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
/**
 * amdgpu_device_ip_get_clockgating_state - get the CG state
 *
 * @adev: amdgpu_device pointer
 * @flags: clockgating feature flags
 *
 * Walks the list of IPs on the device and updates the clockgating
 * flags for each IP.
 * Updates @flags with the feature flags for each hardware IP where
 * clockgating is enabled.
 */
1258 1259
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags)
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
	}
}

1271 1272 1273 1274 1275 1276 1277 1278 1279
/**
 * amdgpu_device_ip_wait_for_idle - wait for idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Waits for the request hardware IP to be idle.
 * Returns 0 for success or a negative error code on failure.
 */
1280 1281
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type)
1282 1283 1284 1285
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1286
		if (!adev->ip_blocks[i].status.valid)
1287
			continue;
1288 1289
		if (adev->ip_blocks[i].version->type == block_type) {
			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1290 1291 1292 1293 1294 1295 1296 1297 1298
			if (r)
				return r;
			break;
		}
	}
	return 0;

}

1299 1300 1301 1302 1303 1304 1305 1306 1307
/**
 * amdgpu_device_ip_is_idle - is the hardware IP idle
 *
 * @adev: amdgpu_device pointer
 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
 *
 * Check if the hardware IP is idle or not.
 * Returns true if it the IP is idle, false if not.
 */
1308 1309
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type)
1310 1311 1312 1313
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++) {
1314
		if (!adev->ip_blocks[i].status.valid)
1315
			continue;
1316 1317
		if (adev->ip_blocks[i].version->type == block_type)
			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1318 1319 1320 1321 1322
	}
	return true;

}

1323 1324 1325 1326
/**
 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
 *
 * @adev: amdgpu_device pointer
1327
 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1328 1329 1330 1331
 *
 * Returns a pointer to the hardware IP block structure
 * if it exists for the asic, otherwise NULL.
 */
1332 1333 1334
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type)
A
Alex Deucher 已提交
1335 1336 1337 1338
{
	int i;

	for (i = 0; i < adev->num_ip_blocks; i++)
1339
		if (adev->ip_blocks[i].version->type == type)
A
Alex Deucher 已提交
1340 1341 1342 1343 1344 1345
			return &adev->ip_blocks[i];

	return NULL;
}

/**
1346
 * amdgpu_device_ip_block_version_cmp
A
Alex Deucher 已提交
1347 1348
 *
 * @adev: amdgpu_device pointer
1349
 * @type: enum amd_ip_block_type
A
Alex Deucher 已提交
1350 1351 1352 1353 1354 1355
 * @major: major version
 * @minor: minor version
 *
 * return 0 if equal or greater
 * return 1 if smaller or the ip_block doesn't exist
 */
1356 1357 1358
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor)
A
Alex Deucher 已提交
1359
{
1360
	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
A
Alex Deucher 已提交
1361

1362 1363 1364
	if (ip_block && ((ip_block->version->major > major) ||
			((ip_block->version->major == major) &&
			(ip_block->version->minor >= minor))))
A
Alex Deucher 已提交
1365 1366 1367 1368 1369
		return 0;

	return 1;
}

1370
/**
1371
 * amdgpu_device_ip_block_add
1372 1373 1374 1375 1376 1377 1378
 *
 * @adev: amdgpu_device pointer
 * @ip_block_version: pointer to the IP to add
 *
 * Adds the IP block driver information to the collection of IPs
 * on the asic.
 */
1379 1380
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version)
1381 1382 1383 1384
{
	if (!ip_block_version)
		return -EINVAL;

1385
	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1386 1387
		  ip_block_version->funcs->name);

1388 1389 1390 1391 1392
	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;

	return 0;
}

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
/**
 * amdgpu_device_enable_virtual_display - enable virtual display feature
 *
 * @adev: amdgpu_device pointer
 *
 * Enabled the virtual display feature if the user has enabled it via
 * the module parameter virtual_display.  This feature provides a virtual
 * display hardware on headless boards or in virtualized environments.
 * This function parses and validates the configuration string specified by
 * the user and configues the virtual display configuration (number of
 * virtual connectors, crtcs, etc.) specified.
 */
1405
static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1406 1407 1408 1409 1410 1411
{
	adev->enable_virtual_display = false;

	if (amdgpu_virtual_display) {
		struct drm_device *ddev = adev->ddev;
		const char *pci_address_name = pci_name(ddev->pdev);
1412
		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1413 1414 1415

		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
		pciaddstr_tmp = pciaddstr;
1416 1417
		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
			pciaddname = strsep(&pciaddname_tmp, ",");
1418 1419
			if (!strcmp("all", pciaddname)
			    || !strcmp(pci_address_name, pciaddname)) {
1420 1421 1422
				long num_crtc;
				int res = -1;

1423
				adev->enable_virtual_display = true;
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437

				if (pciaddname_tmp)
					res = kstrtol(pciaddname_tmp, 10,
						      &num_crtc);

				if (!res) {
					if (num_crtc < 1)
						num_crtc = 1;
					if (num_crtc > 6)
						num_crtc = 6;
					adev->mode_info.num_crtc = num_crtc;
				} else {
					adev->mode_info.num_crtc = 1;
				}
1438 1439 1440 1441
				break;
			}
		}

1442 1443 1444
		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
			 amdgpu_virtual_display, pci_address_name,
			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1445 1446 1447 1448 1449

		kfree(pciaddstr);
	}
}

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
/**
 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
 *
 * @adev: amdgpu_device pointer
 *
 * Parses the asic configuration parameters specified in the gpu info
 * firmware and makes them availale to the driver for use in configuring
 * the asic.
 * Returns 0 on success, -EINVAL on failure.
 */
1460 1461 1462 1463 1464 1465 1466
static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
{
	const char *chip_name;
	char fw_name[30];
	int err;
	const struct gpu_info_firmware_header_v1_0 *hdr;

1467 1468
	adev->firmware.gpu_info_fw = NULL;

1469 1470 1471 1472 1473
	switch (adev->asic_type) {
	case CHIP_TOPAZ:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_POLARIS10:
1474
	case CHIP_POLARIS11:
1475
	case CHIP_POLARIS12:
1476
	case CHIP_VEGAM:
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	case CHIP_CARRIZO:
	case CHIP_STONEY:
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
#endif
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
#endif
1493
	case CHIP_VEGA20:
1494 1495 1496 1497 1498
	default:
		return 0;
	case CHIP_VEGA10:
		chip_name = "vega10";
		break;
1499 1500 1501
	case CHIP_VEGA12:
		chip_name = "vega12";
		break;
1502
	case CHIP_RAVEN:
1503 1504
		if (adev->rev_id >= 8)
			chip_name = "raven2";
1505 1506
		else if (adev->pdev->device == 0x15d8)
			chip_name = "picasso";
1507 1508
		else
			chip_name = "raven";
1509
		break;
1510 1511 1512
	case CHIP_ARCTURUS:
		chip_name = "arcturus";
		break;
1513 1514 1515
	case CHIP_RENOIR:
		chip_name = "renoir";
		break;
1516 1517 1518
	case CHIP_NAVI10:
		chip_name = "navi10";
		break;
1519 1520 1521
	case CHIP_NAVI14:
		chip_name = "navi14";
		break;
1522 1523 1524
	case CHIP_NAVI12:
		chip_name = "navi12";
		break;
1525 1526 1527
	}

	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1528
	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1529 1530 1531 1532 1533 1534
	if (err) {
		dev_err(adev->dev,
			"Failed to load gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}
1535
	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1536 1537 1538 1539 1540 1541 1542
	if (err) {
		dev_err(adev->dev,
			"Failed to validate gpu_info firmware \"%s\"\n",
			fw_name);
		goto out;
	}

1543
	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1544 1545 1546 1547 1548 1549
	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);

	switch (hdr->version_major) {
	case 1:
	{
		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1550
			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1551 1552
								le32_to_cpu(hdr->header.ucode_array_offset_bytes));

1553 1554 1555
		if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10)
			goto parse_soc_bounding_box;

1556 1557 1558 1559
		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1560
		adev->gfx.config.max_texture_channel_caches =
1561 1562 1563 1564 1565
			le32_to_cpu(gpu_info_fw->gc_num_tccs);
		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1566
		adev->gfx.config.double_offchip_lds_buf =
1567 1568
			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1569 1570 1571 1572 1573
		adev->gfx.cu_info.max_waves_per_simd =
			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
		adev->gfx.cu_info.max_scratch_slots_per_cu =
			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1574
		if (hdr->version_minor >= 1) {
1575 1576 1577 1578 1579 1580 1581 1582
			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->gfx.config.num_sc_per_sh =
				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
			adev->gfx.config.num_packer_per_sc =
				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
		}
1583 1584 1585 1586 1587 1588

parse_soc_bounding_box:
		/*
		 * soc bounding box info is not integrated in disocovery table,
		 * we always need to parse it from gpu info firmware.
		 */
1589 1590 1591 1592 1593 1594
		if (hdr->version_minor == 2) {
			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
		}
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		break;
	}
	default:
		dev_err(adev->dev,
			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
		err = -EINVAL;
		goto out;
	}
out:
	return err;
}

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
/**
 * amdgpu_device_ip_early_init - run early init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Early initialization pass for hardware IPs.  The hardware IPs that make
 * up each asic are discovered each IP's early_init callback is run.  This
 * is the first stage in initializing the asic.
 * Returns 0 on success, negative error code on failure.
 */
1617
static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1618
{
1619
	int i, r;
A
Alex Deucher 已提交
1620

1621
	amdgpu_device_enable_virtual_display(adev);
1622

A
Alex Deucher 已提交
1623
	switch (adev->asic_type) {
1624 1625
	case CHIP_TOPAZ:
	case CHIP_TONGA:
1626
	case CHIP_FIJI:
1627
	case CHIP_POLARIS10:
1628
	case CHIP_POLARIS11:
1629
	case CHIP_POLARIS12:
1630
	case CHIP_VEGAM:
1631
	case CHIP_CARRIZO:
1632 1633
	case CHIP_STONEY:
		if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1634 1635 1636 1637 1638 1639 1640 1641
			adev->family = AMDGPU_FAMILY_CZ;
		else
			adev->family = AMDGPU_FAMILY_VI;

		r = vi_set_ip_blocks(adev);
		if (r)
			return r;
		break;
K
Ken Wang 已提交
1642 1643 1644 1645 1646 1647
#ifdef CONFIG_DRM_AMDGPU_SI
	case CHIP_VERDE:
	case CHIP_TAHITI:
	case CHIP_PITCAIRN:
	case CHIP_OLAND:
	case CHIP_HAINAN:
K
Ken Wang 已提交
1648
		adev->family = AMDGPU_FAMILY_SI;
K
Ken Wang 已提交
1649 1650 1651 1652 1653
		r = si_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
		if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
			adev->family = AMDGPU_FAMILY_CI;
		else
			adev->family = AMDGPU_FAMILY_KV;

		r = cik_set_ip_blocks(adev);
		if (r)
			return r;
		break;
#endif
1670 1671
	case CHIP_VEGA10:
	case CHIP_VEGA12:
1672
	case CHIP_VEGA20:
1673
	case CHIP_RAVEN:
1674
	case CHIP_ARCTURUS:
1675 1676 1677
	case CHIP_RENOIR:
		if (adev->asic_type == CHIP_RAVEN ||
		    adev->asic_type == CHIP_RENOIR)
1678 1679 1680
			adev->family = AMDGPU_FAMILY_RV;
		else
			adev->family = AMDGPU_FAMILY_AI;
1681 1682 1683 1684 1685

		r = soc15_set_ip_blocks(adev);
		if (r)
			return r;
		break;
1686
	case  CHIP_NAVI10:
1687
	case  CHIP_NAVI14:
1688
	case  CHIP_NAVI12:
1689 1690 1691 1692 1693 1694
		adev->family = AMDGPU_FAMILY_NV;

		r = nv_set_ip_blocks(adev);
		if (r)
			return r;
		break;
A
Alex Deucher 已提交
1695 1696 1697 1698 1699
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1700 1701 1702 1703
	r = amdgpu_device_parse_gpu_info_fw(adev);
	if (r)
		return r;

1704 1705 1706
	if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10)
		amdgpu_discovery_get_gfx_info(adev);

1707 1708
	amdgpu_amdkfd_device_probe(adev);

1709 1710 1711
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_virt_request_full_gpu(adev, true);
		if (r)
1712
			return -EAGAIN;
1713 1714
	}

1715
	adev->pm.pp_feature = amdgpu_pp_feature_mask;
1716
	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
1717
		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
1718

A
Alex Deucher 已提交
1719 1720
	for (i = 0; i < adev->num_ip_blocks; i++) {
		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1721 1722
			DRM_ERROR("disabled ip block: %d <%s>\n",
				  i, adev->ip_blocks[i].version->funcs->name);
1723
			adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
1724
		} else {
1725 1726
			if (adev->ip_blocks[i].version->funcs->early_init) {
				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1727
				if (r == -ENOENT) {
1728
					adev->ip_blocks[i].status.valid = false;
1729
				} else if (r) {
1730 1731
					DRM_ERROR("early_init of IP block <%s> failed %d\n",
						  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
1732
					return r;
1733
				} else {
1734
					adev->ip_blocks[i].status.valid = true;
1735
				}
1736
			} else {
1737
				adev->ip_blocks[i].status.valid = true;
A
Alex Deucher 已提交
1738 1739
			}
		}
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
		/* get the vbios after the asic_funcs are set up */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
			/* Read BIOS */
			if (!amdgpu_get_bios(adev))
				return -EINVAL;

			r = amdgpu_atombios_init(adev);
			if (r) {
				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
				return r;
			}
		}
A
Alex Deucher 已提交
1753 1754
	}

1755 1756 1757
	adev->cg_flags &= amdgpu_cg_mask;
	adev->pg_flags &= amdgpu_pg_mask;

A
Alex Deucher 已提交
1758 1759 1760
	return 0;
}

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
1771
		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
			if (r) {
				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
			adev->ip_blocks[i].status.hw = true;
		}
	}

	return 0;
}

static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
		if (!adev->ip_blocks[i].status.sw)
			continue;
		if (adev->ip_blocks[i].status.hw)
			continue;
		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
		if (r) {
			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
			return r;
		}
		adev->ip_blocks[i].status.hw = true;
	}

	return 0;
}

1807 1808 1809 1810
static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
{
	int r = 0;
	int i;
1811
	uint32_t smu_version;
1812 1813 1814

	if (adev->asic_type >= CHIP_VEGA10) {
		for (i = 0; i < adev->num_ip_blocks; i++) {
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
				continue;

			/* no need to do the fw loading again if already done*/
			if (adev->ip_blocks[i].status.hw == true)
				break;

			if (adev->in_gpu_reset || adev->in_suspend) {
				r = adev->ip_blocks[i].version->funcs->resume(adev);
				if (r) {
					DRM_ERROR("resume of IP block <%s> failed %d\n",
1826
							  adev->ip_blocks[i].version->funcs->name, r);
1827 1828 1829 1830 1831 1832 1833 1834
					return r;
				}
			} else {
				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
				if (r) {
					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
							  adev->ip_blocks[i].version->funcs->name, r);
					return r;
1835 1836
				}
			}
1837 1838 1839

			adev->ip_blocks[i].status.hw = true;
			break;
1840 1841
		}
	}
1842

1843 1844
	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
1845

1846
	return r;
1847 1848
}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
/**
 * amdgpu_device_ip_init - run init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
 * are run.  sw_init initializes the software state associated with each IP
 * and hw_init initializes the hardware associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
1860
static int amdgpu_device_ip_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
1861 1862 1863
{
	int i, r;

1864 1865 1866 1867
	r = amdgpu_ras_init(adev);
	if (r)
		return r;

A
Alex Deucher 已提交
1868
	for (i = 0; i < adev->num_ip_blocks; i++) {
1869
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
1870
			continue;
1871
		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1872
		if (r) {
1873 1874
			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
1875
			goto init_failed;
1876
		}
1877
		adev->ip_blocks[i].status.sw = true;
1878

A
Alex Deucher 已提交
1879
		/* need to do gmc hw init early so we can allocate gpu mem */
1880
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1881
			r = amdgpu_device_vram_scratch_init(adev);
1882 1883
			if (r) {
				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1884
				goto init_failed;
1885
			}
1886
			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1887 1888
			if (r) {
				DRM_ERROR("hw_init %d failed %d\n", i, r);
1889
				goto init_failed;
1890
			}
1891
			r = amdgpu_device_wb_init(adev);
1892
			if (r) {
1893
				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
1894
				goto init_failed;
1895
			}
1896
			adev->ip_blocks[i].status.hw = true;
M
Monk Liu 已提交
1897 1898

			/* right after GMC hw init, we create CSA */
1899
			if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
R
Rex Zhu 已提交
1900 1901 1902
				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
								AMDGPU_GEM_DOMAIN_VRAM,
								AMDGPU_CSA_SIZE);
M
Monk Liu 已提交
1903 1904
				if (r) {
					DRM_ERROR("allocate CSA failed %d\n", r);
1905
					goto init_failed;
M
Monk Liu 已提交
1906 1907
				}
			}
A
Alex Deucher 已提交
1908 1909 1910
		}
	}

1911 1912 1913
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_init_data_exchange(adev);

1914 1915 1916 1917 1918 1919 1920
	r = amdgpu_ib_pool_init(adev);
	if (r) {
		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
		goto init_failed;
	}

1921 1922
	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
	if (r)
1923
		goto init_failed;
1924 1925 1926

	r = amdgpu_device_ip_hw_init_phase1(adev);
	if (r)
1927
		goto init_failed;
1928

1929 1930
	r = amdgpu_device_fw_loading(adev);
	if (r)
1931
		goto init_failed;
1932

1933 1934
	r = amdgpu_device_ip_hw_init_phase2(adev);
	if (r)
1935
		goto init_failed;
A
Alex Deucher 已提交
1936

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
	/*
	 * retired pages will be loaded from eeprom and reserved here,
	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
	 * for I2C communication which only true at this point.
	 * recovery_init may fail, but it can free all resources allocated by
	 * itself and its failure should not stop amdgpu init process.
	 *
	 * Note: theoretically, this should be called before all vram allocations
	 * to protect retired page from abusing
	 */
	amdgpu_ras_recovery_init(adev);

1950 1951
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_add_device(adev);
1952
	amdgpu_amdkfd_device_init(adev);
1953

1954
init_failed:
1955
	if (amdgpu_sriov_vf(adev))
1956 1957
		amdgpu_virt_release_full_gpu(adev, true);

1958
	return r;
A
Alex Deucher 已提交
1959 1960
}

1961 1962 1963 1964 1965 1966 1967 1968 1969
/**
 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
 *
 * @adev: amdgpu_device pointer
 *
 * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
 * this function before a GPU reset.  If the value is retained after a
 * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
 */
1970
static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1971 1972 1973 1974
{
	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
}

1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
/**
 * amdgpu_device_check_vram_lost - check if vram is valid
 *
 * @adev: amdgpu_device pointer
 *
 * Checks the reset magic value written to the gart pointer in VRAM.
 * The driver calls this after a GPU reset to see if the contents of
 * VRAM is lost or now.
 * returns true if vram is lost, false if not.
 */
1985
static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1986 1987 1988 1989 1990
{
	return !!memcmp(adev->gart.ptr, adev->reset_magic,
			AMDGPU_RESET_MAGIC_NUM);
}

1991
/**
1992
 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
1993 1994
 *
 * @adev: amdgpu_device pointer
1995
 * @state: clockgating state (gate or ungate)
1996 1997
 *
 * The list of all the hardware IPs that make up the asic is walked and the
1998 1999 2000
 * set_clockgating_state callbacks are run.
 * Late initialization pass enabling clockgating for hardware IPs.
 * Fini or suspend, pass disabling clockgating for hardware IPs.
2001 2002
 * Returns 0 on success, negative error code on failure.
 */
2003

2004 2005
static int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
						enum amd_clockgating_state state)
A
Alex Deucher 已提交
2006
{
2007
	int i, j, r;
A
Alex Deucher 已提交
2008

2009 2010 2011
	if (amdgpu_emu_mode == 1)
		return 0;

2012 2013
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2014
		if (!adev->ip_blocks[i].status.late_initialized)
A
Alex Deucher 已提交
2015
			continue;
2016
		/* skip CG for VCE/UVD, it's handled specially */
2017
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2018
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2019
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2020
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2021
		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2022
			/* enable clockgating to save power */
2023
			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2024
										     state);
2025 2026
			if (r) {
				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2027
					  adev->ip_blocks[i].version->funcs->name, r);
2028 2029
				return r;
			}
2030
		}
A
Alex Deucher 已提交
2031
	}
2032

2033 2034 2035
	return 0;
}

2036
static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state)
2037
{
2038
	int i, j, r;
2039

2040 2041 2042
	if (amdgpu_emu_mode == 1)
		return 0;

2043 2044
	for (j = 0; j < adev->num_ip_blocks; j++) {
		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2045
		if (!adev->ip_blocks[i].status.late_initialized)
2046 2047 2048 2049 2050
			continue;
		/* skip CG for VCE/UVD, it's handled specially */
		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2051
		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2052 2053 2054
		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
			/* enable powergating to save power */
			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2055
											state);
2056 2057 2058 2059 2060 2061 2062
			if (r) {
				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
	}
2063 2064 2065
	return 0;
}

2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
static int amdgpu_device_enable_mgpu_fan_boost(void)
{
	struct amdgpu_gpu_instance *gpu_ins;
	struct amdgpu_device *adev;
	int i, ret = 0;

	mutex_lock(&mgpu_info.mutex);

	/*
	 * MGPU fan boost feature should be enabled
	 * only when there are two or more dGPUs in
	 * the system
	 */
	if (mgpu_info.num_dgpu < 2)
		goto out;

	for (i = 0; i < mgpu_info.num_dgpu; i++) {
		gpu_ins = &(mgpu_info.gpu_ins[i]);
		adev = gpu_ins->adev;
		if (!(adev->flags & AMD_IS_APU) &&
		    !gpu_ins->mgpu_fan_enabled &&
		    adev->powerplay.pp_funcs &&
		    adev->powerplay.pp_funcs->enable_mgpu_fan_boost) {
			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
			if (ret)
				break;

			gpu_ins->mgpu_fan_enabled = 1;
		}
	}

out:
	mutex_unlock(&mgpu_info.mutex);

	return ret;
}

2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
/**
 * amdgpu_device_ip_late_init - run late init for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Late initialization pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the late_init callbacks are run.
 * late_init covers any special initialization that an IP requires
 * after all of the have been initialized or something that needs to happen
 * late in the init process.
 * Returns 0 on success, negative error code on failure.
 */
2115
static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2116
{
2117
	struct amdgpu_gpu_instance *gpu_instance;
2118 2119 2120
	int i = 0, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2121
		if (!adev->ip_blocks[i].status.hw)
2122 2123 2124 2125 2126 2127 2128 2129 2130
			continue;
		if (adev->ip_blocks[i].version->funcs->late_init) {
			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
			if (r) {
				DRM_ERROR("late_init of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
		}
2131
		adev->ip_blocks[i].status.late_initialized = true;
2132 2133
	}

2134 2135
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2136

2137
	amdgpu_device_fill_reset_magic(adev);
A
Alex Deucher 已提交
2138

2139 2140 2141 2142
	r = amdgpu_device_enable_mgpu_fan_boost();
	if (r)
		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);

2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176

	if (adev->gmc.xgmi.num_physical_nodes > 1) {
		mutex_lock(&mgpu_info.mutex);

		/*
		 * Reset device p-state to low as this was booted with high.
		 *
		 * This should be performed only after all devices from the same
		 * hive get initialized.
		 *
		 * However, it's unknown how many device in the hive in advance.
		 * As this is counted one by one during devices initializations.
		 *
		 * So, we wait for all XGMI interlinked devices initialized.
		 * This may bring some delays as those devices may come from
		 * different hives. But that should be OK.
		 */
		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
			for (i = 0; i < mgpu_info.num_gpu; i++) {
				gpu_instance = &(mgpu_info.gpu_ins[i]);
				if (gpu_instance->adev->flags & AMD_IS_APU)
					continue;

				r = amdgpu_xgmi_set_pstate(gpu_instance->adev, 0);
				if (r) {
					DRM_ERROR("pstate setting failed (%d).\n", r);
					break;
				}
			}
		}

		mutex_unlock(&mgpu_info.mutex);
	}

A
Alex Deucher 已提交
2177 2178 2179
	return 0;
}

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
/**
 * amdgpu_device_ip_fini - run fini for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main teardown pass for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
 * are run.  hw_fini tears down the hardware associated with each IP
 * and sw_fini tears down any software state associated with each IP.
 * Returns 0 on success, negative error code on failure.
 */
2191
static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2192 2193 2194
{
	int i, r;

2195 2196
	amdgpu_ras_pre_fini(adev);

2197 2198 2199
	if (adev->gmc.xgmi.num_physical_nodes > 1)
		amdgpu_xgmi_remove_device(adev);

2200
	amdgpu_amdkfd_device_fini(adev);
2201 2202

	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2203 2204
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);

2205 2206
	/* need to disable SMC first */
	for (i = 0; i < adev->num_ip_blocks; i++) {
2207
		if (!adev->ip_blocks[i].status.hw)
2208
			continue;
2209
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2210
			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2211 2212 2213
			/* XXX handle errors */
			if (r) {
				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2214
					  adev->ip_blocks[i].version->funcs->name, r);
2215
			}
2216
			adev->ip_blocks[i].status.hw = false;
2217 2218 2219 2220
			break;
		}
	}

A
Alex Deucher 已提交
2221
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2222
		if (!adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2223
			continue;
2224

2225
		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
A
Alex Deucher 已提交
2226
		/* XXX handle errors */
2227
		if (r) {
2228 2229
			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2230
		}
2231

2232
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2233 2234
	}

2235

A
Alex Deucher 已提交
2236
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2237
		if (!adev->ip_blocks[i].status.sw)
A
Alex Deucher 已提交
2238
			continue;
2239 2240

		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2241
			amdgpu_ucode_free_bo(adev);
R
Rex Zhu 已提交
2242
			amdgpu_free_static_csa(&adev->virt.csa_obj);
2243 2244
			amdgpu_device_wb_fini(adev);
			amdgpu_device_vram_scratch_fini(adev);
2245
			amdgpu_ib_pool_fini(adev);
2246 2247
		}

2248
		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
A
Alex Deucher 已提交
2249
		/* XXX handle errors */
2250
		if (r) {
2251 2252
			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2253
		}
2254 2255
		adev->ip_blocks[i].status.sw = false;
		adev->ip_blocks[i].status.valid = false;
A
Alex Deucher 已提交
2256 2257
	}

M
Monk Liu 已提交
2258
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2259
		if (!adev->ip_blocks[i].status.late_initialized)
2260
			continue;
2261 2262 2263
		if (adev->ip_blocks[i].version->funcs->late_fini)
			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
		adev->ip_blocks[i].status.late_initialized = false;
M
Monk Liu 已提交
2264 2265
	}

2266 2267
	amdgpu_ras_fini(adev);

2268
	if (amdgpu_sriov_vf(adev))
2269 2270
		if (amdgpu_virt_release_full_gpu(adev, false))
			DRM_ERROR("failed to release exclusive mode on fini\n");
M
Monk Liu 已提交
2271

A
Alex Deucher 已提交
2272 2273 2274
	return 0;
}

2275
/**
2276
 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2277
 *
2278
 * @work: work_struct.
2279
 */
2280
static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2281 2282
{
	struct amdgpu_device *adev =
2283
		container_of(work, struct amdgpu_device, delayed_init_work.work);
2284 2285 2286 2287 2288
	int r;

	r = amdgpu_ib_ring_tests(adev);
	if (r)
		DRM_ERROR("ib ring test failed (%d).\n", r);
2289 2290
}

2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);

	mutex_lock(&adev->gfx.gfx_off_mutex);
	if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
		if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
			adev->gfx.gfx_off_state = true;
	}
	mutex_unlock(&adev->gfx.gfx_off_mutex);
}

2304
/**
2305
 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2306 2307 2308 2309 2310 2311 2312 2313 2314
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
2315 2316 2317 2318
static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
{
	int i, r;

2319
	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2320
	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2321

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
		if (!adev->ip_blocks[i].status.valid)
			continue;
		/* displays are handled separately */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) {
			/* XXX handle errors */
			r = adev->ip_blocks[i].version->funcs->suspend(adev);
			/* XXX handle errors */
			if (r) {
				DRM_ERROR("suspend of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
2333
				return r;
2334
			}
2335
			adev->ip_blocks[i].status.hw = false;
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		}
	}

	return 0;
}

/**
 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2354 2355 2356 2357
{
	int i, r;

	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2358
		if (!adev->ip_blocks[i].status.valid)
A
Alex Deucher 已提交
2359
			continue;
2360 2361 2362
		/* displays are handled in phase1 */
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
			continue;
2363 2364 2365 2366 2367 2368
		/* PSP lost connection when err_event_athub occurs */
		if (amdgpu_ras_intr_triggered() &&
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
			adev->ip_blocks[i].status.hw = false;
			continue;
		}
A
Alex Deucher 已提交
2369
		/* XXX handle errors */
2370
		r = adev->ip_blocks[i].version->funcs->suspend(adev);
A
Alex Deucher 已提交
2371
		/* XXX handle errors */
2372
		if (r) {
2373 2374
			DRM_ERROR("suspend of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
2375
		}
2376
		adev->ip_blocks[i].status.hw = false;
2377
		/* handle putting the SMC in the appropriate state */
2378 2379 2380 2381 2382 2383 2384 2385
		if(!amdgpu_sriov_vf(adev)){
			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
				if (r) {
					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
							adev->mp1_state, r);
					return r;
				}
2386 2387
			}
		}
2388
		adev->ip_blocks[i].status.hw = false;
A
Alex Deucher 已提交
2389 2390 2391 2392 2393
	}

	return 0;
}

2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
/**
 * amdgpu_device_ip_suspend - run suspend for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main suspend function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked, clockgating is disabled and the
 * suspend callbacks are run.  suspend puts the hardware and software state
 * in each IP into a state suitable for suspend.
 * Returns 0 on success, negative error code on failure.
 */
int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
{
	int r;

2409 2410 2411
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

2412 2413 2414 2415 2416
	r = amdgpu_device_ip_suspend_phase1(adev);
	if (r)
		return r;
	r = amdgpu_device_ip_suspend_phase2(adev);

2417 2418 2419
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_release_full_gpu(adev, false);

2420 2421 2422
	return r;
}

2423
static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
2424 2425 2426
{
	int i, r;

2427 2428 2429
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_GMC,
		AMD_IP_BLOCK_TYPE_COMMON,
2430
		AMD_IP_BLOCK_TYPE_PSP,
2431 2432
		AMD_IP_BLOCK_TYPE_IH,
	};
2433

2434 2435 2436
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2437

2438 2439 2440
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

2441
			block->status.hw = false;
2442 2443 2444 2445 2446
			if (block->version->type != ip_order[i] ||
				!block->status.valid)
				continue;

			r = block->version->funcs->hw_init(adev);
2447
			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2448 2449
			if (r)
				return r;
2450
			block->status.hw = true;
2451 2452 2453 2454 2455 2456
		}
	}

	return 0;
}

2457
static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
2458 2459 2460
{
	int i, r;

2461 2462 2463 2464 2465
	static enum amd_ip_block_type ip_order[] = {
		AMD_IP_BLOCK_TYPE_SMC,
		AMD_IP_BLOCK_TYPE_DCE,
		AMD_IP_BLOCK_TYPE_GFX,
		AMD_IP_BLOCK_TYPE_SDMA,
2466
		AMD_IP_BLOCK_TYPE_UVD,
2467 2468
		AMD_IP_BLOCK_TYPE_VCE,
		AMD_IP_BLOCK_TYPE_VCN
2469
	};
2470

2471 2472 2473
	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
		int j;
		struct amdgpu_ip_block *block;
2474

2475 2476 2477 2478
		for (j = 0; j < adev->num_ip_blocks; j++) {
			block = &adev->ip_blocks[j];

			if (block->version->type != ip_order[i] ||
2479 2480
				!block->status.valid ||
				block->status.hw)
2481 2482
				continue;

2483 2484 2485 2486 2487
			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
				r = block->version->funcs->resume(adev);
			else
				r = block->version->funcs->hw_init(adev);

2488
			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
2489 2490
			if (r)
				return r;
2491
			block->status.hw = true;
2492 2493 2494 2495 2496 2497
		}
	}

	return 0;
}

2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
/**
 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * COMMON, GMC, and IH.  resume puts the hardware into a functional state
 * after a suspend and updates the software state as necessary.  This
 * function is also used for restoring the GPU after a GPU reset.
 * Returns 0 on success, negative error code on failure.
 */
2510
static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2511 2512 2513
{
	int i, r;

2514
	for (i = 0; i < adev->num_ip_blocks; i++) {
2515
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
2516 2517
			continue;
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2518 2519
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2520

2521 2522 2523 2524 2525 2526
			r = adev->ip_blocks[i].version->funcs->resume(adev);
			if (r) {
				DRM_ERROR("resume of IP block <%s> failed %d\n",
					  adev->ip_blocks[i].version->funcs->name, r);
				return r;
			}
2527
			adev->ip_blocks[i].status.hw = true;
2528 2529 2530 2531 2532 2533
		}
	}

	return 0;
}

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
/**
 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * First resume function for hardware IPs.  The list of all the hardware
 * IPs that make up the asic is walked and the resume callbacks are run for
 * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
 * functional state after a suspend and updates the software state as
 * necessary.  This function is also used for restoring the GPU after a GPU
 * reset.
 * Returns 0 on success, negative error code on failure.
 */
2547
static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2548 2549 2550 2551
{
	int i, r;

	for (i = 0; i < adev->num_ip_blocks; i++) {
2552
		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
A
Alex Deucher 已提交
2553
			continue;
2554
		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2555
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2556 2557
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
2558
			continue;
2559
		r = adev->ip_blocks[i].version->funcs->resume(adev);
2560
		if (r) {
2561 2562
			DRM_ERROR("resume of IP block <%s> failed %d\n",
				  adev->ip_blocks[i].version->funcs->name, r);
A
Alex Deucher 已提交
2563
			return r;
2564
		}
2565
		adev->ip_blocks[i].status.hw = true;
A
Alex Deucher 已提交
2566 2567 2568 2569 2570
	}

	return 0;
}

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
/**
 * amdgpu_device_ip_resume - run resume for hardware IPs
 *
 * @adev: amdgpu_device pointer
 *
 * Main resume function for hardware IPs.  The hardware IPs
 * are split into two resume functions because they are
 * are also used in in recovering from a GPU reset and some additional
 * steps need to be take between them.  In this case (S3/S4) they are
 * run sequentially.
 * Returns 0 on success, negative error code on failure.
 */
2583
static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
2584 2585 2586
{
	int r;

2587
	r = amdgpu_device_ip_resume_phase1(adev);
2588 2589
	if (r)
		return r;
2590 2591 2592 2593 2594

	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

2595
	r = amdgpu_device_ip_resume_phase2(adev);
2596 2597 2598 2599

	return r;
}

2600 2601 2602 2603 2604 2605 2606
/**
 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
 *
 * @adev: amdgpu_device pointer
 *
 * Query the VBIOS data tables to determine if the board supports SR-IOV.
 */
2607
static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
2608
{
M
Monk Liu 已提交
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
	if (amdgpu_sriov_vf(adev)) {
		if (adev->is_atom_fw) {
			if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		} else {
			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
		}

		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2620
	}
2621 2622
}

2623 2624 2625 2626 2627 2628 2629 2630
/**
 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
 *
 * @asic_type: AMD asic type
 *
 * Check if there is DC (new modesetting infrastructre) support for an asic.
 * returns true if DC has support, false if not.
 */
2631 2632 2633 2634 2635
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
{
	switch (asic_type) {
#if defined(CONFIG_DRM_AMD_DC)
	case CHIP_BONAIRE:
2636
	case CHIP_KAVERI:
2637 2638
	case CHIP_KABINI:
	case CHIP_MULLINS:
2639 2640 2641 2642 2643 2644 2645 2646 2647
		/*
		 * We have systems in the wild with these ASICs that require
		 * LVDS and VGA support which is not supported with DC.
		 *
		 * Fallback to the non-DC driver here by default so as not to
		 * cause regressions.
		 */
		return amdgpu_dc > 0;
	case CHIP_HAWAII:
2648 2649 2650
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS10:
L
Leo Liu 已提交
2651
	case CHIP_POLARIS11:
2652
	case CHIP_POLARIS12:
L
Leo Liu 已提交
2653
	case CHIP_VEGAM:
2654 2655
	case CHIP_TONGA:
	case CHIP_FIJI:
2656
	case CHIP_VEGA10:
2657
	case CHIP_VEGA12:
2658
	case CHIP_VEGA20:
2659
#if defined(CONFIG_DRM_AMD_DC_DCN)
2660
	case CHIP_RAVEN:
2661
	case CHIP_NAVI10:
2662
	case CHIP_NAVI14:
L
Leo Li 已提交
2663
	case CHIP_NAVI12:
R
Roman Li 已提交
2664
	case CHIP_RENOIR:
2665
#endif
2666
		return amdgpu_dc != 0;
2667 2668
#endif
	default:
2669 2670 2671
		if (amdgpu_dc > 0)
			DRM_INFO("Display Core has been requested via kernel parameter "
					 "but isn't supported by ASIC, ignoring\n");
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
		return false;
	}
}

/**
 * amdgpu_device_has_dc_support - check if dc is supported
 *
 * @adev: amdgpu_device_pointer
 *
 * Returns true for supported, false for not supported
 */
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
{
X
Xiangliang Yu 已提交
2685 2686 2687
	if (amdgpu_sriov_vf(adev))
		return false;

2688 2689 2690
	return amdgpu_device_asic_has_dc_support(adev->asic_type);
}

2691 2692 2693 2694 2695

static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
{
	struct amdgpu_device *adev =
		container_of(__work, struct amdgpu_device, xgmi_reset_work);
2696
	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev, 0);
2697

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	/* It's a bug to not have a hive within this function */
	if (WARN_ON(!hive))
		return;

	/*
	 * Use task barrier to synchronize all xgmi reset works across the
	 * hive. task_barrier_enter and task_barrier_exit will block
	 * until all the threads running the xgmi reset works reach
	 * those points. task_barrier_full will do both blocks.
	 */
	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {

		task_barrier_enter(&hive->tb);
		adev->asic_reset_res = amdgpu_device_baco_enter(adev->ddev);

		if (adev->asic_reset_res)
			goto fail;

		task_barrier_exit(&hive->tb);
		adev->asic_reset_res = amdgpu_device_baco_exit(adev->ddev);

		if (adev->asic_reset_res)
			goto fail;
	} else {

		task_barrier_full(&hive->tb);
		adev->asic_reset_res =  amdgpu_asic_reset(adev);
	}
2726

2727
fail:
2728
	if (adev->asic_reset_res)
E
Evan Quan 已提交
2729
		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
2730 2731 2732
			 adev->asic_reset_res, adev->ddev->unique);
}

2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
{
	char *input = amdgpu_lockup_timeout;
	char *timeout_setting = NULL;
	int index = 0;
	long timeout;
	int ret = 0;

	/*
	 * By default timeout for non compute jobs is 10000.
	 * And there is no timeout enforced on compute jobs.
	 * In SR-IOV or passthrough mode, timeout for compute
	 * jobs are 10000 by default.
	 */
	adev->gfx_timeout = msecs_to_jiffies(10000);
	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
	if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
		adev->compute_timeout = adev->gfx_timeout;
	else
		adev->compute_timeout = MAX_SCHEDULE_TIMEOUT;

2754
	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
2755
		while ((timeout_setting = strsep(&input, ",")) &&
2756
				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
			ret = kstrtol(timeout_setting, 0, &timeout);
			if (ret)
				return ret;

			if (timeout == 0) {
				index++;
				continue;
			} else if (timeout < 0) {
				timeout = MAX_SCHEDULE_TIMEOUT;
			} else {
				timeout = msecs_to_jiffies(timeout);
			}

			switch (index++) {
			case 0:
				adev->gfx_timeout = timeout;
				break;
			case 1:
				adev->compute_timeout = timeout;
				break;
			case 2:
				adev->sdma_timeout = timeout;
				break;
			case 3:
				adev->video_timeout = timeout;
				break;
			default:
				break;
			}
		}
		/*
		 * There is only one value specified and
		 * it should apply to all non-compute jobs.
		 */
2791
		if (index == 1) {
2792
			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
2793 2794 2795
			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
				adev->compute_timeout = adev->gfx_timeout;
		}
2796 2797 2798 2799
	}

	return ret;
}
2800

A
Alex Deucher 已提交
2801 2802 2803 2804
/**
 * amdgpu_device_init - initialize the driver
 *
 * @adev: amdgpu_device pointer
2805
 * @ddev: drm dev pointer
A
Alex Deucher 已提交
2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
 * @pdev: pci dev pointer
 * @flags: driver flags
 *
 * Initializes the driver info and hw (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver startup.
 */
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags)
{
	int r, i;
2819
	bool boco = false;
2820
	u32 max_MBps;
A
Alex Deucher 已提交
2821 2822 2823 2824 2825 2826

	adev->shutdown = false;
	adev->dev = &pdev->dev;
	adev->ddev = ddev;
	adev->pdev = pdev;
	adev->flags = flags;
2827 2828 2829 2830 2831 2832

	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
		adev->asic_type = amdgpu_force_asic_type;
	else
		adev->asic_type = flags & AMD_ASIC_MASK;

A
Alex Deucher 已提交
2833
	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
2834
	if (amdgpu_emu_mode == 1)
2835
		adev->usec_timeout *= 10;
2836
	adev->gmc.gart_size = 512 * 1024 * 1024;
A
Alex Deucher 已提交
2837 2838 2839 2840 2841
	adev->accel_working = false;
	adev->num_rings = 0;
	adev->mman.buffer_funcs = NULL;
	adev->mman.buffer_funcs_ring = NULL;
	adev->vm_manager.vm_pte_funcs = NULL;
2842
	adev->vm_manager.vm_pte_num_scheds = 0;
2843
	adev->gmc.gmc_funcs = NULL;
2844
	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2845
	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
A
Alex Deucher 已提交
2846 2847 2848 2849 2850

	adev->smc_rreg = &amdgpu_invalid_rreg;
	adev->smc_wreg = &amdgpu_invalid_wreg;
	adev->pcie_rreg = &amdgpu_invalid_rreg;
	adev->pcie_wreg = &amdgpu_invalid_wreg;
2851 2852
	adev->pciep_rreg = &amdgpu_invalid_rreg;
	adev->pciep_wreg = &amdgpu_invalid_wreg;
2853 2854
	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
A
Alex Deucher 已提交
2855 2856 2857 2858
	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
	adev->didt_rreg = &amdgpu_invalid_rreg;
	adev->didt_wreg = &amdgpu_invalid_wreg;
2859 2860
	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
A
Alex Deucher 已提交
2861 2862 2863
	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;

2864 2865 2866
	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
A
Alex Deucher 已提交
2867 2868 2869 2870

	/* mutex initialization are all done here so we
	 * can recall function without having locking issues */
	atomic_set(&adev->irq.ih.lock, 0);
2871
	mutex_init(&adev->firmware.mutex);
A
Alex Deucher 已提交
2872 2873 2874
	mutex_init(&adev->pm.mutex);
	mutex_init(&adev->gfx.gpu_clock_mutex);
	mutex_init(&adev->srbm_mutex);
2875
	mutex_init(&adev->gfx.pipe_reserve_mutex);
2876
	mutex_init(&adev->gfx.gfx_off_mutex);
A
Alex Deucher 已提交
2877 2878
	mutex_init(&adev->grbm_idx_mutex);
	mutex_init(&adev->mn_lock);
A
Alex Deucher 已提交
2879
	mutex_init(&adev->virt.vf_errors.lock);
A
Alex Deucher 已提交
2880
	hash_init(adev->mn_hash);
2881
	mutex_init(&adev->lock_reset);
2882
	mutex_init(&adev->psp.mutex);
2883
	mutex_init(&adev->notifier_lock);
A
Alex Deucher 已提交
2884

2885 2886 2887
	r = amdgpu_device_check_arguments(adev);
	if (r)
		return r;
A
Alex Deucher 已提交
2888 2889 2890 2891 2892 2893

	spin_lock_init(&adev->mmio_idx_lock);
	spin_lock_init(&adev->smc_idx_lock);
	spin_lock_init(&adev->pcie_idx_lock);
	spin_lock_init(&adev->uvd_ctx_idx_lock);
	spin_lock_init(&adev->didt_idx_lock);
2894
	spin_lock_init(&adev->gc_cac_idx_lock);
2895
	spin_lock_init(&adev->se_cac_idx_lock);
A
Alex Deucher 已提交
2896
	spin_lock_init(&adev->audio_endpt_idx_lock);
2897
	spin_lock_init(&adev->mm_stats.lock);
A
Alex Deucher 已提交
2898

2899 2900 2901
	INIT_LIST_HEAD(&adev->shadow_list);
	mutex_init(&adev->shadow_list_lock);

2902 2903 2904
	INIT_LIST_HEAD(&adev->ring_lru_list);
	spin_lock_init(&adev->ring_lru_list_lock);

2905 2906
	INIT_DELAYED_WORK(&adev->delayed_init_work,
			  amdgpu_device_delayed_init_work_handler);
2907 2908
	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
			  amdgpu_device_delay_enable_gfx_off);
2909

2910 2911
	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);

2912
	adev->gfx.gfx_off_req_count = 1;
2913 2914
	adev->pm.ac_power = power_supply_is_system_supplied() > 0 ? true : false;

2915 2916
	/* Registers mapping */
	/* TODO: block userspace mapping of io register */
2917 2918 2919 2920 2921 2922 2923
	if (adev->asic_type >= CHIP_BONAIRE) {
		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
	} else {
		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
	}
A
Alex Deucher 已提交
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940

	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
	if (adev->rmmio == NULL) {
		return -ENOMEM;
	}
	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);

	/* io port mapping */
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
			adev->rio_mem_size = pci_resource_len(adev->pdev, i);
			adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
			break;
		}
	}
	if (adev->rio_mem == NULL)
2941
		DRM_INFO("PCI I/O BAR is not found.\n");
A
Alex Deucher 已提交
2942

2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
	/* enable PCIE atomic ops */
	r = pci_enable_atomic_ops_to_root(adev->pdev,
					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
	if (r) {
		adev->have_atomics_support = false;
		DRM_INFO("PCIE atomic ops is not supported\n");
	} else {
		adev->have_atomics_support = true;
	}

2954 2955
	amdgpu_device_get_pcie_info(adev);

2956 2957 2958
	if (amdgpu_mcbp)
		DRM_INFO("MCBP is enabled\n");

2959 2960 2961
	if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
		adev->enable_mes = true;

2962
	if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10) {
2963 2964 2965 2966 2967 2968 2969
		r = amdgpu_discovery_init(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_discovery_init failed\n");
			return r;
		}
	}

A
Alex Deucher 已提交
2970
	/* early init functions */
2971
	r = amdgpu_device_ip_early_init(adev);
A
Alex Deucher 已提交
2972 2973 2974
	if (r)
		return r;

2975 2976 2977 2978 2979 2980
	r = amdgpu_device_get_job_timeout_settings(adev);
	if (r) {
		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
		return r;
	}

2981 2982 2983
	/* doorbell bar mapping and doorbell index init*/
	amdgpu_device_doorbell_init(adev);

A
Alex Deucher 已提交
2984 2985 2986
	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
	/* this will fail for cards that aren't VGA class devices, just
	 * ignore it */
2987
	vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
A
Alex Deucher 已提交
2988

2989
	if (amdgpu_device_supports_boco(ddev))
2990 2991 2992 2993 2994
		boco = true;
	if (amdgpu_has_atpx() &&
	    (amdgpu_is_atpx_hybrid() ||
	     amdgpu_has_atpx_dgpu_power_cntl()) &&
	    !pci_is_thunderbolt_attached(adev->pdev))
2995
		vga_switcheroo_register_client(adev->pdev,
2996 2997
					       &amdgpu_switcheroo_ops, boco);
	if (boco)
A
Alex Deucher 已提交
2998 2999
		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);

3000 3001 3002
	if (amdgpu_emu_mode == 1) {
		/* post the asic on emulation mode */
		emu_soc_asic_init(adev);
3003
		goto fence_driver_init;
3004
	}
3005

3006 3007
	/* detect if we are with an SRIOV vbios */
	amdgpu_device_detect_sriov_bios(adev);
3008

3009 3010 3011
	/* check if we need to reset the asic
	 *  E.g., driver was not cleanly unloaded previously, etc.
	 */
3012
	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3013 3014 3015 3016 3017 3018 3019
		r = amdgpu_asic_reset(adev);
		if (r) {
			dev_err(adev->dev, "asic reset on init failed\n");
			goto failed;
		}
	}

A
Alex Deucher 已提交
3020
	/* Post card if necessary */
A
Alex Deucher 已提交
3021
	if (amdgpu_device_need_post(adev)) {
A
Alex Deucher 已提交
3022
		if (!adev->bios) {
3023
			dev_err(adev->dev, "no vBIOS found\n");
3024 3025
			r = -EINVAL;
			goto failed;
A
Alex Deucher 已提交
3026
		}
3027
		DRM_INFO("GPU posting now...\n");
3028 3029 3030 3031 3032
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r) {
			dev_err(adev->dev, "gpu post error!\n");
			goto failed;
		}
A
Alex Deucher 已提交
3033 3034
	}

3035 3036 3037 3038 3039
	if (adev->is_atom_fw) {
		/* Initialize clocks */
		r = amdgpu_atomfirmware_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
A
Alex Deucher 已提交
3040
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3041 3042 3043
			goto failed;
		}
	} else {
3044 3045 3046 3047
		/* Initialize clocks */
		r = amdgpu_atombios_get_clock_info(adev);
		if (r) {
			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
A
Alex Deucher 已提交
3048
			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3049
			goto failed;
3050 3051
		}
		/* init i2c buses */
3052 3053
		if (!amdgpu_device_has_dc_support(adev))
			amdgpu_atombios_i2c_init(adev);
3054
	}
A
Alex Deucher 已提交
3055

3056
fence_driver_init:
A
Alex Deucher 已提交
3057 3058
	/* Fence driver */
	r = amdgpu_fence_driver_init(adev);
3059 3060
	if (r) {
		dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
A
Alex Deucher 已提交
3061
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3062
		goto failed;
3063
	}
A
Alex Deucher 已提交
3064 3065 3066 3067

	/* init the mode config */
	drm_mode_config_init(adev->ddev);

3068
	r = amdgpu_device_ip_init(adev);
A
Alex Deucher 已提交
3069
	if (r) {
3070 3071 3072 3073 3074 3075
		/* failed in exclusive mode due to timeout */
		if (amdgpu_sriov_vf(adev) &&
		    !amdgpu_sriov_runtime(adev) &&
		    amdgpu_virt_mmio_blocked(adev) &&
		    !amdgpu_virt_wait_reset(adev)) {
			dev_err(adev->dev, "VF exclusive mode timeout\n");
3076 3077 3078
			/* Don't send request since VF is inactive. */
			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
			adev->virt.ops = NULL;
3079 3080 3081
			r = -EAGAIN;
			goto failed;
		}
3082
		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
A
Alex Deucher 已提交
3083
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3084
		goto failed;
A
Alex Deucher 已提交
3085 3086
	}

Y
Yong Zhao 已提交
3087 3088 3089 3090 3091 3092
	DRM_DEBUG("SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
			adev->gfx.config.max_shader_engines,
			adev->gfx.config.max_sh_per_se,
			adev->gfx.config.max_cu_per_sh,
			adev->gfx.cu_info.number);

3093 3094
	amdgpu_ctx_init_sched(adev);

A
Alex Deucher 已提交
3095 3096
	adev->accel_working = true;

3097 3098
	amdgpu_vm_check_compute_bug(adev);

3099 3100 3101 3102 3103 3104 3105 3106
	/* Initialize the buffer migration limit. */
	if (amdgpu_moverate >= 0)
		max_MBps = amdgpu_moverate;
	else
		max_MBps = 8; /* Allow 8 MB/s. */
	/* Get a log2 for easy divisions. */
	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));

3107 3108
	amdgpu_fbdev_init(adev);

3109
	r = amdgpu_pm_sysfs_init(adev);
3110 3111
	if (r) {
		adev->pm_sysfs_en = false;
3112
		DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3113 3114
	} else
		adev->pm_sysfs_en = true;
3115

3116
	r = amdgpu_ucode_sysfs_init(adev);
3117 3118
	if (r) {
		adev->ucode_sysfs_en = false;
3119
		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3120 3121
	} else
		adev->ucode_sysfs_en = true;
3122

A
Alex Deucher 已提交
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135
	if ((amdgpu_testing & 1)) {
		if (adev->accel_working)
			amdgpu_test_moves(adev);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
	}
	if (amdgpu_benchmarking) {
		if (adev->accel_working)
			amdgpu_benchmark(adev, amdgpu_benchmarking);
		else
			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
	}

3136 3137 3138 3139 3140 3141 3142
	/*
	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
	 * Otherwise the mgpu fan boost feature will be skipped due to the
	 * gpu instance is counted less.
	 */
	amdgpu_register_gpu_instance(adev);

A
Alex Deucher 已提交
3143 3144 3145
	/* enable clockgating, etc. after ib tests, etc. since some blocks require
	 * explicit gating rather than handling it automatically.
	 */
3146
	r = amdgpu_device_ip_late_init(adev);
3147
	if (r) {
3148
		dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
A
Alex Deucher 已提交
3149
		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3150
		goto failed;
3151
	}
A
Alex Deucher 已提交
3152

3153
	/* must succeed. */
3154
	amdgpu_ras_resume(adev);
3155

3156 3157 3158
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

3159 3160 3161 3162 3163
	r = device_create_file(adev->dev, &dev_attr_pcie_replay_count);
	if (r) {
		dev_err(adev->dev, "Could not create pcie_replay_count");
		return r;
	}
3164

3165 3166
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		r = amdgpu_pmu_init(adev);
J
Jonathan Kim 已提交
3167 3168 3169
	if (r)
		dev_err(adev->dev, "amdgpu_pmu_init failed\n");

A
Alex Deucher 已提交
3170
	return 0;
3171 3172

failed:
3173
	amdgpu_vf_error_trans_all(adev);
3174
	if (boco)
3175
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
3176

3177
	return r;
A
Alex Deucher 已提交
3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
}

/**
 * amdgpu_device_fini - tear down the driver
 *
 * @adev: amdgpu_device pointer
 *
 * Tear down the driver info (all asics).
 * Called at driver shutdown.
 */
void amdgpu_device_fini(struct amdgpu_device *adev)
{
	int r;

	DRM_INFO("amdgpu: finishing device.\n");
3193
	flush_delayed_work(&adev->delayed_init_work);
3194
	adev->shutdown = true;
3195

M
Monk Liu 已提交
3196 3197 3198 3199 3200 3201
	/* make sure IB test finished before entering exclusive mode
	 * to avoid preemption on IB test
	 * */
	if (amdgpu_sriov_vf(adev))
		amdgpu_virt_request_full_gpu(adev, false);

3202 3203
	/* disable all interrupts */
	amdgpu_irq_disable_all(adev);
3204 3205
	if (adev->mode_info.mode_config_initialized){
		if (!amdgpu_device_has_dc_support(adev))
3206
			drm_helper_force_disable_all(adev->ddev);
3207 3208 3209
		else
			drm_atomic_helper_shutdown(adev->ddev);
	}
A
Alex Deucher 已提交
3210
	amdgpu_fence_driver_fini(adev);
3211 3212
	if (adev->pm_sysfs_en)
		amdgpu_pm_sysfs_fini(adev);
A
Alex Deucher 已提交
3213
	amdgpu_fbdev_fini(adev);
3214
	r = amdgpu_device_ip_fini(adev);
3215 3216 3217 3218
	if (adev->firmware.gpu_info_fw) {
		release_firmware(adev->firmware.gpu_info_fw);
		adev->firmware.gpu_info_fw = NULL;
	}
A
Alex Deucher 已提交
3219 3220
	adev->accel_working = false;
	/* free i2c buses */
3221 3222
	if (!amdgpu_device_has_dc_support(adev))
		amdgpu_i2c_fini(adev);
3223 3224 3225 3226

	if (amdgpu_emu_mode != 1)
		amdgpu_atombios_fini(adev);

A
Alex Deucher 已提交
3227 3228
	kfree(adev->bios);
	adev->bios = NULL;
3229 3230 3231 3232
	if (amdgpu_has_atpx() &&
	    (amdgpu_is_atpx_hybrid() ||
	     amdgpu_has_atpx_dgpu_power_cntl()) &&
	    !pci_is_thunderbolt_attached(adev->pdev))
3233
		vga_switcheroo_unregister_client(adev->pdev);
3234
	if (amdgpu_device_supports_boco(adev->ddev))
3235
		vga_switcheroo_fini_domain_pm_ops(adev->dev);
A
Alex Deucher 已提交
3236 3237 3238 3239 3240 3241
	vga_client_register(adev->pdev, NULL, NULL, NULL);
	if (adev->rio_mem)
		pci_iounmap(adev->pdev, adev->rio_mem);
	adev->rio_mem = NULL;
	iounmap(adev->rmmio);
	adev->rmmio = NULL;
3242
	amdgpu_device_doorbell_fini(adev);
3243

3244
	device_remove_file(adev->dev, &dev_attr_pcie_replay_count);
3245 3246
	if (adev->ucode_sysfs_en)
		amdgpu_ucode_sysfs_fini(adev);
3247 3248
	if (IS_ENABLED(CONFIG_PERF_EVENTS))
		amdgpu_pmu_fini(adev);
3249
	if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10)
3250
		amdgpu_discovery_fini(adev);
A
Alex Deucher 已提交
3251 3252 3253 3254 3255 3256 3257
}


/*
 * Suspend & resume.
 */
/**
3258
 * amdgpu_device_suspend - initiate device suspend
A
Alex Deucher 已提交
3259
 *
3260 3261 3262
 * @dev: drm dev pointer
 * @suspend: suspend state
 * @fbcon : notify the fbdev of suspend
A
Alex Deucher 已提交
3263 3264 3265 3266 3267
 *
 * Puts the hw in the suspend state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver suspend.
 */
3268
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3269 3270 3271 3272
{
	struct amdgpu_device *adev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
3273
	struct drm_connector_list_iter iter;
3274
	int r;
A
Alex Deucher 已提交
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284

	if (dev == NULL || dev->dev_private == NULL) {
		return -ENODEV;
	}

	adev = dev->dev_private;

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

3285
	adev->in_suspend = true;
A
Alex Deucher 已提交
3286 3287
	drm_kms_helper_poll_disable(dev);

3288 3289 3290
	if (fbcon)
		amdgpu_fbdev_set_suspend(adev, 1);

3291
	cancel_delayed_work_sync(&adev->delayed_init_work);
3292

3293 3294 3295
	if (!amdgpu_device_has_dc_support(adev)) {
		/* turn off display hw */
		drm_modeset_lock_all(dev);
3296 3297 3298 3299 3300
		drm_connector_list_iter_begin(dev, &iter);
		drm_for_each_connector_iter(connector, &iter)
			drm_helper_connector_dpms(connector,
						  DRM_MODE_DPMS_OFF);
		drm_connector_list_iter_end(&iter);
3301
		drm_modeset_unlock_all(dev);
3302 3303 3304 3305 3306 3307
			/* unpin the front buffers and cursors */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
			struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
			struct drm_framebuffer *fb = crtc->primary->fb;
			struct amdgpu_bo *robj;

3308
			if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
3309 3310 3311 3312 3313 3314
				struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
				r = amdgpu_bo_reserve(aobj, true);
				if (r == 0) {
					amdgpu_bo_unpin(aobj);
					amdgpu_bo_unreserve(aobj);
				}
3315 3316
			}

3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327
			if (fb == NULL || fb->obj[0] == NULL) {
				continue;
			}
			robj = gem_to_amdgpu_bo(fb->obj[0]);
			/* don't unpin kernel fb objects */
			if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
				r = amdgpu_bo_reserve(robj, true);
				if (r == 0) {
					amdgpu_bo_unpin(robj);
					amdgpu_bo_unreserve(robj);
				}
A
Alex Deucher 已提交
3328 3329 3330
			}
		}
	}
3331

3332
	amdgpu_amdkfd_suspend(adev, !fbcon);
3333

3334 3335
	amdgpu_ras_suspend(adev);

3336 3337
	r = amdgpu_device_ip_suspend_phase1(adev);

A
Alex Deucher 已提交
3338 3339 3340
	/* evict vram memory */
	amdgpu_bo_evict_vram(adev);

3341
	amdgpu_fence_driver_suspend(adev);
A
Alex Deucher 已提交
3342

3343
	r = amdgpu_device_ip_suspend_phase2(adev);
A
Alex Deucher 已提交
3344

3345 3346 3347 3348
	/* evict remaining vram memory
	 * This second call to evict vram is to evict the gart page table
	 * using the CPU.
	 */
A
Alex Deucher 已提交
3349 3350 3351 3352 3353 3354
	amdgpu_bo_evict_vram(adev);

	return 0;
}

/**
3355
 * amdgpu_device_resume - initiate device resume
A
Alex Deucher 已提交
3356
 *
3357 3358 3359
 * @dev: drm dev pointer
 * @resume: resume state
 * @fbcon : notify the fbdev of resume
A
Alex Deucher 已提交
3360 3361 3362 3363 3364
 *
 * Bring the hw back to operating state (all asics).
 * Returns 0 for success or an error on failure.
 * Called at driver resume.
 */
3365
int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
A
Alex Deucher 已提交
3366 3367
{
	struct drm_connector *connector;
3368
	struct drm_connector_list_iter iter;
A
Alex Deucher 已提交
3369
	struct amdgpu_device *adev = dev->dev_private;
3370
	struct drm_crtc *crtc;
3371
	int r = 0;
A
Alex Deucher 已提交
3372 3373 3374 3375 3376

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	/* post card */
A
Alex Deucher 已提交
3377
	if (amdgpu_device_need_post(adev)) {
J
jimqu 已提交
3378 3379 3380 3381
		r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
		if (r)
			DRM_ERROR("amdgpu asic init failed\n");
	}
A
Alex Deucher 已提交
3382

3383
	r = amdgpu_device_ip_resume(adev);
3384
	if (r) {
3385
		DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
3386
		return r;
3387
	}
3388 3389
	amdgpu_fence_driver_resume(adev);

A
Alex Deucher 已提交
3390

3391
	r = amdgpu_device_ip_late_init(adev);
3392
	if (r)
3393
		return r;
A
Alex Deucher 已提交
3394

3395 3396 3397
	queue_delayed_work(system_wq, &adev->delayed_init_work,
			   msecs_to_jiffies(AMDGPU_RESUME_MS));

3398 3399 3400 3401 3402
	if (!amdgpu_device_has_dc_support(adev)) {
		/* pin cursors */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
			struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);

3403
			if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
3404 3405 3406 3407 3408 3409 3410 3411 3412
				struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
				r = amdgpu_bo_reserve(aobj, true);
				if (r == 0) {
					r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
					if (r != 0)
						DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
					amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
					amdgpu_bo_unreserve(aobj);
				}
3413 3414 3415
			}
		}
	}
3416
	r = amdgpu_amdkfd_resume(adev, !fbcon);
3417 3418
	if (r)
		return r;
3419

3420
	/* Make sure IB tests flushed */
3421
	flush_delayed_work(&adev->delayed_init_work);
3422

A
Alex Deucher 已提交
3423 3424
	/* blat the mode back in */
	if (fbcon) {
3425 3426 3427 3428 3429 3430
		if (!amdgpu_device_has_dc_support(adev)) {
			/* pre DCE11 */
			drm_helper_resume_force_mode(dev);

			/* turn on display hw */
			drm_modeset_lock_all(dev);
3431 3432 3433 3434 3435 3436 3437

			drm_connector_list_iter_begin(dev, &iter);
			drm_for_each_connector_iter(connector, &iter)
				drm_helper_connector_dpms(connector,
							  DRM_MODE_DPMS_ON);
			drm_connector_list_iter_end(&iter);

3438
			drm_modeset_unlock_all(dev);
A
Alex Deucher 已提交
3439
		}
3440
		amdgpu_fbdev_set_suspend(adev, 0);
A
Alex Deucher 已提交
3441 3442 3443
	}

	drm_kms_helper_poll_enable(dev);
3444

3445 3446
	amdgpu_ras_resume(adev);

3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
	/*
	 * Most of the connector probing functions try to acquire runtime pm
	 * refs to ensure that the GPU is powered on when connector polling is
	 * performed. Since we're calling this from a runtime PM callback,
	 * trying to acquire rpm refs will cause us to deadlock.
	 *
	 * Since we're guaranteed to be holding the rpm lock, it's safe to
	 * temporarily disable the rpm helpers so this doesn't deadlock us.
	 */
#ifdef CONFIG_PM
	dev->dev->power.disable_depth++;
#endif
3459 3460 3461 3462
	if (!amdgpu_device_has_dc_support(adev))
		drm_helper_hpd_irq_event(dev);
	else
		drm_kms_helper_hotplug_event(dev);
3463 3464 3465
#ifdef CONFIG_PM
	dev->dev->power.disable_depth--;
#endif
3466 3467
	adev->in_suspend = false;

3468
	return 0;
A
Alex Deucher 已提交
3469 3470
}

3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
/**
 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and
 * the check_soft_reset callbacks are run.  check_soft_reset determines
 * if the asic is still hung or not.
 * Returns true if any of the IPs are still in a hung state, false if not.
 */
3481
static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
3482 3483 3484 3485
{
	int i;
	bool asic_hang = false;

3486 3487 3488
	if (amdgpu_sriov_vf(adev))
		return true;

3489 3490 3491
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3492
	for (i = 0; i < adev->num_ip_blocks; i++) {
3493
		if (!adev->ip_blocks[i].status.valid)
3494
			continue;
3495 3496 3497 3498 3499
		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
			adev->ip_blocks[i].status.hang =
				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
		if (adev->ip_blocks[i].status.hang) {
			DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
3500 3501 3502 3503 3504 3505
			asic_hang = true;
		}
	}
	return asic_hang;
}

3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
/**
 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary for a soft reset to succeed.
 * Returns 0 on success, negative error code on failure.
 */
3517
static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
3518 3519 3520 3521
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3522
		if (!adev->ip_blocks[i].status.valid)
3523
			continue;
3524 3525 3526
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
3527 3528 3529 3530 3531 3532 3533 3534
			if (r)
				return r;
		}
	}

	return 0;
}

3535 3536 3537 3538 3539 3540 3541 3542 3543
/**
 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
 *
 * @adev: amdgpu_device pointer
 *
 * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
 * reset is necessary to recover.
 * Returns true if a full asic reset is required, false if not.
 */
3544
static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
3545
{
3546 3547
	int i;

3548 3549 3550
	if (amdgpu_asic_need_full_reset(adev))
		return true;

3551
	for (i = 0; i < adev->num_ip_blocks; i++) {
3552
		if (!adev->ip_blocks[i].status.valid)
3553
			continue;
3554 3555 3556
		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
3557 3558
		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3559
			if (adev->ip_blocks[i].status.hang) {
3560 3561 3562 3563
				DRM_INFO("Some block need full reset!\n");
				return true;
			}
		}
3564 3565 3566 3567
	}
	return false;
}

3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
/**
 * amdgpu_device_ip_soft_reset - do a soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * soft_reset callbacks are run if the block is hung.  soft_reset handles any
 * IP specific hardware or software state changes that are necessary to soft
 * reset the IP.
 * Returns 0 on success, negative error code on failure.
 */
3579
static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
3580 3581 3582 3583
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3584
		if (!adev->ip_blocks[i].status.valid)
3585
			continue;
3586 3587 3588
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->soft_reset) {
			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
3589 3590 3591 3592 3593 3594 3595 3596
			if (r)
				return r;
		}
	}

	return 0;
}

3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
/**
 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
 *
 * @adev: amdgpu_device pointer
 *
 * The list of all the hardware IPs that make up the asic is walked and the
 * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
 * handles any IP specific hardware or software state changes that are
 * necessary after the IP has been soft reset.
 * Returns 0 on success, negative error code on failure.
 */
3608
static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
3609 3610 3611 3612
{
	int i, r = 0;

	for (i = 0; i < adev->num_ip_blocks; i++) {
3613
		if (!adev->ip_blocks[i].status.valid)
3614
			continue;
3615 3616 3617
		if (adev->ip_blocks[i].status.hang &&
		    adev->ip_blocks[i].version->funcs->post_soft_reset)
			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
3618 3619 3620 3621 3622 3623 3624
		if (r)
			return r;
	}

	return 0;
}

3625
/**
3626
 * amdgpu_device_recover_vram - Recover some VRAM contents
3627 3628 3629 3630 3631 3632
 *
 * @adev: amdgpu_device pointer
 *
 * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
 * restore things like GPUVM page tables after a GPU reset where
 * the contents of VRAM might be lost.
3633 3634 3635
 *
 * Returns:
 * 0 on success, negative error code on failure.
3636
 */
3637
static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
3638 3639
{
	struct dma_fence *fence = NULL, *next = NULL;
3640 3641
	struct amdgpu_bo *shadow;
	long r = 1, tmo;
3642 3643

	if (amdgpu_sriov_runtime(adev))
3644
		tmo = msecs_to_jiffies(8000);
3645 3646 3647 3648 3649
	else
		tmo = msecs_to_jiffies(100);

	DRM_INFO("recover vram bo from shadow start\n");
	mutex_lock(&adev->shadow_list_lock);
3650 3651 3652 3653
	list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {

		/* No need to recover an evicted BO */
		if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
3654
		    shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
3655 3656 3657 3658 3659 3660 3661
		    shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
			continue;

		r = amdgpu_bo_restore_shadow(shadow, &next);
		if (r)
			break;

3662
		if (fence) {
3663
			tmo = dma_fence_wait_timeout(fence, false, tmo);
3664 3665
			dma_fence_put(fence);
			fence = next;
3666 3667
			if (tmo == 0) {
				r = -ETIMEDOUT;
3668
				break;
3669 3670 3671 3672
			} else if (tmo < 0) {
				r = tmo;
				break;
			}
3673 3674
		} else {
			fence = next;
3675 3676 3677 3678
		}
	}
	mutex_unlock(&adev->shadow_list_lock);

3679 3680
	if (fence)
		tmo = dma_fence_wait_timeout(fence, false, tmo);
3681 3682
	dma_fence_put(fence);

3683 3684
	if (r < 0 || tmo <= 0) {
		DRM_ERROR("recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
3685 3686
		return -EIO;
	}
3687

3688 3689
	DRM_INFO("recover vram bo from shadow done\n");
	return 0;
3690 3691
}

3692

3693
/**
3694
 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
3695 3696
 *
 * @adev: amdgpu device pointer
3697
 * @from_hypervisor: request from hypervisor
3698 3699
 *
 * do VF FLR and reinitialize Asic
3700
 * return 0 means succeeded otherwise failed
3701 3702 3703
 */
static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
				     bool from_hypervisor)
3704 3705 3706 3707 3708 3709 3710 3711 3712
{
	int r;

	if (from_hypervisor)
		r = amdgpu_virt_request_full_gpu(adev, true);
	else
		r = amdgpu_virt_reset_gpu(adev);
	if (r)
		return r;
3713 3714

	/* Resume IP prior to SMC */
3715
	r = amdgpu_device_ip_reinit_early_sriov(adev);
3716 3717
	if (r)
		goto error;
3718

3719
	amdgpu_virt_init_data_exchange(adev);
3720
	/* we need recover gart prior to run SMC/CP/SDMA resume */
3721
	amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
3722

3723 3724 3725 3726
	r = amdgpu_device_fw_loading(adev);
	if (r)
		return r;

3727
	/* now we are okay to resume SMC/CP/SDMA */
3728
	r = amdgpu_device_ip_reinit_late_sriov(adev);
3729 3730
	if (r)
		goto error;
3731 3732

	amdgpu_irq_gpu_reset_resume_helper(adev);
3733
	r = amdgpu_ib_ring_tests(adev);
3734
	amdgpu_amdkfd_post_reset(adev);
3735

3736 3737
error:
	amdgpu_virt_release_full_gpu(adev, true);
3738
	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
3739
		amdgpu_inc_vram_lost(adev);
3740
		r = amdgpu_device_recover_vram(adev);
3741 3742 3743 3744 3745
	}

	return r;
}

3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760
/**
 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
 *
 * @adev: amdgpu device pointer
 *
 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
 * a hung GPU.
 */
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
{
	if (!amdgpu_device_ip_check_soft_reset(adev)) {
		DRM_INFO("Timeout, but no hardware hang detected.\n");
		return false;
	}

3761 3762 3763 3764 3765 3766 3767 3768
	if (amdgpu_gpu_recovery == 0)
		goto disabled;

	if (amdgpu_sriov_vf(adev))
		return true;

	if (amdgpu_gpu_recovery == -1) {
		switch (adev->asic_type) {
3769 3770
		case CHIP_BONAIRE:
		case CHIP_HAWAII:
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
		case CHIP_TOPAZ:
		case CHIP_TONGA:
		case CHIP_FIJI:
		case CHIP_POLARIS10:
		case CHIP_POLARIS11:
		case CHIP_POLARIS12:
		case CHIP_VEGAM:
		case CHIP_VEGA20:
		case CHIP_VEGA10:
		case CHIP_VEGA12:
3781
		case CHIP_RAVEN:
3782
		case CHIP_ARCTURUS:
3783
		case CHIP_RENOIR:
3784 3785 3786
		case CHIP_NAVI10:
		case CHIP_NAVI14:
		case CHIP_NAVI12:
3787 3788 3789 3790
			break;
		default:
			goto disabled;
		}
3791 3792 3793
	}

	return true;
3794 3795 3796 3797

disabled:
		DRM_INFO("GPU recovery disabled.\n");
		return false;
3798 3799
}

3800

3801 3802 3803 3804 3805 3806
static int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
					struct amdgpu_job *job,
					bool *need_full_reset_arg)
{
	int i, r = 0;
	bool need_full_reset  = *need_full_reset_arg;
3807 3808

	/* block all schedulers and reset given job's ring */
3809 3810 3811
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		struct amdgpu_ring *ring = adev->rings[i];

C
Chunming Zhou 已提交
3812
		if (!ring || !ring->sched.thread)
3813
			continue;
3814

M
Monk Liu 已提交
3815 3816
		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
		amdgpu_fence_driver_force_completion(ring);
3817
	}
A
Alex Deucher 已提交
3818

3819 3820 3821
	if(job)
		drm_sched_increase_karma(&job->base);

3822
	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
	if (!amdgpu_sriov_vf(adev)) {

		if (!need_full_reset)
			need_full_reset = amdgpu_device_ip_need_full_reset(adev);

		if (!need_full_reset) {
			amdgpu_device_ip_pre_soft_reset(adev);
			r = amdgpu_device_ip_soft_reset(adev);
			amdgpu_device_ip_post_soft_reset(adev);
			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
				DRM_INFO("soft reset failed, will fallback to full reset!\n");
				need_full_reset = true;
			}
		}

		if (need_full_reset)
			r = amdgpu_device_ip_suspend(adev);

		*need_full_reset_arg = need_full_reset;
	}

	return r;
}

3847
static int amdgpu_do_asic_reset(struct amdgpu_hive_info *hive,
3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
			       struct list_head *device_list_handle,
			       bool *need_full_reset_arg)
{
	struct amdgpu_device *tmp_adev = NULL;
	bool need_full_reset = *need_full_reset_arg, vram_lost = false;
	int r = 0;

	/*
	 * ASIC reset has to be done on all HGMI hive nodes ASAP
	 * to allow proper links negotiation in FW (within 1 sec)
	 */
	if (need_full_reset) {
		list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
3861
			/* For XGMI run all resets in parallel to speed up the process */
3862
			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
3863
				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
3864 3865 3866 3867
					r = -EALREADY;
			} else
				r = amdgpu_asic_reset(tmp_adev);

3868 3869 3870 3871
			if (r) {
				DRM_ERROR("ASIC reset failed with error, %d for drm dev, %s",
					 r, tmp_adev->ddev->unique);
				break;
3872 3873 3874
			}
		}

3875 3876
		/* For XGMI wait for all resets to complete before proceed */
		if (!r) {
3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
			list_for_each_entry(tmp_adev, device_list_handle,
					    gmc.xgmi.head) {
				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
					flush_work(&tmp_adev->xgmi_reset_work);
					r = tmp_adev->asic_reset_res;
					if (r)
						break;
				}
			}
		}
	}
3888

3889 3890 3891
	if (!r && amdgpu_ras_intr_triggered())
		amdgpu_ras_intr_cleared();

3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
		if (need_full_reset) {
			/* post card */
			if (amdgpu_atom_asic_init(tmp_adev->mode_info.atom_context))
				DRM_WARN("asic atom init failed!");

			if (!r) {
				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
				r = amdgpu_device_ip_resume_phase1(tmp_adev);
				if (r)
					goto out;

				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
				if (vram_lost) {
3906
					DRM_INFO("VRAM is lost due to GPU reset!\n");
3907
					amdgpu_inc_vram_lost(tmp_adev);
3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925
				}

				r = amdgpu_gtt_mgr_recover(
					&tmp_adev->mman.bdev.man[TTM_PL_TT]);
				if (r)
					goto out;

				r = amdgpu_device_fw_loading(tmp_adev);
				if (r)
					return r;

				r = amdgpu_device_ip_resume_phase2(tmp_adev);
				if (r)
					goto out;

				if (vram_lost)
					amdgpu_device_fill_reset_magic(tmp_adev);

3926 3927 3928 3929 3930 3931
				/*
				 * Add this ASIC as tracked as reset was already
				 * complete successfully.
				 */
				amdgpu_register_gpu_instance(tmp_adev);

3932 3933 3934 3935
				r = amdgpu_device_ip_late_init(tmp_adev);
				if (r)
					goto out;

3936 3937
				amdgpu_fbdev_set_suspend(tmp_adev, 0);

3938
				/* must succeed. */
3939
				amdgpu_ras_resume(tmp_adev);
3940

3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
				/* Update PSP FW topology after reset */
				if (hive && tmp_adev->gmc.xgmi.num_physical_nodes > 1)
					r = amdgpu_xgmi_update_topology(hive, tmp_adev);
			}
		}


out:
		if (!r) {
			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
			r = amdgpu_ib_ring_tests(tmp_adev);
			if (r) {
				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
				r = amdgpu_device_ip_suspend(tmp_adev);
				need_full_reset = true;
				r = -EAGAIN;
				goto end;
			}
		}

		if (!r)
			r = amdgpu_device_recover_vram(tmp_adev);
		else
			tmp_adev->asic_reset_res = r;
	}

end:
	*need_full_reset_arg = need_full_reset;
	return r;
}

3972
static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, bool trylock)
3973
{
3974 3975 3976 3977 3978
	if (trylock) {
		if (!mutex_trylock(&adev->lock_reset))
			return false;
	} else
		mutex_lock(&adev->lock_reset);
3979

3980
	atomic_inc(&adev->gpu_reset_counter);
3981
	adev->in_gpu_reset = true;
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
	switch (amdgpu_asic_reset_method(adev)) {
	case AMD_RESET_METHOD_MODE1:
		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
		break;
	case AMD_RESET_METHOD_MODE2:
		adev->mp1_state = PP_MP1_STATE_RESET;
		break;
	default:
		adev->mp1_state = PP_MP1_STATE_NONE;
		break;
	}
3993 3994

	return true;
3995
}
A
Alex Deucher 已提交
3996

3997 3998
static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
{
3999
	amdgpu_vf_error_trans_all(adev);
4000
	adev->mp1_state = PP_MP1_STATE_NONE;
4001
	adev->in_gpu_reset = false;
4002
	mutex_unlock(&adev->lock_reset);
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
}

/**
 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
 *
 * @adev: amdgpu device pointer
 * @job: which job trigger hang
 *
 * Attempt to reset the GPU if it has hung (all asics).
 * Attempt to do soft-reset or full-reset and reinitialize Asic
 * Returns 0 for success or an error on failure.
 */

int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job *job)
{
4019 4020
	struct list_head device_list, *device_list_handle =  NULL;
	bool need_full_reset, job_signaled;
4021 4022
	struct amdgpu_hive_info *hive = NULL;
	struct amdgpu_device *tmp_adev = NULL;
4023
	int i, r = 0;
4024
	bool in_ras_intr = amdgpu_ras_intr_triggered();
4025 4026 4027
	bool use_baco =
		(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) ?
		true : false;
4028

4029 4030 4031 4032
	/*
	 * Flush RAM to disk so that after reboot
	 * the user can read log and see why the system rebooted.
	 */
4033
	if (in_ras_intr && !use_baco && amdgpu_ras_get_context(adev)->reboot) {
4034 4035 4036 4037 4038 4039 4040

		DRM_WARN("Emergency reboot.");

		ksys_sync_helper();
		emergency_restart();
	}

4041
	need_full_reset = job_signaled = false;
4042 4043
	INIT_LIST_HEAD(&device_list);

4044 4045
	dev_info(adev->dev, "GPU %s begin!\n",
		(in_ras_intr && !use_baco) ? "jobs stop":"reset");
4046

4047
	cancel_delayed_work_sync(&adev->delayed_init_work);
4048

4049 4050
	hive = amdgpu_get_xgmi_hive(adev, false);

4051
	/*
4052 4053 4054 4055 4056
	 * Here we trylock to avoid chain of resets executing from
	 * either trigger by jobs on different adevs in XGMI hive or jobs on
	 * different schedulers for same device while this TO handler is running.
	 * We always reset all schedulers for device and all devices for XGMI
	 * hive so that should take care of them too.
4057
	 */
4058 4059 4060

	if (hive && !mutex_trylock(&hive->reset_lock)) {
		DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
4061
			  job ? job->base.id : -1, hive->hive_id);
4062
		return 0;
4063
	}
4064 4065

	/* Start with adev pre asic reset first for soft reset check.*/
4066 4067
	if (!amdgpu_device_lock_adev(adev, !hive)) {
		DRM_INFO("Bailing on TDR for s_job:%llx, as another already in progress",
4068
			  job ? job->base.id : -1);
4069
		return 0;
4070 4071
	}

4072 4073 4074 4075
	/* Block kfd: SRIOV would do it separately */
	if (!amdgpu_sriov_vf(adev))
                amdgpu_amdkfd_pre_reset(adev);

4076
	/* Build list of devices to reset */
4077
	if  (adev->gmc.xgmi.num_physical_nodes > 1) {
4078
		if (!hive) {
4079 4080 4081
			/*unlock kfd: SRIOV would do it separately */
			if (!amdgpu_sriov_vf(adev))
		                amdgpu_amdkfd_post_reset(adev);
4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096
			amdgpu_device_unlock_adev(adev);
			return -ENODEV;
		}

		/*
		 * In case we are in XGMI hive mode device reset is done for all the
		 * nodes in the hive to retrain all XGMI links and hence the reset
		 * sequence is executed in loop on all nodes.
		 */
		device_list_handle = &hive->device_list;
	} else {
		list_add_tail(&adev->gmc.xgmi.head, &device_list);
		device_list_handle = &device_list;
	}

4097 4098
	/* block all schedulers and reset given job's ring */
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
4099
		if (tmp_adev != adev) {
4100
			amdgpu_device_lock_adev(tmp_adev, false);
4101 4102 4103 4104
			if (!amdgpu_sriov_vf(tmp_adev))
			                amdgpu_amdkfd_pre_reset(tmp_adev);
		}

4105 4106 4107 4108 4109 4110
		/*
		 * Mark these ASICs to be reseted as untracked first
		 * And add them back after reset completed
		 */
		amdgpu_unregister_gpu_instance(tmp_adev);

4111 4112
		amdgpu_fbdev_set_suspend(adev, 1);

4113
		/* disable ras on ALL IPs */
4114 4115
		if (!(in_ras_intr && !use_baco) &&
		      amdgpu_device_ip_need_full_reset(tmp_adev))
4116 4117
			amdgpu_ras_suspend(tmp_adev);

4118 4119 4120 4121 4122 4123
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

4124
			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
4125

4126
			if (in_ras_intr && !use_baco)
4127
				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
4128 4129 4130 4131
		}
	}


4132
	if (in_ras_intr && !use_baco)
4133 4134
		goto skip_sched_resume;

4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	/*
	 * Must check guilty signal here since after this point all old
	 * HW fences are force signaled.
	 *
	 * job->base holds a reference to parent fence
	 */
	if (job && job->base.s_fence->parent &&
	    dma_fence_is_signaled(job->base.s_fence->parent))
		job_signaled = true;

	if (job_signaled) {
		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
		goto skip_hw_reset;
	}


	/* Guilty job will be freed after this*/
4152
	r = amdgpu_device_pre_asic_reset(adev, job, &need_full_reset);
4153 4154 4155 4156 4157 4158 4159
	if (r) {
		/*TODO Should we stop ?*/
		DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
			  r, adev->ddev->unique);
		adev->asic_reset_res = r;
	}

4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183
retry:	/* Rest of adevs pre asic reset from XGMI hive. */
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {

		if (tmp_adev == adev)
			continue;

		r = amdgpu_device_pre_asic_reset(tmp_adev,
						 NULL,
						 &need_full_reset);
		/*TODO Should we stop ?*/
		if (r) {
			DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
				  r, tmp_adev->ddev->unique);
			tmp_adev->asic_reset_res = r;
		}
	}

	/* Actual ASIC resets if needed.*/
	/* TODO Implement XGMI hive reset logic for SRIOV */
	if (amdgpu_sriov_vf(adev)) {
		r = amdgpu_device_reset_sriov(adev, job ? false : true);
		if (r)
			adev->asic_reset_res = r;
	} else {
4184
		r  = amdgpu_do_asic_reset(hive, device_list_handle, &need_full_reset);
4185 4186 4187 4188
		if (r && r == -EAGAIN)
			goto retry;
	}

4189 4190
skip_hw_reset:

4191 4192
	/* Post ASIC reset for all devs .*/
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
4193

4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
			struct amdgpu_ring *ring = tmp_adev->rings[i];

			if (!ring || !ring->sched.thread)
				continue;

			/* No point to resubmit jobs if we didn't HW reset*/
			if (!tmp_adev->asic_reset_res && !job_signaled)
				drm_sched_resubmit_jobs(&ring->sched);

			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
		}

		if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
			drm_helper_resume_force_mode(tmp_adev->ddev);
		}

		tmp_adev->asic_reset_res = 0;
4212 4213 4214

		if (r) {
			/* bad news, how to tell it to userspace ? */
4215
			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
4216 4217
			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
		} else {
4218
			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
4219
		}
4220
	}
4221

4222 4223 4224
skip_sched_resume:
	list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
		/*unlock kfd: SRIOV would do it separately */
4225
		if (!(in_ras_intr && !use_baco) && !amdgpu_sriov_vf(tmp_adev))
4226
	                amdgpu_amdkfd_post_reset(tmp_adev);
4227 4228 4229
		amdgpu_device_unlock_adev(tmp_adev);
	}

4230
	if (hive)
4231
		mutex_unlock(&hive->reset_lock);
4232 4233 4234

	if (r)
		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
A
Alex Deucher 已提交
4235 4236 4237
	return r;
}

4238 4239 4240 4241 4242 4243 4244 4245 4246
/**
 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
 *
 * @adev: amdgpu_device pointer
 *
 * Fetchs and stores in the driver the PCIE capabilities (gen speed
 * and lanes) of the slot the device is in. Handles APUs and
 * virtualized environments where PCIE config space may not be available.
 */
4247
static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
4248
{
4249
	struct pci_dev *pdev;
4250 4251
	enum pci_bus_speed speed_cap, platform_speed_cap;
	enum pcie_link_width platform_link_width;
4252

4253 4254
	if (amdgpu_pcie_gen_cap)
		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
4255

4256 4257
	if (amdgpu_pcie_lane_cap)
		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
4258

4259 4260 4261 4262 4263 4264
	/* covers APUs as well */
	if (pci_is_root_bus(adev->pdev->bus)) {
		if (adev->pm.pcie_gen_mask == 0)
			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
		if (adev->pm.pcie_mlw_mask == 0)
			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
4265
		return;
4266
	}
4267

4268 4269 4270
	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
		return;

4271 4272
	pcie_bandwidth_available(adev->pdev, NULL,
				 &platform_speed_cap, &platform_link_width);
4273

4274
	if (adev->pm.pcie_gen_mask == 0) {
4275 4276 4277 4278 4279
		/* asic caps */
		pdev = adev->pdev;
		speed_cap = pcie_get_speed_cap(pdev);
		if (speed_cap == PCI_SPEED_UNKNOWN) {
			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4280 4281 4282
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
		} else {
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298
			if (speed_cap == PCIE_SPEED_16_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
			else if (speed_cap == PCIE_SPEED_8_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
			else if (speed_cap == PCIE_SPEED_5_0GT)
				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
		}
		/* platform caps */
4299
		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
4300 4301 4302
			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
		} else {
4303
			if (platform_speed_cap == PCIE_SPEED_16_0GT)
4304 4305 4306 4307
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
4308
			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
4309 4310 4311
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
4312
			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
4313 4314 4315 4316 4317
				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
			else
				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;

4318 4319 4320
		}
	}
	if (adev->pm.pcie_mlw_mask == 0) {
4321
		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
4322 4323
			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
		} else {
4324
			switch (platform_link_width) {
4325
			case PCIE_LNK_X32:
4326 4327 4328 4329 4330 4331 4332 4333
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4334
			case PCIE_LNK_X16:
4335 4336 4337 4338 4339 4340 4341
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4342
			case PCIE_LNK_X12:
4343 4344 4345 4346 4347 4348
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4349
			case PCIE_LNK_X8:
4350 4351 4352 4353 4354
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4355
			case PCIE_LNK_X4:
4356 4357 4358 4359
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4360
			case PCIE_LNK_X2:
4361 4362 4363
				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
				break;
4364
			case PCIE_LNK_X1:
4365 4366 4367 4368 4369
				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
				break;
			default:
				break;
			}
4370 4371 4372
		}
	}
}
A
Alex Deucher 已提交
4373

4374 4375 4376
int amdgpu_device_baco_enter(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;
4377
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
4378 4379 4380 4381

	if (!amdgpu_device_supports_baco(adev->ddev))
		return -ENOTSUPP;

4382 4383 4384
	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

4385
	return amdgpu_dpm_baco_enter(adev);
4386 4387 4388 4389 4390
}

int amdgpu_device_baco_exit(struct drm_device *dev)
{
	struct amdgpu_device *adev = dev->dev_private;
4391
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
4392
	int ret = 0;
4393 4394 4395 4396

	if (!amdgpu_device_supports_baco(adev->ddev))
		return -ENOTSUPP;

4397 4398 4399
	ret = amdgpu_dpm_baco_exit(adev);
	if (ret)
		return ret;
4400 4401 4402 4403 4404

	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

	return 0;
4405
}