intel_uncore.c 54.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
65
			       NSEC_PER_MSEC,
66 67
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114

115
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
116 117 118
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
119 120 121

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
122
}
123

124
static void
125
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
126 127
{
	struct intel_uncore_forcewake_domain *d;
128

129
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
130 131 132 133
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
134

135 136 137 138 139 140 141
static void
vgpu_fw_domains_nop(struct drm_i915_private *dev_priv,
		    enum forcewake_domains fw_domains)
{
	/* Guest driver doesn't need to takes care forcewake. */
}

142 143 144 145 146 147
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
148
	for_each_fw_domain(d, dev_priv) {
149 150 151 152 153 154
		fw_domain_posting_read(d);
		break;
	}
}

static void
155
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
156 157 158
{
	struct intel_uncore_forcewake_domain *d;

159 160
	if (dev_priv->uncore.fw_domains == 0)
		return;
161

162
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
179
					      enum forcewake_domains fw_domains)
180 181
{
	fw_domains_get(dev_priv, fw_domains);
182

183
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
184
	__gen6_gt_wait_for_thread_c0(dev_priv);
185 186 187 188 189
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
190 191

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
192 193
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
194 195
}

196
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
197
				     enum forcewake_domains fw_domains)
198
{
199
	fw_domains_put(dev_priv, fw_domains);
200 201 202
	gen6_gt_check_fifodbg(dev_priv);
}

203 204 205 206 207 208 209
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

210 211 212 213
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

214 215
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
216
	if (IS_VALLEYVIEW(dev_priv))
217
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
218

219 220
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
221 222
		u32 fifo = fifo_free_entries(dev_priv);

223 224
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
225
			fifo = fifo_free_entries(dev_priv);
226 227 228 229 230 231 232 233 234 235
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

236 237
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
238
{
239 240
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
241
	struct drm_i915_private *dev_priv = domain->i915;
242
	unsigned long irqflags;
Z
Zhe Wang 已提交
243

244
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
245

246
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
247 248 249
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

250 251 252 253
	if (--domain->wake_count == 0) {
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
		dev_priv->uncore.fw_domains_active &= ~domain->mask;
	}
254

255
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
256 257

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
258 259
}

260 261
void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
				  bool restore)
Z
Zhe Wang 已提交
262
{
263
	unsigned long irqflags;
264
	struct intel_uncore_forcewake_domain *domain;
265
	int retry_count = 100;
266
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
267

268 269 270 271 272 273
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
274

275
		for_each_fw_domain(domain, dev_priv) {
276
			if (hrtimer_cancel(&domain->timer) == 0)
277
				continue;
Z
Zhe Wang 已提交
278

279
			intel_uncore_fw_release_timer(&domain->timer);
280
		}
281

282
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
283

284
		for_each_fw_domain(domain, dev_priv) {
285
			if (hrtimer_active(&domain->timer))
286
				active_domains |= domain->mask;
287
		}
288

289 290
		if (active_domains == 0)
			break;
291

292 293 294 295
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
296

297 298 299
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
300

301 302
	WARN_ON(active_domains);

303
	fw = dev_priv->uncore.fw_domains_active;
304 305
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
306

307
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
308

309 310 311 312
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

313
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
314
			dev_priv->uncore.fifo_count =
315
				fifo_free_entries(dev_priv);
316 317
	}

318
	if (!restore)
319
		assert_forcewakes_inactive(dev_priv);
320

321
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
322 323
}

M
Mika Kuoppala 已提交
324 325 326 327 328 329 330 331 332 333 334 335
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

336
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
337
{
338 339 340
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
341 342
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
343
	 */
M
Mika Kuoppala 已提交
344 345
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
346

M
Mika Kuoppala 已提交
347
	return gen9_edram_size(dev_priv);
348
}
349

350 351 352 353 354 355 356 357 358
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
359
		 * set up */
360 361
	} else {
		dev_priv->edram_cap = 0;
362
	}
363 364 365 366

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
367 368
}

369
static bool
370
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
371 372 373 374 375 376 377 378 379 380 381 382
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

409
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
410 411
					  bool restore_forcewake)
{
412 413
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

414 415 416
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
417

418
	/* clear out old GT FIFO errors */
419
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
420 421 422
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

423
	/* WaDisableShadowRegForCpd:chv */
424
	if (IS_CHERRYVIEW(dev_priv)) {
425 426 427 428 429 430
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

431
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
432 433
		info->has_decoupled_mmio = false;

434
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
435 436
}

437 438
void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
				 bool restore_forcewake)
439
{
440 441
	__intel_uncore_early_sanitize(dev_priv, restore_forcewake);
	i915_check_and_clear_faults(dev_priv);
442 443
}

444
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
445
{
446
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
447

448
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
449
	intel_sanitize_gt_powersave(dev_priv);
450 451
}

452 453 454 455 456 457 458
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	fw_domains &= dev_priv->uncore.fw_domains;

459
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
460
		if (domain->wake_count++)
461
			fw_domains &= ~domain->mask;
462 463
	}

464
	if (fw_domains) {
465
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
466 467
		dev_priv->uncore.fw_domains_active |= fw_domains;
	}
468 469
}

470 471 472 473 474 475 476 477 478 479 480 481
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
482
 */
483
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
484
				enum forcewake_domains fw_domains)
485 486 487
{
	unsigned long irqflags;

488 489 490
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

491
	assert_rpm_wakelock_held(dev_priv);
492

493
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
494
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
495 496 497
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

498
/**
499
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
500
 * @dev_priv: i915 device instance
501
 * @fw_domains: forcewake domains to get reference on
502
 *
503 504
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
505
 */
506 507 508 509 510 511 512 513 514 515 516 517 518
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
519
{
520
	struct intel_uncore_forcewake_domain *domain;
521

522 523
	fw_domains &= dev_priv->uncore.fw_domains;

524
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
525 526 527 528 529 530
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

531
		fw_domain_arm_timer(domain);
532
	}
533
}
534

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
553 554 555
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

575
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
576 577 578 579
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

580
	WARN_ON(dev_priv->uncore.fw_domains_active);
581 582
}

583
/* We give fast paths for the really cool registers */
584
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
585

586 587 588 589 590 591 592 593 594 595
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
596
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
597 598 599 600 601 602 603 604 605
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

625
static enum forcewake_domains
626
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
627
{
T
Tvrtko Ursulin 已提交
628
	const struct intel_forcewake_range *entry;
629

T
Tvrtko Ursulin 已提交
630 631 632
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
633
			fw_range_cmp);
634

635 636 637 638 639 640 641 642
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
643 644
}

645
static void
646
intel_fw_table_check(struct drm_i915_private *dev_priv)
647
{
648 649
	const struct intel_forcewake_range *ranges;
	unsigned int num_ranges;
650 651 652 653 654 655
	s32 prev;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

656 657 658 659 660 661
	ranges = dev_priv->uncore.fw_domains_table;
	if (!ranges)
		return;

	num_ranges = dev_priv->uncore.fw_domains_table_entries;

662
	for (i = 0, prev = -1; i < num_ranges; i++, ranges++) {
663 664
		WARN_ON_ONCE(IS_GEN9(dev_priv) &&
			     (prev + 1) != (s32)ranges->start);
665 666 667 668 669 670 671
		WARN_ON_ONCE(prev >= (s32)ranges->start);
		prev = ranges->start;
		WARN_ON_ONCE(prev >= (s32)ranges->end);
		prev = ranges->end;
	}
}

672 673
#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
674

T
Tvrtko Ursulin 已提交
675 676 677 678 679
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

680
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
681 682 683 684 685 686
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
687
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
688 689
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
690

T
Tvrtko Ursulin 已提交
691
#define __fwtable_reg_read_fw_domains(offset) \
692 693
({ \
	enum forcewake_domains __fwd = 0; \
694
	if (NEEDS_FORCE_WAKE((offset))) \
695
		__fwd = find_fw_domain(dev_priv, offset); \
696 697 698
	__fwd; \
})

699
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
700
static const i915_reg_t gen8_shadowed_regs[] = {
701 702 703 704 705 706
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
707 708 709
	/* TODO: Other registers are not yet used */
};

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
static void intel_shadow_table_check(void)
{
	const i915_reg_t *reg = gen8_shadowed_regs;
	s32 prev;
	u32 offset;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

	for (i = 0, prev = -1; i < ARRAY_SIZE(gen8_shadowed_regs); i++, reg++) {
		offset = i915_mmio_reg_offset(*reg);
		WARN_ON_ONCE(prev >= (s32)offset);
		prev = offset;
	}
}

T
Tvrtko Ursulin 已提交
727
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
728
{
T
Tvrtko Ursulin 已提交
729
	u32 offset = i915_mmio_reg_offset(*reg);
730

T
Tvrtko Ursulin 已提交
731
	if (key < offset)
732
		return -1;
T
Tvrtko Ursulin 已提交
733
	else if (key > offset)
734 735 736 737 738
		return 1;
	else
		return 0;
}

739 740
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
741
	const i915_reg_t *regs = gen8_shadowed_regs;
742

T
Tvrtko Ursulin 已提交
743 744
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
745 746 747 748 749 750 751 752 753 754 755 756
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

757
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
758 759
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
760
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
761
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
762
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
763
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
764
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
765
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
766 767
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
768
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
769 770
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
771 772 773 774 775
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
776

777
#define __fwtable_reg_write_fw_domains(offset) \
778 779
({ \
	enum forcewake_domains __fwd = 0; \
780
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
781
		__fwd = find_fw_domain(dev_priv, offset); \
782 783 784
	__fwd; \
})

785
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
786
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
787
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
788 789
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
790
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
791
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
792
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
793
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
794
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
795
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
796
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
797
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
798
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
799
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
800
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
801
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
802
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
803
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
804
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
805
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
806
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
807
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
808
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
809
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
810
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
811
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
812
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
813
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
814
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
815
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
816
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
817
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
818 819
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
820

821 822 823 824 825 826
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
827
	__raw_i915_write32(dev_priv, MI_MODE, 0);
828 829 830
}

static void
831 832 833 834
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
835
{
836 837 838
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
839
		 i915_mmio_reg_offset(reg)))
840
		i915.mmio_debug--; /* Only report the first N failures */
841 842
}

843 844 845 846 847 848 849 850 851 852 853 854
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


915
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
916
	u##x val = 0; \
917
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
918

919
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
920 921 922
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

923
#define __gen2_read(x) \
924
static u##x \
925
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
926
	GEN2_READ_HEADER(x); \
927
	val = __raw_i915_read##x(dev_priv, reg); \
928
	GEN2_READ_FOOTER; \
929 930 931 932
}

#define __gen5_read(x) \
static u##x \
933
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
934
	GEN2_READ_HEADER(x); \
935 936
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
937
	GEN2_READ_FOOTER; \
938 939
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
956
	u32 offset = i915_mmio_reg_offset(reg); \
957 958
	unsigned long irqflags; \
	u##x val = 0; \
959
	assert_rpm_wakelock_held(dev_priv); \
960 961
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
962 963

#define GEN6_READ_FOOTER \
964
	unclaimed_reg_debug(dev_priv, reg, true, false); \
965 966 967 968
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

969 970
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
971 972 973
{
	struct intel_uncore_forcewake_domain *domain;

974 975 976 977 978 979 980 981 982 983
	for_each_fw_domain_masked(domain, fw_domains, dev_priv)
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
	dev_priv->uncore.fw_domains_active |= fw_domains;
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
984 985 986
	if (WARN_ON(!fw_domains))
		return;

987 988 989
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
990

991 992
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
993 994
}

995 996
#define __gen6_read(x) \
static u##x \
997
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
998
	enum forcewake_domains fw_engine; \
999
	GEN6_READ_HEADER(x); \
1000 1001 1002
	fw_engine = __gen6_reg_read_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1003
	val = __raw_i915_read##x(dev_priv, reg); \
1004
	GEN6_READ_FOOTER; \
1005 1006
}

1007
#define __fwtable_read(x) \
1008
static u##x \
1009
fwtable_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1010
	enum forcewake_domains fw_engine; \
1011
	GEN6_READ_HEADER(x); \
T
Tvrtko Ursulin 已提交
1012
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
1013
	if (fw_engine) \
1014
		__force_wake_auto(dev_priv, fw_engine); \
1015
	val = __raw_i915_read##x(dev_priv, reg); \
1016
	GEN6_READ_FOOTER; \
1017 1018
}

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
1041 1042 1043 1044
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1045 1046 1047 1048 1049
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1050
#undef __fwtable_read
1051
#undef __gen6_read
1052 1053
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1054

1055 1056 1057
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
1058
	assert_rpm_device_not_suspended(dev_priv); \
1059 1060 1061 1062 1063 1064 1065 1066 1067
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
1068
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

1083
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1084
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1085
	assert_rpm_wakelock_held(dev_priv); \
1086

1087
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1088

1089
#define __gen2_write(x) \
1090
static void \
1091
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1092
	GEN2_WRITE_HEADER; \
1093
	__raw_i915_write##x(dev_priv, reg, val); \
1094
	GEN2_WRITE_FOOTER; \
1095 1096 1097 1098
}

#define __gen5_write(x) \
static void \
1099
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1100
	GEN2_WRITE_HEADER; \
1101 1102
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1103
	GEN2_WRITE_FOOTER; \
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1120
	u32 offset = i915_mmio_reg_offset(reg); \
1121 1122
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1123
	assert_rpm_wakelock_held(dev_priv); \
1124 1125
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1126 1127

#define GEN6_WRITE_FOOTER \
1128
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1129 1130
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1131 1132
#define __gen6_write(x) \
static void \
1133
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1134
	u32 __fifo_ret = 0; \
1135
	GEN6_WRITE_HEADER; \
1136
	if (NEEDS_FORCE_WAKE(offset)) { \
1137 1138 1139 1140 1141 1142
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1143
	GEN6_WRITE_FOOTER; \
1144 1145
}

1146 1147
#define __gen8_write(x) \
static void \
1148
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1149
	enum forcewake_domains fw_engine; \
1150
	GEN6_WRITE_HEADER; \
1151 1152 1153
	fw_engine = __gen8_reg_write_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1154
	__raw_i915_write##x(dev_priv, reg, val); \
1155
	GEN6_WRITE_FOOTER; \
1156 1157
}

1158
#define __fwtable_write(x) \
1159
static void \
1160
fwtable_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1161
	enum forcewake_domains fw_engine; \
1162
	GEN6_WRITE_HEADER; \
1163
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
1164
	if (fw_engine) \
1165
		__force_wake_auto(dev_priv, fw_engine); \
1166
	__raw_i915_write##x(dev_priv, reg, val); \
1167
	GEN6_WRITE_FOOTER; \
1168 1169
}

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1189 1190 1191
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1192 1193 1194
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1195 1196 1197 1198
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1199
#undef __fwtable_write
1200
#undef __gen8_write
1201
#undef __gen6_write
1202 1203
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1204

1205 1206 1207
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1208
	assert_rpm_device_not_suspended(dev_priv); \
1209 1210 1211 1212 1213 1214 1215
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1216
			  i915_reg_t reg, u##x val, bool trace) { \
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1245 1246

static void fw_domain_init(struct drm_i915_private *dev_priv,
1247
			   enum forcewake_domain_id domain_id,
1248 1249
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1269
		/* WaRsClearFWBitsAtReset:bdw,skl */
1270 1271 1272 1273 1274
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1275
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1276 1277 1278 1279 1280 1281 1282
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1283 1284 1285 1286 1287 1288
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1289 1290
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1291 1292

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1293 1294

	fw_domain_reset(d);
1295 1296
}

1297
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1298
{
1299
	if (INTEL_INFO(dev_priv)->gen <= 5)
1300 1301
		return;

1302
	if (IS_GEN9(dev_priv)) {
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1313
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1314
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1315
		if (!IS_CHERRYVIEW(dev_priv))
1316 1317 1318 1319
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1320 1321 1322 1323
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1324
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1325 1326
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1327
		if (IS_HASWELL(dev_priv))
1328 1329 1330 1331
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1332 1333
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1334
	} else if (IS_IVYBRIDGE(dev_priv)) {
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1346 1347 1348 1349 1350
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1351 1352
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1353 1354 1355
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1356
		 */
1357 1358 1359 1360

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1361 1362
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1363

1364
		spin_lock_irq(&dev_priv->uncore.lock);
1365
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1366
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1367
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1368
		spin_unlock_irq(&dev_priv->uncore.lock);
1369

1370
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1371 1372
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1373 1374
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1375
		}
1376
	} else if (IS_GEN6(dev_priv)) {
1377
		dev_priv->uncore.funcs.force_wake_get =
1378
			fw_domains_get_with_thread_status;
1379
		dev_priv->uncore.funcs.force_wake_put =
1380 1381 1382
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1383
	}
1384

1385 1386 1387 1388 1389
	if (intel_vgpu_active(dev_priv)) {
		dev_priv->uncore.funcs.force_wake_get = vgpu_fw_domains_nop;
		dev_priv->uncore.funcs.force_wake_put = vgpu_fw_domains_nop;
	}

1390 1391
	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1392 1393
}

1394 1395 1396 1397 1398 1399 1400
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1401
void intel_uncore_init(struct drm_i915_private *dev_priv)
1402
{
1403
	i915_check_vgpu(dev_priv);
1404

1405
	intel_uncore_edram_detect(dev_priv);
1406 1407
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1408

1409 1410
	dev_priv->uncore.unclaimed_mmio_check = 1;

1411
	switch (INTEL_INFO(dev_priv)->gen) {
1412
	default:
1413
	case 9:
1414
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1415
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1416
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
1417 1418 1419 1420 1421 1422 1423 1424
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
		}
1425 1426
		break;
	case 8:
1427
		if (IS_CHERRYVIEW(dev_priv)) {
1428
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1429
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1430
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1431 1432

		} else {
1433 1434
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1435
		}
1436
		break;
1437 1438
	case 7:
	case 6:
1439
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1440

1441
		if (IS_VALLEYVIEW(dev_priv)) {
1442
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1443
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1444
		} else {
1445
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1446
		}
1447 1448
		break;
	case 5:
1449 1450
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1451 1452 1453 1454
		break;
	case 4:
	case 3:
	case 2:
1455 1456
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1457 1458
		break;
	}
1459

1460
	intel_fw_table_check(dev_priv);
1461 1462
	if (INTEL_GEN(dev_priv) >= 8)
		intel_shadow_table_check();
1463

1464
	if (intel_vgpu_active(dev_priv)) {
1465 1466 1467 1468
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1469
	i915_check_and_clear_faults(dev_priv);
1470
}
1471 1472
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1473

1474
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1475 1476
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1477 1478
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1479 1480
}

1481
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1482

1483
static const struct register_whitelist {
1484
	i915_reg_t offset_ldw, offset_udw;
1485
	uint32_t size;
1486 1487
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1488
} whitelist[] = {
1489 1490 1491
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1492 1493 1494 1495 1496
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1497
	struct drm_i915_private *dev_priv = to_i915(dev);
1498 1499
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1500
	unsigned size;
1501
	i915_reg_t offset_ldw, offset_udw;
1502
	int i, ret = 0;
1503 1504

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1505
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1506
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1507 1508 1509 1510 1511 1512
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1513 1514 1515 1516
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1517 1518
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1519
	size = entry->size;
1520
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1521

1522 1523
	intel_runtime_pm_get(dev_priv);

1524 1525
	switch (size) {
	case 8 | 1:
1526
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1527
		break;
1528
	case 8:
1529
		reg->val = I915_READ64(offset_ldw);
1530 1531
		break;
	case 4:
1532
		reg->val = I915_READ(offset_ldw);
1533 1534
		break;
	case 2:
1535
		reg->val = I915_READ16(offset_ldw);
1536 1537
		break;
	case 1:
1538
		reg->val = I915_READ8(offset_ldw);
1539 1540
		break;
	default:
1541 1542
		ret = -EINVAL;
		goto out;
1543 1544
	}

1545 1546 1547
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1548 1549
}

1550
static int i915_reset_complete(struct pci_dev *pdev)
1551 1552
{
	u8 gdrst;
1553
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1554
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1555 1556
}

1557
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1558
{
1559
	struct pci_dev *pdev = dev_priv->drm.pdev;
1560

V
Ville Syrjälä 已提交
1561
	/* assert reset for at least 20 usec */
1562
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1563
	udelay(20);
1564
	pci_write_config_byte(pdev, I915_GDRST, 0);
1565

1566
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1567 1568
}

1569
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1570 1571
{
	u8 gdrst;
1572
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1573
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1574 1575
}

1576
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1577
{
1578
	struct pci_dev *pdev = dev_priv->drm.pdev;
1579 1580
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1581 1582
}

1583
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1584
{
1585
	struct pci_dev *pdev = dev_priv->drm.pdev;
1586 1587
	int ret;

1588
	pci_write_config_byte(pdev, I915_GDRST,
1589
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1590
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1591 1592 1593 1594 1595 1596 1597
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1598
	pci_write_config_byte(pdev, I915_GDRST,
1599
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1600
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1601 1602 1603 1604 1605 1606 1607
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1608
	pci_write_config_byte(pdev, I915_GDRST, 0);
1609 1610 1611 1612

	return 0;
}

1613 1614
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1615 1616 1617
{
	int ret;

1618
	I915_WRITE(ILK_GDSR,
1619
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1620 1621 1622
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1623 1624 1625
	if (ret)
		return ret;

1626
	I915_WRITE(ILK_GDSR,
1627
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1628 1629 1630
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1631 1632 1633
	if (ret)
		return ret;

1634
	I915_WRITE(ILK_GDSR, 0);
1635 1636

	return 0;
1637 1638
}

1639 1640 1641
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1642 1643 1644 1645 1646
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1647
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1648

1649
	/* Spin waiting for the device to ack the reset requests */
1650 1651 1652
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1653 1654 1655 1656
}

/**
 * gen6_reset_engines - reset individual engines
1657
 * @dev_priv: i915 device
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1668 1669
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1685 1686
		unsigned int tmp;

1687
		hw_mask = 0;
1688
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1689 1690 1691 1692
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1693

1694
	intel_uncore_forcewake_reset(dev_priv, true);
1695

1696 1697 1698
	return ret;
}

1699 1700 1701 1702 1703 1704 1705 1706 1707
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1708 1709 1710 1711
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1744 1745 1746 1747
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1748 1749 1750 1751 1752 1753 1754 1755 1756
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1757
{
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1771 1772 1773 1774
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1775
	struct drm_i915_private *dev_priv = engine->i915;
1776 1777 1778 1779 1780
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1781 1782 1783 1784 1785
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1786 1787 1788 1789 1790 1791 1792 1793
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1794
	struct drm_i915_private *dev_priv = engine->i915;
1795 1796 1797

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1798 1799
}

1800 1801
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1802 1803
{
	struct intel_engine_cs *engine;
1804
	unsigned int tmp;
1805

1806
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1807
		if (gen8_request_engine_reset(engine))
1808 1809
			goto not_ready;

1810
	return gen6_reset_engines(dev_priv, engine_mask);
1811 1812

not_ready:
1813
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1814
		gen8_unrequest_engine_reset(engine);
1815 1816 1817 1818

	return -EIO;
}

1819 1820 1821
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1822
{
1823 1824 1825
	if (!i915.reset)
		return NULL;

1826
	if (INTEL_INFO(dev_priv)->gen >= 8)
1827
		return gen8_reset_engines;
1828
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1829
		return gen6_reset_engines;
1830
	else if (IS_GEN5(dev_priv))
1831
		return ironlake_do_reset;
1832
	else if (IS_G4X(dev_priv))
1833
		return g4x_do_reset;
1834
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1835
		return g33_do_reset;
1836
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1837
		return i915_do_reset;
1838
	else
1839 1840 1841
		return NULL;
}

1842
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1843
{
1844
	reset_func reset;
1845
	int ret;
1846

1847
	reset = intel_get_gpu_reset(dev_priv);
1848
	if (reset == NULL)
1849
		return -ENODEV;
1850

1851 1852 1853 1854
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1855
	ret = reset(dev_priv, engine_mask);
1856 1857 1858
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1859 1860
}

1861
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1862
{
1863
	return intel_get_gpu_reset(dev_priv) != NULL;
1864 1865
}

1866 1867 1868 1869 1870
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1871
	if (!HAS_GUC(dev_priv))
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1885
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1886
{
1887
	return check_for_unclaimed_mmio(dev_priv);
1888
}
1889

1890
bool
1891 1892 1893 1894
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1895
		return false;
1896 1897 1898 1899 1900 1901 1902

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1903
		return true;
1904
	}
1905 1906

	return false;
1907
}
1908 1909 1910 1911 1912

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1913
	u32 offset = i915_mmio_reg_offset(reg);
1914 1915
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1916 1917 1918 1919 1920 1921 1922
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1934
	u32 offset = i915_mmio_reg_offset(reg);
1935 1936
	enum forcewake_domains fw_domains;

1937 1938 1939 1940 1941
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1942
		fw_domains = FORCEWAKE_RENDER;
1943 1944 1945
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1975 1976 1977
	if (intel_vgpu_active(dev_priv))
		return 0;

1978 1979 1980 1981 1982 1983 1984 1985
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}