amdgpu.h 40.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __AMDGPU_H__
#define __AMDGPU_H__

31 32 33 34 35 36
#ifdef pr_fmt
#undef pr_fmt
#endif

#define pr_fmt(fmt) "amdgpu: " fmt

37 38 39 40 41 42
#ifdef dev_fmt
#undef dev_fmt
#endif

#define dev_fmt(fmt) "amdgpu: " fmt

43 44
#include "amdgpu_ctx.h"

A
Alex Deucher 已提交
45 46 47 48
#include <linux/atomic.h>
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
49
#include <linux/rbtree.h>
A
Alex Deucher 已提交
50
#include <linux/hashtable.h>
51
#include <linux/dma-fence.h>
52 53
#include <linux/pci.h>
#include <linux/aer.h>
A
Alex Deucher 已提交
54

55 56 57 58 59
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_execbuf_util.h>
A
Alex Deucher 已提交
60

61
#include <drm/amdgpu_drm.h>
62 63
#include <drm/drm_gem.h>
#include <drm/drm_ioctl.h>
64
#include <drm/gpu_scheduler.h>
A
Alex Deucher 已提交
65

66
#include <kgd_kfd_interface.h>
67 68
#include "dm_pp_interface.h"
#include "kgd_pp_interface.h"
69

70
#include "amd_shared.h"
A
Alex Deucher 已提交
71 72 73 74
#include "amdgpu_mode.h"
#include "amdgpu_ih.h"
#include "amdgpu_irq.h"
#include "amdgpu_ucode.h"
75
#include "amdgpu_ttm.h"
76
#include "amdgpu_psp.h"
A
Alex Deucher 已提交
77
#include "amdgpu_gds.h"
78
#include "amdgpu_sync.h"
79
#include "amdgpu_ring.h"
80
#include "amdgpu_vm.h"
81
#include "amdgpu_dpm.h"
82
#include "amdgpu_acp.h"
83
#include "amdgpu_uvd.h"
84
#include "amdgpu_vce.h"
85
#include "amdgpu_vcn.h"
86
#include "amdgpu_jpeg.h"
87
#include "amdgpu_mn.h"
88
#include "amdgpu_gmc.h"
89
#include "amdgpu_gfx.h"
90
#include "amdgpu_sdma.h"
91
#include "amdgpu_nbio.h"
92
#include "amdgpu_hdp.h"
93
#include "amdgpu_dm.h"
94
#include "amdgpu_virt.h"
95
#include "amdgpu_csa.h"
96
#include "amdgpu_gart.h"
97
#include "amdgpu_debugfs.h"
98
#include "amdgpu_job.h"
99
#include "amdgpu_bo_list.h"
100
#include "amdgpu_gem.h"
101
#include "amdgpu_doorbell.h"
102
#include "amdgpu_amdkfd.h"
103
#include "amdgpu_smu.h"
104
#include "amdgpu_discovery.h"
105
#include "amdgpu_mes.h"
106
#include "amdgpu_umc.h"
107
#include "amdgpu_mmhub.h"
108
#include "amdgpu_gfxhub.h"
109
#include "amdgpu_df.h"
110
#include "amdgpu_smuio.h"
111
#include "amdgpu_hdp.h"
112

113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
#define MAX_GPU_INSTANCE		16

struct amdgpu_gpu_instance
{
	struct amdgpu_device		*adev;
	int				mgpu_fan_enabled;
};

struct amdgpu_mgpu_info
{
	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
	struct mutex			mutex;
	uint32_t			num_gpu;
	uint32_t			num_dgpu;
	uint32_t			num_apu;
};

130
#define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
131

A
Alex Deucher 已提交
132 133 134 135 136
/*
 * Modules parameters.
 */
extern int amdgpu_modeset;
extern int amdgpu_vram_limit;
137
extern int amdgpu_vis_vram_limit;
138
extern int amdgpu_gart_size;
139
extern int amdgpu_gtt_size;
140
extern int amdgpu_moverate;
A
Alex Deucher 已提交
141 142 143 144 145 146 147
extern int amdgpu_benchmarking;
extern int amdgpu_testing;
extern int amdgpu_audio;
extern int amdgpu_disp_priority;
extern int amdgpu_hw_i2c;
extern int amdgpu_pcie_gen2;
extern int amdgpu_msi;
148
extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
A
Alex Deucher 已提交
149
extern int amdgpu_dpm;
150
extern int amdgpu_fw_load_type;
A
Alex Deucher 已提交
151 152
extern int amdgpu_aspm;
extern int amdgpu_runtime_pm;
153
extern uint amdgpu_ip_block_mask;
A
Alex Deucher 已提交
154 155 156 157
extern int amdgpu_bapm;
extern int amdgpu_deep_color;
extern int amdgpu_vm_size;
extern int amdgpu_vm_block_size;
158
extern int amdgpu_vm_fragment_size;
159
extern int amdgpu_vm_fault_stop;
160
extern int amdgpu_vm_debug;
161
extern int amdgpu_vm_update_mode;
162
extern int amdgpu_exp_hw_support;
163
extern int amdgpu_dc;
164
extern int amdgpu_sched_jobs;
165
extern int amdgpu_sched_hw_submission;
166 167 168 169 170
extern uint amdgpu_pcie_gen_cap;
extern uint amdgpu_pcie_lane_cap;
extern uint amdgpu_cg_mask;
extern uint amdgpu_pg_mask;
extern uint amdgpu_sdma_phase_quantum;
171
extern char *amdgpu_disable_cu;
172
extern char *amdgpu_virtual_display;
173
extern uint amdgpu_pp_feature_mask;
174
extern uint amdgpu_force_long_training;
175
extern int amdgpu_job_hang_limit;
H
Hawking Zhang 已提交
176
extern int amdgpu_lbpw;
177
extern int amdgpu_compute_multipipe;
178
extern int amdgpu_gpu_recovery;
179
extern int amdgpu_emu_mode;
180
extern uint amdgpu_smu_memory_pool_size;
181
extern uint amdgpu_dc_feature_mask;
182
extern uint amdgpu_dc_debug_mask;
183
extern uint amdgpu_dm_abm_level;
184
extern struct amdgpu_mgpu_info mgpu_info;
185 186
extern int amdgpu_ras_enable;
extern uint amdgpu_ras_mask;
187
extern int amdgpu_bad_page_threshold;
188
extern int amdgpu_async_gfx_ring;
189
extern int amdgpu_mcbp;
190
extern int amdgpu_discovery;
191
extern int amdgpu_mes;
192
extern int amdgpu_noretry;
193
extern int amdgpu_force_asic_type;
194
#ifdef CONFIG_HSA_AMD
195
extern int sched_policy;
196
extern bool debug_evictions;
197
extern bool no_system_mem_limit;
198
#else
199 200 201
static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS;
static const bool __maybe_unused debug_evictions; /* = false */
static const bool __maybe_unused no_system_mem_limit;
202
#endif
A
Alex Deucher 已提交
203

204
extern int amdgpu_tmz;
205
extern int amdgpu_reset_method;
206

207 208 209
#ifdef CONFIG_DRM_AMDGPU_SI
extern int amdgpu_si_support;
#endif
210 211 212
#ifdef CONFIG_DRM_AMDGPU_CIK
extern int amdgpu_cik_support;
#endif
213
extern int amdgpu_num_kcq;
A
Alex Deucher 已提交
214

215
#define AMDGPU_VM_MAX_NUM_CTX			4096
216
#define AMDGPU_SG_THRESHOLD			(256*1024*1024)
217
#define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
218
#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
A
Alex Deucher 已提交
219
#define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
220
#define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
A
Alex Deucher 已提交
221 222
#define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
#define AMDGPUFB_CONN_LIMIT			4
223
#define AMDGPU_BIOS_NUM_SCRATCH			16
A
Alex Deucher 已提交
224

225 226
#define AMDGPU_VBIOS_VGA_ALLOCATION		(9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */

A
Alex Deucher 已提交
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
/* hard reset data */
#define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b

/* reset flags */
#define AMDGPU_RESET_GFX			(1 << 0)
#define AMDGPU_RESET_COMPUTE			(1 << 1)
#define AMDGPU_RESET_DMA			(1 << 2)
#define AMDGPU_RESET_CP				(1 << 3)
#define AMDGPU_RESET_GRBM			(1 << 4)
#define AMDGPU_RESET_DMA1			(1 << 5)
#define AMDGPU_RESET_RLC			(1 << 6)
#define AMDGPU_RESET_SEM			(1 << 7)
#define AMDGPU_RESET_IH				(1 << 8)
#define AMDGPU_RESET_VMC			(1 << 9)
#define AMDGPU_RESET_MC				(1 << 10)
#define AMDGPU_RESET_DISPLAY			(1 << 11)
#define AMDGPU_RESET_UVD			(1 << 12)
#define AMDGPU_RESET_VCE			(1 << 13)
#define AMDGPU_RESET_VCE1			(1 << 14)

/* max cursor sizes (in pixels) */
#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

struct amdgpu_device;
struct amdgpu_ib;
struct amdgpu_cs_parser;
254
struct amdgpu_job;
A
Alex Deucher 已提交
255
struct amdgpu_irq_src;
256
struct amdgpu_fpriv;
257
struct amdgpu_bo_va_mapping;
258
struct amdgpu_atif;
259
struct kfd_vm_fault_info;
260
struct amdgpu_hive_info;
A
Alex Deucher 已提交
261 262

enum amdgpu_cp_irq {
263 264
	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
A
Alex Deucher 已提交
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,

	AMDGPU_CP_IRQ_LAST
};

enum amdgpu_thermal_irq {
	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,

	AMDGPU_THERMAL_IRQ_LAST
};

284 285 286 287 288
enum amdgpu_kiq_irq {
	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
	AMDGPU_CP_KIQ_IRQ_LAST
};

289 290
#define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
#define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
291
#define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
292

293
int amdgpu_device_ip_set_clockgating_state(void *dev,
294 295
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state);
296
int amdgpu_device_ip_set_powergating_state(void *dev,
297 298 299 300 301 302 303 304
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state);
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags);
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type);
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type);
A
Alex Deucher 已提交
305

306 307 308 309 310 311 312 313 314 315
#define AMDGPU_MAX_IP_NUM 16

struct amdgpu_ip_block_status {
	bool valid;
	bool sw;
	bool hw;
	bool late_initialized;
	bool hang;
};

A
Alex Deucher 已提交
316
struct amdgpu_ip_block_version {
317 318 319 320
	const enum amd_ip_block_type type;
	const u32 major;
	const u32 minor;
	const u32 rev;
321
	const struct amd_ip_funcs *funcs;
A
Alex Deucher 已提交
322 323
};

324 325 326
#define HW_REV(_Major, _Minor, _Rev) \
	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))

327 328 329 330 331
struct amdgpu_ip_block {
	struct amdgpu_ip_block_status status;
	const struct amdgpu_ip_block_version *version;
};

332 333 334
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor);
A
Alex Deucher 已提交
335

336 337 338
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type);
339

340 341
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version);
A
Alex Deucher 已提交
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390

/*
 * BIOS.
 */
bool amdgpu_get_bios(struct amdgpu_device *adev);
bool amdgpu_read_bios(struct amdgpu_device *adev);

/*
 * Clocks
 */

#define AMDGPU_MAX_PPLL 3

struct amdgpu_clock {
	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
	struct amdgpu_pll spll;
	struct amdgpu_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
	uint32_t default_dispclk;
	uint32_t current_dispclk;
	uint32_t dp_extclk;
	uint32_t max_pixel_clock;
};

/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
391 392 393

#define AMDGPU_SA_NUM_FENCE_LISTS	32

A
Alex Deucher 已提交
394 395 396 397
struct amdgpu_sa_manager {
	wait_queue_head_t	wq;
	struct amdgpu_bo	*bo;
	struct list_head	*hole;
398
	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
A
Alex Deucher 已提交
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
	struct list_head	olist;
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
	uint32_t		align;
};

/* sub-allocation buffer */
struct amdgpu_sa_bo {
	struct list_head		olist;
	struct list_head		flist;
	struct amdgpu_sa_manager	*manager;
	unsigned			soffset;
	unsigned			eoffset;
414
	struct dma_fence	        *fence;
A
Alex Deucher 已提交
415 416
};

417 418
int amdgpu_fence_slab_init(void);
void amdgpu_fence_slab_fini(void);
A
Alex Deucher 已提交
419 420 421 422 423 424

/*
 * IRQS.
 */

struct amdgpu_flip_work {
425
	struct delayed_work		flip_work;
A
Alex Deucher 已提交
426 427 428
	struct work_struct		unpin_work;
	struct amdgpu_device		*adev;
	int				crtc_id;
429
	u32				target_vblank;
A
Alex Deucher 已提交
430 431
	uint64_t			base;
	struct drm_pending_vblank_event *event;
432
	struct amdgpu_bo		*old_abo;
433
	struct dma_fence		*excl;
434
	unsigned			shared_count;
435 436
	struct dma_fence		**shared;
	struct dma_fence_cb		cb;
437
	bool				async;
A
Alex Deucher 已提交
438 439 440 441 442 443 444 445 446 447 448 449
};


/*
 * CP & rings.
 */

struct amdgpu_ib {
	struct amdgpu_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
450
	uint32_t			flags;
A
Alex Deucher 已提交
451 452
};

453
extern const struct drm_sched_backend_ops amdgpu_sched_ops;
454

A
Alex Deucher 已提交
455 456 457 458 459 460
/*
 * file private structure
 */

struct amdgpu_fpriv {
	struct amdgpu_vm	vm;
461
	struct amdgpu_bo_va	*prt_va;
462
	struct amdgpu_bo_va	*csa_va;
A
Alex Deucher 已提交
463 464
	struct mutex		bo_list_lock;
	struct idr		bo_list_handles;
465
	struct amdgpu_ctx_mgr	ctx_mgr;
A
Alex Deucher 已提交
466 467
};

468 469
int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);

470
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
471 472 473
		  unsigned size,
		  enum amdgpu_ib_pool_type pool,
		  struct amdgpu_ib *ib);
474
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
475
		    struct dma_fence *f);
476
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
477 478
		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
		       struct dma_fence **f);
A
Alex Deucher 已提交
479 480 481 482 483 484 485 486 487 488
int amdgpu_ib_pool_init(struct amdgpu_device *adev);
void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
int amdgpu_ib_ring_tests(struct amdgpu_device *adev);

/*
 * CS.
 */
struct amdgpu_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
489
	void			*kdata;
A
Alex Deucher 已提交
490 491
};

492 493 494 495 496 497
struct amdgpu_cs_post_dep {
	struct drm_syncobj *syncobj;
	struct dma_fence_chain *chain;
	u64 point;
};

A
Alex Deucher 已提交
498 499 500
struct amdgpu_cs_parser {
	struct amdgpu_device	*adev;
	struct drm_file		*filp;
501
	struct amdgpu_ctx	*ctx;
502

A
Alex Deucher 已提交
503 504 505 506
	/* chunks */
	unsigned		nchunks;
	struct amdgpu_cs_chunk	*chunks;

507 508
	/* scheduler job object */
	struct amdgpu_job	*job;
509
	struct drm_sched_entity	*entity;
A
Alex Deucher 已提交
510

511 512 513
	/* buffer objects */
	struct ww_acquire_ctx		ticket;
	struct amdgpu_bo_list		*bo_list;
514
	struct amdgpu_mn		*mn;
515 516
	struct amdgpu_bo_list_entry	vm_pd;
	struct list_head		validated;
517
	struct dma_fence		*fence;
518
	uint64_t			bytes_moved_threshold;
519
	uint64_t			bytes_moved_vis_threshold;
520
	uint64_t			bytes_moved;
521
	uint64_t			bytes_moved_vis;
A
Alex Deucher 已提交
522 523

	/* user fence */
524
	struct amdgpu_bo_list_entry	uf_entry;
525

526 527
	unsigned			num_post_deps;
	struct amdgpu_cs_post_dep	*post_deps;
A
Alex Deucher 已提交
528 529
};

530 531
static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
				      uint32_t ib_idx, int idx)
A
Alex Deucher 已提交
532
{
533
	return p->job->ibs[ib_idx].ptr[idx];
A
Alex Deucher 已提交
534 535
}

536 537 538 539
static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
				       uint32_t ib_idx, int idx,
				       uint32_t value)
{
540
	p->job->ibs[ib_idx].ptr[idx] = value;
541 542
}

A
Alex Deucher 已提交
543 544 545
/*
 * Writeback
 */
546
#define AMDGPU_MAX_WB 256	/* Reserve at most 256 WB slots for amdgpu-owned rings. */
A
Alex Deucher 已提交
547 548 549 550 551 552 553 554 555

struct amdgpu_wb {
	struct amdgpu_bo	*wb_obj;
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
};

556 557
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
A
Alex Deucher 已提交
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577

/*
 * Benchmarking
 */
void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);


/*
 * Testing
 */
void amdgpu_test_moves(struct amdgpu_device *adev);

/*
 * ASIC specific register table accessible by UMD
 */
struct amdgpu_allowed_register_entry {
	uint32_t reg_offset;
	bool grbm_indexed;
};

578 579 580 581 582 583 584 585
enum amd_reset_method {
	AMD_RESET_METHOD_LEGACY = 0,
	AMD_RESET_METHOD_MODE0,
	AMD_RESET_METHOD_MODE1,
	AMD_RESET_METHOD_MODE2,
	AMD_RESET_METHOD_BACO
};

A
Alex Deucher 已提交
586 587 588 589 590
/*
 * ASIC specific functions.
 */
struct amdgpu_asic_funcs {
	bool (*read_disabled_bios)(struct amdgpu_device *adev);
591 592
	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
				   u8 *bios, u32 length_bytes);
A
Alex Deucher 已提交
593 594 595 596
	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
			     u32 sh_num, u32 reg_offset, u32 *value);
	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
	int (*reset)(struct amdgpu_device *adev);
597
	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
598 599 600 601 602
	/* get the reference clock */
	u32 (*get_xclk)(struct amdgpu_device *adev);
	/* MM block clocks */
	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
603 604 605
	/* static power management */
	int (*get_pcie_lanes)(struct amdgpu_device *adev);
	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
606 607
	/* get config memsize register */
	u32 (*get_config_memsize)(struct amdgpu_device *adev);
608
	/* flush hdp write queue */
609
	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
610
	/* invalidate hdp read cache */
611 612
	void (*invalidate_hdp)(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring);
613 614
	/* check if the asic needs a full reset of if soft reset will work */
	bool (*need_full_reset)(struct amdgpu_device *adev);
615 616
	/* initialize doorbell layout for specific asic*/
	void (*init_doorbell_index)(struct amdgpu_device *adev);
617 618 619
	/* PCIe bandwidth usage */
	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
			       uint64_t *count1);
620 621
	/* do we need to reset the asic at init time (e.g., kexec) */
	bool (*need_reset_on_init)(struct amdgpu_device *adev);
622 623
	/* PCIe replay counter */
	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
624 625
	/* device supports BACO */
	bool (*supports_baco)(struct amdgpu_device *adev);
626 627
	/* pre asic_init quirks */
	void (*pre_asic_init)(struct amdgpu_device *adev);
628 629
	/* enter/exit umd stable pstate */
	int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter);
A
Alex Deucher 已提交
630 631 632 633 634 635 636 637 638
};

/*
 * IOCTL.
 */
int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);

int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
639 640
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp);
A
Alex Deucher 已提交
641
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
642 643
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
A
Alex Deucher 已提交
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665

/* VRAM scratch page for HDP bug, default vram page */
struct amdgpu_vram_scratch {
	struct amdgpu_bo		*robj;
	volatile uint32_t		*ptr;
	u64				gpu_addr;
};

/*
 * ACPI
 */
struct amdgpu_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct amdgpu_atcs {
	struct amdgpu_atcs_functions functions;
};

C
Chunming Zhou 已提交
666 667 668
/*
 * CGS
 */
669 670
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
671

A
Alex Deucher 已提交
672 673 674 675 676 677
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);

678 679 680
typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);

A
Alex Deucher 已提交
681 682 683
typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);

684 685 686 687 688
struct amdgpu_mmio_remap {
	u32 reg_offset;
	resource_size_t bus_addr;
};

689 690 691 692 693 694
/* Define the HW IP blocks will be used in driver , add more if necessary */
enum amd_hw_ip_block_type {
	GC_HWIP = 1,
	HDP_HWIP,
	SDMA0_HWIP,
	SDMA1_HWIP,
L
Le Ma 已提交
695 696 697 698 699 700
	SDMA2_HWIP,
	SDMA3_HWIP,
	SDMA4_HWIP,
	SDMA5_HWIP,
	SDMA6_HWIP,
	SDMA7_HWIP,
701 702 703 704
	MMHUB_HWIP,
	ATHUB_HWIP,
	NBIO_HWIP,
	MP0_HWIP,
705
	MP1_HWIP,
706 707
	UVD_HWIP,
	VCN_HWIP = UVD_HWIP,
708
	JPEG_HWIP = VCN_HWIP,
709 710 711 712 713 714 715
	VCE_HWIP,
	DF_HWIP,
	DCE_HWIP,
	OSSSYS_HWIP,
	SMUIO_HWIP,
	PWR_HWIP,
	NBIF_HWIP,
716
	THM_HWIP,
R
Rex Zhu 已提交
717
	CLK_HWIP,
718 719
	UMC_HWIP,
	RSMU_HWIP,
720 721 722
	MAX_HWIP
};

723
#define HWIP_MAX_INSTANCE	8
724

725 726 727 728 729
struct amd_powerplay {
	void *pp_handle;
	const struct amd_pm_funcs *pp_funcs;
};

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
/* polaris10 kickers */
#define ASICID_IS_P20(did, rid)		(((did == 0x67DF) && \
					 ((rid == 0xE3) || \
					  (rid == 0xE4) || \
					  (rid == 0xE5) || \
					  (rid == 0xE7) || \
					  (rid == 0xEF))) || \
					 ((did == 0x6FDF) && \
					 ((rid == 0xE7) || \
					  (rid == 0xEF) || \
					  (rid == 0xFF))))

#define ASICID_IS_P30(did, rid)		((did == 0x67DF) && \
					((rid == 0xE1) || \
					 (rid == 0xF7)))

/* polaris11 kickers */
#define ASICID_IS_P21(did, rid)		(((did == 0x67EF) && \
					 ((rid == 0xE0) || \
					  (rid == 0xE5))) || \
					 ((did == 0x67FF) && \
					 ((rid == 0xCF) || \
					  (rid == 0xEF) || \
					  (rid == 0xFF))))

#define ASICID_IS_P31(did, rid)		((did == 0x67EF) && \
					((rid == 0xE2)))

/* polaris12 kickers */
#define ASICID_IS_P23(did, rid)		(((did == 0x6987) && \
					 ((rid == 0xC0) || \
					  (rid == 0xC1) || \
					  (rid == 0xC3) || \
					  (rid == 0xC7))) || \
					 ((did == 0x6981) && \
					 ((rid == 0x00) || \
					  (rid == 0x01) || \
					  (rid == 0x10))))

769
#define AMDGPU_RESET_MAGIC_NUM 64
770
#define AMDGPU_MAX_DF_PERFMONS 4
A
Alex Deucher 已提交
771 772 773
struct amdgpu_device {
	struct device			*dev;
	struct pci_dev			*pdev;
774
	struct drm_device		ddev;
A
Alex Deucher 已提交
775

776 777 778
#ifdef CONFIG_DRM_AMD_ACP
	struct amdgpu_acp		acp;
#endif
779
	struct amdgpu_hive_info *hive;
A
Alex Deucher 已提交
780
	/* ASIC */
781
	enum amd_asic_type		asic_type;
A
Alex Deucher 已提交
782 783 784 785
	uint32_t			family;
	uint32_t			rev_id;
	uint32_t			external_rev_id;
	unsigned long			flags;
A
Alex Deucher 已提交
786
	unsigned long			apu_flags;
A
Alex Deucher 已提交
787 788 789
	int				usec_timeout;
	const struct amdgpu_asic_funcs	*asic_funcs;
	bool				shutdown;
790
	bool				need_swiotlb;
A
Alex Deucher 已提交
791 792 793 794
	bool				accel_working;
	struct notifier_block		acpi_nb;
	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
795
	unsigned			debugfs_count;
A
Alex Deucher 已提交
796
#if defined(CONFIG_DEBUG_FS)
797
	struct dentry                   *debugfs_preempt;
798
	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
A
Alex Deucher 已提交
799
#endif
800
	struct amdgpu_atif		*atif;
A
Alex Deucher 已提交
801 802 803 804 805 806
	struct amdgpu_atcs		atcs;
	struct mutex			srbm_mutex;
	/* GRBM index mutex. Protects concurrent access to GRBM index */
	struct mutex                    grbm_idx_mutex;
	struct dev_pm_domain		vga_pm_domain;
	bool				have_disp_power_ref;
807
	bool                            have_atomics_support;
A
Alex Deucher 已提交
808 809

	/* BIOS */
810
	bool				is_atom_fw;
A
Alex Deucher 已提交
811
	uint8_t				*bios;
E
Evan Quan 已提交
812
	uint32_t			bios_size;
813
	uint32_t			bios_scratch_reg_offset;
A
Alex Deucher 已提交
814 815 816 817 818 819 820 821
	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];

	/* Register/doorbell mmio */
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
	void __iomem			*rmmio;
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
822
	struct amdgpu_mmio_remap        rmmio_remap;
A
Alex Deucher 已提交
823 824 825 826 827 828 829 830
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
	amdgpu_rreg_t			smc_rreg;
	amdgpu_wreg_t			smc_wreg;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	amdgpu_rreg_t			pcie_rreg;
	amdgpu_wreg_t			pcie_wreg;
831 832
	amdgpu_rreg_t			pciep_rreg;
	amdgpu_wreg_t			pciep_wreg;
833 834
	amdgpu_rreg64_t			pcie_rreg64;
	amdgpu_wreg64_t			pcie_wreg64;
A
Alex Deucher 已提交
835 836 837 838 839 840 841 842
	/* protects concurrent UVD register access */
	spinlock_t uvd_ctx_idx_lock;
	amdgpu_rreg_t			uvd_ctx_rreg;
	amdgpu_wreg_t			uvd_ctx_wreg;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	amdgpu_rreg_t			didt_rreg;
	amdgpu_wreg_t			didt_wreg;
843 844 845 846
	/* protects concurrent gc_cac register access */
	spinlock_t gc_cac_idx_lock;
	amdgpu_rreg_t			gc_cac_rreg;
	amdgpu_wreg_t			gc_cac_wreg;
847 848 849 850
	/* protects concurrent se_cac register access */
	spinlock_t se_cac_idx_lock;
	amdgpu_rreg_t			se_cac_rreg;
	amdgpu_wreg_t			se_cac_wreg;
A
Alex Deucher 已提交
851 852 853 854 855 856 857 858 859 860 861 862
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t audio_endpt_idx_lock;
	amdgpu_block_rreg_t		audio_endpt_rreg;
	amdgpu_block_wreg_t		audio_endpt_wreg;
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
	struct amdgpu_doorbell		doorbell;

	/* clock/pll info */
	struct amdgpu_clock            clock;

	/* MC */
863
	struct amdgpu_gmc		gmc;
A
Alex Deucher 已提交
864
	struct amdgpu_gart		gart;
865
	dma_addr_t			dummy_page_addr;
A
Alex Deucher 已提交
866
	struct amdgpu_vm_manager	vm_manager;
A
Alex Xie 已提交
867
	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
868
	unsigned			num_vmhubs;
A
Alex Deucher 已提交
869 870 871 872 873 874

	/* memory management */
	struct amdgpu_mman		mman;
	struct amdgpu_vram_scratch	vram_scratch;
	struct amdgpu_wb		wb;
	atomic64_t			num_bytes_moved;
875
	atomic64_t			num_evictions;
876
	atomic64_t			num_vram_cpu_page_faults;
877
	atomic_t			gpu_reset_counter;
878
	atomic_t			vram_lost_counter;
A
Alex Deucher 已提交
879

880 881 882 883 884
	/* data for buffer migration throttling */
	struct {
		spinlock_t		lock;
		s64			last_update_us;
		s64			accum_us; /* accumulated microseconds */
885
		s64			accum_us_vis; /* for visible VRAM */
886 887 888
		u32			log2_max_MBps;
	} mm_stats;

A
Alex Deucher 已提交
889
	/* display */
890
	bool				enable_virtual_display;
A
Alex Deucher 已提交
891
	struct amdgpu_mode_info		mode_info;
892
	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
A
Alex Deucher 已提交
893 894
	struct work_struct		hotplug_work;
	struct amdgpu_irq_src		crtc_irq;
895
	struct amdgpu_irq_src		vupdate_irq;
A
Alex Deucher 已提交
896 897 898 899
	struct amdgpu_irq_src		pageflip_irq;
	struct amdgpu_irq_src		hpd_irq;

	/* rings */
900
	u64				fence_context;
A
Alex Deucher 已提交
901 902 903
	unsigned			num_rings;
	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
	bool				ib_pool_ready;
904
	struct amdgpu_sa_manager	ib_pools[AMDGPU_IB_POOL_MAX];
905
	struct amdgpu_sched		gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
A
Alex Deucher 已提交
906 907 908 909

	/* interrupts */
	struct amdgpu_irq		irq;

910 911
	/* powerplay */
	struct amd_powerplay		powerplay;
912
	bool				pp_force_state_enabled;
913

914 915 916
	/* smu */
	struct smu_context		smu;

A
Alex Deucher 已提交
917 918 919 920 921
	/* dpm */
	struct amdgpu_pm		pm;
	u32				cg_flags;
	u32				pg_flags;

922 923 924
	/* nbio */
	struct amdgpu_nbio		nbio;

925 926 927
	/* hdp */
	struct amdgpu_hdp		hdp;

928 929 930
	/* smuio */
	struct amdgpu_smuio		smuio;

931 932 933
	/* mmhub */
	struct amdgpu_mmhub		mmhub;

934 935 936
	/* gfxhub */
	struct amdgpu_gfxhub		gfxhub;

A
Alex Deucher 已提交
937 938 939 940
	/* gfx */
	struct amdgpu_gfx		gfx;

	/* sdma */
A
Alex Deucher 已提交
941
	struct amdgpu_sdma		sdma;
A
Alex Deucher 已提交
942

943 944 945 946 947 948 949 950
	/* uvd */
	struct amdgpu_uvd		uvd;

	/* vce */
	struct amdgpu_vce		vce;

	/* vcn */
	struct amdgpu_vcn		vcn;
A
Alex Deucher 已提交
951

952 953 954
	/* jpeg */
	struct amdgpu_jpeg		jpeg;

A
Alex Deucher 已提交
955 956 957
	/* firmwares */
	struct amdgpu_firmware		firmware;

958 959 960
	/* PSP */
	struct psp_context		psp;

A
Alex Deucher 已提交
961 962 963
	/* GDS */
	struct amdgpu_gds		gds;

964 965 966
	/* KFD */
	struct amdgpu_kfd_dev		kfd;

967 968 969
	/* UMC */
	struct amdgpu_umc		umc;

970 971 972
	/* display related functionality */
	struct amdgpu_display_manager dm;

973 974 975 976
	/* mes */
	bool                            enable_mes;
	struct amdgpu_mes               mes;

977 978 979
	/* df */
	struct amdgpu_df                df;

980
	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
A
Alex Deucher 已提交
981 982 983 984 985
	int				num_ip_blocks;
	struct mutex	mn_lock;
	DECLARE_HASHTABLE(mn_hash, 7);

	/* tracking pinned memory */
986 987 988
	atomic64_t vram_pin_size;
	atomic64_t visible_pin_size;
	atomic64_t gart_pin_size;
989

990
	/* soc15 register offset based on ip, instance and  segment */
991
	uint32_t		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
992

993
	/* delayed work_func for deferring clockgating during resume */
994
	struct delayed_work     delayed_init_work;
995

996
	struct amdgpu_virt	virt;
997 998 999 1000

	/* link all shadow bo */
	struct list_head                shadow_list;
	struct mutex                    shadow_list_lock;
1001

1002 1003
	/* record hw reset is performed */
	bool has_hw_reset;
1004
	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
1005

1006 1007
	/* s3/s4 mask */
	bool                            in_suspend;
1008
	bool				in_hibernate;
1009

1010
	atomic_t 			in_gpu_reset;
1011
	enum pp_mp1_state               mp1_state;
1012
	struct rw_semaphore reset_sem;
1013
	struct amdgpu_doorbell_index doorbell_index;
1014

1015 1016
	struct mutex			notifier_lock;

1017
	int asic_reset_res;
1018
	struct work_struct		xgmi_reset_work;
1019

1020 1021 1022 1023
	long				gfx_timeout;
	long				sdma_timeout;
	long				video_timeout;
	long				compute_timeout;
1024 1025

	uint64_t			unique_id;
1026
	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
1027

1028 1029
	/* enable runtime pm on the device */
	bool                            runpm;
1030
	bool                            in_runpm;
1031
	bool                            has_pr3;
1032 1033 1034

	bool                            pm_sysfs_en;
	bool                            ucode_sysfs_en;
1035 1036 1037 1038

	/* Chip product information */
	char				product_number[16];
	char				product_name[32];
1039
	char				serial[20];
1040 1041

	struct amdgpu_autodump		autodump;
1042 1043 1044

	atomic_t			throttling_logging_enabled;
	struct ratelimit_state		throttling_logging_rs;
1045
	uint32_t			ras_features;
1046

1047
	bool                            in_pci_err_recovery;
1048
	struct pci_saved_state          *pci_state;
A
Alex Deucher 已提交
1049 1050
};

1051 1052
static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
{
1053
	return container_of(ddev, struct amdgpu_device, ddev);
1054 1055
}

1056 1057
static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
{
1058
	return &adev->ddev;
1059 1060
}

1061 1062 1063 1064 1065
static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
{
	return container_of(bdev, struct amdgpu_device, mman.bdev);
}

A
Alex Deucher 已提交
1066 1067 1068 1069 1070
int amdgpu_device_init(struct amdgpu_device *adev,
		       uint32_t flags);
void amdgpu_device_fini(struct amdgpu_device *adev);
int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);

1071 1072
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write);
1073 1074 1075 1076
uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
			    uint32_t reg, uint32_t acc_flags);
void amdgpu_device_wreg(struct amdgpu_device *adev,
			uint32_t reg, uint32_t v,
M
Monk Liu 已提交
1077
			uint32_t acc_flags);
1078 1079
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
			     uint32_t reg, uint32_t v);
1080 1081 1082
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);

A
Alex Deucher 已提交
1083 1084 1085
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
				u32 pcie_index, u32 pcie_data,
				u32 reg_addr);
u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
				  u32 pcie_index, u32 pcie_data,
				  u32 reg_addr);
void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
				 u32 pcie_index, u32 pcie_data,
				 u32 reg_addr, u32 reg_data);
void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
				   u32 pcie_index, u32 pcie_data,
				   u32 reg_addr, u64 reg_data);

1099 1100 1101
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);

1102 1103
int emu_soc_asic_init(struct amdgpu_device *adev);

A
Alex Deucher 已提交
1104 1105 1106
/*
 * Registers read & write functions.
 */
M
Monk Liu 已提交
1107 1108
#define AMDGPU_REGS_NO_KIQ    (1<<1)

1109 1110
#define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
#define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
M
Monk Liu 已提交
1111

1112 1113
#define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg))
#define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v))
1114

1115 1116 1117
#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))

1118 1119 1120
#define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
#define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
A
Alex Deucher 已提交
1121 1122 1123 1124
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1125 1126
#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1127 1128
#define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
#define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
A
Alex Deucher 已提交
1129 1130 1131 1132 1133 1134
#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1135 1136
#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1137 1138
#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
1157 1158 1159 1160 1161 1162 1163 1164 1165

#define WREG32_SMC_P(_Reg, _Val, _Mask)                         \
	do {                                                    \
		u32 tmp = RREG32_SMC(_Reg);                     \
		tmp &= (_Mask);                                 \
		tmp |= ((_Val) & ~(_Mask));                     \
		WREG32_SMC(_Reg, tmp);                          \
	} while (0)

1166
#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
A
Alex Deucher 已提交
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))

#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK

#define REG_SET_FIELD(orig_val, reg, field, field_val)			\
	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))

#define REG_GET_FIELD(value, reg, field)				\
	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1179 1180 1181

#define WREG32_FIELD(reg, field, val)	\
	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
A
Alex Deucher 已提交
1182

1183 1184 1185
#define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))

A
Alex Deucher 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (adev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

/*
 * ASICs macro.
 */
#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1198
#define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
A
Alex Deucher 已提交
1199 1200 1201
#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1202 1203 1204
#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
A
Alex Deucher 已提交
1205
#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1206
#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
A
Alex Deucher 已提交
1207
#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1208
#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1209 1210 1211 1212
#define amdgpu_asic_flush_hdp(adev, r) \
	((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r)))
#define amdgpu_asic_invalidate_hdp(adev, r) \
	((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : (adev)->hdp.funcs->invalidate_hdp((adev), (r)))
1213
#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1214
#define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1215
#define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1216
#define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1217
#define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1218
#define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1219
#define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1220 1221
#define amdgpu_asic_update_umd_stable_pstate(adev, enter) \
	((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0)
1222

1223
#define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
A
Alex Deucher 已提交
1224 1225

/* Common functions */
J
jqdeng 已提交
1226
bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
1227
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1228
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1229
			      struct amdgpu_job* job);
1230
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
A
Alex Deucher 已提交
1231
bool amdgpu_device_need_post(struct amdgpu_device *adev);
C
Chunming Zhou 已提交
1232

1233 1234
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes);
1235
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1236
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
A
Alex Deucher 已提交
1237 1238 1239
					     const u32 *registers,
					     const u32 array_size);

1240
bool amdgpu_device_supports_atpx(struct drm_device *dev);
1241
bool amdgpu_device_supports_boco(struct drm_device *dev);
1242
bool amdgpu_device_supports_baco(struct drm_device *dev);
1243 1244
bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
				      struct amdgpu_device *peer_adev);
1245 1246
int amdgpu_device_baco_enter(struct drm_device *dev);
int amdgpu_device_baco_exit(struct drm_device *dev);
1247

A
Alex Deucher 已提交
1248 1249 1250 1251
/* atpx handler */
#if defined(CONFIG_VGA_SWITCHEROO)
void amdgpu_register_atpx_handler(void);
void amdgpu_unregister_atpx_handler(void);
1252
bool amdgpu_has_atpx_dgpu_power_cntl(void);
1253
bool amdgpu_is_atpx_hybrid(void);
1254
bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1255
bool amdgpu_has_atpx(void);
A
Alex Deucher 已提交
1256 1257 1258
#else
static inline void amdgpu_register_atpx_handler(void) {}
static inline void amdgpu_unregister_atpx_handler(void) {}
1259
static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1260
static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1261
static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1262
static inline bool amdgpu_has_atpx(void) { return false; }
A
Alex Deucher 已提交
1263 1264
#endif

1265 1266 1267 1268 1269 1270
#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
void *amdgpu_atpx_get_dhandle(void);
#else
static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
#endif

A
Alex Deucher 已提交
1271 1272 1273 1274
/*
 * KMS
 */
extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1275
extern const int amdgpu_max_kms_ioctl;
A
Alex Deucher 已提交
1276

1277
int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
1278
void amdgpu_driver_unload_kms(struct drm_device *dev);
A
Alex Deucher 已提交
1279 1280 1281 1282
void amdgpu_driver_lastclose_kms(struct drm_device *dev);
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
void amdgpu_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv);
1283
int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1284 1285
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1286 1287 1288
u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
A
Alex Deucher 已提交
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
			     unsigned long arg);

/*
 * functions used by amdgpu_encoder.c
 */
struct amdgpu_afmt_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);

/* amdgpu_acpi.c */
#if defined(CONFIG_ACPI)
int amdgpu_acpi_init(struct amdgpu_device *adev);
void amdgpu_acpi_fini(struct amdgpu_device *adev);
bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
						u8 perf_req, bool advertise);
int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1319 1320 1321

void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
		struct amdgpu_dm_backlight_caps *caps);
1322
bool amdgpu_acpi_is_s0ix_supported(struct amdgpu_device *adev);
A
Alex Deucher 已提交
1323 1324 1325
#else
static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1326
static inline bool amdgpu_acpi_is_s0ix_supported(struct amdgpu_device *adev) { return false; }
A
Alex Deucher 已提交
1327 1328
#endif

1329 1330 1331
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **mapping);
A
Alex Deucher 已提交
1332

1333 1334 1335 1336 1337 1338
#if defined(CONFIG_DRM_AMD_DC)
int amdgpu_dm_display_resume(struct amdgpu_device *adev );
#else
static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
#endif

1339 1340 1341 1342

void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);

1343 1344 1345 1346 1347 1348
pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
					   pci_channel_state_t state);
pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
void amdgpu_pci_resume(struct pci_dev *pdev);

1349 1350 1351
bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
bool amdgpu_device_load_pci_state(struct pci_dev *pdev);

A
Alex Deucher 已提交
1352
#include "amdgpu_object.h"
1353

1354 1355 1356 1357
static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
{
       return adev->gmc.tmz_enabled;
}
1358

1359 1360 1361 1362
static inline int amdgpu_in_reset(struct amdgpu_device *adev)
{
	return atomic_read(&adev->in_gpu_reset);
}
1363
#endif