amdgpu.h 50.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __AMDGPU_H__
#define __AMDGPU_H__

#include <linux/atomic.h>
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
35
#include <linux/rbtree.h>
A
Alex Deucher 已提交
36
#include <linux/hashtable.h>
37
#include <linux/dma-fence.h>
A
Alex Deucher 已提交
38

39 40 41 42 43
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_execbuf_util.h>
A
Alex Deucher 已提交
44

C
Chunming Zhou 已提交
45
#include <drm/drmP.h>
A
Alex Deucher 已提交
46
#include <drm/drm_gem.h>
47
#include <drm/amdgpu_drm.h>
48
#include <drm/gpu_scheduler.h>
A
Alex Deucher 已提交
49

50
#include <kgd_kfd_interface.h>
51 52
#include "dm_pp_interface.h"
#include "kgd_pp_interface.h"
53

54
#include "amd_shared.h"
A
Alex Deucher 已提交
55 56 57 58
#include "amdgpu_mode.h"
#include "amdgpu_ih.h"
#include "amdgpu_irq.h"
#include "amdgpu_ucode.h"
59
#include "amdgpu_ttm.h"
60
#include "amdgpu_psp.h"
A
Alex Deucher 已提交
61
#include "amdgpu_gds.h"
62
#include "amdgpu_sync.h"
63
#include "amdgpu_ring.h"
64
#include "amdgpu_vm.h"
65
#include "amdgpu_dpm.h"
66
#include "amdgpu_acp.h"
67
#include "amdgpu_uvd.h"
68
#include "amdgpu_vce.h"
69
#include "amdgpu_vcn.h"
70
#include "amdgpu_mn.h"
71
#include "amdgpu_gmc.h"
72
#include "amdgpu_gfx.h"
73
#include "amdgpu_dm.h"
74
#include "amdgpu_virt.h"
75
#include "amdgpu_gart.h"
76
#include "amdgpu_debugfs.h"
77
#include "amdgpu_job.h"
78
#include "amdgpu_bo_list.h"
79

A
Alex Deucher 已提交
80 81 82 83 84
/*
 * Modules parameters.
 */
extern int amdgpu_modeset;
extern int amdgpu_vram_limit;
85
extern int amdgpu_vis_vram_limit;
86
extern int amdgpu_gart_size;
87
extern int amdgpu_gtt_size;
88
extern int amdgpu_moverate;
A
Alex Deucher 已提交
89 90 91 92 93 94 95 96 97
extern int amdgpu_benchmarking;
extern int amdgpu_testing;
extern int amdgpu_audio;
extern int amdgpu_disp_priority;
extern int amdgpu_hw_i2c;
extern int amdgpu_pcie_gen2;
extern int amdgpu_msi;
extern int amdgpu_lockup_timeout;
extern int amdgpu_dpm;
98
extern int amdgpu_fw_load_type;
A
Alex Deucher 已提交
99 100
extern int amdgpu_aspm;
extern int amdgpu_runtime_pm;
101
extern uint amdgpu_ip_block_mask;
A
Alex Deucher 已提交
102 103 104 105
extern int amdgpu_bapm;
extern int amdgpu_deep_color;
extern int amdgpu_vm_size;
extern int amdgpu_vm_block_size;
106
extern int amdgpu_vm_fragment_size;
107
extern int amdgpu_vm_fault_stop;
108
extern int amdgpu_vm_debug;
109
extern int amdgpu_vm_update_mode;
110
extern int amdgpu_dc;
111
extern int amdgpu_sched_jobs;
112
extern int amdgpu_sched_hw_submission;
113 114 115 116 117
extern uint amdgpu_pcie_gen_cap;
extern uint amdgpu_pcie_lane_cap;
extern uint amdgpu_cg_mask;
extern uint amdgpu_pg_mask;
extern uint amdgpu_sdma_phase_quantum;
118
extern char *amdgpu_disable_cu;
119
extern char *amdgpu_virtual_display;
120
extern uint amdgpu_pp_feature_mask;
C
Christian König 已提交
121
extern int amdgpu_vram_page_split;
A
Alex Deucher 已提交
122 123 124 125 126
extern int amdgpu_ngg;
extern int amdgpu_prim_buf_per_se;
extern int amdgpu_pos_buf_per_se;
extern int amdgpu_cntl_sb_buf_per_se;
extern int amdgpu_param_buf_per_se;
127
extern int amdgpu_job_hang_limit;
H
Hawking Zhang 已提交
128
extern int amdgpu_lbpw;
129
extern int amdgpu_compute_multipipe;
130
extern int amdgpu_gpu_recovery;
131
extern int amdgpu_emu_mode;
132
extern uint amdgpu_smu_memory_pool_size;
A
Alex Deucher 已提交
133

134 135 136
#ifdef CONFIG_DRM_AMDGPU_SI
extern int amdgpu_si_support;
#endif
137 138 139
#ifdef CONFIG_DRM_AMDGPU_CIK
extern int amdgpu_cik_support;
#endif
A
Alex Deucher 已提交
140

141
#define AMDGPU_SG_THRESHOLD			(256*1024*1024)
142
#define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
143
#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
A
Alex Deucher 已提交
144 145 146 147 148 149
#define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
#define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
#define AMDGPU_IB_POOL_SIZE			16
#define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
#define AMDGPUFB_CONN_LIMIT			4
150
#define AMDGPU_BIOS_NUM_SCRATCH			16
A
Alex Deucher 已提交
151

152 153 154
/* max number of IP instances */
#define AMDGPU_MAX_SDMA_INSTANCES		2

A
Alex Deucher 已提交
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
/* hard reset data */
#define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b

/* reset flags */
#define AMDGPU_RESET_GFX			(1 << 0)
#define AMDGPU_RESET_COMPUTE			(1 << 1)
#define AMDGPU_RESET_DMA			(1 << 2)
#define AMDGPU_RESET_CP				(1 << 3)
#define AMDGPU_RESET_GRBM			(1 << 4)
#define AMDGPU_RESET_DMA1			(1 << 5)
#define AMDGPU_RESET_RLC			(1 << 6)
#define AMDGPU_RESET_SEM			(1 << 7)
#define AMDGPU_RESET_IH				(1 << 8)
#define AMDGPU_RESET_VMC			(1 << 9)
#define AMDGPU_RESET_MC				(1 << 10)
#define AMDGPU_RESET_DISPLAY			(1 << 11)
#define AMDGPU_RESET_UVD			(1 << 12)
#define AMDGPU_RESET_VCE			(1 << 13)
#define AMDGPU_RESET_VCE1			(1 << 14)

/* max cursor sizes (in pixels) */
#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

struct amdgpu_device;
struct amdgpu_ib;
struct amdgpu_cs_parser;
182
struct amdgpu_job;
A
Alex Deucher 已提交
183
struct amdgpu_irq_src;
184
struct amdgpu_fpriv;
185
struct amdgpu_bo_va_mapping;
186
struct amdgpu_atif;
A
Alex Deucher 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215

enum amdgpu_cp_irq {
	AMDGPU_CP_IRQ_GFX_EOP = 0,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,

	AMDGPU_CP_IRQ_LAST
};

enum amdgpu_sdma_irq {
	AMDGPU_SDMA_IRQ_TRAP0 = 0,
	AMDGPU_SDMA_IRQ_TRAP1,

	AMDGPU_SDMA_IRQ_LAST
};

enum amdgpu_thermal_irq {
	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,

	AMDGPU_THERMAL_IRQ_LAST
};

216 217 218 219 220
enum amdgpu_kiq_irq {
	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
	AMDGPU_CP_KIQ_IRQ_LAST
};

221
int amdgpu_device_ip_set_clockgating_state(void *dev,
222 223
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state);
224
int amdgpu_device_ip_set_powergating_state(void *dev,
225 226 227 228 229 230 231 232
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state);
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags);
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type);
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type);
A
Alex Deucher 已提交
233

234 235 236 237 238 239 240 241 242 243
#define AMDGPU_MAX_IP_NUM 16

struct amdgpu_ip_block_status {
	bool valid;
	bool sw;
	bool hw;
	bool late_initialized;
	bool hang;
};

A
Alex Deucher 已提交
244
struct amdgpu_ip_block_version {
245 246 247 248
	const enum amd_ip_block_type type;
	const u32 major;
	const u32 minor;
	const u32 rev;
249
	const struct amd_ip_funcs *funcs;
A
Alex Deucher 已提交
250 251
};

252 253 254 255 256
struct amdgpu_ip_block {
	struct amdgpu_ip_block_status status;
	const struct amdgpu_ip_block_version *version;
};

257 258 259
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor);
A
Alex Deucher 已提交
260

261 262 263
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type);
264

265 266
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version);
A
Alex Deucher 已提交
267 268 269 270 271 272 273 274 275 276

/* provided by hw blocks that can move/clear data.  e.g., gfx or sdma */
struct amdgpu_buffer_funcs {
	/* maximum bytes in a single operation */
	uint32_t	copy_max_bytes;

	/* number of dw to reserve per operation */
	unsigned	copy_num_dw;

	/* used for buffer migration */
277
	void (*emit_copy_buffer)(struct amdgpu_ib *ib,
A
Alex Deucher 已提交
278 279 280 281 282 283 284 285 286 287 288 289 290 291
				 /* src addr in bytes */
				 uint64_t src_offset,
				 /* dst addr in bytes */
				 uint64_t dst_offset,
				 /* number of byte to transfer */
				 uint32_t byte_count);

	/* maximum bytes in a single operation */
	uint32_t	fill_max_bytes;

	/* number of dw to reserve per operation */
	unsigned	fill_num_dw;

	/* used for buffer clearing */
292
	void (*emit_fill_buffer)(struct amdgpu_ib *ib,
A
Alex Deucher 已提交
293 294 295 296 297 298 299 300 301 302
				 /* value to write to memory */
				 uint32_t src_data,
				 /* dst addr in bytes */
				 uint64_t dst_offset,
				 /* number of byte to fill */
				 uint32_t byte_count);
};

/* provided by hw blocks that can write ptes, e.g., sdma */
struct amdgpu_vm_pte_funcs {
303 304 305
	/* number of dw to reserve per operation */
	unsigned	copy_pte_num_dw;

A
Alex Deucher 已提交
306 307 308 309
	/* copy pte entries from GART */
	void (*copy_pte)(struct amdgpu_ib *ib,
			 uint64_t pe, uint64_t src,
			 unsigned count);
310

A
Alex Deucher 已提交
311
	/* write pte one entry at a time with addr mapping */
312 313 314
	void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
			  uint64_t value, unsigned count,
			  uint32_t incr);
A
Alex Deucher 已提交
315 316 317 318
	/* for linear pte/pde updates without addr mapping */
	void (*set_pte_pde)(struct amdgpu_ib *ib,
			    uint64_t pe,
			    uint64_t addr, unsigned count,
319
			    uint32_t incr, uint64_t flags);
A
Alex Deucher 已提交
320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
};

/*
 * BIOS.
 */
bool amdgpu_get_bios(struct amdgpu_device *adev);
bool amdgpu_read_bios(struct amdgpu_device *adev);

/*
 * Clocks
 */

#define AMDGPU_MAX_PPLL 3

struct amdgpu_clock {
	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
	struct amdgpu_pll spll;
	struct amdgpu_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
	uint32_t default_dispclk;
	uint32_t current_dispclk;
	uint32_t dp_extclk;
	uint32_t max_pixel_clock;
};

/*
348
 * GEM.
A
Alex Deucher 已提交
349 350
 */

351
#define AMDGPU_GEM_DOMAIN_MAX		0x3
A
Alex Deucher 已提交
352 353 354 355 356 357 358 359 360
#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)

void amdgpu_gem_object_free(struct drm_gem_object *obj);
int amdgpu_gem_object_open(struct drm_gem_object *obj,
				struct drm_file *file_priv);
void amdgpu_gem_object_close(struct drm_gem_object *obj,
				struct drm_file *file_priv);
unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
361 362 363 364
struct drm_gem_object *
amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
				 struct dma_buf_attachment *attach,
				 struct sg_table *sg);
A
Alex Deucher 已提交
365 366 367
struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
					struct drm_gem_object *gobj,
					int flags);
368 369
struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
					    struct dma_buf *dma_buf);
A
Alex Deucher 已提交
370 371 372
struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
373
int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
A
Alex Deucher 已提交
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397

/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
398 399 400

#define AMDGPU_SA_NUM_FENCE_LISTS	32

A
Alex Deucher 已提交
401 402 403 404
struct amdgpu_sa_manager {
	wait_queue_head_t	wq;
	struct amdgpu_bo	*bo;
	struct list_head	*hole;
405
	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
A
Alex Deucher 已提交
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	struct list_head	olist;
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
	uint32_t		align;
};

/* sub-allocation buffer */
struct amdgpu_sa_bo {
	struct list_head		olist;
	struct list_head		flist;
	struct amdgpu_sa_manager	*manager;
	unsigned			soffset;
	unsigned			eoffset;
421
	struct dma_fence	        *fence;
A
Alex Deucher 已提交
422 423 424 425 426
};

/*
 * GEM objects.
 */
427
void amdgpu_gem_force_release(struct amdgpu_device *adev);
A
Alex Deucher 已提交
428
int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
429
			     int alignment, u32 initial_domain,
430
			     u64 flags, enum ttm_bo_type type,
431 432
			     struct reservation_object *resv,
			     struct drm_gem_object **obj);
A
Alex Deucher 已提交
433 434 435 436 437 438 439

int amdgpu_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int amdgpu_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
440 441
int amdgpu_fence_slab_init(void);
void amdgpu_fence_slab_fini(void);
A
Alex Deucher 已提交
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474

/*
 * GPU doorbell structures, functions & helpers
 */
typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
{
	AMDGPU_DOORBELL_KIQ                     = 0x000,
	AMDGPU_DOORBELL_HIQ                     = 0x001,
	AMDGPU_DOORBELL_DIQ                     = 0x002,
	AMDGPU_DOORBELL_MEC_RING0               = 0x010,
	AMDGPU_DOORBELL_MEC_RING1               = 0x011,
	AMDGPU_DOORBELL_MEC_RING2               = 0x012,
	AMDGPU_DOORBELL_MEC_RING3               = 0x013,
	AMDGPU_DOORBELL_MEC_RING4               = 0x014,
	AMDGPU_DOORBELL_MEC_RING5               = 0x015,
	AMDGPU_DOORBELL_MEC_RING6               = 0x016,
	AMDGPU_DOORBELL_MEC_RING7               = 0x017,
	AMDGPU_DOORBELL_GFX_RING0               = 0x020,
	AMDGPU_DOORBELL_sDMA_ENGINE0            = 0x1E0,
	AMDGPU_DOORBELL_sDMA_ENGINE1            = 0x1E1,
	AMDGPU_DOORBELL_IH                      = 0x1E8,
	AMDGPU_DOORBELL_MAX_ASSIGNMENT          = 0x3FF,
	AMDGPU_DOORBELL_INVALID                 = 0xFFFF
} AMDGPU_DOORBELL_ASSIGNMENT;

struct amdgpu_doorbell {
	/* doorbell mmio */
	resource_size_t		base;
	resource_size_t		size;
	u32 __iomem		*ptr;
	u32			num_doorbells;	/* Number of doorbells actually reserved for amdgpu. */
};

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
/*
 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
 */
typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
{
	/*
	 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
	 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
	 *  Compute related doorbells are allocated from 0x00 to 0x8a
	 */


	/* kernel scheduling */
	AMDGPU_DOORBELL64_KIQ                     = 0x00,

	/* HSA interface queue and debug queue */
	AMDGPU_DOORBELL64_HIQ                     = 0x01,
	AMDGPU_DOORBELL64_DIQ                     = 0x02,

	/* Compute engines */
	AMDGPU_DOORBELL64_MEC_RING0               = 0x03,
	AMDGPU_DOORBELL64_MEC_RING1               = 0x04,
	AMDGPU_DOORBELL64_MEC_RING2               = 0x05,
	AMDGPU_DOORBELL64_MEC_RING3               = 0x06,
	AMDGPU_DOORBELL64_MEC_RING4               = 0x07,
	AMDGPU_DOORBELL64_MEC_RING5               = 0x08,
	AMDGPU_DOORBELL64_MEC_RING6               = 0x09,
	AMDGPU_DOORBELL64_MEC_RING7               = 0x0a,

	/* User queue doorbell range (128 doorbells) */
	AMDGPU_DOORBELL64_USERQUEUE_START         = 0x0b,
	AMDGPU_DOORBELL64_USERQUEUE_END           = 0x8a,

	/* Graphics engine */
	AMDGPU_DOORBELL64_GFX_RING0               = 0x8b,

	/*
	 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
	 * Graphics voltage island aperture 1
	 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
	 */

	/* sDMA engines */
	AMDGPU_DOORBELL64_sDMA_ENGINE0            = 0xF0,
	AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0     = 0xF1,
	AMDGPU_DOORBELL64_sDMA_ENGINE1            = 0xF2,
	AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1     = 0xF3,

	/* Interrupt handler */
	AMDGPU_DOORBELL64_IH                      = 0xF4,  /* For legacy interrupt ring buffer */
	AMDGPU_DOORBELL64_IH_RING1                = 0xF5,  /* For page migration request log */
	AMDGPU_DOORBELL64_IH_RING2                = 0xF6,  /* For page migration translation/invalidation log */

528 529 530 531 532 533 534 535 536
	/* VCN engine use 32 bits doorbell  */
	AMDGPU_DOORBELL64_VCN0_1                  = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
	AMDGPU_DOORBELL64_VCN2_3                  = 0xF9,
	AMDGPU_DOORBELL64_VCN4_5                  = 0xFA,
	AMDGPU_DOORBELL64_VCN6_7                  = 0xFB,

	/* overlap the doorbell assignment with VCN as they are  mutually exclusive
	 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
	 */
537 538 539 540 541 542 543 544 545
	AMDGPU_DOORBELL64_UVD_RING0_1             = 0xF8,
	AMDGPU_DOORBELL64_UVD_RING2_3             = 0xF9,
	AMDGPU_DOORBELL64_UVD_RING4_5             = 0xFA,
	AMDGPU_DOORBELL64_UVD_RING6_7             = 0xFB,

	AMDGPU_DOORBELL64_VCE_RING0_1             = 0xFC,
	AMDGPU_DOORBELL64_VCE_RING2_3             = 0xFD,
	AMDGPU_DOORBELL64_VCE_RING4_5             = 0xFE,
	AMDGPU_DOORBELL64_VCE_RING6_7             = 0xFF,
546 547 548 549 550

	AMDGPU_DOORBELL64_MAX_ASSIGNMENT          = 0xFF,
	AMDGPU_DOORBELL64_INVALID                 = 0xFFFF
} AMDGPU_DOORBELL64_ASSIGNMENT;

A
Alex Deucher 已提交
551 552 553 554 555
/*
 * IRQS.
 */

struct amdgpu_flip_work {
556
	struct delayed_work		flip_work;
A
Alex Deucher 已提交
557 558 559
	struct work_struct		unpin_work;
	struct amdgpu_device		*adev;
	int				crtc_id;
560
	u32				target_vblank;
A
Alex Deucher 已提交
561 562
	uint64_t			base;
	struct drm_pending_vblank_event *event;
563
	struct amdgpu_bo		*old_abo;
564
	struct dma_fence		*excl;
565
	unsigned			shared_count;
566 567
	struct dma_fence		**shared;
	struct dma_fence_cb		cb;
568
	bool				async;
A
Alex Deucher 已提交
569 570 571 572 573 574 575 576 577 578 579 580
};


/*
 * CP & rings.
 */

struct amdgpu_ib {
	struct amdgpu_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
581
	uint32_t			flags;
A
Alex Deucher 已提交
582 583
};

584
extern const struct drm_sched_backend_ops amdgpu_sched_ops;
585

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
/*
 * Queue manager
 */
struct amdgpu_queue_mapper {
	int 		hw_ip;
	struct mutex	lock;
	/* protected by lock */
	struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
};

struct amdgpu_queue_mgr {
	struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
};

int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
			  struct amdgpu_queue_mgr *mgr);
int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
			  struct amdgpu_queue_mgr *mgr);
int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
			 struct amdgpu_queue_mgr *mgr,
606
			 u32 hw_ip, u32 instance, u32 ring,
607 608
			 struct amdgpu_ring **out_ring);

A
Alex Deucher 已提交
609 610 611 612
/*
 * context related structures
 */

613
struct amdgpu_ctx_ring {
614
	uint64_t		sequence;
615
	struct dma_fence	**fences;
616
	struct drm_sched_entity	entity;
617 618
};

A
Alex Deucher 已提交
619
struct amdgpu_ctx {
620
	struct kref		refcount;
621
	struct amdgpu_device    *adev;
622
	struct amdgpu_queue_mgr queue_mgr;
623
	unsigned		reset_counter;
624
	unsigned        reset_counter_query;
625
	uint32_t		vram_lost_counter;
626
	spinlock_t		ring_lock;
627
	struct dma_fence	**fences;
628
	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS];
629
	bool			preamble_presented;
630 631
	enum drm_sched_priority init_priority;
	enum drm_sched_priority override_priority;
632
	struct mutex            lock;
633
	atomic_t	guilty;
A
Alex Deucher 已提交
634 635 636
};

struct amdgpu_ctx_mgr {
637 638 639 640
	struct amdgpu_device	*adev;
	struct mutex		lock;
	/* protected by lock */
	struct idr		ctx_handles;
A
Alex Deucher 已提交
641 642
};

643 644 645
struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
int amdgpu_ctx_put(struct amdgpu_ctx *ctx);

646 647
int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
			      struct dma_fence *fence, uint64_t *seq);
648
struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
649
				   struct amdgpu_ring *ring, uint64_t seq);
650
void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
651
				  enum drm_sched_priority priority);
652

653 654 655
int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
		     struct drm_file *filp);

656 657
int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);

658
void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
659
void amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr);
660
void amdgpu_ctx_mgr_entity_flush(struct amdgpu_ctx_mgr *mgr);
661
void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
662

663

A
Alex Deucher 已提交
664 665 666 667 668 669
/*
 * file private structure
 */

struct amdgpu_fpriv {
	struct amdgpu_vm	vm;
670
	struct amdgpu_bo_va	*prt_va;
671
	struct amdgpu_bo_va	*csa_va;
A
Alex Deucher 已提交
672 673
	struct mutex		bo_list_lock;
	struct idr		bo_list_handles;
674
	struct amdgpu_ctx_mgr	ctx_mgr;
A
Alex Deucher 已提交
675 676
};

677
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
A
Alex Deucher 已提交
678
		  unsigned size, struct amdgpu_ib *ib);
679
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
680
		    struct dma_fence *f);
681
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
682 683
		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
		       struct dma_fence **f);
A
Alex Deucher 已提交
684 685 686 687 688 689 690 691 692 693
int amdgpu_ib_pool_init(struct amdgpu_device *adev);
void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
int amdgpu_ib_ring_tests(struct amdgpu_device *adev);

/*
 * CS.
 */
struct amdgpu_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
694
	void			*kdata;
A
Alex Deucher 已提交
695 696 697 698 699
};

struct amdgpu_cs_parser {
	struct amdgpu_device	*adev;
	struct drm_file		*filp;
700
	struct amdgpu_ctx	*ctx;
701

A
Alex Deucher 已提交
702 703 704 705
	/* chunks */
	unsigned		nchunks;
	struct amdgpu_cs_chunk	*chunks;

706 707
	/* scheduler job object */
	struct amdgpu_job	*job;
C
Christian König 已提交
708
	struct amdgpu_ring	*ring;
A
Alex Deucher 已提交
709

710 711 712
	/* buffer objects */
	struct ww_acquire_ctx		ticket;
	struct amdgpu_bo_list		*bo_list;
713
	struct amdgpu_mn		*mn;
714 715
	struct amdgpu_bo_list_entry	vm_pd;
	struct list_head		validated;
716
	struct dma_fence		*fence;
717
	uint64_t			bytes_moved_threshold;
718
	uint64_t			bytes_moved_vis_threshold;
719
	uint64_t			bytes_moved;
720
	uint64_t			bytes_moved_vis;
721
	struct amdgpu_bo_list_entry	*evictable;
A
Alex Deucher 已提交
722 723

	/* user fence */
724
	struct amdgpu_bo_list_entry	uf_entry;
725 726 727

	unsigned num_post_dep_syncobjs;
	struct drm_syncobj **post_dep_syncobjs;
A
Alex Deucher 已提交
728 729
};

730 731
static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
				      uint32_t ib_idx, int idx)
A
Alex Deucher 已提交
732
{
733
	return p->job->ibs[ib_idx].ptr[idx];
A
Alex Deucher 已提交
734 735
}

736 737 738 739
static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
				       uint32_t ib_idx, int idx,
				       uint32_t value)
{
740
	p->job->ibs[ib_idx].ptr[idx] = value;
741 742
}

A
Alex Deucher 已提交
743 744 745
/*
 * Writeback
 */
M
Monk Liu 已提交
746
#define AMDGPU_MAX_WB 128	/* Reserve at most 128 WB slots for amdgpu-owned rings. */
A
Alex Deucher 已提交
747 748 749 750 751 752 753 754 755

struct amdgpu_wb {
	struct amdgpu_bo	*wb_obj;
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
};

756 757
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
A
Alex Deucher 已提交
758 759 760 761

/*
 * SDMA
 */
A
Alex Deucher 已提交
762
struct amdgpu_sdma_instance {
A
Alex Deucher 已提交
763 764 765
	/* SDMA firmware */
	const struct firmware	*fw;
	uint32_t		fw_version;
766
	uint32_t		feature_version;
A
Alex Deucher 已提交
767 768

	struct amdgpu_ring	ring;
769
	bool			burst_nop;
A
Alex Deucher 已提交
770 771
};

A
Alex Deucher 已提交
772 773
struct amdgpu_sdma {
	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
774 775 776 777
#ifdef CONFIG_DRM_AMDGPU_SI
	//SI DMA has a difference trap irq number for the second engine
	struct amdgpu_irq_src	trap_irq_1;
#endif
A
Alex Deucher 已提交
778 779
	struct amdgpu_irq_src	trap_irq;
	struct amdgpu_irq_src	illegal_inst_irq;
780
	int			num_instances;
781
	uint32_t                    srbm_soft_reset;
A
Alex Deucher 已提交
782 783
};

A
Alex Deucher 已提交
784 785 786
/*
 * Firmware
 */
787 788 789 790 791 792
enum amdgpu_firmware_load_type {
	AMDGPU_FW_LOAD_DIRECT = 0,
	AMDGPU_FW_LOAD_SMU,
	AMDGPU_FW_LOAD_PSP,
};

A
Alex Deucher 已提交
793 794
struct amdgpu_firmware {
	struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
795
	enum amdgpu_firmware_load_type load_type;
A
Alex Deucher 已提交
796 797
	struct amdgpu_bo *fw_buf;
	unsigned int fw_size;
798
	unsigned int max_ucodes;
799 800 801 802
	/* firmwares are loaded by psp instead of smu from vega10 */
	const struct amdgpu_psp_funcs *funcs;
	struct amdgpu_bo *rbuf;
	struct mutex mutex;
803 804 805

	/* gpu info firmware data pointer */
	const struct firmware *gpu_info_fw;
806 807 808

	void *fw_buf_ptr;
	uint64_t fw_buf_mc;
A
Alex Deucher 已提交
809 810 811 812 813 814 815 816 817 818 819 820 821
};

/*
 * Benchmarking
 */
void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);


/*
 * Testing
 */
void amdgpu_test_moves(struct amdgpu_device *adev);

822

A
Alex Deucher 已提交
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
/*
 * amdgpu smumgr functions
 */
struct amdgpu_smumgr_funcs {
	int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
	int (*request_smu_load_fw)(struct amdgpu_device *adev);
	int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
};

/*
 * amdgpu smumgr
 */
struct amdgpu_smumgr {
	struct amdgpu_bo *toc_buf;
	struct amdgpu_bo *smu_buf;
	/* asic priv smu data */
	void *priv;
	spinlock_t smu_lock;
	/* smumgr functions */
	const struct amdgpu_smumgr_funcs *smumgr_funcs;
	/* ucode loading complete flag */
	uint32_t fw_flags;
};

/*
 * ASIC specific register table accessible by UMD
 */
struct amdgpu_allowed_register_entry {
	uint32_t reg_offset;
	bool grbm_indexed;
};

/*
 * ASIC specific functions.
 */
struct amdgpu_asic_funcs {
	bool (*read_disabled_bios)(struct amdgpu_device *adev);
860 861
	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
				   u8 *bios, u32 length_bytes);
A
Alex Deucher 已提交
862 863 864 865 866 867 868 869 870
	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
			     u32 sh_num, u32 reg_offset, u32 *value);
	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
	int (*reset)(struct amdgpu_device *adev);
	/* get the reference clock */
	u32 (*get_xclk)(struct amdgpu_device *adev);
	/* MM block clocks */
	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
871 872 873
	/* static power management */
	int (*get_pcie_lanes)(struct amdgpu_device *adev);
	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
874 875
	/* get config memsize register */
	u32 (*get_config_memsize)(struct amdgpu_device *adev);
876
	/* flush hdp write queue */
877
	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
878
	/* invalidate hdp read cache */
879 880
	void (*invalidate_hdp)(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring);
881 882
	/* check if the asic needs a full reset of if soft reset will work */
	bool (*need_full_reset)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
};

/*
 * IOCTL.
 */
int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);

int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
			struct drm_file *filp);
int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
			struct drm_file *filp);
int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
906 907
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp);
A
Alex Deucher 已提交
908
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
909 910
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
A
Alex Deucher 已提交
911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935

int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);

/* VRAM scratch page for HDP bug, default vram page */
struct amdgpu_vram_scratch {
	struct amdgpu_bo		*robj;
	volatile uint32_t		*ptr;
	u64				gpu_addr;
};

/*
 * ACPI
 */
struct amdgpu_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct amdgpu_atcs {
	struct amdgpu_atcs_functions functions;
};

936 937 938 939 940 941 942 943 944 945
/*
 * Firmware VRAM reservation
 */
struct amdgpu_fw_vram_usage {
	u64 start_offset;
	u64 size;
	struct amdgpu_bo *reserved_bo;
	void *va;
};

C
Chunming Zhou 已提交
946 947 948
/*
 * CGS
 */
949 950
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
951

A
Alex Deucher 已提交
952 953 954 955 956 957 958 959 960
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);

typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);

961 962 963 964 965

/*
 * amdgpu nbio functions
 *
 */
966 967 968 969 970 971 972 973 974 975 976 977 978 979
struct nbio_hdp_flush_reg {
	u32 ref_and_mask_cp0;
	u32 ref_and_mask_cp1;
	u32 ref_and_mask_cp2;
	u32 ref_and_mask_cp3;
	u32 ref_and_mask_cp4;
	u32 ref_and_mask_cp5;
	u32 ref_and_mask_cp6;
	u32 ref_and_mask_cp7;
	u32 ref_and_mask_cp8;
	u32 ref_and_mask_cp9;
	u32 ref_and_mask_sdma0;
	u32 ref_and_mask_sdma1;
};
980 981

struct amdgpu_nbio_funcs {
982 983 984 985 986 987 988
	const struct nbio_hdp_flush_reg *hdp_flush_reg;
	u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
	u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
	u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
	u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
	u32 (*get_rev_id)(struct amdgpu_device *adev);
	void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
989
	void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
	u32 (*get_memsize)(struct amdgpu_device *adev);
	void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
				    bool use_doorbell, int doorbell_index);
	void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
					 bool enable);
	void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
						  bool enable);
	void (*ih_doorbell_range)(struct amdgpu_device *adev,
				  bool use_doorbell, int doorbell_index);
	void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
						 bool enable);
	void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
						bool enable);
	void (*get_clockgating_state)(struct amdgpu_device *adev,
				      u32 *flags);
	void (*ih_control)(struct amdgpu_device *adev);
	void (*init_registers)(struct amdgpu_device *adev);
	void (*detect_hw_virt)(struct amdgpu_device *adev);
1008 1009
};

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
struct amdgpu_df_funcs {
	void (*init)(struct amdgpu_device *adev);
	void (*enable_broadcast_mode)(struct amdgpu_device *adev,
				      bool enable);
	u32 (*get_fb_channel_number)(struct amdgpu_device *adev);
	u32 (*get_hbm_channel_number)(struct amdgpu_device *adev);
	void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
						 bool enable);
	void (*get_clockgating_state)(struct amdgpu_device *adev,
				      u32 *flags);
1020 1021
	void (*enable_ecc_force_par_wr_rmw)(struct amdgpu_device *adev,
					    bool enable);
1022
};
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
/* Define the HW IP blocks will be used in driver , add more if necessary */
enum amd_hw_ip_block_type {
	GC_HWIP = 1,
	HDP_HWIP,
	SDMA0_HWIP,
	SDMA1_HWIP,
	MMHUB_HWIP,
	ATHUB_HWIP,
	NBIO_HWIP,
	MP0_HWIP,
1033
	MP1_HWIP,
1034 1035 1036 1037 1038 1039 1040 1041 1042
	UVD_HWIP,
	VCN_HWIP = UVD_HWIP,
	VCE_HWIP,
	DF_HWIP,
	DCE_HWIP,
	OSSSYS_HWIP,
	SMUIO_HWIP,
	PWR_HWIP,
	NBIF_HWIP,
1043
	THM_HWIP,
R
Rex Zhu 已提交
1044
	CLK_HWIP,
1045 1046 1047 1048 1049
	MAX_HWIP
};

#define HWIP_MAX_INSTANCE	6

1050 1051 1052
struct amd_powerplay {
	void *pp_handle;
	const struct amd_pm_funcs *pp_funcs;
1053
	uint32_t pp_feature;
1054 1055
};

1056
#define AMDGPU_RESET_MAGIC_NUM 64
A
Alex Deucher 已提交
1057 1058 1059 1060 1061
struct amdgpu_device {
	struct device			*dev;
	struct drm_device		*ddev;
	struct pci_dev			*pdev;

1062 1063 1064 1065
#ifdef CONFIG_DRM_AMD_ACP
	struct amdgpu_acp		acp;
#endif

A
Alex Deucher 已提交
1066
	/* ASIC */
1067
	enum amd_asic_type		asic_type;
A
Alex Deucher 已提交
1068 1069 1070 1071 1072 1073 1074 1075
	uint32_t			family;
	uint32_t			rev_id;
	uint32_t			external_rev_id;
	unsigned long			flags;
	int				usec_timeout;
	const struct amdgpu_asic_funcs	*asic_funcs;
	bool				shutdown;
	bool				need_dma32;
1076
	bool				need_swiotlb;
A
Alex Deucher 已提交
1077
	bool				accel_working;
1078
	struct work_struct		reset_work;
A
Alex Deucher 已提交
1079 1080 1081
	struct notifier_block		acpi_nb;
	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1082
	unsigned			debugfs_count;
A
Alex Deucher 已提交
1083
#if defined(CONFIG_DEBUG_FS)
1084
	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
A
Alex Deucher 已提交
1085
#endif
1086
	struct amdgpu_atif		*atif;
A
Alex Deucher 已提交
1087 1088 1089 1090 1091 1092 1093 1094
	struct amdgpu_atcs		atcs;
	struct mutex			srbm_mutex;
	/* GRBM index mutex. Protects concurrent access to GRBM index */
	struct mutex                    grbm_idx_mutex;
	struct dev_pm_domain		vga_pm_domain;
	bool				have_disp_power_ref;

	/* BIOS */
1095
	bool				is_atom_fw;
A
Alex Deucher 已提交
1096
	uint8_t				*bios;
E
Evan Quan 已提交
1097
	uint32_t			bios_size;
K
Kent Russell 已提交
1098
	struct amdgpu_bo		*stolen_vga_memory;
1099
	uint32_t			bios_scratch_reg_offset;
A
Alex Deucher 已提交
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];

	/* Register/doorbell mmio */
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
	void __iomem			*rmmio;
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
	amdgpu_rreg_t			smc_rreg;
	amdgpu_wreg_t			smc_wreg;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	amdgpu_rreg_t			pcie_rreg;
	amdgpu_wreg_t			pcie_wreg;
1116 1117
	amdgpu_rreg_t			pciep_rreg;
	amdgpu_wreg_t			pciep_wreg;
A
Alex Deucher 已提交
1118 1119 1120 1121 1122 1123 1124 1125
	/* protects concurrent UVD register access */
	spinlock_t uvd_ctx_idx_lock;
	amdgpu_rreg_t			uvd_ctx_rreg;
	amdgpu_wreg_t			uvd_ctx_wreg;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	amdgpu_rreg_t			didt_rreg;
	amdgpu_wreg_t			didt_wreg;
1126 1127 1128 1129
	/* protects concurrent gc_cac register access */
	spinlock_t gc_cac_idx_lock;
	amdgpu_rreg_t			gc_cac_rreg;
	amdgpu_wreg_t			gc_cac_wreg;
1130 1131 1132 1133
	/* protects concurrent se_cac register access */
	spinlock_t se_cac_idx_lock;
	amdgpu_rreg_t			se_cac_rreg;
	amdgpu_wreg_t			se_cac_wreg;
A
Alex Deucher 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t audio_endpt_idx_lock;
	amdgpu_block_rreg_t		audio_endpt_rreg;
	amdgpu_block_wreg_t		audio_endpt_wreg;
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
	struct amdgpu_doorbell		doorbell;

	/* clock/pll info */
	struct amdgpu_clock            clock;

	/* MC */
1146
	struct amdgpu_gmc		gmc;
A
Alex Deucher 已提交
1147
	struct amdgpu_gart		gart;
1148
	dma_addr_t			dummy_page_addr;
A
Alex Deucher 已提交
1149
	struct amdgpu_vm_manager	vm_manager;
A
Alex Xie 已提交
1150
	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
A
Alex Deucher 已提交
1151 1152 1153 1154 1155 1156

	/* memory management */
	struct amdgpu_mman		mman;
	struct amdgpu_vram_scratch	vram_scratch;
	struct amdgpu_wb		wb;
	atomic64_t			num_bytes_moved;
1157
	atomic64_t			num_evictions;
1158
	atomic64_t			num_vram_cpu_page_faults;
1159
	atomic_t			gpu_reset_counter;
1160
	atomic_t			vram_lost_counter;
A
Alex Deucher 已提交
1161

1162 1163 1164 1165 1166
	/* data for buffer migration throttling */
	struct {
		spinlock_t		lock;
		s64			last_update_us;
		s64			accum_us; /* accumulated microseconds */
1167
		s64			accum_us_vis; /* for visible VRAM */
1168 1169 1170
		u32			log2_max_MBps;
	} mm_stats;

A
Alex Deucher 已提交
1171
	/* display */
1172
	bool				enable_virtual_display;
A
Alex Deucher 已提交
1173
	struct amdgpu_mode_info		mode_info;
1174
	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
A
Alex Deucher 已提交
1175 1176 1177 1178 1179 1180
	struct work_struct		hotplug_work;
	struct amdgpu_irq_src		crtc_irq;
	struct amdgpu_irq_src		pageflip_irq;
	struct amdgpu_irq_src		hpd_irq;

	/* rings */
1181
	u64				fence_context;
A
Alex Deucher 已提交
1182 1183 1184 1185 1186 1187 1188 1189
	unsigned			num_rings;
	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
	bool				ib_pool_ready;
	struct amdgpu_sa_manager	ring_tmp_bo;

	/* interrupts */
	struct amdgpu_irq		irq;

1190 1191
	/* powerplay */
	struct amd_powerplay		powerplay;
1192
	bool				pp_force_state_enabled;
1193

A
Alex Deucher 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	/* dpm */
	struct amdgpu_pm		pm;
	u32				cg_flags;
	u32				pg_flags;

	/* amdgpu smumgr */
	struct amdgpu_smumgr smu;

	/* gfx */
	struct amdgpu_gfx		gfx;

	/* sdma */
A
Alex Deucher 已提交
1206
	struct amdgpu_sdma		sdma;
A
Alex Deucher 已提交
1207

1208 1209 1210 1211 1212 1213 1214 1215
	/* uvd */
	struct amdgpu_uvd		uvd;

	/* vce */
	struct amdgpu_vce		vce;

	/* vcn */
	struct amdgpu_vcn		vcn;
A
Alex Deucher 已提交
1216 1217 1218 1219

	/* firmwares */
	struct amdgpu_firmware		firmware;

1220 1221 1222
	/* PSP */
	struct psp_context		psp;

A
Alex Deucher 已提交
1223 1224 1225
	/* GDS */
	struct amdgpu_gds		gds;

1226 1227 1228
	/* display related functionality */
	struct amdgpu_display_manager dm;

1229
	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
A
Alex Deucher 已提交
1230 1231 1232 1233 1234
	int				num_ip_blocks;
	struct mutex	mn_lock;
	DECLARE_HASHTABLE(mn_hash, 7);

	/* tracking pinned memory */
1235 1236 1237
	atomic64_t vram_pin_size;
	atomic64_t visible_pin_size;
	atomic64_t gart_pin_size;
1238 1239 1240

	/* amdkfd interface */
	struct kfd_dev          *kfd;
1241

1242 1243 1244
	/* soc15 register offset based on ip, instance and  segment */
	uint32_t 		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];

1245
	const struct amdgpu_nbio_funcs	*nbio_funcs;
1246
	const struct amdgpu_df_funcs	*df_funcs;
1247

1248 1249 1250
	/* delayed work_func for deferring clockgating during resume */
	struct delayed_work     late_init_work;

1251
	struct amdgpu_virt	virt;
1252 1253
	/* firmware VRAM reservation */
	struct amdgpu_fw_vram_usage fw_vram_usage;
1254 1255 1256 1257

	/* link all shadow bo */
	struct list_head                shadow_list;
	struct mutex                    shadow_list_lock;
1258 1259 1260
	/* keep an lru list of rings by HW IP */
	struct list_head		ring_lru_list;
	spinlock_t			ring_lru_list_lock;
1261

1262 1263
	/* record hw reset is performed */
	bool has_hw_reset;
1264
	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
1265

1266 1267
	/* record last mm index being written through WREG32*/
	unsigned long last_mm_index;
1268 1269
	bool                            in_gpu_reset;
	struct mutex  lock_reset;
A
Alex Deucher 已提交
1270 1271
};

1272 1273 1274 1275 1276
static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
{
	return container_of(bdev, struct amdgpu_device, mman.bdev);
}

A
Alex Deucher 已提交
1277 1278 1279 1280 1281 1282 1283 1284
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void amdgpu_device_fini(struct amdgpu_device *adev);
int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);

uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
1285
			uint32_t acc_flags);
A
Alex Deucher 已提交
1286
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
1287
		    uint32_t acc_flags);
1288 1289 1290
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);

A
Alex Deucher 已提交
1291 1292 1293 1294 1295
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);

u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
1296 1297
u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
A
Alex Deucher 已提交
1298

1299 1300 1301
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);

1302 1303
int emu_soc_asic_init(struct amdgpu_device *adev);

A
Alex Deucher 已提交
1304 1305 1306
/*
 * Registers read & write functions.
 */
M
Monk Liu 已提交
1307 1308 1309 1310 1311 1312 1313

#define AMDGPU_REGS_IDX       (1<<0)
#define AMDGPU_REGS_NO_KIQ    (1<<1)

#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)

1314 1315 1316
#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))

M
Monk Liu 已提交
1317 1318 1319 1320 1321
#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
A
Alex Deucher 已提交
1322 1323 1324 1325
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1326 1327
#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
1328 1329 1330 1331 1332 1333
#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1334 1335
#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1336 1337
#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))

#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
1362 1363
#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
A
Alex Deucher 已提交
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373

#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK

#define REG_SET_FIELD(orig_val, reg, field, field_val)			\
	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))

#define REG_GET_FIELD(value, reg, field)				\
	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1374 1375 1376

#define WREG32_FIELD(reg, field, val)	\
	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
A
Alex Deucher 已提交
1377

1378 1379 1380
#define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))

A
Alex Deucher 已提交
1381 1382 1383 1384 1385 1386 1387
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (adev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

A
Alex Deucher 已提交
1388 1389
static inline struct amdgpu_sdma_instance *
amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
1390 1391 1392 1393
{
	struct amdgpu_device *adev = ring->adev;
	int i;

A
Alex Deucher 已提交
1394 1395
	for (i = 0; i < adev->sdma.num_instances; i++)
		if (&adev->sdma.instance[i].ring == ring)
1396 1397 1398
			break;

	if (i < AMDGPU_MAX_SDMA_INSTANCES)
A
Alex Deucher 已提交
1399
		return &adev->sdma.instance[i];
1400 1401 1402 1403
	else
		return NULL;
}

A
Alex Deucher 已提交
1404 1405 1406 1407 1408 1409 1410 1411
/*
 * ASICs macro.
 */
#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1412 1413 1414
#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
A
Alex Deucher 已提交
1415
#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1416
#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
A
Alex Deucher 已提交
1417
#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1418
#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1419 1420
#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1421
#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1422
#define amdgpu_gmc_flush_gpu_tlb(adev, vmid) (adev)->gmc.gmc_funcs->flush_gpu_tlb((adev), (vmid))
1423 1424
#define amdgpu_gmc_emit_flush_gpu_tlb(r, vmid, addr) (r)->adev->gmc.gmc_funcs->emit_flush_gpu_tlb((r), (vmid), (addr))
#define amdgpu_gmc_emit_pasid_mapping(r, vmid, pasid) (r)->adev->gmc.gmc_funcs->emit_pasid_mapping((r), (vmid), (pasid))
1425 1426 1427
#define amdgpu_gmc_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gmc.gmc_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
#define amdgpu_gmc_get_vm_pde(adev, level, dst, flags) (adev)->gmc.gmc_funcs->get_vm_pde((adev), (level), (dst), (flags))
#define amdgpu_gmc_get_pte_flags(adev, flags) (adev)->gmc.gmc_funcs->get_vm_pte_flags((adev),(flags))
A
Alex Deucher 已提交
1428
#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
1429
#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
A
Alex Deucher 已提交
1430 1431
#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1432
#define amdgpu_ring_patch_cs_in_place(r, p, ib) ((r)->funcs->patch_cs_in_place((p), (ib)))
A
Alex Deucher 已提交
1433
#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
1434
#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
A
Alex Deucher 已提交
1435 1436 1437
#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
1438
#define amdgpu_ring_emit_ib(r, ib, vmid, c) (r)->funcs->emit_ib((r), (ib), (vmid), (c))
1439
#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
1440
#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
1441
#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
A
Alex Deucher 已提交
1442
#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
1443
#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
1444
#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
1445
#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
1446 1447
#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
1448
#define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m))
1449
#define amdgpu_ring_emit_reg_write_reg_wait(r, d0, d1, v, m) (r)->funcs->emit_reg_write_reg_wait((r), (d0), (d1), (v), (m))
1450
#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
1451
#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
M
Monk Liu 已提交
1452 1453
#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
A
Alex Deucher 已提交
1454 1455 1456 1457 1458 1459 1460
#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
1461
#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
A
Alex Deucher 已提交
1462 1463 1464
#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
1465
#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b))
1466
#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
A
Alex Deucher 已提交
1467
#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
1468
#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
A
Alex Deucher 已提交
1469 1470

/* Common functions */
1471 1472
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
			      struct amdgpu_job* job, bool force);
1473
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
A
Alex Deucher 已提交
1474
bool amdgpu_device_need_post(struct amdgpu_device *adev);
1475
void amdgpu_display_update_priority(struct amdgpu_device *adev);
C
Chunming Zhou 已提交
1476

1477 1478
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes);
1479
void amdgpu_device_vram_location(struct amdgpu_device *adev,
1480
				 struct amdgpu_gmc *mc, u64 base);
1481
void amdgpu_device_gart_location(struct amdgpu_device *adev,
1482
				 struct amdgpu_gmc *mc);
1483
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1484
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
A
Alex Deucher 已提交
1485 1486 1487 1488
					     const u32 *registers,
					     const u32 array_size);

bool amdgpu_device_is_px(struct drm_device *dev);
1489
void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable);
A
Alex Deucher 已提交
1490 1491 1492 1493
/* atpx handler */
#if defined(CONFIG_VGA_SWITCHEROO)
void amdgpu_register_atpx_handler(void);
void amdgpu_unregister_atpx_handler(void);
1494
bool amdgpu_has_atpx_dgpu_power_cntl(void);
1495
bool amdgpu_is_atpx_hybrid(void);
1496
bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1497
bool amdgpu_has_atpx(void);
A
Alex Deucher 已提交
1498 1499 1500
#else
static inline void amdgpu_register_atpx_handler(void) {}
static inline void amdgpu_unregister_atpx_handler(void) {}
1501
static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1502
static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1503
static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1504
static inline bool amdgpu_has_atpx(void) { return false; }
A
Alex Deucher 已提交
1505 1506
#endif

1507 1508 1509 1510 1511 1512
#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
void *amdgpu_atpx_get_dhandle(void);
#else
static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
#endif

A
Alex Deucher 已提交
1513 1514 1515 1516
/*
 * KMS
 */
extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1517
extern const int amdgpu_max_kms_ioctl;
A
Alex Deucher 已提交
1518 1519

int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
1520
void amdgpu_driver_unload_kms(struct drm_device *dev);
A
Alex Deucher 已提交
1521 1522 1523 1524
void amdgpu_driver_lastclose_kms(struct drm_device *dev);
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
void amdgpu_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv);
1525
int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1526 1527
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
1528 1529 1530
u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
A
Alex Deucher 已提交
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
			     unsigned long arg);

/*
 * functions used by amdgpu_encoder.c
 */
struct amdgpu_afmt_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);

/* amdgpu_acpi.c */
#if defined(CONFIG_ACPI)
int amdgpu_acpi_init(struct amdgpu_device *adev);
void amdgpu_acpi_fini(struct amdgpu_device *adev);
bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
						u8 perf_req, bool advertise);
int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
#else
static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
#endif

1566 1567 1568
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **mapping);
A
Alex Deucher 已提交
1569

1570 1571 1572 1573 1574 1575
#if defined(CONFIG_DRM_AMD_DC)
int amdgpu_dm_display_resume(struct amdgpu_device *adev );
#else
static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
#endif

A
Alex Deucher 已提交
1576 1577
#include "amdgpu_object.h"
#endif