amdgpu.h 37.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __AMDGPU_H__
#define __AMDGPU_H__

31 32
#include "amdgpu_ctx.h"

A
Alex Deucher 已提交
33 34 35 36
#include <linux/atomic.h>
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
37
#include <linux/rbtree.h>
A
Alex Deucher 已提交
38
#include <linux/hashtable.h>
39
#include <linux/dma-fence.h>
A
Alex Deucher 已提交
40

41 42 43 44 45
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_execbuf_util.h>
A
Alex Deucher 已提交
46

47
#include <drm/amdgpu_drm.h>
48 49
#include <drm/drm_gem.h>
#include <drm/drm_ioctl.h>
50
#include <drm/gpu_scheduler.h>
A
Alex Deucher 已提交
51

52
#include <kgd_kfd_interface.h>
53 54
#include "dm_pp_interface.h"
#include "kgd_pp_interface.h"
55

56
#include "amd_shared.h"
A
Alex Deucher 已提交
57 58 59 60
#include "amdgpu_mode.h"
#include "amdgpu_ih.h"
#include "amdgpu_irq.h"
#include "amdgpu_ucode.h"
61
#include "amdgpu_ttm.h"
62
#include "amdgpu_psp.h"
A
Alex Deucher 已提交
63
#include "amdgpu_gds.h"
64
#include "amdgpu_sync.h"
65
#include "amdgpu_ring.h"
66
#include "amdgpu_vm.h"
67
#include "amdgpu_dpm.h"
68
#include "amdgpu_acp.h"
69
#include "amdgpu_uvd.h"
70
#include "amdgpu_vce.h"
71
#include "amdgpu_vcn.h"
72
#include "amdgpu_jpeg.h"
73
#include "amdgpu_mn.h"
74
#include "amdgpu_gmc.h"
75
#include "amdgpu_gfx.h"
76
#include "amdgpu_sdma.h"
77
#include "amdgpu_nbio.h"
78
#include "amdgpu_dm.h"
79
#include "amdgpu_virt.h"
80
#include "amdgpu_csa.h"
81
#include "amdgpu_gart.h"
82
#include "amdgpu_debugfs.h"
83
#include "amdgpu_job.h"
84
#include "amdgpu_bo_list.h"
85
#include "amdgpu_gem.h"
86
#include "amdgpu_doorbell.h"
87
#include "amdgpu_amdkfd.h"
88
#include "amdgpu_smu.h"
89
#include "amdgpu_discovery.h"
90
#include "amdgpu_mes.h"
91
#include "amdgpu_umc.h"
92
#include "amdgpu_mmhub.h"
93

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
#define MAX_GPU_INSTANCE		16

struct amdgpu_gpu_instance
{
	struct amdgpu_device		*adev;
	int				mgpu_fan_enabled;
};

struct amdgpu_mgpu_info
{
	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
	struct mutex			mutex;
	uint32_t			num_gpu;
	uint32_t			num_dgpu;
	uint32_t			num_apu;
};

111
#define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
112

A
Alex Deucher 已提交
113 114 115 116 117
/*
 * Modules parameters.
 */
extern int amdgpu_modeset;
extern int amdgpu_vram_limit;
118
extern int amdgpu_vis_vram_limit;
119
extern int amdgpu_gart_size;
120
extern int amdgpu_gtt_size;
121
extern int amdgpu_moverate;
A
Alex Deucher 已提交
122 123 124 125 126 127 128
extern int amdgpu_benchmarking;
extern int amdgpu_testing;
extern int amdgpu_audio;
extern int amdgpu_disp_priority;
extern int amdgpu_hw_i2c;
extern int amdgpu_pcie_gen2;
extern int amdgpu_msi;
129
extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
A
Alex Deucher 已提交
130
extern int amdgpu_dpm;
131
extern int amdgpu_fw_load_type;
A
Alex Deucher 已提交
132 133
extern int amdgpu_aspm;
extern int amdgpu_runtime_pm;
134
extern uint amdgpu_ip_block_mask;
A
Alex Deucher 已提交
135 136 137 138
extern int amdgpu_bapm;
extern int amdgpu_deep_color;
extern int amdgpu_vm_size;
extern int amdgpu_vm_block_size;
139
extern int amdgpu_vm_fragment_size;
140
extern int amdgpu_vm_fault_stop;
141
extern int amdgpu_vm_debug;
142
extern int amdgpu_vm_update_mode;
143
extern int amdgpu_exp_hw_support;
144
extern int amdgpu_dc;
145
extern int amdgpu_sched_jobs;
146
extern int amdgpu_sched_hw_submission;
147 148 149 150 151
extern uint amdgpu_pcie_gen_cap;
extern uint amdgpu_pcie_lane_cap;
extern uint amdgpu_cg_mask;
extern uint amdgpu_pg_mask;
extern uint amdgpu_sdma_phase_quantum;
152
extern char *amdgpu_disable_cu;
153
extern char *amdgpu_virtual_display;
154
extern uint amdgpu_pp_feature_mask;
155
extern uint amdgpu_force_long_training;
156
extern int amdgpu_job_hang_limit;
H
Hawking Zhang 已提交
157
extern int amdgpu_lbpw;
158
extern int amdgpu_compute_multipipe;
159
extern int amdgpu_gpu_recovery;
160
extern int amdgpu_emu_mode;
161
extern uint amdgpu_smu_memory_pool_size;
162
extern uint amdgpu_dc_feature_mask;
163
extern uint amdgpu_dm_abm_level;
164
extern struct amdgpu_mgpu_info mgpu_info;
165 166
extern int amdgpu_ras_enable;
extern uint amdgpu_ras_mask;
167
extern int amdgpu_async_gfx_ring;
168
extern int amdgpu_mcbp;
169
extern int amdgpu_discovery;
170
extern int amdgpu_mes;
171
extern int amdgpu_noretry;
172
extern int amdgpu_force_asic_type;
173
#ifdef CONFIG_HSA_AMD
174
extern int sched_policy;
175 176
#else
static const int sched_policy = KFD_SCHED_POLICY_HWS;
177
#endif
A
Alex Deucher 已提交
178

179 180 181
#ifdef CONFIG_DRM_AMDGPU_SI
extern int amdgpu_si_support;
#endif
182 183 184
#ifdef CONFIG_DRM_AMDGPU_CIK
extern int amdgpu_cik_support;
#endif
A
Alex Deucher 已提交
185

186
#define AMDGPU_VM_MAX_NUM_CTX			4096
187
#define AMDGPU_SG_THRESHOLD			(256*1024*1024)
188
#define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
189
#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
A
Alex Deucher 已提交
190
#define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
191
#define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
A
Alex Deucher 已提交
192 193 194 195
/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
#define AMDGPU_IB_POOL_SIZE			16
#define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
#define AMDGPUFB_CONN_LIMIT			4
196
#define AMDGPU_BIOS_NUM_SCRATCH			16
A
Alex Deucher 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224

/* hard reset data */
#define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b

/* reset flags */
#define AMDGPU_RESET_GFX			(1 << 0)
#define AMDGPU_RESET_COMPUTE			(1 << 1)
#define AMDGPU_RESET_DMA			(1 << 2)
#define AMDGPU_RESET_CP				(1 << 3)
#define AMDGPU_RESET_GRBM			(1 << 4)
#define AMDGPU_RESET_DMA1			(1 << 5)
#define AMDGPU_RESET_RLC			(1 << 6)
#define AMDGPU_RESET_SEM			(1 << 7)
#define AMDGPU_RESET_IH				(1 << 8)
#define AMDGPU_RESET_VMC			(1 << 9)
#define AMDGPU_RESET_MC				(1 << 10)
#define AMDGPU_RESET_DISPLAY			(1 << 11)
#define AMDGPU_RESET_UVD			(1 << 12)
#define AMDGPU_RESET_VCE			(1 << 13)
#define AMDGPU_RESET_VCE1			(1 << 14)

/* max cursor sizes (in pixels) */
#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

struct amdgpu_device;
struct amdgpu_ib;
struct amdgpu_cs_parser;
225
struct amdgpu_job;
A
Alex Deucher 已提交
226
struct amdgpu_irq_src;
227
struct amdgpu_fpriv;
228
struct amdgpu_bo_va_mapping;
229
struct amdgpu_atif;
230
struct kfd_vm_fault_info;
A
Alex Deucher 已提交
231 232

enum amdgpu_cp_irq {
233 234
	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
A
Alex Deucher 已提交
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,

	AMDGPU_CP_IRQ_LAST
};

enum amdgpu_thermal_irq {
	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,

	AMDGPU_THERMAL_IRQ_LAST
};

254 255 256 257 258
enum amdgpu_kiq_irq {
	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
	AMDGPU_CP_KIQ_IRQ_LAST
};

259 260
#define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
#define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
261
#define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
262

263
int amdgpu_device_ip_set_clockgating_state(void *dev,
264 265
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state);
266
int amdgpu_device_ip_set_powergating_state(void *dev,
267 268 269 270 271 272 273 274
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state);
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags);
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type);
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type);
A
Alex Deucher 已提交
275

276 277 278 279 280 281 282 283 284 285
#define AMDGPU_MAX_IP_NUM 16

struct amdgpu_ip_block_status {
	bool valid;
	bool sw;
	bool hw;
	bool late_initialized;
	bool hang;
};

A
Alex Deucher 已提交
286
struct amdgpu_ip_block_version {
287 288 289 290
	const enum amd_ip_block_type type;
	const u32 major;
	const u32 minor;
	const u32 rev;
291
	const struct amd_ip_funcs *funcs;
A
Alex Deucher 已提交
292 293
};

294 295 296
#define HW_REV(_Major, _Minor, _Rev) \
	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))

297 298 299 300 301
struct amdgpu_ip_block {
	struct amdgpu_ip_block_status status;
	const struct amdgpu_ip_block_version *version;
};

302 303 304
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor);
A
Alex Deucher 已提交
305

306 307 308
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type);
309

310 311
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version);
A
Alex Deucher 已提交
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360

/*
 * BIOS.
 */
bool amdgpu_get_bios(struct amdgpu_device *adev);
bool amdgpu_read_bios(struct amdgpu_device *adev);

/*
 * Clocks
 */

#define AMDGPU_MAX_PPLL 3

struct amdgpu_clock {
	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
	struct amdgpu_pll spll;
	struct amdgpu_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
	uint32_t default_dispclk;
	uint32_t current_dispclk;
	uint32_t dp_extclk;
	uint32_t max_pixel_clock;
};

/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
361 362 363

#define AMDGPU_SA_NUM_FENCE_LISTS	32

A
Alex Deucher 已提交
364 365 366 367
struct amdgpu_sa_manager {
	wait_queue_head_t	wq;
	struct amdgpu_bo	*bo;
	struct list_head	*hole;
368
	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
A
Alex Deucher 已提交
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
	struct list_head	olist;
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
	uint32_t		align;
};

/* sub-allocation buffer */
struct amdgpu_sa_bo {
	struct list_head		olist;
	struct list_head		flist;
	struct amdgpu_sa_manager	*manager;
	unsigned			soffset;
	unsigned			eoffset;
384
	struct dma_fence	        *fence;
A
Alex Deucher 已提交
385 386
};

387 388
int amdgpu_fence_slab_init(void);
void amdgpu_fence_slab_fini(void);
A
Alex Deucher 已提交
389 390 391 392 393 394

/*
 * IRQS.
 */

struct amdgpu_flip_work {
395
	struct delayed_work		flip_work;
A
Alex Deucher 已提交
396 397 398
	struct work_struct		unpin_work;
	struct amdgpu_device		*adev;
	int				crtc_id;
399
	u32				target_vblank;
A
Alex Deucher 已提交
400 401
	uint64_t			base;
	struct drm_pending_vblank_event *event;
402
	struct amdgpu_bo		*old_abo;
403
	struct dma_fence		*excl;
404
	unsigned			shared_count;
405 406
	struct dma_fence		**shared;
	struct dma_fence_cb		cb;
407
	bool				async;
A
Alex Deucher 已提交
408 409 410 411 412 413 414 415 416 417 418 419
};


/*
 * CP & rings.
 */

struct amdgpu_ib {
	struct amdgpu_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
420
	uint32_t			flags;
A
Alex Deucher 已提交
421 422
};

423
extern const struct drm_sched_backend_ops amdgpu_sched_ops;
424

A
Alex Deucher 已提交
425 426 427 428 429 430
/*
 * file private structure
 */

struct amdgpu_fpriv {
	struct amdgpu_vm	vm;
431
	struct amdgpu_bo_va	*prt_va;
432
	struct amdgpu_bo_va	*csa_va;
A
Alex Deucher 已提交
433 434
	struct mutex		bo_list_lock;
	struct idr		bo_list_handles;
435
	struct amdgpu_ctx_mgr	ctx_mgr;
A
Alex Deucher 已提交
436 437
};

438 439
int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);

440
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
A
Alex Deucher 已提交
441
		  unsigned size, struct amdgpu_ib *ib);
442
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
443
		    struct dma_fence *f);
444
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
445 446
		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
		       struct dma_fence **f);
A
Alex Deucher 已提交
447 448 449 450 451 452 453 454 455 456
int amdgpu_ib_pool_init(struct amdgpu_device *adev);
void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
int amdgpu_ib_ring_tests(struct amdgpu_device *adev);

/*
 * CS.
 */
struct amdgpu_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
457
	void			*kdata;
A
Alex Deucher 已提交
458 459
};

460 461 462 463 464 465
struct amdgpu_cs_post_dep {
	struct drm_syncobj *syncobj;
	struct dma_fence_chain *chain;
	u64 point;
};

A
Alex Deucher 已提交
466 467 468
struct amdgpu_cs_parser {
	struct amdgpu_device	*adev;
	struct drm_file		*filp;
469
	struct amdgpu_ctx	*ctx;
470

A
Alex Deucher 已提交
471 472 473 474
	/* chunks */
	unsigned		nchunks;
	struct amdgpu_cs_chunk	*chunks;

475 476
	/* scheduler job object */
	struct amdgpu_job	*job;
477
	struct drm_sched_entity	*entity;
A
Alex Deucher 已提交
478

479 480 481
	/* buffer objects */
	struct ww_acquire_ctx		ticket;
	struct amdgpu_bo_list		*bo_list;
482
	struct amdgpu_mn		*mn;
483 484
	struct amdgpu_bo_list_entry	vm_pd;
	struct list_head		validated;
485
	struct dma_fence		*fence;
486
	uint64_t			bytes_moved_threshold;
487
	uint64_t			bytes_moved_vis_threshold;
488
	uint64_t			bytes_moved;
489
	uint64_t			bytes_moved_vis;
A
Alex Deucher 已提交
490 491

	/* user fence */
492
	struct amdgpu_bo_list_entry	uf_entry;
493

494 495
	unsigned			num_post_deps;
	struct amdgpu_cs_post_dep	*post_deps;
A
Alex Deucher 已提交
496 497
};

498 499
static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
				      uint32_t ib_idx, int idx)
A
Alex Deucher 已提交
500
{
501
	return p->job->ibs[ib_idx].ptr[idx];
A
Alex Deucher 已提交
502 503
}

504 505 506 507
static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
				       uint32_t ib_idx, int idx,
				       uint32_t value)
{
508
	p->job->ibs[ib_idx].ptr[idx] = value;
509 510
}

A
Alex Deucher 已提交
511 512 513
/*
 * Writeback
 */
M
Monk Liu 已提交
514
#define AMDGPU_MAX_WB 128	/* Reserve at most 128 WB slots for amdgpu-owned rings. */
A
Alex Deucher 已提交
515 516 517 518 519 520 521 522 523

struct amdgpu_wb {
	struct amdgpu_bo	*wb_obj;
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
};

524 525
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
A
Alex Deucher 已提交
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545

/*
 * Benchmarking
 */
void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);


/*
 * Testing
 */
void amdgpu_test_moves(struct amdgpu_device *adev);

/*
 * ASIC specific register table accessible by UMD
 */
struct amdgpu_allowed_register_entry {
	uint32_t reg_offset;
	bool grbm_indexed;
};

546 547 548 549 550 551 552 553
enum amd_reset_method {
	AMD_RESET_METHOD_LEGACY = 0,
	AMD_RESET_METHOD_MODE0,
	AMD_RESET_METHOD_MODE1,
	AMD_RESET_METHOD_MODE2,
	AMD_RESET_METHOD_BACO
};

A
Alex Deucher 已提交
554 555 556 557 558
/*
 * ASIC specific functions.
 */
struct amdgpu_asic_funcs {
	bool (*read_disabled_bios)(struct amdgpu_device *adev);
559 560
	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
				   u8 *bios, u32 length_bytes);
A
Alex Deucher 已提交
561 562 563 564
	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
			     u32 sh_num, u32 reg_offset, u32 *value);
	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
	int (*reset)(struct amdgpu_device *adev);
565
	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
566 567 568 569 570
	/* get the reference clock */
	u32 (*get_xclk)(struct amdgpu_device *adev);
	/* MM block clocks */
	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
571 572 573
	/* static power management */
	int (*get_pcie_lanes)(struct amdgpu_device *adev);
	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
574 575
	/* get config memsize register */
	u32 (*get_config_memsize)(struct amdgpu_device *adev);
576
	/* flush hdp write queue */
577
	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
578
	/* invalidate hdp read cache */
579 580
	void (*invalidate_hdp)(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring);
581 582
	/* check if the asic needs a full reset of if soft reset will work */
	bool (*need_full_reset)(struct amdgpu_device *adev);
583 584
	/* initialize doorbell layout for specific asic*/
	void (*init_doorbell_index)(struct amdgpu_device *adev);
585 586 587
	/* PCIe bandwidth usage */
	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
			       uint64_t *count1);
588 589
	/* do we need to reset the asic at init time (e.g., kexec) */
	bool (*need_reset_on_init)(struct amdgpu_device *adev);
590 591
	/* PCIe replay counter */
	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
592 593
	/* device supports BACO */
	bool (*supports_baco)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
594 595 596 597 598 599 600 601 602
};

/*
 * IOCTL.
 */
int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);

int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
603 604
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp);
A
Alex Deucher 已提交
605
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
606 607
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
A
Alex Deucher 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629

/* VRAM scratch page for HDP bug, default vram page */
struct amdgpu_vram_scratch {
	struct amdgpu_bo		*robj;
	volatile uint32_t		*ptr;
	u64				gpu_addr;
};

/*
 * ACPI
 */
struct amdgpu_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct amdgpu_atcs {
	struct amdgpu_atcs_functions functions;
};

630 631 632 633 634 635 636 637
/*
 * Firmware VRAM reservation
 */
struct amdgpu_fw_vram_usage {
	u64 start_offset;
	u64 size;
	struct amdgpu_bo *reserved_bo;
	void *va;
638

639
	/* GDDR6 training support flag.
640 641
	*/
	bool mem_train_support;
642 643
};

C
Chunming Zhou 已提交
644 645 646
/*
 * CGS
 */
647 648
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
649

A
Alex Deucher 已提交
650 651 652 653 654 655
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);

656 657 658
typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);

A
Alex Deucher 已提交
659 660 661
typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);

662 663 664 665 666
struct amdgpu_mmio_remap {
	u32 reg_offset;
	resource_size_t bus_addr;
};

667
struct amdgpu_df_funcs {
668
	void (*sw_init)(struct amdgpu_device *adev);
669
	void (*sw_fini)(struct amdgpu_device *adev);
670 671 672 673 674 675 676 677
	void (*enable_broadcast_mode)(struct amdgpu_device *adev,
				      bool enable);
	u32 (*get_fb_channel_number)(struct amdgpu_device *adev);
	u32 (*get_hbm_channel_number)(struct amdgpu_device *adev);
	void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
						 bool enable);
	void (*get_clockgating_state)(struct amdgpu_device *adev,
				      u32 *flags);
678 679
	void (*enable_ecc_force_par_wr_rmw)(struct amdgpu_device *adev,
					    bool enable);
680 681 682 683 684 685
	int (*pmc_start)(struct amdgpu_device *adev, uint64_t config,
					 int is_enable);
	int (*pmc_stop)(struct amdgpu_device *adev, uint64_t config,
					 int is_disable);
	void (*pmc_get_count)(struct amdgpu_device *adev, uint64_t config,
					 uint64_t *count);
686 687 688
	uint64_t (*get_fica)(struct amdgpu_device *adev, uint32_t ficaa_val);
	void (*set_fica)(struct amdgpu_device *adev, uint32_t ficaa_val,
			 uint32_t ficadl_val, uint32_t ficadh_val);
689
};
690 691 692 693 694 695
/* Define the HW IP blocks will be used in driver , add more if necessary */
enum amd_hw_ip_block_type {
	GC_HWIP = 1,
	HDP_HWIP,
	SDMA0_HWIP,
	SDMA1_HWIP,
L
Le Ma 已提交
696 697 698 699 700 701
	SDMA2_HWIP,
	SDMA3_HWIP,
	SDMA4_HWIP,
	SDMA5_HWIP,
	SDMA6_HWIP,
	SDMA7_HWIP,
702 703 704 705
	MMHUB_HWIP,
	ATHUB_HWIP,
	NBIO_HWIP,
	MP0_HWIP,
706
	MP1_HWIP,
707 708
	UVD_HWIP,
	VCN_HWIP = UVD_HWIP,
709
	JPEG_HWIP = VCN_HWIP,
710 711 712 713 714 715 716
	VCE_HWIP,
	DF_HWIP,
	DCE_HWIP,
	OSSSYS_HWIP,
	SMUIO_HWIP,
	PWR_HWIP,
	NBIF_HWIP,
717
	THM_HWIP,
R
Rex Zhu 已提交
718
	CLK_HWIP,
719 720
	UMC_HWIP,
	RSMU_HWIP,
721 722 723
	MAX_HWIP
};

724
#define HWIP_MAX_INSTANCE	8
725

726 727 728 729 730
struct amd_powerplay {
	void *pp_handle;
	const struct amd_pm_funcs *pp_funcs;
};

731
#define AMDGPU_RESET_MAGIC_NUM 64
732
#define AMDGPU_MAX_DF_PERFMONS 4
A
Alex Deucher 已提交
733 734 735 736 737
struct amdgpu_device {
	struct device			*dev;
	struct drm_device		*ddev;
	struct pci_dev			*pdev;

738 739 740 741
#ifdef CONFIG_DRM_AMD_ACP
	struct amdgpu_acp		acp;
#endif

A
Alex Deucher 已提交
742
	/* ASIC */
743
	enum amd_asic_type		asic_type;
A
Alex Deucher 已提交
744 745 746 747 748 749 750
	uint32_t			family;
	uint32_t			rev_id;
	uint32_t			external_rev_id;
	unsigned long			flags;
	int				usec_timeout;
	const struct amdgpu_asic_funcs	*asic_funcs;
	bool				shutdown;
751
	bool				need_swiotlb;
A
Alex Deucher 已提交
752 753 754 755
	bool				accel_working;
	struct notifier_block		acpi_nb;
	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
756
	unsigned			debugfs_count;
A
Alex Deucher 已提交
757
#if defined(CONFIG_DEBUG_FS)
758
	struct dentry                   *debugfs_preempt;
759
	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
A
Alex Deucher 已提交
760
#endif
761
	struct amdgpu_atif		*atif;
A
Alex Deucher 已提交
762 763 764 765 766 767
	struct amdgpu_atcs		atcs;
	struct mutex			srbm_mutex;
	/* GRBM index mutex. Protects concurrent access to GRBM index */
	struct mutex                    grbm_idx_mutex;
	struct dev_pm_domain		vga_pm_domain;
	bool				have_disp_power_ref;
768
	bool                            have_atomics_support;
A
Alex Deucher 已提交
769 770

	/* BIOS */
771
	bool				is_atom_fw;
A
Alex Deucher 已提交
772
	uint8_t				*bios;
E
Evan Quan 已提交
773
	uint32_t			bios_size;
K
Kent Russell 已提交
774
	struct amdgpu_bo		*stolen_vga_memory;
775
	struct amdgpu_bo		*discovery_memory;
776
	uint32_t			bios_scratch_reg_offset;
A
Alex Deucher 已提交
777 778 779 780 781 782 783 784
	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];

	/* Register/doorbell mmio */
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
	void __iomem			*rmmio;
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
785
	struct amdgpu_mmio_remap        rmmio_remap;
A
Alex Deucher 已提交
786 787 788 789 790 791 792 793
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
	amdgpu_rreg_t			smc_rreg;
	amdgpu_wreg_t			smc_wreg;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	amdgpu_rreg_t			pcie_rreg;
	amdgpu_wreg_t			pcie_wreg;
794 795
	amdgpu_rreg_t			pciep_rreg;
	amdgpu_wreg_t			pciep_wreg;
796 797
	amdgpu_rreg64_t			pcie_rreg64;
	amdgpu_wreg64_t			pcie_wreg64;
A
Alex Deucher 已提交
798 799 800 801 802 803 804 805
	/* protects concurrent UVD register access */
	spinlock_t uvd_ctx_idx_lock;
	amdgpu_rreg_t			uvd_ctx_rreg;
	amdgpu_wreg_t			uvd_ctx_wreg;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	amdgpu_rreg_t			didt_rreg;
	amdgpu_wreg_t			didt_wreg;
806 807 808 809
	/* protects concurrent gc_cac register access */
	spinlock_t gc_cac_idx_lock;
	amdgpu_rreg_t			gc_cac_rreg;
	amdgpu_wreg_t			gc_cac_wreg;
810 811 812 813
	/* protects concurrent se_cac register access */
	spinlock_t se_cac_idx_lock;
	amdgpu_rreg_t			se_cac_rreg;
	amdgpu_wreg_t			se_cac_wreg;
A
Alex Deucher 已提交
814 815 816 817 818 819 820 821 822 823 824 825
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t audio_endpt_idx_lock;
	amdgpu_block_rreg_t		audio_endpt_rreg;
	amdgpu_block_wreg_t		audio_endpt_wreg;
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
	struct amdgpu_doorbell		doorbell;

	/* clock/pll info */
	struct amdgpu_clock            clock;

	/* MC */
826
	struct amdgpu_gmc		gmc;
A
Alex Deucher 已提交
827
	struct amdgpu_gart		gart;
828
	dma_addr_t			dummy_page_addr;
A
Alex Deucher 已提交
829
	struct amdgpu_vm_manager	vm_manager;
A
Alex Xie 已提交
830
	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
831
	unsigned			num_vmhubs;
A
Alex Deucher 已提交
832 833 834 835 836 837

	/* memory management */
	struct amdgpu_mman		mman;
	struct amdgpu_vram_scratch	vram_scratch;
	struct amdgpu_wb		wb;
	atomic64_t			num_bytes_moved;
838
	atomic64_t			num_evictions;
839
	atomic64_t			num_vram_cpu_page_faults;
840
	atomic_t			gpu_reset_counter;
841
	atomic_t			vram_lost_counter;
A
Alex Deucher 已提交
842

843 844 845 846 847
	/* data for buffer migration throttling */
	struct {
		spinlock_t		lock;
		s64			last_update_us;
		s64			accum_us; /* accumulated microseconds */
848
		s64			accum_us_vis; /* for visible VRAM */
849 850 851
		u32			log2_max_MBps;
	} mm_stats;

A
Alex Deucher 已提交
852
	/* display */
853
	bool				enable_virtual_display;
A
Alex Deucher 已提交
854
	struct amdgpu_mode_info		mode_info;
855
	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
A
Alex Deucher 已提交
856 857
	struct work_struct		hotplug_work;
	struct amdgpu_irq_src		crtc_irq;
858
	struct amdgpu_irq_src		vupdate_irq;
A
Alex Deucher 已提交
859 860 861 862
	struct amdgpu_irq_src		pageflip_irq;
	struct amdgpu_irq_src		hpd_irq;

	/* rings */
863
	u64				fence_context;
A
Alex Deucher 已提交
864 865 866 867 868 869 870 871
	unsigned			num_rings;
	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
	bool				ib_pool_ready;
	struct amdgpu_sa_manager	ring_tmp_bo;

	/* interrupts */
	struct amdgpu_irq		irq;

872 873
	/* powerplay */
	struct amd_powerplay		powerplay;
874
	bool				pp_force_state_enabled;
875

876 877 878
	/* smu */
	struct smu_context		smu;

A
Alex Deucher 已提交
879 880 881 882 883
	/* dpm */
	struct amdgpu_pm		pm;
	u32				cg_flags;
	u32				pg_flags;

884 885 886
	/* nbio */
	struct amdgpu_nbio		nbio;

887 888 889
	/* mmhub */
	struct amdgpu_mmhub		mmhub;

A
Alex Deucher 已提交
890 891 892 893
	/* gfx */
	struct amdgpu_gfx		gfx;

	/* sdma */
A
Alex Deucher 已提交
894
	struct amdgpu_sdma		sdma;
A
Alex Deucher 已提交
895

896 897 898 899 900 901 902 903
	/* uvd */
	struct amdgpu_uvd		uvd;

	/* vce */
	struct amdgpu_vce		vce;

	/* vcn */
	struct amdgpu_vcn		vcn;
A
Alex Deucher 已提交
904

905 906 907
	/* jpeg */
	struct amdgpu_jpeg		jpeg;

A
Alex Deucher 已提交
908 909 910
	/* firmwares */
	struct amdgpu_firmware		firmware;

911 912 913
	/* PSP */
	struct psp_context		psp;

A
Alex Deucher 已提交
914 915 916
	/* GDS */
	struct amdgpu_gds		gds;

917 918 919
	/* KFD */
	struct amdgpu_kfd_dev		kfd;

920 921 922
	/* UMC */
	struct amdgpu_umc		umc;

923 924 925
	/* display related functionality */
	struct amdgpu_display_manager dm;

926 927 928
	/* discovery */
	uint8_t				*discovery;

929 930 931 932
	/* mes */
	bool                            enable_mes;
	struct amdgpu_mes               mes;

933
	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
A
Alex Deucher 已提交
934 935 936 937 938
	int				num_ip_blocks;
	struct mutex	mn_lock;
	DECLARE_HASHTABLE(mn_hash, 7);

	/* tracking pinned memory */
939 940 941
	atomic64_t vram_pin_size;
	atomic64_t visible_pin_size;
	atomic64_t gart_pin_size;
942

943 944 945
	/* soc15 register offset based on ip, instance and  segment */
	uint32_t 		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];

946
	const struct amdgpu_df_funcs	*df_funcs;
947

948
	/* delayed work_func for deferring clockgating during resume */
949
	struct delayed_work     delayed_init_work;
950

951
	struct amdgpu_virt	virt;
952 953
	/* firmware VRAM reservation */
	struct amdgpu_fw_vram_usage fw_vram_usage;
954 955 956 957

	/* link all shadow bo */
	struct list_head                shadow_list;
	struct mutex                    shadow_list_lock;
958 959 960
	/* keep an lru list of rings by HW IP */
	struct list_head		ring_lru_list;
	spinlock_t			ring_lru_list_lock;
961

962 963
	/* record hw reset is performed */
	bool has_hw_reset;
964
	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
965

966 967 968
	/* s3/s4 mask */
	bool                            in_suspend;

969 970
	/* record last mm index being written through WREG32*/
	unsigned long last_mm_index;
971
	bool                            in_gpu_reset;
972
	enum pp_mp1_state               mp1_state;
973
	struct mutex  lock_reset;
974
	struct amdgpu_doorbell_index doorbell_index;
975

976 977
	struct mutex			notifier_lock;

978
	int asic_reset_res;
979
	struct work_struct		xgmi_reset_work;
980

981 982 983 984
	long				gfx_timeout;
	long				sdma_timeout;
	long				video_timeout;
	long				compute_timeout;
985 986

	uint64_t			unique_id;
987
	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
988 989 990

	/* device pstate */
	int				pstate;
991 992
	/* enable runtime pm on the device */
	bool                            runpm;
993 994 995

	bool                            pm_sysfs_en;
	bool                            ucode_sysfs_en;
A
Alex Deucher 已提交
996 997
};

998 999 1000 1001 1002
static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
{
	return container_of(bdev, struct amdgpu_device, mman.bdev);
}

A
Alex Deucher 已提交
1003 1004 1005 1006 1007 1008 1009
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void amdgpu_device_fini(struct amdgpu_device *adev);
int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);

1010 1011
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write);
A
Alex Deucher 已提交
1012
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
1013
			uint32_t acc_flags);
A
Alex Deucher 已提交
1014
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
1015
		    uint32_t acc_flags);
1016 1017 1018
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);

A
Alex Deucher 已提交
1019 1020 1021
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);

1022 1023 1024
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);

1025 1026
int emu_soc_asic_init(struct amdgpu_device *adev);

A
Alex Deucher 已提交
1027 1028 1029
/*
 * Registers read & write functions.
 */
M
Monk Liu 已提交
1030 1031 1032 1033 1034 1035 1036

#define AMDGPU_REGS_IDX       (1<<0)
#define AMDGPU_REGS_NO_KIQ    (1<<1)

#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)

1037 1038 1039
#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))

M
Monk Liu 已提交
1040 1041 1042 1043 1044
#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
A
Alex Deucher 已提交
1045 1046 1047 1048
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1049 1050
#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1051 1052
#define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
#define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
A
Alex Deucher 已提交
1053 1054 1055 1056 1057 1058
#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1059 1060
#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1061 1062
#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))

#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK

#define REG_SET_FIELD(orig_val, reg, field, field_val)			\
	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))

#define REG_GET_FIELD(value, reg, field)				\
	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1094 1095 1096

#define WREG32_FIELD(reg, field, val)	\
	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
A
Alex Deucher 已提交
1097

1098 1099 1100
#define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))

A
Alex Deucher 已提交
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (adev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

/*
 * ASICs macro.
 */
#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1113
#define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
A
Alex Deucher 已提交
1114 1115 1116
#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1117 1118 1119
#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
A
Alex Deucher 已提交
1120
#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1121
#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
A
Alex Deucher 已提交
1122
#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1123
#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1124 1125
#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1126
#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1127
#define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1128
#define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1129
#define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1130
#define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1131 1132
#define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))

1133
#define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
A
Alex Deucher 已提交
1134 1135

/* Common functions */
1136
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1137
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1138
			      struct amdgpu_job* job);
1139
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
A
Alex Deucher 已提交
1140
bool amdgpu_device_need_post(struct amdgpu_device *adev);
C
Chunming Zhou 已提交
1141

1142 1143
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes);
1144
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1145
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
A
Alex Deucher 已提交
1146 1147 1148
					     const u32 *registers,
					     const u32 array_size);

1149
bool amdgpu_device_supports_boco(struct drm_device *dev);
1150
bool amdgpu_device_supports_baco(struct drm_device *dev);
1151 1152
bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
				      struct amdgpu_device *peer_adev);
1153 1154
int amdgpu_device_baco_enter(struct drm_device *dev);
int amdgpu_device_baco_exit(struct drm_device *dev);
1155

A
Alex Deucher 已提交
1156 1157 1158 1159
/* atpx handler */
#if defined(CONFIG_VGA_SWITCHEROO)
void amdgpu_register_atpx_handler(void);
void amdgpu_unregister_atpx_handler(void);
1160
bool amdgpu_has_atpx_dgpu_power_cntl(void);
1161
bool amdgpu_is_atpx_hybrid(void);
1162
bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1163
bool amdgpu_has_atpx(void);
A
Alex Deucher 已提交
1164 1165 1166
#else
static inline void amdgpu_register_atpx_handler(void) {}
static inline void amdgpu_unregister_atpx_handler(void) {}
1167
static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1168
static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1169
static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1170
static inline bool amdgpu_has_atpx(void) { return false; }
A
Alex Deucher 已提交
1171 1172
#endif

1173 1174 1175 1176 1177 1178
#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
void *amdgpu_atpx_get_dhandle(void);
#else
static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
#endif

A
Alex Deucher 已提交
1179 1180 1181 1182
/*
 * KMS
 */
extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1183
extern const int amdgpu_max_kms_ioctl;
A
Alex Deucher 已提交
1184 1185

int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
1186
void amdgpu_driver_unload_kms(struct drm_device *dev);
A
Alex Deucher 已提交
1187 1188 1189 1190
void amdgpu_driver_lastclose_kms(struct drm_device *dev);
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
void amdgpu_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv);
1191
int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1192 1193
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1194 1195 1196
u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
A
Alex Deucher 已提交
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
			     unsigned long arg);

/*
 * functions used by amdgpu_encoder.c
 */
struct amdgpu_afmt_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);

/* amdgpu_acpi.c */
#if defined(CONFIG_ACPI)
int amdgpu_acpi_init(struct amdgpu_device *adev);
void amdgpu_acpi_fini(struct amdgpu_device *adev);
bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
						u8 perf_req, bool advertise);
int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1227 1228 1229

void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
		struct amdgpu_dm_backlight_caps *caps);
A
Alex Deucher 已提交
1230 1231 1232 1233 1234
#else
static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
#endif

1235 1236 1237
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **mapping);
A
Alex Deucher 已提交
1238

1239 1240 1241 1242 1243 1244
#if defined(CONFIG_DRM_AMD_DC)
int amdgpu_dm_display_resume(struct amdgpu_device *adev );
#else
static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
#endif

1245 1246 1247 1248

void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);

A
Alex Deucher 已提交
1249
#include "amdgpu_object.h"
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263

/* used by df_v3_6.c and amdgpu_pmu.c */
#define AMDGPU_PMU_ATTR(_name, _object)					\
static ssize_t								\
_name##_show(struct device *dev,					\
			       struct device_attribute *attr,		\
			       char *page)				\
{									\
	BUILD_BUG_ON(sizeof(_object) >= PAGE_SIZE - 1);			\
	return sprintf(page, _object "\n");				\
}									\
									\
static struct device_attribute pmu_attr_##_name = __ATTR_RO(_name)

A
Alex Deucher 已提交
1264
#endif
1265