amdgpu.h 34.6 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __AMDGPU_H__
#define __AMDGPU_H__

31 32
#include "amdgpu_ctx.h"

A
Alex Deucher 已提交
33 34 35 36
#include <linux/atomic.h>
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
37
#include <linux/rbtree.h>
A
Alex Deucher 已提交
38
#include <linux/hashtable.h>
39
#include <linux/dma-fence.h>
A
Alex Deucher 已提交
40

41 42 43 44 45
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_execbuf_util.h>
A
Alex Deucher 已提交
46

C
Chunming Zhou 已提交
47
#include <drm/drmP.h>
A
Alex Deucher 已提交
48
#include <drm/drm_gem.h>
49
#include <drm/amdgpu_drm.h>
50
#include <drm/gpu_scheduler.h>
A
Alex Deucher 已提交
51

52
#include <kgd_kfd_interface.h>
53 54
#include "dm_pp_interface.h"
#include "kgd_pp_interface.h"
55

56
#include "amd_shared.h"
A
Alex Deucher 已提交
57 58 59 60
#include "amdgpu_mode.h"
#include "amdgpu_ih.h"
#include "amdgpu_irq.h"
#include "amdgpu_ucode.h"
61
#include "amdgpu_ttm.h"
62
#include "amdgpu_psp.h"
A
Alex Deucher 已提交
63
#include "amdgpu_gds.h"
64
#include "amdgpu_sync.h"
65
#include "amdgpu_ring.h"
66
#include "amdgpu_vm.h"
67
#include "amdgpu_dpm.h"
68
#include "amdgpu_acp.h"
69
#include "amdgpu_uvd.h"
70
#include "amdgpu_vce.h"
71
#include "amdgpu_vcn.h"
72
#include "amdgpu_mn.h"
73
#include "amdgpu_gmc.h"
74
#include "amdgpu_gfx.h"
75
#include "amdgpu_sdma.h"
76
#include "amdgpu_dm.h"
77
#include "amdgpu_virt.h"
78
#include "amdgpu_csa.h"
79
#include "amdgpu_gart.h"
80
#include "amdgpu_debugfs.h"
81
#include "amdgpu_job.h"
82
#include "amdgpu_bo_list.h"
83
#include "amdgpu_gem.h"
84
#include "amdgpu_doorbell.h"
85
#include "amdgpu_amdkfd.h"
86

87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
#define MAX_GPU_INSTANCE		16

struct amdgpu_gpu_instance
{
	struct amdgpu_device		*adev;
	int				mgpu_fan_enabled;
};

struct amdgpu_mgpu_info
{
	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
	struct mutex			mutex;
	uint32_t			num_gpu;
	uint32_t			num_dgpu;
	uint32_t			num_apu;
};

A
Alex Deucher 已提交
104 105 106 107 108
/*
 * Modules parameters.
 */
extern int amdgpu_modeset;
extern int amdgpu_vram_limit;
109
extern int amdgpu_vis_vram_limit;
110
extern int amdgpu_gart_size;
111
extern int amdgpu_gtt_size;
112
extern int amdgpu_moverate;
A
Alex Deucher 已提交
113 114 115 116 117 118 119 120 121
extern int amdgpu_benchmarking;
extern int amdgpu_testing;
extern int amdgpu_audio;
extern int amdgpu_disp_priority;
extern int amdgpu_hw_i2c;
extern int amdgpu_pcie_gen2;
extern int amdgpu_msi;
extern int amdgpu_lockup_timeout;
extern int amdgpu_dpm;
122
extern int amdgpu_fw_load_type;
A
Alex Deucher 已提交
123 124
extern int amdgpu_aspm;
extern int amdgpu_runtime_pm;
125
extern uint amdgpu_ip_block_mask;
A
Alex Deucher 已提交
126 127 128 129
extern int amdgpu_bapm;
extern int amdgpu_deep_color;
extern int amdgpu_vm_size;
extern int amdgpu_vm_block_size;
130
extern int amdgpu_vm_fragment_size;
131
extern int amdgpu_vm_fault_stop;
132
extern int amdgpu_vm_debug;
133
extern int amdgpu_vm_update_mode;
134
extern int amdgpu_dc;
135
extern int amdgpu_sched_jobs;
136
extern int amdgpu_sched_hw_submission;
137 138 139 140 141
extern uint amdgpu_pcie_gen_cap;
extern uint amdgpu_pcie_lane_cap;
extern uint amdgpu_cg_mask;
extern uint amdgpu_pg_mask;
extern uint amdgpu_sdma_phase_quantum;
142
extern char *amdgpu_disable_cu;
143
extern char *amdgpu_virtual_display;
144
extern uint amdgpu_pp_feature_mask;
C
Christian König 已提交
145
extern int amdgpu_vram_page_split;
A
Alex Deucher 已提交
146 147 148 149 150
extern int amdgpu_ngg;
extern int amdgpu_prim_buf_per_se;
extern int amdgpu_pos_buf_per_se;
extern int amdgpu_cntl_sb_buf_per_se;
extern int amdgpu_param_buf_per_se;
151
extern int amdgpu_job_hang_limit;
H
Hawking Zhang 已提交
152
extern int amdgpu_lbpw;
153
extern int amdgpu_compute_multipipe;
154
extern int amdgpu_gpu_recovery;
155
extern int amdgpu_emu_mode;
156
extern uint amdgpu_smu_memory_pool_size;
157
extern uint amdgpu_dc_feature_mask;
158
extern struct amdgpu_mgpu_info mgpu_info;
A
Alex Deucher 已提交
159

160 161 162
#ifdef CONFIG_DRM_AMDGPU_SI
extern int amdgpu_si_support;
#endif
163 164 165
#ifdef CONFIG_DRM_AMDGPU_CIK
extern int amdgpu_cik_support;
#endif
A
Alex Deucher 已提交
166

167
#define AMDGPU_VM_MAX_NUM_CTX			4096
168
#define AMDGPU_SG_THRESHOLD			(256*1024*1024)
169
#define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
170
#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
A
Alex Deucher 已提交
171
#define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
172
#define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
A
Alex Deucher 已提交
173 174 175 176
/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
#define AMDGPU_IB_POOL_SIZE			16
#define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
#define AMDGPUFB_CONN_LIMIT			4
177
#define AMDGPU_BIOS_NUM_SCRATCH			16
A
Alex Deucher 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205

/* hard reset data */
#define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b

/* reset flags */
#define AMDGPU_RESET_GFX			(1 << 0)
#define AMDGPU_RESET_COMPUTE			(1 << 1)
#define AMDGPU_RESET_DMA			(1 << 2)
#define AMDGPU_RESET_CP				(1 << 3)
#define AMDGPU_RESET_GRBM			(1 << 4)
#define AMDGPU_RESET_DMA1			(1 << 5)
#define AMDGPU_RESET_RLC			(1 << 6)
#define AMDGPU_RESET_SEM			(1 << 7)
#define AMDGPU_RESET_IH				(1 << 8)
#define AMDGPU_RESET_VMC			(1 << 9)
#define AMDGPU_RESET_MC				(1 << 10)
#define AMDGPU_RESET_DISPLAY			(1 << 11)
#define AMDGPU_RESET_UVD			(1 << 12)
#define AMDGPU_RESET_VCE			(1 << 13)
#define AMDGPU_RESET_VCE1			(1 << 14)

/* max cursor sizes (in pixels) */
#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

struct amdgpu_device;
struct amdgpu_ib;
struct amdgpu_cs_parser;
206
struct amdgpu_job;
A
Alex Deucher 已提交
207
struct amdgpu_irq_src;
208
struct amdgpu_fpriv;
209
struct amdgpu_bo_va_mapping;
210
struct amdgpu_atif;
A
Alex Deucher 已提交
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

enum amdgpu_cp_irq {
	AMDGPU_CP_IRQ_GFX_EOP = 0,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,

	AMDGPU_CP_IRQ_LAST
};

enum amdgpu_thermal_irq {
	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,

	AMDGPU_THERMAL_IRQ_LAST
};

233 234 235 236 237
enum amdgpu_kiq_irq {
	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
	AMDGPU_CP_KIQ_IRQ_LAST
};

238 239
#define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
#define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
240
#define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
241

242
int amdgpu_device_ip_set_clockgating_state(void *dev,
243 244
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state);
245
int amdgpu_device_ip_set_powergating_state(void *dev,
246 247 248 249 250 251 252 253
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state);
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags);
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type);
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type);
A
Alex Deucher 已提交
254

255 256 257 258 259 260 261 262 263 264
#define AMDGPU_MAX_IP_NUM 16

struct amdgpu_ip_block_status {
	bool valid;
	bool sw;
	bool hw;
	bool late_initialized;
	bool hang;
};

A
Alex Deucher 已提交
265
struct amdgpu_ip_block_version {
266 267 268 269
	const enum amd_ip_block_type type;
	const u32 major;
	const u32 minor;
	const u32 rev;
270
	const struct amd_ip_funcs *funcs;
A
Alex Deucher 已提交
271 272
};

273 274 275 276 277
struct amdgpu_ip_block {
	struct amdgpu_ip_block_status status;
	const struct amdgpu_ip_block_version *version;
};

278 279 280
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor);
A
Alex Deucher 已提交
281

282 283 284
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type);
285

286 287
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version);
A
Alex Deucher 已提交
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336

/*
 * BIOS.
 */
bool amdgpu_get_bios(struct amdgpu_device *adev);
bool amdgpu_read_bios(struct amdgpu_device *adev);

/*
 * Clocks
 */

#define AMDGPU_MAX_PPLL 3

struct amdgpu_clock {
	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
	struct amdgpu_pll spll;
	struct amdgpu_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
	uint32_t default_dispclk;
	uint32_t current_dispclk;
	uint32_t dp_extclk;
	uint32_t max_pixel_clock;
};

/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
337 338 339

#define AMDGPU_SA_NUM_FENCE_LISTS	32

A
Alex Deucher 已提交
340 341 342 343
struct amdgpu_sa_manager {
	wait_queue_head_t	wq;
	struct amdgpu_bo	*bo;
	struct list_head	*hole;
344
	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
A
Alex Deucher 已提交
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
	struct list_head	olist;
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
	uint32_t		align;
};

/* sub-allocation buffer */
struct amdgpu_sa_bo {
	struct list_head		olist;
	struct list_head		flist;
	struct amdgpu_sa_manager	*manager;
	unsigned			soffset;
	unsigned			eoffset;
360
	struct dma_fence	        *fence;
A
Alex Deucher 已提交
361 362
};

363 364
int amdgpu_fence_slab_init(void);
void amdgpu_fence_slab_fini(void);
A
Alex Deucher 已提交
365 366 367 368 369 370

/*
 * IRQS.
 */

struct amdgpu_flip_work {
371
	struct delayed_work		flip_work;
A
Alex Deucher 已提交
372 373 374
	struct work_struct		unpin_work;
	struct amdgpu_device		*adev;
	int				crtc_id;
375
	u32				target_vblank;
A
Alex Deucher 已提交
376 377
	uint64_t			base;
	struct drm_pending_vblank_event *event;
378
	struct amdgpu_bo		*old_abo;
379
	struct dma_fence		*excl;
380
	unsigned			shared_count;
381 382
	struct dma_fence		**shared;
	struct dma_fence_cb		cb;
383
	bool				async;
A
Alex Deucher 已提交
384 385 386 387 388 389 390 391 392 393 394 395
};


/*
 * CP & rings.
 */

struct amdgpu_ib {
	struct amdgpu_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
396
	uint32_t			flags;
A
Alex Deucher 已提交
397 398
};

399
extern const struct drm_sched_backend_ops amdgpu_sched_ops;
400

A
Alex Deucher 已提交
401 402 403 404 405 406
/*
 * file private structure
 */

struct amdgpu_fpriv {
	struct amdgpu_vm	vm;
407
	struct amdgpu_bo_va	*prt_va;
408
	struct amdgpu_bo_va	*csa_va;
A
Alex Deucher 已提交
409 410
	struct mutex		bo_list_lock;
	struct idr		bo_list_handles;
411
	struct amdgpu_ctx_mgr	ctx_mgr;
A
Alex Deucher 已提交
412 413
};

414
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
A
Alex Deucher 已提交
415
		  unsigned size, struct amdgpu_ib *ib);
416
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
417
		    struct dma_fence *f);
418
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
419 420
		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
		       struct dma_fence **f);
A
Alex Deucher 已提交
421 422 423 424 425 426 427 428 429 430
int amdgpu_ib_pool_init(struct amdgpu_device *adev);
void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
int amdgpu_ib_ring_tests(struct amdgpu_device *adev);

/*
 * CS.
 */
struct amdgpu_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
431
	void			*kdata;
A
Alex Deucher 已提交
432 433 434 435 436
};

struct amdgpu_cs_parser {
	struct amdgpu_device	*adev;
	struct drm_file		*filp;
437
	struct amdgpu_ctx	*ctx;
438

A
Alex Deucher 已提交
439 440 441 442
	/* chunks */
	unsigned		nchunks;
	struct amdgpu_cs_chunk	*chunks;

443 444
	/* scheduler job object */
	struct amdgpu_job	*job;
445
	struct drm_sched_entity	*entity;
A
Alex Deucher 已提交
446

447 448 449
	/* buffer objects */
	struct ww_acquire_ctx		ticket;
	struct amdgpu_bo_list		*bo_list;
450
	struct amdgpu_mn		*mn;
451 452
	struct amdgpu_bo_list_entry	vm_pd;
	struct list_head		validated;
453
	struct dma_fence		*fence;
454
	uint64_t			bytes_moved_threshold;
455
	uint64_t			bytes_moved_vis_threshold;
456
	uint64_t			bytes_moved;
457
	uint64_t			bytes_moved_vis;
458
	struct amdgpu_bo_list_entry	*evictable;
A
Alex Deucher 已提交
459 460

	/* user fence */
461
	struct amdgpu_bo_list_entry	uf_entry;
462 463 464

	unsigned num_post_dep_syncobjs;
	struct drm_syncobj **post_dep_syncobjs;
A
Alex Deucher 已提交
465 466
};

467 468
static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
				      uint32_t ib_idx, int idx)
A
Alex Deucher 已提交
469
{
470
	return p->job->ibs[ib_idx].ptr[idx];
A
Alex Deucher 已提交
471 472
}

473 474 475 476
static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
				       uint32_t ib_idx, int idx,
				       uint32_t value)
{
477
	p->job->ibs[ib_idx].ptr[idx] = value;
478 479
}

A
Alex Deucher 已提交
480 481 482
/*
 * Writeback
 */
M
Monk Liu 已提交
483
#define AMDGPU_MAX_WB 128	/* Reserve at most 128 WB slots for amdgpu-owned rings. */
A
Alex Deucher 已提交
484 485 486 487 488 489 490 491 492

struct amdgpu_wb {
	struct amdgpu_bo	*wb_obj;
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
};

493 494
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
A
Alex Deucher 已提交
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519

/*
 * Benchmarking
 */
void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);


/*
 * Testing
 */
void amdgpu_test_moves(struct amdgpu_device *adev);

/*
 * ASIC specific register table accessible by UMD
 */
struct amdgpu_allowed_register_entry {
	uint32_t reg_offset;
	bool grbm_indexed;
};

/*
 * ASIC specific functions.
 */
struct amdgpu_asic_funcs {
	bool (*read_disabled_bios)(struct amdgpu_device *adev);
520 521
	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
				   u8 *bios, u32 length_bytes);
A
Alex Deucher 已提交
522 523 524 525 526 527 528 529 530
	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
			     u32 sh_num, u32 reg_offset, u32 *value);
	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
	int (*reset)(struct amdgpu_device *adev);
	/* get the reference clock */
	u32 (*get_xclk)(struct amdgpu_device *adev);
	/* MM block clocks */
	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
531 532 533
	/* static power management */
	int (*get_pcie_lanes)(struct amdgpu_device *adev);
	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
534 535
	/* get config memsize register */
	u32 (*get_config_memsize)(struct amdgpu_device *adev);
536
	/* flush hdp write queue */
537
	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
538
	/* invalidate hdp read cache */
539 540
	void (*invalidate_hdp)(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring);
541 542
	/* check if the asic needs a full reset of if soft reset will work */
	bool (*need_full_reset)(struct amdgpu_device *adev);
543 544
	/* initialize doorbell layout for specific asic*/
	void (*init_doorbell_index)(struct amdgpu_device *adev);
545 546 547
	/* PCIe bandwidth usage */
	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
			       uint64_t *count1);
548 549
	/* do we need to reset the asic at init time (e.g., kexec) */
	bool (*need_reset_on_init)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
550 551 552 553 554 555 556 557 558
};

/*
 * IOCTL.
 */
int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);

int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
559 560
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp);
A
Alex Deucher 已提交
561
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
562 563
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
A
Alex Deucher 已提交
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585

/* VRAM scratch page for HDP bug, default vram page */
struct amdgpu_vram_scratch {
	struct amdgpu_bo		*robj;
	volatile uint32_t		*ptr;
	u64				gpu_addr;
};

/*
 * ACPI
 */
struct amdgpu_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct amdgpu_atcs {
	struct amdgpu_atcs_functions functions;
};

586 587 588 589 590 591 592 593 594 595
/*
 * Firmware VRAM reservation
 */
struct amdgpu_fw_vram_usage {
	u64 start_offset;
	u64 size;
	struct amdgpu_bo *reserved_bo;
	void *va;
};

C
Chunming Zhou 已提交
596 597 598
/*
 * CGS
 */
599 600
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
601

A
Alex Deucher 已提交
602 603 604 605 606 607 608 609 610
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);

typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);

611 612 613 614 615

/*
 * amdgpu nbio functions
 *
 */
616 617 618 619 620 621 622 623 624 625 626 627 628 629
struct nbio_hdp_flush_reg {
	u32 ref_and_mask_cp0;
	u32 ref_and_mask_cp1;
	u32 ref_and_mask_cp2;
	u32 ref_and_mask_cp3;
	u32 ref_and_mask_cp4;
	u32 ref_and_mask_cp5;
	u32 ref_and_mask_cp6;
	u32 ref_and_mask_cp7;
	u32 ref_and_mask_cp8;
	u32 ref_and_mask_cp9;
	u32 ref_and_mask_sdma0;
	u32 ref_and_mask_sdma1;
};
630 631

struct amdgpu_nbio_funcs {
632 633 634 635 636 637 638
	const struct nbio_hdp_flush_reg *hdp_flush_reg;
	u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
	u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
	u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
	u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
	u32 (*get_rev_id)(struct amdgpu_device *adev);
	void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
639
	void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
640 641
	u32 (*get_memsize)(struct amdgpu_device *adev);
	void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
642
			bool use_doorbell, int doorbell_index, int doorbell_size);
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
					 bool enable);
	void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
						  bool enable);
	void (*ih_doorbell_range)(struct amdgpu_device *adev,
				  bool use_doorbell, int doorbell_index);
	void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
						 bool enable);
	void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
						bool enable);
	void (*get_clockgating_state)(struct amdgpu_device *adev,
				      u32 *flags);
	void (*ih_control)(struct amdgpu_device *adev);
	void (*init_registers)(struct amdgpu_device *adev);
	void (*detect_hw_virt)(struct amdgpu_device *adev);
658 659
};

660 661 662 663 664 665 666 667 668 669
struct amdgpu_df_funcs {
	void (*init)(struct amdgpu_device *adev);
	void (*enable_broadcast_mode)(struct amdgpu_device *adev,
				      bool enable);
	u32 (*get_fb_channel_number)(struct amdgpu_device *adev);
	u32 (*get_hbm_channel_number)(struct amdgpu_device *adev);
	void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
						 bool enable);
	void (*get_clockgating_state)(struct amdgpu_device *adev,
				      u32 *flags);
670 671
	void (*enable_ecc_force_par_wr_rmw)(struct amdgpu_device *adev,
					    bool enable);
672
};
673 674 675 676 677 678 679 680 681 682
/* Define the HW IP blocks will be used in driver , add more if necessary */
enum amd_hw_ip_block_type {
	GC_HWIP = 1,
	HDP_HWIP,
	SDMA0_HWIP,
	SDMA1_HWIP,
	MMHUB_HWIP,
	ATHUB_HWIP,
	NBIO_HWIP,
	MP0_HWIP,
683
	MP1_HWIP,
684 685 686 687 688 689 690 691 692
	UVD_HWIP,
	VCN_HWIP = UVD_HWIP,
	VCE_HWIP,
	DF_HWIP,
	DCE_HWIP,
	OSSSYS_HWIP,
	SMUIO_HWIP,
	PWR_HWIP,
	NBIF_HWIP,
693
	THM_HWIP,
R
Rex Zhu 已提交
694
	CLK_HWIP,
695 696 697 698 699
	MAX_HWIP
};

#define HWIP_MAX_INSTANCE	6

700 701 702
struct amd_powerplay {
	void *pp_handle;
	const struct amd_pm_funcs *pp_funcs;
703
	uint32_t pp_feature;
704 705
};

706
#define AMDGPU_RESET_MAGIC_NUM 64
A
Alex Deucher 已提交
707 708 709 710 711
struct amdgpu_device {
	struct device			*dev;
	struct drm_device		*ddev;
	struct pci_dev			*pdev;

712 713 714 715
#ifdef CONFIG_DRM_AMD_ACP
	struct amdgpu_acp		acp;
#endif

A
Alex Deucher 已提交
716
	/* ASIC */
717
	enum amd_asic_type		asic_type;
A
Alex Deucher 已提交
718 719 720 721 722 723 724 725
	uint32_t			family;
	uint32_t			rev_id;
	uint32_t			external_rev_id;
	unsigned long			flags;
	int				usec_timeout;
	const struct amdgpu_asic_funcs	*asic_funcs;
	bool				shutdown;
	bool				need_dma32;
726
	bool				need_swiotlb;
A
Alex Deucher 已提交
727 728 729 730
	bool				accel_working;
	struct notifier_block		acpi_nb;
	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
731
	unsigned			debugfs_count;
A
Alex Deucher 已提交
732
#if defined(CONFIG_DEBUG_FS)
733
	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
A
Alex Deucher 已提交
734
#endif
735
	struct amdgpu_atif		*atif;
A
Alex Deucher 已提交
736 737 738 739 740 741 742 743
	struct amdgpu_atcs		atcs;
	struct mutex			srbm_mutex;
	/* GRBM index mutex. Protects concurrent access to GRBM index */
	struct mutex                    grbm_idx_mutex;
	struct dev_pm_domain		vga_pm_domain;
	bool				have_disp_power_ref;

	/* BIOS */
744
	bool				is_atom_fw;
A
Alex Deucher 已提交
745
	uint8_t				*bios;
E
Evan Quan 已提交
746
	uint32_t			bios_size;
K
Kent Russell 已提交
747
	struct amdgpu_bo		*stolen_vga_memory;
748
	uint32_t			bios_scratch_reg_offset;
A
Alex Deucher 已提交
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];

	/* Register/doorbell mmio */
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
	void __iomem			*rmmio;
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
	amdgpu_rreg_t			smc_rreg;
	amdgpu_wreg_t			smc_wreg;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	amdgpu_rreg_t			pcie_rreg;
	amdgpu_wreg_t			pcie_wreg;
765 766
	amdgpu_rreg_t			pciep_rreg;
	amdgpu_wreg_t			pciep_wreg;
A
Alex Deucher 已提交
767 768 769 770 771 772 773 774
	/* protects concurrent UVD register access */
	spinlock_t uvd_ctx_idx_lock;
	amdgpu_rreg_t			uvd_ctx_rreg;
	amdgpu_wreg_t			uvd_ctx_wreg;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	amdgpu_rreg_t			didt_rreg;
	amdgpu_wreg_t			didt_wreg;
775 776 777 778
	/* protects concurrent gc_cac register access */
	spinlock_t gc_cac_idx_lock;
	amdgpu_rreg_t			gc_cac_rreg;
	amdgpu_wreg_t			gc_cac_wreg;
779 780 781 782
	/* protects concurrent se_cac register access */
	spinlock_t se_cac_idx_lock;
	amdgpu_rreg_t			se_cac_rreg;
	amdgpu_wreg_t			se_cac_wreg;
A
Alex Deucher 已提交
783 784 785 786 787 788 789 790 791 792 793 794
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t audio_endpt_idx_lock;
	amdgpu_block_rreg_t		audio_endpt_rreg;
	amdgpu_block_wreg_t		audio_endpt_wreg;
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
	struct amdgpu_doorbell		doorbell;

	/* clock/pll info */
	struct amdgpu_clock            clock;

	/* MC */
795
	struct amdgpu_gmc		gmc;
A
Alex Deucher 已提交
796
	struct amdgpu_gart		gart;
797
	dma_addr_t			dummy_page_addr;
A
Alex Deucher 已提交
798
	struct amdgpu_vm_manager	vm_manager;
A
Alex Xie 已提交
799
	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
A
Alex Deucher 已提交
800 801 802 803 804 805

	/* memory management */
	struct amdgpu_mman		mman;
	struct amdgpu_vram_scratch	vram_scratch;
	struct amdgpu_wb		wb;
	atomic64_t			num_bytes_moved;
806
	atomic64_t			num_evictions;
807
	atomic64_t			num_vram_cpu_page_faults;
808
	atomic_t			gpu_reset_counter;
809
	atomic_t			vram_lost_counter;
A
Alex Deucher 已提交
810

811 812 813 814 815
	/* data for buffer migration throttling */
	struct {
		spinlock_t		lock;
		s64			last_update_us;
		s64			accum_us; /* accumulated microseconds */
816
		s64			accum_us_vis; /* for visible VRAM */
817 818 819
		u32			log2_max_MBps;
	} mm_stats;

A
Alex Deucher 已提交
820
	/* display */
821
	bool				enable_virtual_display;
A
Alex Deucher 已提交
822
	struct amdgpu_mode_info		mode_info;
823
	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
A
Alex Deucher 已提交
824 825 826 827 828 829
	struct work_struct		hotplug_work;
	struct amdgpu_irq_src		crtc_irq;
	struct amdgpu_irq_src		pageflip_irq;
	struct amdgpu_irq_src		hpd_irq;

	/* rings */
830
	u64				fence_context;
A
Alex Deucher 已提交
831 832 833 834 835 836 837 838
	unsigned			num_rings;
	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
	bool				ib_pool_ready;
	struct amdgpu_sa_manager	ring_tmp_bo;

	/* interrupts */
	struct amdgpu_irq		irq;

839 840
	/* powerplay */
	struct amd_powerplay		powerplay;
841
	bool				pp_force_state_enabled;
842

A
Alex Deucher 已提交
843 844 845 846 847 848 849 850 851
	/* dpm */
	struct amdgpu_pm		pm;
	u32				cg_flags;
	u32				pg_flags;

	/* gfx */
	struct amdgpu_gfx		gfx;

	/* sdma */
A
Alex Deucher 已提交
852
	struct amdgpu_sdma		sdma;
A
Alex Deucher 已提交
853

854 855 856 857 858 859 860 861
	/* uvd */
	struct amdgpu_uvd		uvd;

	/* vce */
	struct amdgpu_vce		vce;

	/* vcn */
	struct amdgpu_vcn		vcn;
A
Alex Deucher 已提交
862 863 864 865

	/* firmwares */
	struct amdgpu_firmware		firmware;

866 867 868
	/* PSP */
	struct psp_context		psp;

A
Alex Deucher 已提交
869 870 871
	/* GDS */
	struct amdgpu_gds		gds;

872 873 874
	/* KFD */
	struct amdgpu_kfd_dev		kfd;

875 876 877
	/* display related functionality */
	struct amdgpu_display_manager dm;

878
	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
A
Alex Deucher 已提交
879 880 881 882 883
	int				num_ip_blocks;
	struct mutex	mn_lock;
	DECLARE_HASHTABLE(mn_hash, 7);

	/* tracking pinned memory */
884 885 886
	atomic64_t vram_pin_size;
	atomic64_t visible_pin_size;
	atomic64_t gart_pin_size;
887

888 889 890
	/* soc15 register offset based on ip, instance and  segment */
	uint32_t 		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];

891
	const struct amdgpu_nbio_funcs	*nbio_funcs;
892
	const struct amdgpu_df_funcs	*df_funcs;
893

894 895 896
	/* delayed work_func for deferring clockgating during resume */
	struct delayed_work     late_init_work;

897
	struct amdgpu_virt	virt;
898 899
	/* firmware VRAM reservation */
	struct amdgpu_fw_vram_usage fw_vram_usage;
900 901 902 903

	/* link all shadow bo */
	struct list_head                shadow_list;
	struct mutex                    shadow_list_lock;
904 905 906
	/* keep an lru list of rings by HW IP */
	struct list_head		ring_lru_list;
	spinlock_t			ring_lru_list_lock;
907

908 909
	/* record hw reset is performed */
	bool has_hw_reset;
910
	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
911

912 913 914
	/* s3/s4 mask */
	bool                            in_suspend;

915 916
	/* record last mm index being written through WREG32*/
	unsigned long last_mm_index;
917 918
	bool                            in_gpu_reset;
	struct mutex  lock_reset;
919
	struct amdgpu_doorbell_index doorbell_index;
920

921
	int asic_reset_res;
922
	struct work_struct		xgmi_reset_work;
A
Alex Deucher 已提交
923 924
};

925 926 927 928 929
static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
{
	return container_of(bdev, struct amdgpu_device, mman.bdev);
}

A
Alex Deucher 已提交
930 931 932 933 934 935 936 937
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void amdgpu_device_fini(struct amdgpu_device *adev);
int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);

uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
938
			uint32_t acc_flags);
A
Alex Deucher 已提交
939
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
940
		    uint32_t acc_flags);
941 942 943
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);

A
Alex Deucher 已提交
944 945 946
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);

947 948 949
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);

950 951
int emu_soc_asic_init(struct amdgpu_device *adev);

A
Alex Deucher 已提交
952 953 954
/*
 * Registers read & write functions.
 */
M
Monk Liu 已提交
955 956 957 958 959 960 961

#define AMDGPU_REGS_IDX       (1<<0)
#define AMDGPU_REGS_NO_KIQ    (1<<1)

#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)

962 963 964
#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))

M
Monk Liu 已提交
965 966 967 968 969
#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
A
Alex Deucher 已提交
970 971 972 973
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
974 975
#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
976 977 978 979 980 981
#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
982 983
#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
984 985
#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))

#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK

#define REG_SET_FIELD(orig_val, reg, field, field_val)			\
	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))

#define REG_GET_FIELD(value, reg, field)				\
	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1017 1018 1019

#define WREG32_FIELD(reg, field, val)	\
	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
A
Alex Deucher 已提交
1020

1021 1022 1023
#define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))

A
Alex Deucher 已提交
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (adev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

/*
 * ASICs macro.
 */
#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1039 1040 1041
#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
A
Alex Deucher 已提交
1042
#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1043
#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
A
Alex Deucher 已提交
1044
#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1045
#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1046 1047
#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1048
#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1049
#define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1050
#define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1051
#define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
A
Alex Deucher 已提交
1052 1053

/* Common functions */
1054
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1055
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1056
			      struct amdgpu_job* job);
1057
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
A
Alex Deucher 已提交
1058
bool amdgpu_device_need_post(struct amdgpu_device *adev);
C
Chunming Zhou 已提交
1059

1060 1061
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes);
1062
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1063
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
A
Alex Deucher 已提交
1064 1065 1066 1067 1068 1069 1070 1071
					     const u32 *registers,
					     const u32 array_size);

bool amdgpu_device_is_px(struct drm_device *dev);
/* atpx handler */
#if defined(CONFIG_VGA_SWITCHEROO)
void amdgpu_register_atpx_handler(void);
void amdgpu_unregister_atpx_handler(void);
1072
bool amdgpu_has_atpx_dgpu_power_cntl(void);
1073
bool amdgpu_is_atpx_hybrid(void);
1074
bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1075
bool amdgpu_has_atpx(void);
A
Alex Deucher 已提交
1076 1077 1078
#else
static inline void amdgpu_register_atpx_handler(void) {}
static inline void amdgpu_unregister_atpx_handler(void) {}
1079
static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1080
static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1081
static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1082
static inline bool amdgpu_has_atpx(void) { return false; }
A
Alex Deucher 已提交
1083 1084
#endif

1085 1086 1087 1088 1089 1090
#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
void *amdgpu_atpx_get_dhandle(void);
#else
static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
#endif

A
Alex Deucher 已提交
1091 1092 1093 1094
/*
 * KMS
 */
extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1095
extern const int amdgpu_max_kms_ioctl;
A
Alex Deucher 已提交
1096 1097

int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
1098
void amdgpu_driver_unload_kms(struct drm_device *dev);
A
Alex Deucher 已提交
1099 1100 1101 1102
void amdgpu_driver_lastclose_kms(struct drm_device *dev);
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
void amdgpu_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv);
1103
int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1104 1105
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
1106 1107 1108
u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
A
Alex Deucher 已提交
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
			     unsigned long arg);

/*
 * functions used by amdgpu_encoder.c
 */
struct amdgpu_afmt_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);

/* amdgpu_acpi.c */
#if defined(CONFIG_ACPI)
int amdgpu_acpi_init(struct amdgpu_device *adev);
void amdgpu_acpi_fini(struct amdgpu_device *adev);
bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
						u8 perf_req, bool advertise);
int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1139 1140 1141

void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
		struct amdgpu_dm_backlight_caps *caps);
A
Alex Deucher 已提交
1142 1143 1144 1145 1146
#else
static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
#endif

1147 1148 1149
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **mapping);
A
Alex Deucher 已提交
1150

1151 1152 1153 1154 1155 1156
#if defined(CONFIG_DRM_AMD_DC)
int amdgpu_dm_display_resume(struct amdgpu_device *adev );
#else
static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
#endif

A
Alex Deucher 已提交
1157 1158
#include "amdgpu_object.h"
#endif