amdgpu.h 36.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __AMDGPU_H__
#define __AMDGPU_H__

31 32
#include "amdgpu_ctx.h"

A
Alex Deucher 已提交
33 34 35 36
#include <linux/atomic.h>
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
37
#include <linux/rbtree.h>
A
Alex Deucher 已提交
38
#include <linux/hashtable.h>
39
#include <linux/dma-fence.h>
A
Alex Deucher 已提交
40

41 42 43 44 45
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_execbuf_util.h>
A
Alex Deucher 已提交
46

47
#include <drm/amdgpu_drm.h>
48 49
#include <drm/drm_gem.h>
#include <drm/drm_ioctl.h>
50
#include <drm/gpu_scheduler.h>
A
Alex Deucher 已提交
51

52
#include <kgd_kfd_interface.h>
53 54
#include "dm_pp_interface.h"
#include "kgd_pp_interface.h"
55

56
#include "amd_shared.h"
A
Alex Deucher 已提交
57 58 59 60
#include "amdgpu_mode.h"
#include "amdgpu_ih.h"
#include "amdgpu_irq.h"
#include "amdgpu_ucode.h"
61
#include "amdgpu_ttm.h"
62
#include "amdgpu_psp.h"
A
Alex Deucher 已提交
63
#include "amdgpu_gds.h"
64
#include "amdgpu_sync.h"
65
#include "amdgpu_ring.h"
66
#include "amdgpu_vm.h"
67
#include "amdgpu_dpm.h"
68
#include "amdgpu_acp.h"
69
#include "amdgpu_uvd.h"
70
#include "amdgpu_vce.h"
71
#include "amdgpu_vcn.h"
72
#include "amdgpu_mn.h"
73
#include "amdgpu_gmc.h"
74
#include "amdgpu_gfx.h"
75
#include "amdgpu_sdma.h"
76
#include "amdgpu_nbio.h"
77
#include "amdgpu_dm.h"
78
#include "amdgpu_virt.h"
79
#include "amdgpu_csa.h"
80
#include "amdgpu_gart.h"
81
#include "amdgpu_debugfs.h"
82
#include "amdgpu_job.h"
83
#include "amdgpu_bo_list.h"
84
#include "amdgpu_gem.h"
85
#include "amdgpu_doorbell.h"
86
#include "amdgpu_amdkfd.h"
87
#include "amdgpu_smu.h"
88
#include "amdgpu_discovery.h"
89
#include "amdgpu_mes.h"
90
#include "amdgpu_umc.h"
91
#include "amdgpu_mmhub.h"
92

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
#define MAX_GPU_INSTANCE		16

struct amdgpu_gpu_instance
{
	struct amdgpu_device		*adev;
	int				mgpu_fan_enabled;
};

struct amdgpu_mgpu_info
{
	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
	struct mutex			mutex;
	uint32_t			num_gpu;
	uint32_t			num_dgpu;
	uint32_t			num_apu;
};

A
Alex Deucher 已提交
110 111 112 113 114
/*
 * Modules parameters.
 */
extern int amdgpu_modeset;
extern int amdgpu_vram_limit;
115
extern int amdgpu_vis_vram_limit;
116
extern int amdgpu_gart_size;
117
extern int amdgpu_gtt_size;
118
extern int amdgpu_moverate;
A
Alex Deucher 已提交
119 120 121 122 123 124 125 126
extern int amdgpu_benchmarking;
extern int amdgpu_testing;
extern int amdgpu_audio;
extern int amdgpu_disp_priority;
extern int amdgpu_hw_i2c;
extern int amdgpu_pcie_gen2;
extern int amdgpu_msi;
extern int amdgpu_dpm;
127
extern int amdgpu_fw_load_type;
A
Alex Deucher 已提交
128 129
extern int amdgpu_aspm;
extern int amdgpu_runtime_pm;
130
extern uint amdgpu_ip_block_mask;
A
Alex Deucher 已提交
131 132 133 134
extern int amdgpu_bapm;
extern int amdgpu_deep_color;
extern int amdgpu_vm_size;
extern int amdgpu_vm_block_size;
135
extern int amdgpu_vm_fragment_size;
136
extern int amdgpu_vm_fault_stop;
137
extern int amdgpu_vm_debug;
138
extern int amdgpu_vm_update_mode;
139
extern int amdgpu_dc;
140
extern int amdgpu_sched_jobs;
141
extern int amdgpu_sched_hw_submission;
142 143 144 145 146
extern uint amdgpu_pcie_gen_cap;
extern uint amdgpu_pcie_lane_cap;
extern uint amdgpu_cg_mask;
extern uint amdgpu_pg_mask;
extern uint amdgpu_sdma_phase_quantum;
147
extern char *amdgpu_disable_cu;
148
extern char *amdgpu_virtual_display;
149
extern uint amdgpu_pp_feature_mask;
A
Alex Deucher 已提交
150 151 152 153 154
extern int amdgpu_ngg;
extern int amdgpu_prim_buf_per_se;
extern int amdgpu_pos_buf_per_se;
extern int amdgpu_cntl_sb_buf_per_se;
extern int amdgpu_param_buf_per_se;
155
extern int amdgpu_job_hang_limit;
H
Hawking Zhang 已提交
156
extern int amdgpu_lbpw;
157
extern int amdgpu_compute_multipipe;
158
extern int amdgpu_gpu_recovery;
159
extern int amdgpu_emu_mode;
160
extern uint amdgpu_smu_memory_pool_size;
161
extern uint amdgpu_dc_feature_mask;
162
extern uint amdgpu_dm_abm_level;
163
extern struct amdgpu_mgpu_info mgpu_info;
164 165
extern int amdgpu_ras_enable;
extern uint amdgpu_ras_mask;
166
extern int amdgpu_async_gfx_ring;
167
extern int amdgpu_mcbp;
168
extern int amdgpu_discovery;
169
extern int amdgpu_mes;
170
extern int amdgpu_noretry;
171
extern int amdgpu_force_asic_type;
172
extern int sched_policy;
A
Alex Deucher 已提交
173

174 175 176
#ifdef CONFIG_DRM_AMDGPU_SI
extern int amdgpu_si_support;
#endif
177 178 179
#ifdef CONFIG_DRM_AMDGPU_CIK
extern int amdgpu_cik_support;
#endif
A
Alex Deucher 已提交
180

181
#define AMDGPU_VM_MAX_NUM_CTX			4096
182
#define AMDGPU_SG_THRESHOLD			(256*1024*1024)
183
#define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
184
#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
A
Alex Deucher 已提交
185
#define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
186
#define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
A
Alex Deucher 已提交
187 188 189 190
/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
#define AMDGPU_IB_POOL_SIZE			16
#define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
#define AMDGPUFB_CONN_LIMIT			4
191
#define AMDGPU_BIOS_NUM_SCRATCH			16
A
Alex Deucher 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219

/* hard reset data */
#define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b

/* reset flags */
#define AMDGPU_RESET_GFX			(1 << 0)
#define AMDGPU_RESET_COMPUTE			(1 << 1)
#define AMDGPU_RESET_DMA			(1 << 2)
#define AMDGPU_RESET_CP				(1 << 3)
#define AMDGPU_RESET_GRBM			(1 << 4)
#define AMDGPU_RESET_DMA1			(1 << 5)
#define AMDGPU_RESET_RLC			(1 << 6)
#define AMDGPU_RESET_SEM			(1 << 7)
#define AMDGPU_RESET_IH				(1 << 8)
#define AMDGPU_RESET_VMC			(1 << 9)
#define AMDGPU_RESET_MC				(1 << 10)
#define AMDGPU_RESET_DISPLAY			(1 << 11)
#define AMDGPU_RESET_UVD			(1 << 12)
#define AMDGPU_RESET_VCE			(1 << 13)
#define AMDGPU_RESET_VCE1			(1 << 14)

/* max cursor sizes (in pixels) */
#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

struct amdgpu_device;
struct amdgpu_ib;
struct amdgpu_cs_parser;
220
struct amdgpu_job;
A
Alex Deucher 已提交
221
struct amdgpu_irq_src;
222
struct amdgpu_fpriv;
223
struct amdgpu_bo_va_mapping;
224
struct amdgpu_atif;
225
struct kfd_vm_fault_info;
A
Alex Deucher 已提交
226 227

enum amdgpu_cp_irq {
228 229
	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
A
Alex Deucher 已提交
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,

	AMDGPU_CP_IRQ_LAST
};

enum amdgpu_thermal_irq {
	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,

	AMDGPU_THERMAL_IRQ_LAST
};

249 250 251 252 253
enum amdgpu_kiq_irq {
	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
	AMDGPU_CP_KIQ_IRQ_LAST
};

254 255
#define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
#define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
256
#define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
257

258
int amdgpu_device_ip_set_clockgating_state(void *dev,
259 260
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state);
261
int amdgpu_device_ip_set_powergating_state(void *dev,
262 263 264 265 266 267 268 269
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state);
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags);
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type);
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type);
A
Alex Deucher 已提交
270

271 272 273 274 275 276 277 278 279 280
#define AMDGPU_MAX_IP_NUM 16

struct amdgpu_ip_block_status {
	bool valid;
	bool sw;
	bool hw;
	bool late_initialized;
	bool hang;
};

A
Alex Deucher 已提交
281
struct amdgpu_ip_block_version {
282 283 284 285
	const enum amd_ip_block_type type;
	const u32 major;
	const u32 minor;
	const u32 rev;
286
	const struct amd_ip_funcs *funcs;
A
Alex Deucher 已提交
287 288
};

289 290 291 292 293
struct amdgpu_ip_block {
	struct amdgpu_ip_block_status status;
	const struct amdgpu_ip_block_version *version;
};

294 295 296
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor);
A
Alex Deucher 已提交
297

298 299 300
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type);
301

302 303
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version);
A
Alex Deucher 已提交
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352

/*
 * BIOS.
 */
bool amdgpu_get_bios(struct amdgpu_device *adev);
bool amdgpu_read_bios(struct amdgpu_device *adev);

/*
 * Clocks
 */

#define AMDGPU_MAX_PPLL 3

struct amdgpu_clock {
	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
	struct amdgpu_pll spll;
	struct amdgpu_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
	uint32_t default_dispclk;
	uint32_t current_dispclk;
	uint32_t dp_extclk;
	uint32_t max_pixel_clock;
};

/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
353 354 355

#define AMDGPU_SA_NUM_FENCE_LISTS	32

A
Alex Deucher 已提交
356 357 358 359
struct amdgpu_sa_manager {
	wait_queue_head_t	wq;
	struct amdgpu_bo	*bo;
	struct list_head	*hole;
360
	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
A
Alex Deucher 已提交
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	struct list_head	olist;
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
	uint32_t		align;
};

/* sub-allocation buffer */
struct amdgpu_sa_bo {
	struct list_head		olist;
	struct list_head		flist;
	struct amdgpu_sa_manager	*manager;
	unsigned			soffset;
	unsigned			eoffset;
376
	struct dma_fence	        *fence;
A
Alex Deucher 已提交
377 378
};

379 380
int amdgpu_fence_slab_init(void);
void amdgpu_fence_slab_fini(void);
A
Alex Deucher 已提交
381 382 383 384 385 386

/*
 * IRQS.
 */

struct amdgpu_flip_work {
387
	struct delayed_work		flip_work;
A
Alex Deucher 已提交
388 389 390
	struct work_struct		unpin_work;
	struct amdgpu_device		*adev;
	int				crtc_id;
391
	u32				target_vblank;
A
Alex Deucher 已提交
392 393
	uint64_t			base;
	struct drm_pending_vblank_event *event;
394
	struct amdgpu_bo		*old_abo;
395
	struct dma_fence		*excl;
396
	unsigned			shared_count;
397 398
	struct dma_fence		**shared;
	struct dma_fence_cb		cb;
399
	bool				async;
A
Alex Deucher 已提交
400 401 402 403 404 405 406 407 408 409 410 411
};


/*
 * CP & rings.
 */

struct amdgpu_ib {
	struct amdgpu_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
412
	uint32_t			flags;
A
Alex Deucher 已提交
413 414
};

415
extern const struct drm_sched_backend_ops amdgpu_sched_ops;
416

A
Alex Deucher 已提交
417 418 419 420 421 422
/*
 * file private structure
 */

struct amdgpu_fpriv {
	struct amdgpu_vm	vm;
423
	struct amdgpu_bo_va	*prt_va;
424
	struct amdgpu_bo_va	*csa_va;
A
Alex Deucher 已提交
425 426
	struct mutex		bo_list_lock;
	struct idr		bo_list_handles;
427
	struct amdgpu_ctx_mgr	ctx_mgr;
A
Alex Deucher 已提交
428 429
};

430
int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
431
int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev);
432

433
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
A
Alex Deucher 已提交
434
		  unsigned size, struct amdgpu_ib *ib);
435
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
436
		    struct dma_fence *f);
437
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
438 439
		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
		       struct dma_fence **f);
A
Alex Deucher 已提交
440 441 442 443 444 445 446 447 448 449
int amdgpu_ib_pool_init(struct amdgpu_device *adev);
void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
int amdgpu_ib_ring_tests(struct amdgpu_device *adev);

/*
 * CS.
 */
struct amdgpu_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
450
	void			*kdata;
A
Alex Deucher 已提交
451 452
};

453 454 455 456 457 458
struct amdgpu_cs_post_dep {
	struct drm_syncobj *syncobj;
	struct dma_fence_chain *chain;
	u64 point;
};

A
Alex Deucher 已提交
459 460 461
struct amdgpu_cs_parser {
	struct amdgpu_device	*adev;
	struct drm_file		*filp;
462
	struct amdgpu_ctx	*ctx;
463

A
Alex Deucher 已提交
464 465 466 467
	/* chunks */
	unsigned		nchunks;
	struct amdgpu_cs_chunk	*chunks;

468 469
	/* scheduler job object */
	struct amdgpu_job	*job;
470
	struct drm_sched_entity	*entity;
A
Alex Deucher 已提交
471

472 473 474
	/* buffer objects */
	struct ww_acquire_ctx		ticket;
	struct amdgpu_bo_list		*bo_list;
475
	struct amdgpu_mn		*mn;
476 477
	struct amdgpu_bo_list_entry	vm_pd;
	struct list_head		validated;
478
	struct dma_fence		*fence;
479
	uint64_t			bytes_moved_threshold;
480
	uint64_t			bytes_moved_vis_threshold;
481
	uint64_t			bytes_moved;
482
	uint64_t			bytes_moved_vis;
A
Alex Deucher 已提交
483 484

	/* user fence */
485
	struct amdgpu_bo_list_entry	uf_entry;
486

487 488
	unsigned			num_post_deps;
	struct amdgpu_cs_post_dep	*post_deps;
A
Alex Deucher 已提交
489 490
};

491 492
static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
				      uint32_t ib_idx, int idx)
A
Alex Deucher 已提交
493
{
494
	return p->job->ibs[ib_idx].ptr[idx];
A
Alex Deucher 已提交
495 496
}

497 498 499 500
static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
				       uint32_t ib_idx, int idx,
				       uint32_t value)
{
501
	p->job->ibs[ib_idx].ptr[idx] = value;
502 503
}

A
Alex Deucher 已提交
504 505 506
/*
 * Writeback
 */
M
Monk Liu 已提交
507
#define AMDGPU_MAX_WB 128	/* Reserve at most 128 WB slots for amdgpu-owned rings. */
A
Alex Deucher 已提交
508 509 510 511 512 513 514 515 516

struct amdgpu_wb {
	struct amdgpu_bo	*wb_obj;
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
};

517 518
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
A
Alex Deucher 已提交
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538

/*
 * Benchmarking
 */
void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);


/*
 * Testing
 */
void amdgpu_test_moves(struct amdgpu_device *adev);

/*
 * ASIC specific register table accessible by UMD
 */
struct amdgpu_allowed_register_entry {
	uint32_t reg_offset;
	bool grbm_indexed;
};

539 540 541 542 543 544 545 546
enum amd_reset_method {
	AMD_RESET_METHOD_LEGACY = 0,
	AMD_RESET_METHOD_MODE0,
	AMD_RESET_METHOD_MODE1,
	AMD_RESET_METHOD_MODE2,
	AMD_RESET_METHOD_BACO
};

A
Alex Deucher 已提交
547 548 549 550 551
/*
 * ASIC specific functions.
 */
struct amdgpu_asic_funcs {
	bool (*read_disabled_bios)(struct amdgpu_device *adev);
552 553
	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
				   u8 *bios, u32 length_bytes);
A
Alex Deucher 已提交
554 555 556 557
	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
			     u32 sh_num, u32 reg_offset, u32 *value);
	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
	int (*reset)(struct amdgpu_device *adev);
558
	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
559 560 561 562 563
	/* get the reference clock */
	u32 (*get_xclk)(struct amdgpu_device *adev);
	/* MM block clocks */
	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
564 565 566
	/* static power management */
	int (*get_pcie_lanes)(struct amdgpu_device *adev);
	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
567 568
	/* get config memsize register */
	u32 (*get_config_memsize)(struct amdgpu_device *adev);
569
	/* flush hdp write queue */
570
	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
571
	/* invalidate hdp read cache */
572 573
	void (*invalidate_hdp)(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring);
574 575
	/* check if the asic needs a full reset of if soft reset will work */
	bool (*need_full_reset)(struct amdgpu_device *adev);
576 577
	/* initialize doorbell layout for specific asic*/
	void (*init_doorbell_index)(struct amdgpu_device *adev);
578 579 580
	/* PCIe bandwidth usage */
	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
			       uint64_t *count1);
581 582
	/* do we need to reset the asic at init time (e.g., kexec) */
	bool (*need_reset_on_init)(struct amdgpu_device *adev);
583 584
	/* PCIe replay counter */
	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
585 586 587 588 589 590 591 592 593
};

/*
 * IOCTL.
 */
int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);

int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
594 595
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp);
A
Alex Deucher 已提交
596
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
597 598
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
A
Alex Deucher 已提交
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620

/* VRAM scratch page for HDP bug, default vram page */
struct amdgpu_vram_scratch {
	struct amdgpu_bo		*robj;
	volatile uint32_t		*ptr;
	u64				gpu_addr;
};

/*
 * ACPI
 */
struct amdgpu_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct amdgpu_atcs {
	struct amdgpu_atcs_functions functions;
};

621 622 623 624 625 626 627 628 629 630
/*
 * Firmware VRAM reservation
 */
struct amdgpu_fw_vram_usage {
	u64 start_offset;
	u64 size;
	struct amdgpu_bo *reserved_bo;
	void *va;
};

C
Chunming Zhou 已提交
631 632 633
/*
 * CGS
 */
634 635
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
636

A
Alex Deucher 已提交
637 638 639 640 641 642
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);

643 644 645
typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);

A
Alex Deucher 已提交
646 647 648
typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);

649 650 651 652 653
struct amdgpu_mmio_remap {
	u32 reg_offset;
	resource_size_t bus_addr;
};

654
struct amdgpu_df_funcs {
655
	void (*sw_init)(struct amdgpu_device *adev);
656
	void (*sw_fini)(struct amdgpu_device *adev);
657 658 659 660 661 662 663 664
	void (*enable_broadcast_mode)(struct amdgpu_device *adev,
				      bool enable);
	u32 (*get_fb_channel_number)(struct amdgpu_device *adev);
	u32 (*get_hbm_channel_number)(struct amdgpu_device *adev);
	void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
						 bool enable);
	void (*get_clockgating_state)(struct amdgpu_device *adev,
				      u32 *flags);
665 666
	void (*enable_ecc_force_par_wr_rmw)(struct amdgpu_device *adev,
					    bool enable);
667 668 669 670 671 672
	int (*pmc_start)(struct amdgpu_device *adev, uint64_t config,
					 int is_enable);
	int (*pmc_stop)(struct amdgpu_device *adev, uint64_t config,
					 int is_disable);
	void (*pmc_get_count)(struct amdgpu_device *adev, uint64_t config,
					 uint64_t *count);
673 674 675
	uint64_t (*get_fica)(struct amdgpu_device *adev, uint32_t ficaa_val);
	void (*set_fica)(struct amdgpu_device *adev, uint32_t ficaa_val,
			 uint32_t ficadl_val, uint32_t ficadh_val);
676
};
677 678 679 680 681 682
/* Define the HW IP blocks will be used in driver , add more if necessary */
enum amd_hw_ip_block_type {
	GC_HWIP = 1,
	HDP_HWIP,
	SDMA0_HWIP,
	SDMA1_HWIP,
L
Le Ma 已提交
683 684 685 686 687 688
	SDMA2_HWIP,
	SDMA3_HWIP,
	SDMA4_HWIP,
	SDMA5_HWIP,
	SDMA6_HWIP,
	SDMA7_HWIP,
689 690 691 692
	MMHUB_HWIP,
	ATHUB_HWIP,
	NBIO_HWIP,
	MP0_HWIP,
693
	MP1_HWIP,
694 695 696 697 698 699 700 701 702
	UVD_HWIP,
	VCN_HWIP = UVD_HWIP,
	VCE_HWIP,
	DF_HWIP,
	DCE_HWIP,
	OSSSYS_HWIP,
	SMUIO_HWIP,
	PWR_HWIP,
	NBIF_HWIP,
703
	THM_HWIP,
R
Rex Zhu 已提交
704
	CLK_HWIP,
705 706
	UMC_HWIP,
	RSMU_HWIP,
707 708 709
	MAX_HWIP
};

710
#define HWIP_MAX_INSTANCE	8
711

712 713 714 715 716
struct amd_powerplay {
	void *pp_handle;
	const struct amd_pm_funcs *pp_funcs;
};

717
#define AMDGPU_RESET_MAGIC_NUM 64
718
#define AMDGPU_MAX_DF_PERFMONS 4
A
Alex Deucher 已提交
719 720 721 722 723
struct amdgpu_device {
	struct device			*dev;
	struct drm_device		*ddev;
	struct pci_dev			*pdev;

724 725 726 727
#ifdef CONFIG_DRM_AMD_ACP
	struct amdgpu_acp		acp;
#endif

A
Alex Deucher 已提交
728
	/* ASIC */
729
	enum amd_asic_type		asic_type;
A
Alex Deucher 已提交
730 731 732 733 734 735 736
	uint32_t			family;
	uint32_t			rev_id;
	uint32_t			external_rev_id;
	unsigned long			flags;
	int				usec_timeout;
	const struct amdgpu_asic_funcs	*asic_funcs;
	bool				shutdown;
737
	bool				need_swiotlb;
A
Alex Deucher 已提交
738 739 740 741
	bool				accel_working;
	struct notifier_block		acpi_nb;
	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
742
	unsigned			debugfs_count;
A
Alex Deucher 已提交
743
#if defined(CONFIG_DEBUG_FS)
744
	struct dentry                   *debugfs_preempt;
745
	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
A
Alex Deucher 已提交
746
#endif
747
	struct amdgpu_atif		*atif;
A
Alex Deucher 已提交
748 749 750 751 752 753
	struct amdgpu_atcs		atcs;
	struct mutex			srbm_mutex;
	/* GRBM index mutex. Protects concurrent access to GRBM index */
	struct mutex                    grbm_idx_mutex;
	struct dev_pm_domain		vga_pm_domain;
	bool				have_disp_power_ref;
754
	bool                            have_atomics_support;
A
Alex Deucher 已提交
755 756

	/* BIOS */
757
	bool				is_atom_fw;
A
Alex Deucher 已提交
758
	uint8_t				*bios;
E
Evan Quan 已提交
759
	uint32_t			bios_size;
K
Kent Russell 已提交
760
	struct amdgpu_bo		*stolen_vga_memory;
761
	uint32_t			bios_scratch_reg_offset;
A
Alex Deucher 已提交
762 763 764 765 766 767 768 769
	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];

	/* Register/doorbell mmio */
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
	void __iomem			*rmmio;
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
770
	struct amdgpu_mmio_remap        rmmio_remap;
A
Alex Deucher 已提交
771 772 773 774 775 776 777 778
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
	amdgpu_rreg_t			smc_rreg;
	amdgpu_wreg_t			smc_wreg;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	amdgpu_rreg_t			pcie_rreg;
	amdgpu_wreg_t			pcie_wreg;
779 780
	amdgpu_rreg_t			pciep_rreg;
	amdgpu_wreg_t			pciep_wreg;
781 782
	amdgpu_rreg64_t			pcie_rreg64;
	amdgpu_wreg64_t			pcie_wreg64;
A
Alex Deucher 已提交
783 784 785 786 787 788 789 790
	/* protects concurrent UVD register access */
	spinlock_t uvd_ctx_idx_lock;
	amdgpu_rreg_t			uvd_ctx_rreg;
	amdgpu_wreg_t			uvd_ctx_wreg;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	amdgpu_rreg_t			didt_rreg;
	amdgpu_wreg_t			didt_wreg;
791 792 793 794
	/* protects concurrent gc_cac register access */
	spinlock_t gc_cac_idx_lock;
	amdgpu_rreg_t			gc_cac_rreg;
	amdgpu_wreg_t			gc_cac_wreg;
795 796 797 798
	/* protects concurrent se_cac register access */
	spinlock_t se_cac_idx_lock;
	amdgpu_rreg_t			se_cac_rreg;
	amdgpu_wreg_t			se_cac_wreg;
A
Alex Deucher 已提交
799 800 801 802 803 804 805 806 807 808 809 810
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t audio_endpt_idx_lock;
	amdgpu_block_rreg_t		audio_endpt_rreg;
	amdgpu_block_wreg_t		audio_endpt_wreg;
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
	struct amdgpu_doorbell		doorbell;

	/* clock/pll info */
	struct amdgpu_clock            clock;

	/* MC */
811
	struct amdgpu_gmc		gmc;
A
Alex Deucher 已提交
812
	struct amdgpu_gart		gart;
813
	dma_addr_t			dummy_page_addr;
A
Alex Deucher 已提交
814
	struct amdgpu_vm_manager	vm_manager;
A
Alex Xie 已提交
815
	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
816
	unsigned			num_vmhubs;
A
Alex Deucher 已提交
817 818 819 820 821 822

	/* memory management */
	struct amdgpu_mman		mman;
	struct amdgpu_vram_scratch	vram_scratch;
	struct amdgpu_wb		wb;
	atomic64_t			num_bytes_moved;
823
	atomic64_t			num_evictions;
824
	atomic64_t			num_vram_cpu_page_faults;
825
	atomic_t			gpu_reset_counter;
826
	atomic_t			vram_lost_counter;
A
Alex Deucher 已提交
827

828 829 830 831 832
	/* data for buffer migration throttling */
	struct {
		spinlock_t		lock;
		s64			last_update_us;
		s64			accum_us; /* accumulated microseconds */
833
		s64			accum_us_vis; /* for visible VRAM */
834 835 836
		u32			log2_max_MBps;
	} mm_stats;

A
Alex Deucher 已提交
837
	/* display */
838
	bool				enable_virtual_display;
A
Alex Deucher 已提交
839
	struct amdgpu_mode_info		mode_info;
840
	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
A
Alex Deucher 已提交
841 842
	struct work_struct		hotplug_work;
	struct amdgpu_irq_src		crtc_irq;
843
	struct amdgpu_irq_src		vupdate_irq;
A
Alex Deucher 已提交
844 845 846 847
	struct amdgpu_irq_src		pageflip_irq;
	struct amdgpu_irq_src		hpd_irq;

	/* rings */
848
	u64				fence_context;
A
Alex Deucher 已提交
849 850 851 852 853 854 855 856
	unsigned			num_rings;
	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
	bool				ib_pool_ready;
	struct amdgpu_sa_manager	ring_tmp_bo;

	/* interrupts */
	struct amdgpu_irq		irq;

857 858
	/* powerplay */
	struct amd_powerplay		powerplay;
859
	bool				pp_force_state_enabled;
860

861 862 863
	/* smu */
	struct smu_context		smu;

A
Alex Deucher 已提交
864 865 866 867 868
	/* dpm */
	struct amdgpu_pm		pm;
	u32				cg_flags;
	u32				pg_flags;

869 870 871
	/* nbio */
	struct amdgpu_nbio		nbio;

A
Alex Deucher 已提交
872 873 874 875
	/* gfx */
	struct amdgpu_gfx		gfx;

	/* sdma */
A
Alex Deucher 已提交
876
	struct amdgpu_sdma		sdma;
A
Alex Deucher 已提交
877

878 879 880 881 882 883 884 885
	/* uvd */
	struct amdgpu_uvd		uvd;

	/* vce */
	struct amdgpu_vce		vce;

	/* vcn */
	struct amdgpu_vcn		vcn;
A
Alex Deucher 已提交
886 887 888 889

	/* firmwares */
	struct amdgpu_firmware		firmware;

890 891 892
	/* PSP */
	struct psp_context		psp;

A
Alex Deucher 已提交
893 894 895
	/* GDS */
	struct amdgpu_gds		gds;

896 897 898
	/* KFD */
	struct amdgpu_kfd_dev		kfd;

899 900 901
	/* UMC */
	struct amdgpu_umc		umc;

902 903 904
	/* display related functionality */
	struct amdgpu_display_manager dm;

905 906 907
	/* discovery */
	uint8_t				*discovery;

908 909 910 911
	/* mes */
	bool                            enable_mes;
	struct amdgpu_mes               mes;

912
	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
A
Alex Deucher 已提交
913 914 915 916 917
	int				num_ip_blocks;
	struct mutex	mn_lock;
	DECLARE_HASHTABLE(mn_hash, 7);

	/* tracking pinned memory */
918 919 920
	atomic64_t vram_pin_size;
	atomic64_t visible_pin_size;
	atomic64_t gart_pin_size;
921

922 923 924
	/* soc15 register offset based on ip, instance and  segment */
	uint32_t 		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];

925
	const struct amdgpu_df_funcs	*df_funcs;
926
	const struct amdgpu_mmhub_funcs	*mmhub_funcs;
927

928
	/* delayed work_func for deferring clockgating during resume */
929
	struct delayed_work     delayed_init_work;
930

931
	struct amdgpu_virt	virt;
932 933
	/* firmware VRAM reservation */
	struct amdgpu_fw_vram_usage fw_vram_usage;
934 935 936 937

	/* link all shadow bo */
	struct list_head                shadow_list;
	struct mutex                    shadow_list_lock;
938 939 940
	/* keep an lru list of rings by HW IP */
	struct list_head		ring_lru_list;
	spinlock_t			ring_lru_list_lock;
941

942 943
	/* record hw reset is performed */
	bool has_hw_reset;
944
	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
945

946 947 948
	/* s3/s4 mask */
	bool                            in_suspend;

949 950
	/* record last mm index being written through WREG32*/
	unsigned long last_mm_index;
951
	bool                            in_gpu_reset;
952
	enum pp_mp1_state               mp1_state;
953
	struct mutex  lock_reset;
954
	struct amdgpu_doorbell_index doorbell_index;
955

956
	int asic_reset_res;
957
	struct work_struct		xgmi_reset_work;
958

959
	bool                            in_baco_reset;
960 961 962 963 964

	long				gfx_timeout;
	long				sdma_timeout;
	long				video_timeout;
	long				compute_timeout;
965 966

	uint64_t			unique_id;
967
	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
A
Alex Deucher 已提交
968 969
};

970 971 972 973 974
static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
{
	return container_of(bdev, struct amdgpu_device, mman.bdev);
}

A
Alex Deucher 已提交
975 976 977 978 979 980 981 982
int amdgpu_device_init(struct amdgpu_device *adev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void amdgpu_device_fini(struct amdgpu_device *adev);
int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);

uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
983
			uint32_t acc_flags);
A
Alex Deucher 已提交
984
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
M
Monk Liu 已提交
985
		    uint32_t acc_flags);
986 987 988
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);

A
Alex Deucher 已提交
989 990 991
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);

992 993 994
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);

995 996
int emu_soc_asic_init(struct amdgpu_device *adev);

A
Alex Deucher 已提交
997 998 999
/*
 * Registers read & write functions.
 */
M
Monk Liu 已提交
1000 1001 1002 1003 1004 1005 1006

#define AMDGPU_REGS_IDX       (1<<0)
#define AMDGPU_REGS_NO_KIQ    (1<<1)

#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)

1007 1008 1009
#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))

M
Monk Liu 已提交
1010 1011 1012 1013 1014
#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
A
Alex Deucher 已提交
1015 1016 1017 1018
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1019 1020
#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1021 1022
#define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
#define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
A
Alex Deucher 已提交
1023 1024 1025 1026 1027 1028
#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1029 1030
#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1031 1032
#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))

#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK

#define REG_SET_FIELD(orig_val, reg, field, field_val)			\
	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))

#define REG_GET_FIELD(value, reg, field)				\
	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1064 1065 1066

#define WREG32_FIELD(reg, field, val)	\
	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
A
Alex Deucher 已提交
1067

1068 1069 1070
#define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))

A
Alex Deucher 已提交
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (adev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

/*
 * ASICs macro.
 */
#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1083
#define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
A
Alex Deucher 已提交
1084 1085 1086
#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1087 1088 1089
#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
A
Alex Deucher 已提交
1090
#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1091
#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
A
Alex Deucher 已提交
1092
#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1093
#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1094 1095
#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1096
#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1097
#define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1098
#define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1099
#define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1100
#define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1101
#define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
A
Alex Deucher 已提交
1102 1103

/* Common functions */
1104
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1105
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1106
			      struct amdgpu_job* job);
1107
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
A
Alex Deucher 已提交
1108
bool amdgpu_device_need_post(struct amdgpu_device *adev);
C
Chunming Zhou 已提交
1109

1110 1111
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes);
1112
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1113
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
A
Alex Deucher 已提交
1114 1115 1116 1117
					     const u32 *registers,
					     const u32 array_size);

bool amdgpu_device_is_px(struct drm_device *dev);
1118 1119 1120
bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
				      struct amdgpu_device *peer_adev);

A
Alex Deucher 已提交
1121 1122 1123 1124
/* atpx handler */
#if defined(CONFIG_VGA_SWITCHEROO)
void amdgpu_register_atpx_handler(void);
void amdgpu_unregister_atpx_handler(void);
1125
bool amdgpu_has_atpx_dgpu_power_cntl(void);
1126
bool amdgpu_is_atpx_hybrid(void);
1127
bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1128
bool amdgpu_has_atpx(void);
A
Alex Deucher 已提交
1129 1130 1131
#else
static inline void amdgpu_register_atpx_handler(void) {}
static inline void amdgpu_unregister_atpx_handler(void) {}
1132
static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1133
static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1134
static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1135
static inline bool amdgpu_has_atpx(void) { return false; }
A
Alex Deucher 已提交
1136 1137
#endif

1138 1139 1140 1141 1142 1143
#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
void *amdgpu_atpx_get_dhandle(void);
#else
static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
#endif

A
Alex Deucher 已提交
1144 1145 1146 1147
/*
 * KMS
 */
extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1148
extern const int amdgpu_max_kms_ioctl;
A
Alex Deucher 已提交
1149 1150

int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
1151
void amdgpu_driver_unload_kms(struct drm_device *dev);
A
Alex Deucher 已提交
1152 1153 1154 1155
void amdgpu_driver_lastclose_kms(struct drm_device *dev);
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
void amdgpu_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv);
1156
int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1157 1158
int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
1159 1160 1161
u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
A
Alex Deucher 已提交
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
			     unsigned long arg);

/*
 * functions used by amdgpu_encoder.c
 */
struct amdgpu_afmt_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);

/* amdgpu_acpi.c */
#if defined(CONFIG_ACPI)
int amdgpu_acpi_init(struct amdgpu_device *adev);
void amdgpu_acpi_fini(struct amdgpu_device *adev);
bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
						u8 perf_req, bool advertise);
int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1192 1193 1194

void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
		struct amdgpu_dm_backlight_caps *caps);
A
Alex Deucher 已提交
1195 1196 1197 1198 1199
#else
static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
#endif

1200 1201 1202
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **mapping);
A
Alex Deucher 已提交
1203

1204 1205 1206 1207 1208 1209
#if defined(CONFIG_DRM_AMD_DC)
int amdgpu_dm_display_resume(struct amdgpu_device *adev );
#else
static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
#endif

1210 1211 1212 1213

void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);

A
Alex Deucher 已提交
1214
#include "amdgpu_object.h"
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228

/* used by df_v3_6.c and amdgpu_pmu.c */
#define AMDGPU_PMU_ATTR(_name, _object)					\
static ssize_t								\
_name##_show(struct device *dev,					\
			       struct device_attribute *attr,		\
			       char *page)				\
{									\
	BUILD_BUG_ON(sizeof(_object) >= PAGE_SIZE - 1);			\
	return sprintf(page, _object "\n");				\
}									\
									\
static struct device_attribute pmu_attr_##_name = __ATTR_RO(_name)

A
Alex Deucher 已提交
1229
#endif
1230