amdgpu.h 38.0 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __AMDGPU_H__
#define __AMDGPU_H__

31 32 33 34 35 36
#ifdef pr_fmt
#undef pr_fmt
#endif

#define pr_fmt(fmt) "amdgpu: " fmt

37 38 39 40 41 42
#ifdef dev_fmt
#undef dev_fmt
#endif

#define dev_fmt(fmt) "amdgpu: " fmt

43 44
#include "amdgpu_ctx.h"

A
Alex Deucher 已提交
45 46 47 48
#include <linux/atomic.h>
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
49
#include <linux/rbtree.h>
A
Alex Deucher 已提交
50
#include <linux/hashtable.h>
51
#include <linux/dma-fence.h>
52 53
#include <linux/pci.h>
#include <linux/aer.h>
A
Alex Deucher 已提交
54

55 56 57 58 59
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_execbuf_util.h>
A
Alex Deucher 已提交
60

61
#include <drm/amdgpu_drm.h>
62 63
#include <drm/drm_gem.h>
#include <drm/drm_ioctl.h>
64
#include <drm/gpu_scheduler.h>
A
Alex Deucher 已提交
65

66
#include <kgd_kfd_interface.h>
67 68
#include "dm_pp_interface.h"
#include "kgd_pp_interface.h"
69

70
#include "amd_shared.h"
A
Alex Deucher 已提交
71 72 73 74
#include "amdgpu_mode.h"
#include "amdgpu_ih.h"
#include "amdgpu_irq.h"
#include "amdgpu_ucode.h"
75
#include "amdgpu_ttm.h"
76
#include "amdgpu_psp.h"
A
Alex Deucher 已提交
77
#include "amdgpu_gds.h"
78
#include "amdgpu_sync.h"
79
#include "amdgpu_ring.h"
80
#include "amdgpu_vm.h"
81
#include "amdgpu_dpm.h"
82
#include "amdgpu_acp.h"
83
#include "amdgpu_uvd.h"
84
#include "amdgpu_vce.h"
85
#include "amdgpu_vcn.h"
86
#include "amdgpu_jpeg.h"
87
#include "amdgpu_mn.h"
88
#include "amdgpu_gmc.h"
89
#include "amdgpu_gfx.h"
90
#include "amdgpu_sdma.h"
91
#include "amdgpu_nbio.h"
92
#include "amdgpu_dm.h"
93
#include "amdgpu_virt.h"
94
#include "amdgpu_csa.h"
95
#include "amdgpu_gart.h"
96
#include "amdgpu_debugfs.h"
97
#include "amdgpu_job.h"
98
#include "amdgpu_bo_list.h"
99
#include "amdgpu_gem.h"
100
#include "amdgpu_doorbell.h"
101
#include "amdgpu_amdkfd.h"
102
#include "amdgpu_smu.h"
103
#include "amdgpu_discovery.h"
104
#include "amdgpu_mes.h"
105
#include "amdgpu_umc.h"
106
#include "amdgpu_mmhub.h"
107
#include "amdgpu_df.h"
108

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
#define MAX_GPU_INSTANCE		16

struct amdgpu_gpu_instance
{
	struct amdgpu_device		*adev;
	int				mgpu_fan_enabled;
};

struct amdgpu_mgpu_info
{
	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
	struct mutex			mutex;
	uint32_t			num_gpu;
	uint32_t			num_dgpu;
	uint32_t			num_apu;
};

126
#define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
127

A
Alex Deucher 已提交
128 129 130 131 132
/*
 * Modules parameters.
 */
extern int amdgpu_modeset;
extern int amdgpu_vram_limit;
133
extern int amdgpu_vis_vram_limit;
134
extern int amdgpu_gart_size;
135
extern int amdgpu_gtt_size;
136
extern int amdgpu_moverate;
A
Alex Deucher 已提交
137 138 139 140 141 142 143
extern int amdgpu_benchmarking;
extern int amdgpu_testing;
extern int amdgpu_audio;
extern int amdgpu_disp_priority;
extern int amdgpu_hw_i2c;
extern int amdgpu_pcie_gen2;
extern int amdgpu_msi;
144
extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
A
Alex Deucher 已提交
145
extern int amdgpu_dpm;
146
extern int amdgpu_fw_load_type;
A
Alex Deucher 已提交
147 148
extern int amdgpu_aspm;
extern int amdgpu_runtime_pm;
149
extern uint amdgpu_ip_block_mask;
A
Alex Deucher 已提交
150 151 152 153
extern int amdgpu_bapm;
extern int amdgpu_deep_color;
extern int amdgpu_vm_size;
extern int amdgpu_vm_block_size;
154
extern int amdgpu_vm_fragment_size;
155
extern int amdgpu_vm_fault_stop;
156
extern int amdgpu_vm_debug;
157
extern int amdgpu_vm_update_mode;
158
extern int amdgpu_exp_hw_support;
159
extern int amdgpu_dc;
160
extern int amdgpu_sched_jobs;
161
extern int amdgpu_sched_hw_submission;
162 163 164 165 166
extern uint amdgpu_pcie_gen_cap;
extern uint amdgpu_pcie_lane_cap;
extern uint amdgpu_cg_mask;
extern uint amdgpu_pg_mask;
extern uint amdgpu_sdma_phase_quantum;
167
extern char *amdgpu_disable_cu;
168
extern char *amdgpu_virtual_display;
169
extern uint amdgpu_pp_feature_mask;
170
extern uint amdgpu_force_long_training;
171
extern int amdgpu_job_hang_limit;
H
Hawking Zhang 已提交
172
extern int amdgpu_lbpw;
173
extern int amdgpu_compute_multipipe;
174
extern int amdgpu_gpu_recovery;
175
extern int amdgpu_emu_mode;
176
extern uint amdgpu_smu_memory_pool_size;
177
extern uint amdgpu_dc_feature_mask;
178
extern uint amdgpu_dc_debug_mask;
179
extern uint amdgpu_dm_abm_level;
180
extern struct amdgpu_mgpu_info mgpu_info;
181 182
extern int amdgpu_ras_enable;
extern uint amdgpu_ras_mask;
183
extern int amdgpu_bad_page_threshold;
184
extern int amdgpu_async_gfx_ring;
185
extern int amdgpu_mcbp;
186
extern int amdgpu_discovery;
187
extern int amdgpu_mes;
188
extern int amdgpu_noretry;
189
extern int amdgpu_force_asic_type;
190
#ifdef CONFIG_HSA_AMD
191
extern int sched_policy;
192
extern bool debug_evictions;
193
extern bool no_system_mem_limit;
194 195
#else
static const int sched_policy = KFD_SCHED_POLICY_HWS;
196
static const bool debug_evictions; /* = false */
197
static const bool no_system_mem_limit;
198
#endif
A
Alex Deucher 已提交
199

200
extern int amdgpu_tmz;
201
extern int amdgpu_reset_method;
202

203 204 205
#ifdef CONFIG_DRM_AMDGPU_SI
extern int amdgpu_si_support;
#endif
206 207 208
#ifdef CONFIG_DRM_AMDGPU_CIK
extern int amdgpu_cik_support;
#endif
209
extern int amdgpu_num_kcq;
A
Alex Deucher 已提交
210

211
#define AMDGPU_VM_MAX_NUM_CTX			4096
212
#define AMDGPU_SG_THRESHOLD			(256*1024*1024)
213
#define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
214
#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
A
Alex Deucher 已提交
215
#define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
216
#define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
A
Alex Deucher 已提交
217 218
#define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
#define AMDGPUFB_CONN_LIMIT			4
219
#define AMDGPU_BIOS_NUM_SCRATCH			16
A
Alex Deucher 已提交
220

221 222
#define AMDGPU_VBIOS_VGA_ALLOCATION		(9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */

A
Alex Deucher 已提交
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
/* hard reset data */
#define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b

/* reset flags */
#define AMDGPU_RESET_GFX			(1 << 0)
#define AMDGPU_RESET_COMPUTE			(1 << 1)
#define AMDGPU_RESET_DMA			(1 << 2)
#define AMDGPU_RESET_CP				(1 << 3)
#define AMDGPU_RESET_GRBM			(1 << 4)
#define AMDGPU_RESET_DMA1			(1 << 5)
#define AMDGPU_RESET_RLC			(1 << 6)
#define AMDGPU_RESET_SEM			(1 << 7)
#define AMDGPU_RESET_IH				(1 << 8)
#define AMDGPU_RESET_VMC			(1 << 9)
#define AMDGPU_RESET_MC				(1 << 10)
#define AMDGPU_RESET_DISPLAY			(1 << 11)
#define AMDGPU_RESET_UVD			(1 << 12)
#define AMDGPU_RESET_VCE			(1 << 13)
#define AMDGPU_RESET_VCE1			(1 << 14)

/* max cursor sizes (in pixels) */
#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

struct amdgpu_device;
struct amdgpu_ib;
struct amdgpu_cs_parser;
250
struct amdgpu_job;
A
Alex Deucher 已提交
251
struct amdgpu_irq_src;
252
struct amdgpu_fpriv;
253
struct amdgpu_bo_va_mapping;
254
struct amdgpu_atif;
255
struct kfd_vm_fault_info;
256
struct amdgpu_hive_info;
A
Alex Deucher 已提交
257 258

enum amdgpu_cp_irq {
259 260
	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
A
Alex Deucher 已提交
261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,

	AMDGPU_CP_IRQ_LAST
};

enum amdgpu_thermal_irq {
	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,

	AMDGPU_THERMAL_IRQ_LAST
};

280 281 282 283 284
enum amdgpu_kiq_irq {
	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
	AMDGPU_CP_KIQ_IRQ_LAST
};

285 286
#define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
#define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
287
#define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
288

289
int amdgpu_device_ip_set_clockgating_state(void *dev,
290 291
					   enum amd_ip_block_type block_type,
					   enum amd_clockgating_state state);
292
int amdgpu_device_ip_set_powergating_state(void *dev,
293 294 295 296 297 298 299 300
					   enum amd_ip_block_type block_type,
					   enum amd_powergating_state state);
void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
					    u32 *flags);
int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
				   enum amd_ip_block_type block_type);
bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
			      enum amd_ip_block_type block_type);
A
Alex Deucher 已提交
301

302 303 304 305 306 307 308 309 310 311
#define AMDGPU_MAX_IP_NUM 16

struct amdgpu_ip_block_status {
	bool valid;
	bool sw;
	bool hw;
	bool late_initialized;
	bool hang;
};

A
Alex Deucher 已提交
312
struct amdgpu_ip_block_version {
313 314 315 316
	const enum amd_ip_block_type type;
	const u32 major;
	const u32 minor;
	const u32 rev;
317
	const struct amd_ip_funcs *funcs;
A
Alex Deucher 已提交
318 319
};

320 321 322
#define HW_REV(_Major, _Minor, _Rev) \
	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))

323 324 325 326 327
struct amdgpu_ip_block {
	struct amdgpu_ip_block_status status;
	const struct amdgpu_ip_block_version *version;
};

328 329 330
int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
				       enum amd_ip_block_type type,
				       u32 major, u32 minor);
A
Alex Deucher 已提交
331

332 333 334
struct amdgpu_ip_block *
amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
			      enum amd_ip_block_type type);
335

336 337
int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
			       const struct amdgpu_ip_block_version *ip_block_version);
A
Alex Deucher 已提交
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386

/*
 * BIOS.
 */
bool amdgpu_get_bios(struct amdgpu_device *adev);
bool amdgpu_read_bios(struct amdgpu_device *adev);

/*
 * Clocks
 */

#define AMDGPU_MAX_PPLL 3

struct amdgpu_clock {
	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
	struct amdgpu_pll spll;
	struct amdgpu_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
	uint32_t default_dispclk;
	uint32_t current_dispclk;
	uint32_t dp_extclk;
	uint32_t max_pixel_clock;
};

/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
387 388 389

#define AMDGPU_SA_NUM_FENCE_LISTS	32

A
Alex Deucher 已提交
390 391 392 393
struct amdgpu_sa_manager {
	wait_queue_head_t	wq;
	struct amdgpu_bo	*bo;
	struct list_head	*hole;
394
	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
A
Alex Deucher 已提交
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	struct list_head	olist;
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
	uint32_t		align;
};

/* sub-allocation buffer */
struct amdgpu_sa_bo {
	struct list_head		olist;
	struct list_head		flist;
	struct amdgpu_sa_manager	*manager;
	unsigned			soffset;
	unsigned			eoffset;
410
	struct dma_fence	        *fence;
A
Alex Deucher 已提交
411 412
};

413 414
int amdgpu_fence_slab_init(void);
void amdgpu_fence_slab_fini(void);
A
Alex Deucher 已提交
415 416 417 418 419 420

/*
 * IRQS.
 */

struct amdgpu_flip_work {
421
	struct delayed_work		flip_work;
A
Alex Deucher 已提交
422 423 424
	struct work_struct		unpin_work;
	struct amdgpu_device		*adev;
	int				crtc_id;
425
	u32				target_vblank;
A
Alex Deucher 已提交
426 427
	uint64_t			base;
	struct drm_pending_vblank_event *event;
428
	struct amdgpu_bo		*old_abo;
429
	struct dma_fence		*excl;
430
	unsigned			shared_count;
431 432
	struct dma_fence		**shared;
	struct dma_fence_cb		cb;
433
	bool				async;
A
Alex Deucher 已提交
434 435 436 437 438 439 440 441 442 443 444 445
};


/*
 * CP & rings.
 */

struct amdgpu_ib {
	struct amdgpu_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
446
	uint32_t			flags;
A
Alex Deucher 已提交
447 448
};

449
extern const struct drm_sched_backend_ops amdgpu_sched_ops;
450

A
Alex Deucher 已提交
451 452 453 454 455 456
/*
 * file private structure
 */

struct amdgpu_fpriv {
	struct amdgpu_vm	vm;
457
	struct amdgpu_bo_va	*prt_va;
458
	struct amdgpu_bo_va	*csa_va;
A
Alex Deucher 已提交
459 460
	struct mutex		bo_list_lock;
	struct idr		bo_list_handles;
461
	struct amdgpu_ctx_mgr	ctx_mgr;
A
Alex Deucher 已提交
462 463
};

464 465
int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);

466
int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
467 468 469
		  unsigned size,
		  enum amdgpu_ib_pool_type pool,
		  struct amdgpu_ib *ib);
470
void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
471
		    struct dma_fence *f);
472
int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
473 474
		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
		       struct dma_fence **f);
A
Alex Deucher 已提交
475 476 477 478 479 480 481 482 483 484
int amdgpu_ib_pool_init(struct amdgpu_device *adev);
void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
int amdgpu_ib_ring_tests(struct amdgpu_device *adev);

/*
 * CS.
 */
struct amdgpu_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
485
	void			*kdata;
A
Alex Deucher 已提交
486 487
};

488 489 490 491 492 493
struct amdgpu_cs_post_dep {
	struct drm_syncobj *syncobj;
	struct dma_fence_chain *chain;
	u64 point;
};

A
Alex Deucher 已提交
494 495 496
struct amdgpu_cs_parser {
	struct amdgpu_device	*adev;
	struct drm_file		*filp;
497
	struct amdgpu_ctx	*ctx;
498

A
Alex Deucher 已提交
499 500 501 502
	/* chunks */
	unsigned		nchunks;
	struct amdgpu_cs_chunk	*chunks;

503 504
	/* scheduler job object */
	struct amdgpu_job	*job;
505
	struct drm_sched_entity	*entity;
A
Alex Deucher 已提交
506

507 508 509
	/* buffer objects */
	struct ww_acquire_ctx		ticket;
	struct amdgpu_bo_list		*bo_list;
510
	struct amdgpu_mn		*mn;
511 512
	struct amdgpu_bo_list_entry	vm_pd;
	struct list_head		validated;
513
	struct dma_fence		*fence;
514
	uint64_t			bytes_moved_threshold;
515
	uint64_t			bytes_moved_vis_threshold;
516
	uint64_t			bytes_moved;
517
	uint64_t			bytes_moved_vis;
A
Alex Deucher 已提交
518 519

	/* user fence */
520
	struct amdgpu_bo_list_entry	uf_entry;
521

522 523
	unsigned			num_post_deps;
	struct amdgpu_cs_post_dep	*post_deps;
A
Alex Deucher 已提交
524 525
};

526 527
static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
				      uint32_t ib_idx, int idx)
A
Alex Deucher 已提交
528
{
529
	return p->job->ibs[ib_idx].ptr[idx];
A
Alex Deucher 已提交
530 531
}

532 533 534 535
static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
				       uint32_t ib_idx, int idx,
				       uint32_t value)
{
536
	p->job->ibs[ib_idx].ptr[idx] = value;
537 538
}

A
Alex Deucher 已提交
539 540 541
/*
 * Writeback
 */
542
#define AMDGPU_MAX_WB 256	/* Reserve at most 256 WB slots for amdgpu-owned rings. */
A
Alex Deucher 已提交
543 544 545 546 547 548 549 550 551

struct amdgpu_wb {
	struct amdgpu_bo	*wb_obj;
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
};

552 553
int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
A
Alex Deucher 已提交
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573

/*
 * Benchmarking
 */
void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);


/*
 * Testing
 */
void amdgpu_test_moves(struct amdgpu_device *adev);

/*
 * ASIC specific register table accessible by UMD
 */
struct amdgpu_allowed_register_entry {
	uint32_t reg_offset;
	bool grbm_indexed;
};

574 575 576 577 578 579 580 581
enum amd_reset_method {
	AMD_RESET_METHOD_LEGACY = 0,
	AMD_RESET_METHOD_MODE0,
	AMD_RESET_METHOD_MODE1,
	AMD_RESET_METHOD_MODE2,
	AMD_RESET_METHOD_BACO
};

A
Alex Deucher 已提交
582 583 584 585 586
/*
 * ASIC specific functions.
 */
struct amdgpu_asic_funcs {
	bool (*read_disabled_bios)(struct amdgpu_device *adev);
587 588
	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
				   u8 *bios, u32 length_bytes);
A
Alex Deucher 已提交
589 590 591 592
	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
			     u32 sh_num, u32 reg_offset, u32 *value);
	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
	int (*reset)(struct amdgpu_device *adev);
593
	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
594 595 596 597 598
	/* get the reference clock */
	u32 (*get_xclk)(struct amdgpu_device *adev);
	/* MM block clocks */
	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
599 600 601
	/* static power management */
	int (*get_pcie_lanes)(struct amdgpu_device *adev);
	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
602 603
	/* get config memsize register */
	u32 (*get_config_memsize)(struct amdgpu_device *adev);
604
	/* flush hdp write queue */
605
	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
606
	/* invalidate hdp read cache */
607 608
	void (*invalidate_hdp)(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring);
609
	void (*reset_hdp_ras_error_count)(struct amdgpu_device *adev);
610 611
	/* check if the asic needs a full reset of if soft reset will work */
	bool (*need_full_reset)(struct amdgpu_device *adev);
612 613
	/* initialize doorbell layout for specific asic*/
	void (*init_doorbell_index)(struct amdgpu_device *adev);
614 615 616
	/* PCIe bandwidth usage */
	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
			       uint64_t *count1);
617 618
	/* do we need to reset the asic at init time (e.g., kexec) */
	bool (*need_reset_on_init)(struct amdgpu_device *adev);
619 620
	/* PCIe replay counter */
	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
621 622
	/* device supports BACO */
	bool (*supports_baco)(struct amdgpu_device *adev);
623 624
	/* pre asic_init quirks */
	void (*pre_asic_init)(struct amdgpu_device *adev);
A
Alex Deucher 已提交
625 626 627 628 629 630 631 632 633
};

/*
 * IOCTL.
 */
int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);

int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
634 635
int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *filp);
A
Alex Deucher 已提交
636
int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
637 638
int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
A
Alex Deucher 已提交
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660

/* VRAM scratch page for HDP bug, default vram page */
struct amdgpu_vram_scratch {
	struct amdgpu_bo		*robj;
	volatile uint32_t		*ptr;
	u64				gpu_addr;
};

/*
 * ACPI
 */
struct amdgpu_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct amdgpu_atcs {
	struct amdgpu_atcs_functions functions;
};

C
Chunming Zhou 已提交
661 662 663
/*
 * CGS
 */
664 665
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
666

A
Alex Deucher 已提交
667 668 669 670 671 672
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);

673 674 675
typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);

A
Alex Deucher 已提交
676 677 678
typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);

679 680 681 682 683
struct amdgpu_mmio_remap {
	u32 reg_offset;
	resource_size_t bus_addr;
};

684 685 686 687 688 689
/* Define the HW IP blocks will be used in driver , add more if necessary */
enum amd_hw_ip_block_type {
	GC_HWIP = 1,
	HDP_HWIP,
	SDMA0_HWIP,
	SDMA1_HWIP,
L
Le Ma 已提交
690 691 692 693 694 695
	SDMA2_HWIP,
	SDMA3_HWIP,
	SDMA4_HWIP,
	SDMA5_HWIP,
	SDMA6_HWIP,
	SDMA7_HWIP,
696 697 698 699
	MMHUB_HWIP,
	ATHUB_HWIP,
	NBIO_HWIP,
	MP0_HWIP,
700
	MP1_HWIP,
701 702
	UVD_HWIP,
	VCN_HWIP = UVD_HWIP,
703
	JPEG_HWIP = VCN_HWIP,
704 705 706 707 708 709 710
	VCE_HWIP,
	DF_HWIP,
	DCE_HWIP,
	OSSSYS_HWIP,
	SMUIO_HWIP,
	PWR_HWIP,
	NBIF_HWIP,
711
	THM_HWIP,
R
Rex Zhu 已提交
712
	CLK_HWIP,
713 714
	UMC_HWIP,
	RSMU_HWIP,
715 716 717
	MAX_HWIP
};

718
#define HWIP_MAX_INSTANCE	8
719

720 721 722 723 724
struct amd_powerplay {
	void *pp_handle;
	const struct amd_pm_funcs *pp_funcs;
};

725
#define AMDGPU_RESET_MAGIC_NUM 64
726
#define AMDGPU_MAX_DF_PERFMONS 4
A
Alex Deucher 已提交
727 728 729
struct amdgpu_device {
	struct device			*dev;
	struct pci_dev			*pdev;
730
	struct drm_device		ddev;
A
Alex Deucher 已提交
731

732 733 734
#ifdef CONFIG_DRM_AMD_ACP
	struct amdgpu_acp		acp;
#endif
735
	struct amdgpu_hive_info *hive;
A
Alex Deucher 已提交
736
	/* ASIC */
737
	enum amd_asic_type		asic_type;
A
Alex Deucher 已提交
738 739 740 741
	uint32_t			family;
	uint32_t			rev_id;
	uint32_t			external_rev_id;
	unsigned long			flags;
A
Alex Deucher 已提交
742
	unsigned long			apu_flags;
A
Alex Deucher 已提交
743 744 745
	int				usec_timeout;
	const struct amdgpu_asic_funcs	*asic_funcs;
	bool				shutdown;
746
	bool				need_swiotlb;
A
Alex Deucher 已提交
747 748 749 750
	bool				accel_working;
	struct notifier_block		acpi_nb;
	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
	struct amdgpu_debugfs		debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
751
	unsigned			debugfs_count;
A
Alex Deucher 已提交
752
#if defined(CONFIG_DEBUG_FS)
753
	struct dentry                   *debugfs_preempt;
754
	struct dentry			*debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
A
Alex Deucher 已提交
755
#endif
756
	struct amdgpu_atif		*atif;
A
Alex Deucher 已提交
757 758 759 760 761 762
	struct amdgpu_atcs		atcs;
	struct mutex			srbm_mutex;
	/* GRBM index mutex. Protects concurrent access to GRBM index */
	struct mutex                    grbm_idx_mutex;
	struct dev_pm_domain		vga_pm_domain;
	bool				have_disp_power_ref;
763
	bool                            have_atomics_support;
A
Alex Deucher 已提交
764 765

	/* BIOS */
766
	bool				is_atom_fw;
A
Alex Deucher 已提交
767
	uint8_t				*bios;
E
Evan Quan 已提交
768
	uint32_t			bios_size;
769
	uint32_t			bios_scratch_reg_offset;
A
Alex Deucher 已提交
770 771 772 773 774 775 776 777
	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];

	/* Register/doorbell mmio */
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
	void __iomem			*rmmio;
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
778
	struct amdgpu_mmio_remap        rmmio_remap;
A
Alex Deucher 已提交
779 780 781 782 783 784 785 786
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
	amdgpu_rreg_t			smc_rreg;
	amdgpu_wreg_t			smc_wreg;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	amdgpu_rreg_t			pcie_rreg;
	amdgpu_wreg_t			pcie_wreg;
787 788
	amdgpu_rreg_t			pciep_rreg;
	amdgpu_wreg_t			pciep_wreg;
789 790
	amdgpu_rreg64_t			pcie_rreg64;
	amdgpu_wreg64_t			pcie_wreg64;
A
Alex Deucher 已提交
791 792 793 794 795 796 797 798
	/* protects concurrent UVD register access */
	spinlock_t uvd_ctx_idx_lock;
	amdgpu_rreg_t			uvd_ctx_rreg;
	amdgpu_wreg_t			uvd_ctx_wreg;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	amdgpu_rreg_t			didt_rreg;
	amdgpu_wreg_t			didt_wreg;
799 800 801 802
	/* protects concurrent gc_cac register access */
	spinlock_t gc_cac_idx_lock;
	amdgpu_rreg_t			gc_cac_rreg;
	amdgpu_wreg_t			gc_cac_wreg;
803 804 805 806
	/* protects concurrent se_cac register access */
	spinlock_t se_cac_idx_lock;
	amdgpu_rreg_t			se_cac_rreg;
	amdgpu_wreg_t			se_cac_wreg;
A
Alex Deucher 已提交
807 808 809 810 811 812 813 814 815 816 817 818
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t audio_endpt_idx_lock;
	amdgpu_block_rreg_t		audio_endpt_rreg;
	amdgpu_block_wreg_t		audio_endpt_wreg;
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
	struct amdgpu_doorbell		doorbell;

	/* clock/pll info */
	struct amdgpu_clock            clock;

	/* MC */
819
	struct amdgpu_gmc		gmc;
A
Alex Deucher 已提交
820
	struct amdgpu_gart		gart;
821
	dma_addr_t			dummy_page_addr;
A
Alex Deucher 已提交
822
	struct amdgpu_vm_manager	vm_manager;
A
Alex Xie 已提交
823
	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
824
	unsigned			num_vmhubs;
A
Alex Deucher 已提交
825 826 827 828 829 830

	/* memory management */
	struct amdgpu_mman		mman;
	struct amdgpu_vram_scratch	vram_scratch;
	struct amdgpu_wb		wb;
	atomic64_t			num_bytes_moved;
831
	atomic64_t			num_evictions;
832
	atomic64_t			num_vram_cpu_page_faults;
833
	atomic_t			gpu_reset_counter;
834
	atomic_t			vram_lost_counter;
A
Alex Deucher 已提交
835

836 837 838 839 840
	/* data for buffer migration throttling */
	struct {
		spinlock_t		lock;
		s64			last_update_us;
		s64			accum_us; /* accumulated microseconds */
841
		s64			accum_us_vis; /* for visible VRAM */
842 843 844
		u32			log2_max_MBps;
	} mm_stats;

A
Alex Deucher 已提交
845
	/* display */
846
	bool				enable_virtual_display;
A
Alex Deucher 已提交
847
	struct amdgpu_mode_info		mode_info;
848
	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
A
Alex Deucher 已提交
849 850
	struct work_struct		hotplug_work;
	struct amdgpu_irq_src		crtc_irq;
851
	struct amdgpu_irq_src		vupdate_irq;
A
Alex Deucher 已提交
852 853 854 855
	struct amdgpu_irq_src		pageflip_irq;
	struct amdgpu_irq_src		hpd_irq;

	/* rings */
856
	u64				fence_context;
A
Alex Deucher 已提交
857 858 859
	unsigned			num_rings;
	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
	bool				ib_pool_ready;
860
	struct amdgpu_sa_manager	ib_pools[AMDGPU_IB_POOL_MAX];
861
	struct amdgpu_sched		gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
A
Alex Deucher 已提交
862 863 864 865

	/* interrupts */
	struct amdgpu_irq		irq;

866 867
	/* powerplay */
	struct amd_powerplay		powerplay;
868
	bool				pp_force_state_enabled;
869

870 871 872
	/* smu */
	struct smu_context		smu;

A
Alex Deucher 已提交
873 874 875 876 877
	/* dpm */
	struct amdgpu_pm		pm;
	u32				cg_flags;
	u32				pg_flags;

878 879 880
	/* nbio */
	struct amdgpu_nbio		nbio;

881 882 883
	/* mmhub */
	struct amdgpu_mmhub		mmhub;

A
Alex Deucher 已提交
884 885 886 887
	/* gfx */
	struct amdgpu_gfx		gfx;

	/* sdma */
A
Alex Deucher 已提交
888
	struct amdgpu_sdma		sdma;
A
Alex Deucher 已提交
889

890 891 892 893 894 895 896 897
	/* uvd */
	struct amdgpu_uvd		uvd;

	/* vce */
	struct amdgpu_vce		vce;

	/* vcn */
	struct amdgpu_vcn		vcn;
A
Alex Deucher 已提交
898

899 900 901
	/* jpeg */
	struct amdgpu_jpeg		jpeg;

A
Alex Deucher 已提交
902 903 904
	/* firmwares */
	struct amdgpu_firmware		firmware;

905 906 907
	/* PSP */
	struct psp_context		psp;

A
Alex Deucher 已提交
908 909 910
	/* GDS */
	struct amdgpu_gds		gds;

911 912 913
	/* KFD */
	struct amdgpu_kfd_dev		kfd;

914 915 916
	/* UMC */
	struct amdgpu_umc		umc;

917 918 919
	/* display related functionality */
	struct amdgpu_display_manager dm;

920 921 922 923
	/* mes */
	bool                            enable_mes;
	struct amdgpu_mes               mes;

924 925 926
	/* df */
	struct amdgpu_df                df;

927
	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
A
Alex Deucher 已提交
928 929 930 931 932
	int				num_ip_blocks;
	struct mutex	mn_lock;
	DECLARE_HASHTABLE(mn_hash, 7);

	/* tracking pinned memory */
933 934 935
	atomic64_t vram_pin_size;
	atomic64_t visible_pin_size;
	atomic64_t gart_pin_size;
936

937
	/* soc15 register offset based on ip, instance and  segment */
938
	uint32_t		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
939

940
	/* delayed work_func for deferring clockgating during resume */
941
	struct delayed_work     delayed_init_work;
942

943
	struct amdgpu_virt	virt;
944 945 946 947

	/* link all shadow bo */
	struct list_head                shadow_list;
	struct mutex                    shadow_list_lock;
948

949 950
	/* record hw reset is performed */
	bool has_hw_reset;
951
	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
952

953 954
	/* s3/s4 mask */
	bool                            in_suspend;
955
	bool				in_hibernate;
956

957
	atomic_t 			in_gpu_reset;
958
	enum pp_mp1_state               mp1_state;
959
	struct rw_semaphore reset_sem;
960
	struct amdgpu_doorbell_index doorbell_index;
961

962 963
	struct mutex			notifier_lock;

964
	int asic_reset_res;
965
	struct work_struct		xgmi_reset_work;
966

967 968 969 970
	long				gfx_timeout;
	long				sdma_timeout;
	long				video_timeout;
	long				compute_timeout;
971 972

	uint64_t			unique_id;
973
	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
974

975 976
	/* enable runtime pm on the device */
	bool                            runpm;
977
	bool                            in_runpm;
978 979 980

	bool                            pm_sysfs_en;
	bool                            ucode_sysfs_en;
981 982 983 984

	/* Chip product information */
	char				product_number[16];
	char				product_name[32];
985
	char				serial[20];
986 987

	struct amdgpu_autodump		autodump;
988 989 990

	atomic_t			throttling_logging_enabled;
	struct ratelimit_state		throttling_logging_rs;
991
	uint32_t			ras_features;
A
Alex Deucher 已提交
992 993
};

994 995
static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
{
996
	return container_of(ddev, struct amdgpu_device, ddev);
997 998
}

999 1000
static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
{
1001
	return &adev->ddev;
1002 1003
}

1004 1005 1006 1007 1008
static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
{
	return container_of(bdev, struct amdgpu_device, mman.bdev);
}

A
Alex Deucher 已提交
1009 1010 1011 1012 1013
int amdgpu_device_init(struct amdgpu_device *adev,
		       uint32_t flags);
void amdgpu_device_fini(struct amdgpu_device *adev);
int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);

1014 1015
void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
			       uint32_t *buf, size_t size, bool write);
1016
uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
M
Monk Liu 已提交
1017
			uint32_t acc_flags);
1018 1019
void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
		    uint32_t acc_flags);
M
Monk Liu 已提交
1020 1021
void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
		    uint32_t acc_flags);
1022 1023 1024
void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);

A
Alex Deucher 已提交
1025 1026 1027
u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);

1028 1029 1030
bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);

1031 1032
int emu_soc_asic_init(struct amdgpu_device *adev);

A
Alex Deucher 已提交
1033 1034 1035
/*
 * Registers read & write functions.
 */
M
Monk Liu 已提交
1036 1037
#define AMDGPU_REGS_NO_KIQ    (1<<1)

1038 1039
#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
M
Monk Liu 已提交
1040

1041 1042
#define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg))
#define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v))
1043

1044 1045 1046
#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))

1047 1048 1049
#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
A
Alex Deucher 已提交
1050 1051 1052 1053
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1054 1055
#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1056 1057
#define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
#define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
A
Alex Deucher 已提交
1058 1059 1060 1061 1062 1063
#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1064 1065
#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1066 1067
#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
A
Alex Deucher 已提交
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
1086 1087 1088 1089 1090 1091 1092 1093 1094

#define WREG32_SMC_P(_Reg, _Val, _Mask)                         \
	do {                                                    \
		u32 tmp = RREG32_SMC(_Reg);                     \
		tmp &= (_Mask);                                 \
		tmp |= ((_Val) & ~(_Mask));                     \
		WREG32_SMC(_Reg, tmp);                          \
	} while (0)

1095
#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
A
Alex Deucher 已提交
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))

#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK

#define REG_SET_FIELD(orig_val, reg, field, field_val)			\
	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))

#define REG_GET_FIELD(value, reg, field)				\
	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1108 1109 1110

#define WREG32_FIELD(reg, field, val)	\
	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
A
Alex Deucher 已提交
1111

1112 1113 1114
#define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))

A
Alex Deucher 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (adev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

/*
 * ASICs macro.
 */
#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1127
#define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
A
Alex Deucher 已提交
1128 1129 1130
#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1131 1132 1133
#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
A
Alex Deucher 已提交
1134
#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1135
#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
A
Alex Deucher 已提交
1136
#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1137
#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1138 1139
#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1140
#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1141
#define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1142
#define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1143
#define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1144
#define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1145
#define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1146
#define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1147

1148
#define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
A
Alex Deucher 已提交
1149 1150

/* Common functions */
J
jqdeng 已提交
1151
bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
1152
bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1153
int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1154
			      struct amdgpu_job* job);
1155
void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
A
Alex Deucher 已提交
1156
bool amdgpu_device_need_post(struct amdgpu_device *adev);
C
Chunming Zhou 已提交
1157

1158 1159
void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
				  u64 num_vis_bytes);
1160
int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1161
void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
A
Alex Deucher 已提交
1162 1163 1164
					     const u32 *registers,
					     const u32 array_size);

1165
bool amdgpu_device_supports_boco(struct drm_device *dev);
1166
bool amdgpu_device_supports_baco(struct drm_device *dev);
1167 1168
bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
				      struct amdgpu_device *peer_adev);
1169 1170
int amdgpu_device_baco_enter(struct drm_device *dev);
int amdgpu_device_baco_exit(struct drm_device *dev);
1171

A
Alex Deucher 已提交
1172 1173 1174 1175
/* atpx handler */
#if defined(CONFIG_VGA_SWITCHEROO)
void amdgpu_register_atpx_handler(void);
void amdgpu_unregister_atpx_handler(void);
1176
bool amdgpu_has_atpx_dgpu_power_cntl(void);
1177
bool amdgpu_is_atpx_hybrid(void);
1178
bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1179
bool amdgpu_has_atpx(void);
A
Alex Deucher 已提交
1180 1181 1182
#else
static inline void amdgpu_register_atpx_handler(void) {}
static inline void amdgpu_unregister_atpx_handler(void) {}
1183
static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1184
static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1185
static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1186
static inline bool amdgpu_has_atpx(void) { return false; }
A
Alex Deucher 已提交
1187 1188
#endif

1189 1190 1191 1192 1193 1194
#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
void *amdgpu_atpx_get_dhandle(void);
#else
static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
#endif

A
Alex Deucher 已提交
1195 1196 1197 1198
/*
 * KMS
 */
extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1199
extern const int amdgpu_max_kms_ioctl;
A
Alex Deucher 已提交
1200

1201
int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
1202
void amdgpu_driver_unload_kms(struct drm_device *dev);
A
Alex Deucher 已提交
1203 1204 1205 1206
void amdgpu_driver_lastclose_kms(struct drm_device *dev);
int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
void amdgpu_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv);
1207
int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1208 1209
int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1210 1211 1212
u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
A
Alex Deucher 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
			     unsigned long arg);

/*
 * functions used by amdgpu_encoder.c
 */
struct amdgpu_afmt_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);

/* amdgpu_acpi.c */
#if defined(CONFIG_ACPI)
int amdgpu_acpi_init(struct amdgpu_device *adev);
void amdgpu_acpi_fini(struct amdgpu_device *adev);
bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
						u8 perf_req, bool advertise);
int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1243 1244 1245

void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
		struct amdgpu_dm_backlight_caps *caps);
A
Alex Deucher 已提交
1246 1247 1248 1249 1250
#else
static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
#endif

1251 1252 1253
int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
			   uint64_t addr, struct amdgpu_bo **bo,
			   struct amdgpu_bo_va_mapping **mapping);
A
Alex Deucher 已提交
1254

1255 1256 1257 1258 1259 1260
#if defined(CONFIG_DRM_AMD_DC)
int amdgpu_dm_display_resume(struct amdgpu_device *adev );
#else
static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
#endif

1261 1262 1263 1264

void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);

1265 1266 1267 1268 1269 1270
pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
					   pci_channel_state_t state);
pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
void amdgpu_pci_resume(struct pci_dev *pdev);

A
Alex Deucher 已提交
1271
#include "amdgpu_object.h"
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

/* used by df_v3_6.c and amdgpu_pmu.c */
#define AMDGPU_PMU_ATTR(_name, _object)					\
static ssize_t								\
_name##_show(struct device *dev,					\
			       struct device_attribute *attr,		\
			       char *page)				\
{									\
	BUILD_BUG_ON(sizeof(_object) >= PAGE_SIZE - 1);			\
	return sprintf(page, _object "\n");				\
}									\
									\
static struct device_attribute pmu_attr_##_name = __ATTR_RO(_name)

1286 1287 1288 1289
static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
{
       return adev->gmc.tmz_enabled;
}
1290

1291 1292 1293 1294
static inline int amdgpu_in_reset(struct amdgpu_device *adev)
{
	return atomic_read(&adev->in_gpu_reset);
}
1295
#endif