i915_debugfs.c 98.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81 82 83 84 85 86
static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->user_pin_count > 0)
100
		return "P";
B
Ben Widawsky 已提交
101
	else if (i915_gem_obj_is_pinned(obj))
102 103 104 105 106
		return "p";
	else
		return " ";
}

107
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
108
{
109 110 111 112 113 114
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
115 116
}

B
Ben Widawsky 已提交
117 118 119 120 121
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
B
Ben Widawsky 已提交
126 127
	int pin_count = 0;

128
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
129 130 131
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
132
		   get_global_flag(obj),
133
		   obj->base.size / 1024,
134 135
		   obj->base.read_domains,
		   obj->base.write_domain,
136 137
		   obj->last_read_seqno,
		   obj->last_write_seqno,
138
		   obj->last_fenced_seqno,
139
		   i915_cache_level_str(obj->cache_level),
140 141 142 143
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
144 145 146 147
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
148 149
	if (obj->pin_display)
		seq_printf(m, " (display)");
150 151
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
152 153 154 155 156 157 158 159
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
160 161
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
162 163 164 165 166 167 168 169 170
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
171 172
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
173 174
}

175 176 177 178 179 180 181
static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
{
	seq_putc(m, ctx->is_initialized ? 'I' : 'i');
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

182
static int i915_gem_object_list_info(struct seq_file *m, void *data)
183 184
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
185 186
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
187
	struct drm_device *dev = node->minor->dev;
188 189
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
190
	struct i915_vma *vma;
191 192
	size_t total_obj_size, total_gtt_size;
	int count, ret;
193 194 195 196

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
197

B
Ben Widawsky 已提交
198
	/* FIXME: the user of this interface might want more than just GGTT */
199 200
	switch (list) {
	case ACTIVE_LIST:
201
		seq_puts(m, "Active:\n");
202
		head = &vm->active_list;
203 204
		break;
	case INACTIVE_LIST:
205
		seq_puts(m, "Inactive:\n");
206
		head = &vm->inactive_list;
207 208
		break;
	default:
209 210
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
211 212
	}

213
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
214 215 216 217 218 219
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
220
		count++;
221
	}
222
	mutex_unlock(&dev->struct_mutex);
223

224 225
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
226 227 228
	return 0;
}

229 230 231 232
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
233
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
234
	struct drm_i915_gem_object *b =
235
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

259
		list_add(&obj->obj_exec_link, &stolen);
260 261 262 263 264 265 266 267 268

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

269
		list_add(&obj->obj_exec_link, &stolen);
270 271 272 273 274 275 276

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
277
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
278 279 280
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
281
		list_del_init(&obj->obj_exec_link);
282 283 284 285 286 287 288 289
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

290 291
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
292
		size += i915_gem_obj_ggtt_size(obj); \
293 294
		++count; \
		if (obj->map_and_fenceable) { \
295
			mappable_size += i915_gem_obj_ggtt_size(obj); \
296 297 298
			++mappable_count; \
		} \
	} \
299
} while (0)
300

301 302 303 304 305 306 307 308 309 310 311 312 313
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

314
	if (i915_gem_obj_ggtt_bound(obj)) {
315 316 317 318 319 320 321 322 323 324 325 326
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

B
Ben Widawsky 已提交
327 328 329 330 331 332 333 334 335 336 337 338
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
339 340 341 342
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
343 344
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
345
	struct drm_i915_gem_object *obj;
346
	struct i915_address_space *vm = &dev_priv->gtt.base;
347
	struct drm_file *file;
B
Ben Widawsky 已提交
348
	struct i915_vma *vma;
349 350 351 352 353 354
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

355 356 357 358 359
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
360
	count_objects(&dev_priv->mm.bound_list, global_list);
361 362 363 364
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
365
	count_vmas(&vm->active_list, mm_list);
366 367 368 369
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
370
	count_vmas(&vm->inactive_list, mm_list);
371 372 373
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

374
	size = count = purgeable_size = purgeable_count = 0;
375
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
376
		size += obj->base.size, ++count;
377 378 379
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
380 381
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

382
	size = count = mappable_size = mappable_count = 0;
383
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
384
		if (obj->fault_mappable) {
385
			size += i915_gem_obj_ggtt_size(obj);
386 387 388
			++count;
		}
		if (obj->pin_mappable) {
389
			mappable_size += i915_gem_obj_ggtt_size(obj);
390 391
			++mappable_count;
		}
392 393 394 395
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
396
	}
397 398
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
399 400 401 402 403
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

404
	seq_printf(m, "%zu [%lu] gtt total\n",
405 406
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
407

408
	seq_putc(m, '\n');
409 410
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
411
		struct task_struct *task;
412 413 414

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
415 416 417 418 419 420 421 422
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
423
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
424
			   task ? task->comm : "<unknown>",
425 426 427 428 429
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
430
		rcu_read_unlock();
431 432
	}

433 434 435 436 437
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

438
static int i915_gem_gtt_info(struct seq_file *m, void *data)
439 440 441
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
442
	uintptr_t list = (uintptr_t) node->info_ent->data;
443 444 445 446 447 448 449 450 451 452
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
453
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
454
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
455 456
			continue;

457
		seq_puts(m, "   ");
458
		describe_obj(m, obj);
459
		seq_putc(m, '\n');
460
		total_obj_size += obj->base.size;
461
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
462 463 464 465 466 467 468 469 470 471 472
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

473 474 475 476 477 478 479 480
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
481 482
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
483 484 485 486 487
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
488
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
489 490
				   pipe, plane);
		} else {
491
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
492
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
493 494
					   pipe, plane);
			} else {
495
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
496 497 498
					   pipe, plane);
			}
			if (work->enable_stall_check)
499
				seq_puts(m, "Stall check enabled, ");
500
			else
501
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
502
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
503 504

			if (work->old_fb_obj) {
505 506
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
507 508
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
509 510
			}
			if (work->pending_flip_obj) {
511 512
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
513 514
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
515 516 517 518 519 520 521 522
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

523 524 525 526 527
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
528
	struct intel_ring_buffer *ring;
529
	struct drm_i915_gem_request *gem_request;
530
	int ret, count, i;
531 532 533 534

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
535

536
	count = 0;
537 538 539 540 541
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
542
		list_for_each_entry(gem_request,
543
				    &ring->request_list,
544 545 546 547 548 549
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
550
	}
551 552
	mutex_unlock(&dev->struct_mutex);

553
	if (count == 0)
554
		seq_puts(m, "No requests\n");
555

556 557 558
	return 0;
}

559 560 561 562
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
563
		seq_printf(m, "Current sequence (%s): %u\n",
564
			   ring->name, ring->get_seqno(ring, false));
565 566 567
	}
}

568 569 570 571 572
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
573
	struct intel_ring_buffer *ring;
574
	int ret, i;
575 576 577 578

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
579
	intel_runtime_pm_get(dev_priv);
580

581 582
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
583

584
	intel_runtime_pm_put(dev_priv);
585 586
	mutex_unlock(&dev->struct_mutex);

587 588 589 590 591 592 593 594 595
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
596
	struct intel_ring_buffer *ring;
597
	int ret, i, pipe;
598 599 600 601

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
602
	intel_runtime_pm_get(dev_priv);
603

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
	if (INTEL_INFO(dev)->gen >= 8) {
		int i;
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		for_each_pipe(i) {
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
				   pipe_name(i),
				   I915_READ(GEN8_DE_PIPE_IMR(i)));
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
				   pipe_name(i),
				   I915_READ(GEN8_DE_PIPE_IIR(i)));
			seq_printf(m, "Pipe %c IER:\t%08x\n",
				   pipe_name(i),
				   I915_READ(GEN8_DE_PIPE_IER(i)));
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
689 690 691 692 693 694
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
695 696 697 698
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
719
	for_each_ring(ring, dev_priv, i) {
720
		if (INTEL_INFO(dev)->gen >= 6) {
721 722 723
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
724
		}
725
		i915_ring_seqno_info(m, ring);
726
	}
727
	intel_runtime_pm_put(dev_priv);
728 729
	mutex_unlock(&dev->struct_mutex);

730 731 732
	return 0;
}

733 734 735 736 737
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
738 739 740 741 742
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
743 744 745 746

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
747
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
748

C
Chris Wilson 已提交
749 750
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
751
		if (obj == NULL)
752
			seq_puts(m, "unused");
753
		else
754
			describe_obj(m, obj);
755
		seq_putc(m, '\n');
756 757
	}

758
	mutex_unlock(&dev->struct_mutex);
759 760 761
	return 0;
}

762 763 764 765 766
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
767
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
768
	const u32 *hws;
769 770
	int i;

771
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
772
	hws = ring->status_page.page_addr;
773 774 775 776 777 778 779 780 781 782 783
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

784 785 786 787 788 789
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
790
	struct i915_error_state_file_priv *error_priv = filp->private_data;
791
	struct drm_device *dev = error_priv->dev;
792
	int ret;
793 794 795

	DRM_DEBUG_DRIVER("Resetting error state\n");

796 797 798 799
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

817
	i915_error_state_get(dev, error_priv);
818

819 820 821
	file->private_data = error_priv;

	return 0;
822 823 824 825
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
826
	struct i915_error_state_file_priv *error_priv = file->private_data;
827

828
	i915_error_state_put(error_priv);
829 830
	kfree(error_priv);

831 832 833
	return 0;
}

834 835 836 837 838 839 840 841 842 843 844 845
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
846

847
	ret = i915_error_state_to_str(&error_str, error_priv);
848 849 850 851 852 853 854 855 856 857 858 859
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
860
	i915_error_state_buf_release(&error_str);
861
	return ret ?: ret_count;
862 863 864 865 866
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
867
	.read = i915_error_state_read,
868 869 870 871 872
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

873 874
static int
i915_next_seqno_get(void *data, u64 *val)
875
{
876
	struct drm_device *dev = data;
877 878 879 880 881 882 883
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

884
	*val = dev_priv->next_seqno;
885 886
	mutex_unlock(&dev->struct_mutex);

887
	return 0;
888 889
}

890 891 892 893
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
894 895 896 897 898 899
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

900
	ret = i915_gem_set_seqno(dev, val);
901 902
	mutex_unlock(&dev->struct_mutex);

903
	return ret;
904 905
}

906 907
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
908
			"0x%llx\n");
909

910 911 912 913 914
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
915 916 917 918 919 920
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
921
	intel_runtime_pm_get(dev_priv);
922 923 924

	crstanddelay = I915_READ16(CRSTANDVID);

925
	intel_runtime_pm_put(dev_priv);
926
	mutex_unlock(&dev->struct_mutex);
927 928 929 930 931 932 933 934 935 936 937

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
938 939 940
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
941

942 943
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

944 945 946 947 948 949 950 951 952 953
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
954
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
955 956 957
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
958
		u32 rpstat, cagf, reqf;
959 960
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
961 962 963
		int max_freq;

		/* RPSTAT1 is in the GT power well */
964 965
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
966
			goto out;
967

968
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
969

970 971 972 973 974 975 976 977
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
		if (IS_HASWELL(dev))
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

978 979 980 981 982 983 984
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
985 986 987 988 989
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
990

991
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
992 993
		mutex_unlock(&dev->struct_mutex);

994
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
995
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
996 997 998 999 1000 1001
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1002
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1003
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1016 1017 1018

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1019
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1020 1021 1022

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1023
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1024 1025 1026

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1027
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1028 1029 1030

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
1031 1032 1033
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

1034
		mutex_lock(&dev_priv->rps.hw_lock);
1035
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1036 1037 1038
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1039
		val = valleyview_rps_max_freq(dev_priv);
1040
		seq_printf(m, "max GPU freq: %d MHz\n",
1041
			   vlv_gpu_freq(dev_priv, val));
1042

1043
		val = valleyview_rps_min_freq(dev_priv);
1044
		seq_printf(m, "min GPU freq: %d MHz\n",
1045
			   vlv_gpu_freq(dev_priv, val));
1046 1047

		seq_printf(m, "current GPU freq: %d MHz\n",
1048
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1049
		mutex_unlock(&dev_priv->rps.hw_lock);
1050
	} else {
1051
		seq_puts(m, "no P-state info available\n");
1052
	}
1053

1054 1055 1056
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1057 1058 1059 1060 1061 1062 1063 1064
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
1065 1066 1067 1068 1069
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1070
	intel_runtime_pm_get(dev_priv);
1071 1072 1073

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
1074 1075
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
1076 1077
	}

1078 1079
	intel_runtime_pm_put(dev_priv);

1080 1081
	mutex_unlock(&dev->struct_mutex);

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
1096 1097 1098 1099 1100
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1101
	intel_runtime_pm_get(dev_priv);
1102 1103 1104 1105 1106 1107

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1108
	intel_runtime_pm_put(dev_priv);
1109 1110
	mutex_unlock(&dev->struct_mutex);

1111 1112 1113
	return 0;
}

1114
static int ironlake_drpc_info(struct seq_file *m)
1115 1116 1117 1118
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1119 1120 1121 1122 1123 1124 1125
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1126
	intel_runtime_pm_get(dev_priv);
1127 1128 1129 1130 1131

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1132
	intel_runtime_pm_put(dev_priv);
1133
	mutex_unlock(&dev->struct_mutex);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1148
	seq_printf(m, "Max P-state: P%d\n",
1149
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1150 1151 1152 1153 1154
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1155
	seq_puts(m, "Current RS state: ");
1156 1157
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1158
		seq_puts(m, "on\n");
1159 1160
		break;
	case RSX_STATUS_RC1:
1161
		seq_puts(m, "RC1\n");
1162 1163
		break;
	case RSX_STATUS_RC1E:
1164
		seq_puts(m, "RC1E\n");
1165 1166
		break;
	case RSX_STATUS_RS1:
1167
		seq_puts(m, "RS1\n");
1168 1169
		break;
	case RSX_STATUS_RS2:
1170
		seq_puts(m, "RS2 (RC6)\n");
1171 1172
		break;
	case RSX_STATUS_RS3:
1173
		seq_puts(m, "RC3 (RC6+)\n");
1174 1175
		break;
	default:
1176
		seq_puts(m, "unknown\n");
1177 1178
		break;
	}
1179 1180 1181 1182

	return 0;
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
static int vlv_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 rpmodectl1, rcctl1;
	unsigned fw_rendercount = 0, fw_mediacount = 0;

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
	seq_printf(m, "Media Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");

	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1227 1228 1229 1230 1231 1232
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1233
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1234
	unsigned forcewake_count;
1235
	int count = 0, ret;
1236 1237 1238 1239

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1240
	intel_runtime_pm_get(dev_priv);
1241

1242 1243 1244
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1245 1246

	if (forcewake_count) {
1247 1248
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1249 1250 1251 1252 1253 1254 1255 1256
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1257
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1258 1259 1260 1261

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1262 1263 1264
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1265

1266 1267
	intel_runtime_pm_put(dev_priv);

1268 1269 1270 1271 1272 1273 1274
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1275
	seq_printf(m, "RC1e Enabled: %s\n",
1276 1277 1278 1279 1280 1281 1282
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1283
	seq_puts(m, "Current RC state: ");
1284 1285 1286
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1287
			seq_puts(m, "Core Power Down\n");
1288
		else
1289
			seq_puts(m, "on\n");
1290 1291
		break;
	case GEN6_RC3:
1292
		seq_puts(m, "RC3\n");
1293 1294
		break;
	case GEN6_RC6:
1295
		seq_puts(m, "RC6\n");
1296 1297
		break;
	case GEN6_RC7:
1298
		seq_puts(m, "RC7\n");
1299 1300
		break;
	default:
1301
		seq_puts(m, "Unknown\n");
1302 1303 1304 1305 1306
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1318 1319 1320 1321 1322 1323
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1324 1325 1326 1327 1328 1329 1330 1331
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

1332 1333 1334
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
	else if (IS_GEN6(dev) || IS_GEN7(dev))
1335 1336 1337 1338 1339
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1340 1341 1342 1343 1344 1345
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1346
	if (!HAS_FBC(dev)) {
1347
		seq_puts(m, "FBC unsupported on this chipset\n");
1348 1349 1350
		return 0;
	}

1351 1352
	intel_runtime_pm_get(dev_priv);

1353
	if (intel_fbc_enabled(dev)) {
1354
		seq_puts(m, "FBC enabled\n");
1355
	} else {
1356
		seq_puts(m, "FBC disabled: ");
1357
		switch (dev_priv->fbc.no_fbc_reason) {
1358 1359 1360 1361 1362 1363
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1364
		case FBC_NO_OUTPUT:
1365
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1366
			break;
1367
		case FBC_STOLEN_TOO_SMALL:
1368
			seq_puts(m, "not enough stolen memory");
1369 1370
			break;
		case FBC_UNSUPPORTED_MODE:
1371
			seq_puts(m, "mode not supported");
1372 1373
			break;
		case FBC_MODE_TOO_LARGE:
1374
			seq_puts(m, "mode too large");
1375 1376
			break;
		case FBC_BAD_PLANE:
1377
			seq_puts(m, "FBC unsupported on plane");
1378 1379
			break;
		case FBC_NOT_TILED:
1380
			seq_puts(m, "scanout buffer not tiled");
1381
			break;
1382
		case FBC_MULTIPLE_PIPES:
1383
			seq_puts(m, "multiple pipes are enabled");
1384
			break;
1385
		case FBC_MODULE_PARAM:
1386
			seq_puts(m, "disabled per module param (default off)");
1387
			break;
1388
		case FBC_CHIP_DEFAULT:
1389
			seq_puts(m, "disabled per chip default");
1390
			break;
1391
		default:
1392
			seq_puts(m, "unknown reason");
1393
		}
1394
		seq_putc(m, '\n');
1395
	}
1396 1397 1398

	intel_runtime_pm_put(dev_priv);

1399 1400 1401
	return 0;
}

1402 1403 1404 1405 1406 1407
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1408
	if (!HAS_IPS(dev)) {
1409 1410 1411 1412
		seq_puts(m, "not supported\n");
		return 0;
	}

1413 1414
	intel_runtime_pm_get(dev_priv);

1415
	if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
1416 1417 1418 1419
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

1420 1421
	intel_runtime_pm_put(dev_priv);

1422 1423 1424
	return 0;
}

1425 1426 1427 1428 1429 1430 1431
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1432 1433
	intel_runtime_pm_get(dev_priv);

1434
	if (HAS_PCH_SPLIT(dev))
1435
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1436
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1437 1438 1439 1440 1441 1442
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1443 1444
	intel_runtime_pm_put(dev_priv);

1445 1446
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1447 1448 1449 1450

	return 0;
}

1451 1452 1453 1454 1455 1456
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1457 1458
	int ret;

1459 1460 1461
	if (!IS_GEN5(dev))
		return -ENODEV;

1462 1463 1464
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1465 1466 1467 1468

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1469
	mutex_unlock(&dev->struct_mutex);
1470 1471 1472 1473 1474 1475 1476 1477 1478

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1479 1480 1481 1482 1483
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1484
	int ret = 0;
1485 1486
	int gpu_freq, ia_freq;

1487
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1488
		seq_puts(m, "unsupported on this chipset\n");
1489 1490 1491
		return 0;
	}

1492 1493
	intel_runtime_pm_get(dev_priv);

1494 1495
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1496
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1497
	if (ret)
1498
		goto out;
1499

1500
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1501

1502 1503
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1504
	     gpu_freq++) {
B
Ben Widawsky 已提交
1505 1506 1507 1508
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1509 1510 1511 1512
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1513 1514
	}

1515
	mutex_unlock(&dev_priv->rps.hw_lock);
1516

1517 1518 1519
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1520 1521
}

1522 1523 1524 1525 1526
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1527 1528 1529 1530 1531
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1532
	intel_runtime_pm_get(dev_priv);
1533 1534

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1535
	intel_runtime_pm_put(dev_priv);
1536

1537 1538
	mutex_unlock(&dev->struct_mutex);

1539 1540 1541
	return 0;
}

1542 1543 1544 1545 1546 1547
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1548
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1549 1550
	int ret;

1551 1552 1553
	if (data == NULL)
		return -ENOMEM;

1554 1555
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1556
		goto out;
1557

1558 1559 1560 1561
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1562 1563 1564

	mutex_unlock(&dev->struct_mutex);

1565 1566
out:
	kfree(data);
1567 1568 1569
	return 0;
}

1570 1571 1572 1573
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
1574
	struct intel_fbdev *ifbdev = NULL;
1575 1576
	struct intel_framebuffer *fb;

1577 1578 1579
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1580 1581 1582 1583 1584 1585
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1586
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1587 1588 1589
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1590 1591
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1592
	describe_obj(m, fb->obj);
1593
	seq_putc(m, '\n');
1594
	mutex_unlock(&dev->mode_config.mutex);
1595
#endif
1596

1597
	mutex_lock(&dev->mode_config.fb_lock);
1598
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1599
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1600 1601
			continue;

1602
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1603 1604 1605
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1606 1607
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1608
		describe_obj(m, fb->obj);
1609
		seq_putc(m, '\n');
1610
	}
1611
	mutex_unlock(&dev->mode_config.fb_lock);
1612 1613 1614 1615

	return 0;
}

1616 1617 1618 1619 1620
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1621
	struct intel_ring_buffer *ring;
1622
	struct i915_hw_context *ctx;
1623
	int ret, i;
1624 1625 1626 1627 1628

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1629
	if (dev_priv->ips.pwrctx) {
1630
		seq_puts(m, "power context ");
1631
		describe_obj(m, dev_priv->ips.pwrctx);
1632
		seq_putc(m, '\n');
1633
	}
1634

1635
	if (dev_priv->ips.renderctx) {
1636
		seq_puts(m, "render context ");
1637
		describe_obj(m, dev_priv->ips.renderctx);
1638
		seq_putc(m, '\n');
1639
	}
1640

1641 1642
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		seq_puts(m, "HW context ");
1643
		describe_ctx(m, ctx);
1644 1645 1646 1647 1648 1649
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

		describe_obj(m, ctx->obj);
		seq_putc(m, '\n');
1650 1651
	}

1652 1653 1654 1655 1656
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1657 1658 1659 1660 1661
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1662
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1663

1664
	spin_lock_irq(&dev_priv->uncore.lock);
1665 1666 1667 1668 1669
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1670
	spin_unlock_irq(&dev_priv->uncore.lock);
1671

1672 1673 1674 1675 1676
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1677 1678 1679 1680

	return 0;
}

1681 1682
static const char *swizzle_string(unsigned swizzle)
{
1683
	switch (swizzle) {
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1699
		return "unknown";
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1710 1711 1712 1713 1714
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1715
	intel_runtime_pm_get(dev_priv);
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
1729
	} else if (INTEL_INFO(dev)->gen >= 6) {
1730 1731 1732 1733 1734 1735 1736 1737
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
B
Ben Widawsky 已提交
1738 1739 1740 1741 1742 1743
		if (IS_GEN8(dev))
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1744 1745
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1746
	}
1747
	intel_runtime_pm_put(dev_priv);
1748 1749 1750 1751 1752
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
static int per_file_ctx(int id, void *ptr, void *data)
{
	struct i915_hw_context *ctx = ptr;
	struct seq_file *m = data;
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);

	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
1764
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
1765 1766 1767
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
B
Ben Widawsky 已提交
1768 1769
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
1770

B
Ben Widawsky 已提交
1771 1772 1773 1774
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1775
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
			for (i = 0; i < 4; i++)
				seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
B
Ben Widawsky 已提交
1793
	struct drm_file *file;
B
Ben Widawsky 已提交
1794
	int i;
D
Daniel Vetter 已提交
1795 1796 1797 1798

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1799
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1810
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1811
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
1812

B
Ben Widawsky 已提交
1813
		ppgtt->debug_dump(ppgtt, m);
B
Ben Widawsky 已提交
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
	} else
		return;

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct i915_hw_ppgtt *pvt_ppgtt;

		pvt_ppgtt = ctx_to_ppgtt(file_priv->private_default_ctx);
		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		seq_puts(m, "  default context:\n");
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
1826 1827
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
1828 1829 1830 1831 1832 1833
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
1834
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1835 1836 1837 1838

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1839
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
1840 1841 1842 1843 1844 1845

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

1846
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
1847 1848 1849 1850 1851
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1852 1853 1854 1855 1856 1857 1858 1859 1860
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1861
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1862 1863 1864
		return 0;
	}

1865
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1866 1867 1868 1869 1870
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
	seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
	seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));

	seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
	seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));

	seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
	seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));

	seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
	seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
J
Jesse Barnes 已提交
1890 1891

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1892
		   vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
J
Jesse Barnes 已提交
1893

1894
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1895 1896 1897 1898

	return 0;
}

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1912 1913 1914 1915 1916
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1917 1918
	u32 psrperf = 0;
	bool enabled = false;
1919

1920 1921
	intel_runtime_pm_get(dev_priv);

R
Rodrigo Vivi 已提交
1922 1923
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1924

R
Rodrigo Vivi 已提交
1925 1926 1927
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	seq_printf(m, "Enabled: %s\n", yesno(enabled));
1928

R
Rodrigo Vivi 已提交
1929 1930 1931 1932
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
1933

1934
	intel_runtime_pm_put(dev_priv);
1935 1936 1937
	return 0;
}

1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

1955 1956 1957
		if (!connector->base.encoder)
			continue;

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

1990 1991
	intel_runtime_pm_get(dev_priv);

1992 1993 1994 1995 1996 1997
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

1998 1999
	intel_runtime_pm_put(dev_priv);

2000
	seq_printf(m, "%llu", (long long unsigned)power);
2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	mutex_lock(&dev_priv->pc8.lock);
	seq_printf(m, "Requirements met: %s\n",
		   yesno(dev_priv->pc8.requirements_met));
	seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
	seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
	seq_printf(m, "IRQs disabled: %s\n",
		   yesno(dev_priv->pc8.irqs_disabled));
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
	mutex_unlock(&dev_priv->pc8.lock);

2026 2027 2028
	return 0;
}

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
		WARN_ON(1);
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
		   encoder->base.id, drm_get_encoder_name(encoder));
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
			   drm_get_connector_name(connector),
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

	seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
		   crtc->fb->base.id, crtc->x, crtc->y,
		   crtc->fb->width, crtc->fb->height);
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2202
	struct drm_display_mode *mode;
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224

	seq_printf(m, "connector %d: type %s, status: %s\n",
		   connector->base.id, drm_get_connector_name(connector),
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
	if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
	    intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_dp_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
		intel_hdmi_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
		intel_lvds_info(m, intel_connector);

2225 2226 2227
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
}

static int i915_display_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc;
	struct drm_connector *connector;

	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
			   crtc->base.id, pipe_name(intel_crtc->pipe),
			   intel_crtc->active ? "yes" : "no");
		if (intel_crtc->active)
			intel_crtc_info(m, intel_crtc);
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2261 2262 2263 2264 2265 2266 2267 2268
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2269 2270 2271 2272
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2273 2274 2275
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2276 2277 2278 2279
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2280 2281 2282
		return -EBUSY; /* already open */
	}

2283
	pipe_crc->opened = true;
2284 2285
	filep->private_data = inode->i_private;

2286 2287
	spin_unlock_irq(&pipe_crc->lock);

2288 2289 2290 2291 2292
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2293 2294 2295 2296
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2297 2298 2299
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2300

2301 2302 2303 2304 2305 2306 2307 2308 2309
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2310
{
2311 2312 2313
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
	int head, tail, n_entries, n;
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2336
		return 0;
2337 2338

	/* nothing to read */
2339
	spin_lock_irq(&pipe_crc->lock);
2340
	while (pipe_crc_data_count(pipe_crc) == 0) {
2341 2342 2343 2344
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2345
			return -EAGAIN;
2346
		}
2347

2348 2349 2350 2351 2352 2353
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2354 2355
	}

2356
	/* We now have one or more entries to read */
2357 2358
	head = pipe_crc->head;
	tail = pipe_crc->tail;
2359 2360
	n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
			count / PIPE_CRC_LINE_LEN);
2361 2362
	spin_unlock_irq(&pipe_crc->lock);

2363 2364 2365
	bytes_read = 0;
	n = 0;
	do {
2366
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2367
		int ret;
2368

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

		ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
				   buf, PIPE_CRC_LINE_LEN);
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2379 2380 2381

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2382 2383
		n++;
	} while (--n_entries);
2384

2385 2386 2387 2388
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->tail = tail;
	spin_unlock_irq(&pipe_crc->lock);

2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2424 2425
	if (!ent)
		return -ENOMEM;
2426 2427

	return drm_add_fake_info_node(minor, ent, info);
2428 2429
}

D
Daniel Vetter 已提交
2430
static const char * const pipe_crc_sources[] = {
2431 2432 2433 2434
	"none",
	"plane1",
	"plane2",
	"pf",
2435
	"pipe",
D
Daniel Vetter 已提交
2436 2437 2438 2439
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2440
	"auto",
2441 2442 2443 2444 2445 2446 2447 2448
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2449
static int display_crc_ctl_show(struct seq_file *m, void *data)
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

2462
static int display_crc_ctl_open(struct inode *inode, struct file *file)
2463 2464 2465
{
	struct drm_device *dev = inode->i_private;

2466
	return single_open(file, display_crc_ctl_show, dev);
2467 2468
}

2469
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2470 2471
				 uint32_t *val)
{
2472 2473 2474 2475
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

2489 2490 2491 2492 2493
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
2494
	struct intel_digital_port *dig_port;
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	mutex_lock(&dev->mode_config.mutex);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
			break;
		}
	}
	mutex_unlock(&dev->mode_config.mutex);

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2543 2544
				uint32_t *val)
{
2545 2546 2547
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2548 2549 2550 2551 2552 2553 2554
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
2555 2556 2557 2558 2559
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
2560
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2561 2562 2563
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
2564
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2565 2566 2567 2568 2569 2570 2571 2572
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		tmp |= DC_BALANCE_RESET_VLV;
		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
2596 2597 2598
	return 0;
}

2599
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
2600 2601
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
2602 2603
				 uint32_t *val)
{
2604 2605 2606
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2607 2608 2609 2610 2611 2612 2613
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
2626
		need_stable_symbols = true;
2627 2628 2629 2630 2631
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
2632
		need_stable_symbols = true;
2633 2634 2635 2636 2637
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
2638
		need_stable_symbols = true;
2639 2640 2641 2642 2643 2644 2645 2646
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

2672 2673 2674
	return 0;
}

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

2709
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2710 2711
				uint32_t *val)
{
2712 2713 2714 2715
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
2716 2717 2718 2719 2720 2721 2722 2723 2724
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
2725
	case INTEL_PIPE_CRC_SOURCE_NONE:
2726 2727
		*val = 0;
		break;
D
Daniel Vetter 已提交
2728 2729
	default:
		return -EINVAL;
2730 2731 2732 2733 2734
	}

	return 0;
}

2735
static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2736 2737
				uint32_t *val)
{
2738 2739 2740 2741
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
2742 2743 2744 2745 2746 2747 2748 2749 2750
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
2751
	case INTEL_PIPE_CRC_SOURCE_NONE:
2752 2753
		*val = 0;
		break;
D
Daniel Vetter 已提交
2754 2755
	default:
		return -EINVAL;
2756 2757 2758 2759 2760
	}

	return 0;
}

2761 2762 2763 2764
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2765
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
2766
	u32 val = 0; /* shut up gcc */
2767
	int ret;
2768

2769 2770 2771
	if (pipe_crc->source == source)
		return 0;

2772 2773 2774 2775
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

D
Daniel Vetter 已提交
2776
	if (IS_GEN2(dev))
2777
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
2778
	else if (INTEL_INFO(dev)->gen < 5)
2779
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
2780
	else if (IS_VALLEYVIEW(dev))
2781
		ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
2782
	else if (IS_GEN5(dev) || IS_GEN6(dev))
2783
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
2784
	else
2785
		ret = ivb_pipe_crc_ctl_reg(&source, &val);
2786 2787 2788 2789

	if (ret != 0)
		return ret;

2790 2791
	/* none -> real source transition */
	if (source) {
2792 2793 2794
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

2795 2796 2797 2798 2799 2800
		pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
					    INTEL_PIPE_CRC_ENTRIES_NR,
					    GFP_KERNEL);
		if (!pipe_crc->entries)
			return -ENOMEM;

2801 2802 2803 2804
		spin_lock_irq(&pipe_crc->lock);
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
2805 2806
	}

2807
	pipe_crc->source = source;
2808 2809 2810 2811

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

2812 2813
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
2814 2815
		struct intel_pipe_crc_entry *entries;

2816 2817 2818
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

2819 2820
		intel_wait_for_vblank(dev, pipe);

2821 2822
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
2823
		pipe_crc->entries = NULL;
2824 2825 2826
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
2827 2828 2829

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
2830 2831
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
2832 2833
	}

2834 2835 2836 2837 2838
	return 0;
}

/*
 * Parse pipe CRC command strings:
2839 2840 2841
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
2842 2843 2844 2845
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
2846 2847
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
2848
 */
2849
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

2880 2881 2882 2883
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
2884
static const char * const pipe_crc_objects[] = {
2885 2886 2887 2888
	"pipe",
};

static int
2889
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
2890 2891 2892 2893 2894
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
2895
			*o = i;
2896 2897 2898 2899 2900 2901
			return 0;
		    }

	return -EINVAL;
}

2902
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
2915
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
2916 2917 2918 2919 2920
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
2921
			*s = i;
2922 2923 2924 2925 2926 2927
			return 0;
		    }

	return -EINVAL;
}

2928
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
2929
{
2930
#define N_WORDS 3
2931
	int n_words;
2932
	char *words[N_WORDS];
2933
	enum pipe pipe;
2934
	enum intel_pipe_crc_object object;
2935 2936
	enum intel_pipe_crc_source source;

2937
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
2938 2939 2940 2941 2942 2943
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

2944
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
2945
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
2946 2947 2948
		return -EINVAL;
	}

2949
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
2950
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
2951 2952 2953
		return -EINVAL;
	}

2954
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
2955
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
2956 2957 2958 2959 2960 2961
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

2962 2963
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

2989
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
2990 2991 2992 2993 2994 2995 2996 2997 2998 2999

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3000
static const struct file_operations i915_display_crc_ctl_fops = {
3001
	.owner = THIS_MODULE,
3002
	.open = display_crc_ctl_open,
3003 3004 3005
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3006
	.write = display_crc_ctl_write
3007 3008
};

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
{
	struct drm_device *dev = m->private;
	int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

		/* WM1+ latency values in 0.5us units */
		if (level > 0)
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
			   level, wm[level],
			   latency / 10, latency % 10);
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.pri_latency);

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.spr_latency);

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.cur_latency);

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
				size_t len, loff_t *offp, uint16_t wm[5])
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	uint16_t new[5] = { 0 };
	int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3177 3178
static int
i915_wedged_get(void *data, u64 *val)
3179
{
3180
	struct drm_device *dev = data;
3181 3182
	drm_i915_private_t *dev_priv = dev->dev_private;

3183
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3184

3185
	return 0;
3186 3187
}

3188 3189
static int
i915_wedged_set(void *data, u64 val)
3190
{
3191
	struct drm_device *dev = data;
3192

3193
	DRM_INFO("Manually setting wedged to %llu\n", val);
3194
	i915_handle_error(dev, val);
3195

3196
	return 0;
3197 3198
}

3199 3200
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3201
			"%llu\n");
3202

3203 3204
static int
i915_ring_stop_get(void *data, u64 *val)
3205
{
3206
	struct drm_device *dev = data;
3207 3208
	drm_i915_private_t *dev_priv = dev->dev_private;

3209
	*val = dev_priv->gpu_error.stop_rings;
3210

3211
	return 0;
3212 3213
}

3214 3215
static int
i915_ring_stop_set(void *data, u64 val)
3216
{
3217
	struct drm_device *dev = data;
3218
	struct drm_i915_private *dev_priv = dev->dev_private;
3219
	int ret;
3220

3221
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3222

3223 3224 3225 3226
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3227
	dev_priv->gpu_error.stop_rings = val;
3228 3229
	mutex_unlock(&dev->struct_mutex);

3230
	return 0;
3231 3232
}

3233 3234 3235
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3236

3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

3303 3304 3305 3306 3307 3308 3309 3310
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
3311 3312
static int
i915_drop_caches_get(void *data, u64 *val)
3313
{
3314
	*val = DROP_ALL;
3315

3316
	return 0;
3317 3318
}

3319 3320
static int
i915_drop_caches_set(void *data, u64 val)
3321
{
3322
	struct drm_device *dev = data;
3323 3324
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
3325 3326
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
3327
	int ret;
3328

3329
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
3347 3348 3349
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
B
Ben Widawsky 已提交
3350
				if (vma->pin_count)
B
Ben Widawsky 已提交
3351 3352 3353 3354 3355 3356
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
3357
		}
3358 3359 3360
	}

	if (val & DROP_UNBOUND) {
3361 3362
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

3373
	return ret;
3374 3375
}

3376 3377 3378
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3379

3380 3381
static int
i915_max_freq_get(void *data, u64 *val)
3382
{
3383
	struct drm_device *dev = data;
3384
	drm_i915_private_t *dev_priv = dev->dev_private;
3385
	int ret;
3386 3387 3388 3389

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3390 3391
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3392
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3393 3394
	if (ret)
		return ret;
3395

3396
	if (IS_VALLEYVIEW(dev))
3397
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay);
3398 3399
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
3400
	mutex_unlock(&dev_priv->rps.hw_lock);
3401

3402
	return 0;
3403 3404
}

3405 3406
static int
i915_max_freq_set(void *data, u64 val)
3407
{
3408
	struct drm_device *dev = data;
3409
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3410
	u32 rp_state_cap, hw_max, hw_min;
3411
	int ret;
3412 3413 3414

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
3415

3416 3417
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3418
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
3419

3420
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3421 3422 3423
	if (ret)
		return ret;

3424 3425 3426
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
3427
	if (IS_VALLEYVIEW(dev)) {
3428
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3429 3430 3431

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3432 3433
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3434 3435 3436 3437 3438 3439 3440 3441 3442

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
		hw_max = dev_priv->rps.hw_max;
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_delay) {
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3443 3444
	}

J
Jeff McGee 已提交
3445 3446 3447 3448 3449 3450 3451
	dev_priv->rps.max_delay = val;

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3452
	mutex_unlock(&dev_priv->rps.hw_lock);
3453

3454
	return 0;
3455 3456
}

3457 3458
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
3459
			"%llu\n");
3460

3461 3462
static int
i915_min_freq_get(void *data, u64 *val)
3463
{
3464
	struct drm_device *dev = data;
3465
	drm_i915_private_t *dev_priv = dev->dev_private;
3466
	int ret;
3467 3468 3469 3470

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3471 3472
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3473
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3474 3475
	if (ret)
		return ret;
3476

3477
	if (IS_VALLEYVIEW(dev))
3478
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay);
3479 3480
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
3481
	mutex_unlock(&dev_priv->rps.hw_lock);
3482

3483
	return 0;
3484 3485
}

3486 3487
static int
i915_min_freq_set(void *data, u64 val)
3488
{
3489
	struct drm_device *dev = data;
3490
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3491
	u32 rp_state_cap, hw_max, hw_min;
3492
	int ret;
3493 3494 3495

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
3496

3497 3498
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3499
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
3500

3501
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3502 3503 3504
	if (ret)
		return ret;

3505 3506 3507
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
3508
	if (IS_VALLEYVIEW(dev)) {
3509
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3510 3511 3512

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3513 3514
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3515 3516 3517 3518 3519 3520 3521 3522 3523

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
		hw_max = dev_priv->rps.hw_max;
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_delay) {
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3524
	}
J
Jeff McGee 已提交
3525 3526 3527 3528 3529 3530 3531 3532

	dev_priv->rps.min_delay = val;

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3533
	mutex_unlock(&dev_priv->rps.hw_lock);
3534

3535
	return 0;
3536 3537
}

3538 3539
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
3540
			"%llu\n");
3541

3542 3543
static int
i915_cache_sharing_get(void *data, u64 *val)
3544
{
3545
	struct drm_device *dev = data;
3546 3547
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
3548
	int ret;
3549

3550 3551 3552
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3553 3554 3555
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3556
	intel_runtime_pm_get(dev_priv);
3557

3558
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3559 3560

	intel_runtime_pm_put(dev_priv);
3561 3562
	mutex_unlock(&dev_priv->dev->struct_mutex);

3563
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3564

3565
	return 0;
3566 3567
}

3568 3569
static int
i915_cache_sharing_set(void *data, u64 val)
3570
{
3571
	struct drm_device *dev = data;
3572 3573 3574
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

3575 3576 3577
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3578
	if (val > 3)
3579 3580
		return -EINVAL;

3581
	intel_runtime_pm_get(dev_priv);
3582
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3583 3584 3585 3586 3587 3588 3589

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

3590
	intel_runtime_pm_put(dev_priv);
3591
	return 0;
3592 3593
}

3594 3595 3596
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3597

3598 3599 3600 3601 3602
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3603
	if (INTEL_INFO(dev)->gen < 6)
3604 3605
		return 0;

3606
	intel_runtime_pm_get(dev_priv);
3607
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3608 3609 3610 3611

	return 0;
}

3612
static int i915_forcewake_release(struct inode *inode, struct file *file)
3613 3614 3615 3616
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3617
	if (INTEL_INFO(dev)->gen < 6)
3618 3619
		return 0;

3620
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3621
	intel_runtime_pm_put(dev_priv);
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
3638
				  S_IRUSR,
3639 3640
				  root, dev,
				  &i915_forcewake_fops);
3641 3642
	if (!ent)
		return -ENOMEM;
3643

B
Ben Widawsky 已提交
3644
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
3645 3646
}

3647 3648 3649 3650
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
3651 3652 3653 3654
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

3655
	ent = debugfs_create_file(name,
3656 3657
				  S_IRUGO | S_IWUSR,
				  root, dev,
3658
				  fops);
3659 3660
	if (!ent)
		return -ENOMEM;
3661

3662
	return drm_add_fake_info_node(minor, ent, fops);
3663 3664
}

3665
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
3666
	{"i915_capabilities", i915_capabilities, 0},
3667
	{"i915_gem_objects", i915_gem_object_info, 0},
3668
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
3669
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
3670 3671
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
3672
	{"i915_gem_stolen", i915_gem_stolen_list_info },
3673
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
3674 3675
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
3676
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
3677
	{"i915_gem_interrupt", i915_interrupt_info, 0},
3678 3679 3680
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
3681
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
3682 3683 3684 3685 3686
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
3687
	{"i915_emon_status", i915_emon_status, 0},
3688
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
3689
	{"i915_gfxec", i915_gfxec, 0},
3690
	{"i915_fbc_status", i915_fbc_status, 0},
3691
	{"i915_ips_status", i915_ips_status, 0},
3692
	{"i915_sr_status", i915_sr_status, 0},
3693
	{"i915_opregion", i915_opregion, 0},
3694
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
3695
	{"i915_context_status", i915_context_status, 0},
3696
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
3697
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
3698
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
3699
	{"i915_dpio", i915_dpio_info, 0},
3700
	{"i915_llc", i915_llc, 0},
3701
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
3702
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
3703
	{"i915_energy_uJ", i915_energy_uJ, 0},
3704
	{"i915_pc8_status", i915_pc8_status, 0},
3705
	{"i915_power_domain_info", i915_power_domain_info, 0},
3706
	{"i915_display_info", i915_display_info, 0},
3707
};
3708
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
3709

3710
static const struct i915_debugfs_files {
3711 3712 3713 3714 3715 3716 3717 3718
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
3719 3720
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
3721 3722 3723
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
3724
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
3725 3726 3727
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
3728 3729
};

3730 3731 3732
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3733
	enum pipe pipe;
3734

3735 3736
	for_each_pipe(pipe) {
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3737

3738 3739
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
3740 3741 3742 3743
		init_waitqueue_head(&pipe_crc->wq);
	}
}

3744
int i915_debugfs_init(struct drm_minor *minor)
3745
{
3746
	int ret, i;
3747

3748
	ret = i915_forcewake_create(minor->debugfs_root, minor);
3749 3750
	if (ret)
		return ret;
3751

3752 3753 3754 3755 3756 3757
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

3758 3759 3760 3761 3762 3763 3764
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
3765

3766 3767
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
3768 3769 3770
					minor->debugfs_root, minor);
}

3771
void i915_debugfs_cleanup(struct drm_minor *minor)
3772
{
3773 3774
	int i;

3775 3776
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
3777

3778 3779
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
3780

D
Daniel Vetter 已提交
3781
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3782 3783 3784 3785 3786 3787
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

3788 3789 3790 3791 3792 3793
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
3794
}