i915_debugfs.c 115.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
D
Daniel Vetter 已提交
99
	if (i915_gem_obj_is_pinned(obj))
100 101 102 103 104
		return "p";
	else
		return " ";
}

105
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
106
{
107 108 109 110 111 112
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
113 114
}

B
Ben Widawsky 已提交
115 116
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
117
	return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
B
Ben Widawsky 已提交
118 119
}

120 121 122
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
123
	struct i915_vma *vma;
B
Ben Widawsky 已提交
124 125
	int pin_count = 0;

126
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
127 128 129
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
130
		   get_global_flag(obj),
131
		   obj->base.size / 1024,
132 133
		   obj->base.read_domains,
		   obj->base.write_domain,
134 135 136
		   i915_gem_request_get_seqno(obj->last_read_req),
		   i915_gem_request_get_seqno(obj->last_write_req),
		   i915_gem_request_get_seqno(obj->last_fenced_req),
137
		   i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
138 139 140 141
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
142 143 144 145
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
146 147
	if (obj->pin_display)
		seq_printf(m, " (display)");
148 149
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
150 151 152 153 154 155 156 157
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
158 159
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
160 161 162 163 164 165 166 167 168
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
169 170 171
	if (obj->last_read_req != NULL)
		seq_printf(m, " (%s)",
			   i915_gem_request_get_ring(obj->last_read_req)->name);
172 173
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
174 175
}

176
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
177
{
178
	seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
179 180 181 182
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

183
static int i915_gem_object_list_info(struct seq_file *m, void *data)
184
{
185
	struct drm_info_node *node = m->private;
186 187
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
188
	struct drm_device *dev = node->minor->dev;
189 190
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
191
	struct i915_vma *vma;
192 193
	size_t total_obj_size, total_gtt_size;
	int count, ret;
194 195 196 197

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
198

B
Ben Widawsky 已提交
199
	/* FIXME: the user of this interface might want more than just GGTT */
200 201
	switch (list) {
	case ACTIVE_LIST:
202
		seq_puts(m, "Active:\n");
203
		head = &vm->active_list;
204 205
		break;
	case INACTIVE_LIST:
206
		seq_puts(m, "Inactive:\n");
207
		head = &vm->inactive_list;
208 209
		break;
	default:
210 211
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
212 213
	}

214
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
215 216 217 218 219 220
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
221
		count++;
222
	}
223
	mutex_unlock(&dev->struct_mutex);
224

225 226
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
227 228 229
	return 0;
}

230 231 232 233
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
234
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
235
	struct drm_i915_gem_object *b =
236
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
237 238 239 240 241 242

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
243
	struct drm_info_node *node = m->private;
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

260
		list_add(&obj->obj_exec_link, &stolen);
261 262 263 264 265 266 267 268 269

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

270
		list_add(&obj->obj_exec_link, &stolen);
271 272 273 274 275 276 277

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
278
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
279 280 281
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
282
		list_del_init(&obj->obj_exec_link);
283 284 285 286 287 288 289 290
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

291 292
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
293
		size += i915_gem_obj_ggtt_size(obj); \
294 295
		++count; \
		if (obj->map_and_fenceable) { \
296
			mappable_size += i915_gem_obj_ggtt_size(obj); \
297 298 299
			++mappable_count; \
		} \
	} \
300
} while (0)
301

302
struct file_stats {
303
	struct drm_i915_file_private *file_priv;
304
	int count;
305 306 307
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
308 309 310 311 312 313
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
314
	struct i915_vma *vma;
315 316 317 318

	stats->count++;
	stats->total += obj->base.size;

319 320 321
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

322 323 324 325 326 327 328 329 330 331 332 333 334
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
335
			if (ppgtt->file_priv != stats->file_priv)
336 337
				continue;

338
			if (obj->active) /* XXX per-vma statistic */
339 340 341 342 343 344
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
345
	} else {
346 347
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
348
			if (obj->active)
349 350 351 352 353
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
354 355
	}

356 357 358
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

359 360 361
	return 0;
}

B
Ben Widawsky 已提交
362 363 364 365 366 367 368 369 370 371 372 373
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
374
{
375
	struct drm_info_node *node = m->private;
376 377
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
378 379
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
380
	struct drm_i915_gem_object *obj;
381
	struct i915_address_space *vm = &dev_priv->gtt.base;
382
	struct drm_file *file;
B
Ben Widawsky 已提交
383
	struct i915_vma *vma;
384 385 386 387 388 389
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

390 391 392 393 394
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
395
	count_objects(&dev_priv->mm.bound_list, global_list);
396 397 398 399
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
400
	count_vmas(&vm->active_list, mm_list);
401 402 403 404
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
405
	count_vmas(&vm->inactive_list, mm_list);
406 407 408
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

409
	size = count = purgeable_size = purgeable_count = 0;
410
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
411
		size += obj->base.size, ++count;
412 413 414
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
415 416
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

417
	size = count = mappable_size = mappable_count = 0;
418
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
419
		if (obj->fault_mappable) {
420
			size += i915_gem_obj_ggtt_size(obj);
421 422 423
			++count;
		}
		if (obj->pin_mappable) {
424
			mappable_size += i915_gem_obj_ggtt_size(obj);
425 426
			++mappable_count;
		}
427 428 429 430
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
431
	}
432 433
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
434 435 436 437 438
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

439
	seq_printf(m, "%zu [%lu] gtt total\n",
440 441
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
442

443
	seq_putc(m, '\n');
444 445
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
446
		struct task_struct *task;
447 448

		memset(&stats, 0, sizeof(stats));
449
		stats.file_priv = file->driver_priv;
450
		spin_lock(&file->table_lock);
451
		idr_for_each(&file->object_idr, per_file_stats, &stats);
452
		spin_unlock(&file->table_lock);
453 454 455 456 457 458 459 460
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
461
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
462
			   task ? task->comm : "<unknown>",
463 464 465 466
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
467
			   stats.global,
468
			   stats.shared,
469
			   stats.unbound);
470
		rcu_read_unlock();
471 472
	}

473 474 475 476 477
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

478
static int i915_gem_gtt_info(struct seq_file *m, void *data)
479
{
480
	struct drm_info_node *node = m->private;
481
	struct drm_device *dev = node->minor->dev;
482
	uintptr_t list = (uintptr_t) node->info_ent->data;
483 484 485 486 487 488 489 490 491 492
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
493
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
494
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
495 496
			continue;

497
		seq_puts(m, "   ");
498
		describe_obj(m, obj);
499
		seq_putc(m, '\n');
500
		total_obj_size += obj->base.size;
501
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
502 503 504 505 506 507 508 509 510 511 512
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

513 514
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
515
	struct drm_info_node *node = m->private;
516
	struct drm_device *dev = node->minor->dev;
517
	struct drm_i915_private *dev_priv = dev->dev_private;
518
	struct intel_crtc *crtc;
519 520 521 522 523
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
524

525
	for_each_intel_crtc(dev, crtc) {
526 527
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
528 529
		struct intel_unpin_work *work;

530
		spin_lock_irq(&dev->event_lock);
531 532
		work = crtc->unpin_work;
		if (work == NULL) {
533
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
534 535
				   pipe, plane);
		} else {
536 537
			u32 addr;

538
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
539
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
540 541
					   pipe, plane);
			} else {
542
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
543 544
					   pipe, plane);
			}
545 546 547
			if (work->flip_queued_ring) {
				seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
					   work->flip_queued_ring->name,
548
					   i915_gem_request_get_seqno(work->flip_queued_req),
549 550
					   dev_priv->next_seqno,
					   work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
551
					   i915_gem_request_completed(work->flip_queued_req, true));
552 553 554 555 556 557
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   drm_vblank_count(dev, crtc->pipe));
558
			if (work->enable_stall_check)
559
				seq_puts(m, "Stall check enabled, ");
560
			else
561
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
562
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
563

564 565 566 567 568 569
			if (INTEL_INFO(dev)->gen >= 4)
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

570
			if (work->pending_flip_obj) {
571 572
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
573 574
			}
		}
575
		spin_unlock_irq(&dev->event_lock);
576 577
	}

578 579
	mutex_unlock(&dev->struct_mutex);

580 581 582
	return 0;
}

583 584
static int i915_gem_request_info(struct seq_file *m, void *data)
{
585
	struct drm_info_node *node = m->private;
586
	struct drm_device *dev = node->minor->dev;
587
	struct drm_i915_private *dev_priv = dev->dev_private;
588
	struct intel_engine_cs *ring;
589
	struct drm_i915_gem_request *gem_request;
590
	int ret, count, i;
591 592 593 594

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
595

596
	count = 0;
597 598 599 600 601
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
602
		list_for_each_entry(gem_request,
603
				    &ring->request_list,
604 605 606 607 608 609
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
610
	}
611 612
	mutex_unlock(&dev->struct_mutex);

613
	if (count == 0)
614
		seq_puts(m, "No requests\n");
615

616 617 618
	return 0;
}

619
static void i915_ring_seqno_info(struct seq_file *m,
620
				 struct intel_engine_cs *ring)
621 622
{
	if (ring->get_seqno) {
623
		seq_printf(m, "Current sequence (%s): %u\n",
624
			   ring->name, ring->get_seqno(ring, false));
625 626 627
	}
}

628 629
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
630
	struct drm_info_node *node = m->private;
631
	struct drm_device *dev = node->minor->dev;
632
	struct drm_i915_private *dev_priv = dev->dev_private;
633
	struct intel_engine_cs *ring;
634
	int ret, i;
635 636 637 638

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
639
	intel_runtime_pm_get(dev_priv);
640

641 642
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
643

644
	intel_runtime_pm_put(dev_priv);
645 646
	mutex_unlock(&dev->struct_mutex);

647 648 649 650 651 652
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
653
	struct drm_info_node *node = m->private;
654
	struct drm_device *dev = node->minor->dev;
655
	struct drm_i915_private *dev_priv = dev->dev_private;
656
	struct intel_engine_cs *ring;
657
	int ret, i, pipe;
658 659 660 661

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
662
	intel_runtime_pm_get(dev_priv);
663

664 665 666 667 668 669 670 671 672 673 674 675
	if (IS_CHERRYVIEW(dev)) {
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
676
		for_each_pipe(dev_priv, pipe)
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
704 705 706 707 708 709 710 711 712 713 714 715
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

716
		for_each_pipe(dev_priv, pipe) {
717
			if (!intel_display_power_is_enabled(dev_priv,
718 719 720 721 722
						POWER_DOMAIN_PIPE(pipe))) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
723
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
724 725
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
726
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
727 728
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
729
			seq_printf(m, "Pipe %c IER:\t%08x\n",
730 731
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
755 756 757 758 759 760 761 762
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
763
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
793 794 795 796 797 798
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
799
		for_each_pipe(dev_priv, pipe)
800 801 802
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
823
	for_each_ring(ring, dev_priv, i) {
824
		if (INTEL_INFO(dev)->gen >= 6) {
825 826 827
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
828
		}
829
		i915_ring_seqno_info(m, ring);
830
	}
831
	intel_runtime_pm_put(dev_priv);
832 833
	mutex_unlock(&dev->struct_mutex);

834 835 836
	return 0;
}

837 838
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
839
	struct drm_info_node *node = m->private;
840
	struct drm_device *dev = node->minor->dev;
841
	struct drm_i915_private *dev_priv = dev->dev_private;
842 843 844 845 846
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
847 848 849 850

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
851
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
852

C
Chris Wilson 已提交
853 854
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
855
		if (obj == NULL)
856
			seq_puts(m, "unused");
857
		else
858
			describe_obj(m, obj);
859
		seq_putc(m, '\n');
860 861
	}

862
	mutex_unlock(&dev->struct_mutex);
863 864 865
	return 0;
}

866 867
static int i915_hws_info(struct seq_file *m, void *data)
{
868
	struct drm_info_node *node = m->private;
869
	struct drm_device *dev = node->minor->dev;
870
	struct drm_i915_private *dev_priv = dev->dev_private;
871
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
872
	const u32 *hws;
873 874
	int i;

875
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
876
	hws = ring->status_page.page_addr;
877 878 879 880 881 882 883 884 885 886 887
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

888 889 890 891 892 893
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
894
	struct i915_error_state_file_priv *error_priv = filp->private_data;
895
	struct drm_device *dev = error_priv->dev;
896
	int ret;
897 898 899

	DRM_DEBUG_DRIVER("Resetting error state\n");

900 901 902 903
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

921
	i915_error_state_get(dev, error_priv);
922

923 924 925
	file->private_data = error_priv;

	return 0;
926 927 928 929
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
930
	struct i915_error_state_file_priv *error_priv = file->private_data;
931

932
	i915_error_state_put(error_priv);
933 934
	kfree(error_priv);

935 936 937
	return 0;
}

938 939 940 941 942 943 944 945 946
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

947
	ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
948 949
	if (ret)
		return ret;
950

951
	ret = i915_error_state_to_str(&error_str, error_priv);
952 953 954 955 956 957 958 959 960 961 962 963
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
964
	i915_error_state_buf_release(&error_str);
965
	return ret ?: ret_count;
966 967 968 969 970
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
971
	.read = i915_error_state_read,
972 973 974 975 976
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

977 978
static int
i915_next_seqno_get(void *data, u64 *val)
979
{
980
	struct drm_device *dev = data;
981
	struct drm_i915_private *dev_priv = dev->dev_private;
982 983 984 985 986 987
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

988
	*val = dev_priv->next_seqno;
989 990
	mutex_unlock(&dev->struct_mutex);

991
	return 0;
992 993
}

994 995 996 997
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
998 999 1000 1001 1002 1003
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1004
	ret = i915_gem_set_seqno(dev, val);
1005 1006
	mutex_unlock(&dev->struct_mutex);

1007
	return ret;
1008 1009
}

1010 1011
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1012
			"0x%llx\n");
1013

1014
static int i915_frequency_info(struct seq_file *m, void *unused)
1015
{
1016
	struct drm_info_node *node = m->private;
1017
	struct drm_device *dev = node->minor->dev;
1018
	struct drm_i915_private *dev_priv = dev->dev_private;
1019 1020 1021
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1022

1023 1024
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1035 1036
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
		   IS_BROADWELL(dev)) {
1037 1038 1039
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1040
		u32 rpmodectl, rpinclimit, rpdeclimit;
1041
		u32 rpstat, cagf, reqf;
1042 1043
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1044
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1045 1046 1047
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1048 1049
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1050
			goto out;
1051

1052
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1053

1054 1055
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
1056
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1057 1058 1059 1060 1061
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

1062 1063 1064 1065
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1066 1067 1068 1069 1070 1071 1072
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1073
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1074 1075 1076 1077
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
1078

1079
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1080 1081
		mutex_unlock(&dev->struct_mutex);

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1095
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1096
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1097 1098 1099 1100 1101 1102 1103
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1104 1105 1106 1107
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1108
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1109
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1122 1123 1124

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1125
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1126 1127 1128

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1129
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1130 1131 1132

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1133
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1134 1135

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1136
			   dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1137
	} else if (IS_VALLEYVIEW(dev)) {
1138
		u32 freq_sts;
1139

1140
		mutex_lock(&dev_priv->rps.hw_lock);
1141
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1142 1143 1144 1145
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "max GPU freq: %d MHz\n",
1146
			   vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1147 1148

		seq_printf(m, "min GPU freq: %d MHz\n",
1149
			   vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1150 1151

		seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
1152
			   vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1153 1154

		seq_printf(m, "current GPU freq: %d MHz\n",
1155
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1156
		mutex_unlock(&dev_priv->rps.hw_lock);
1157
	} else {
1158
		seq_puts(m, "no P-state info available\n");
1159
	}
1160

1161 1162 1163
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1164 1165
}

1166
static int ironlake_drpc_info(struct seq_file *m)
1167
{
1168
	struct drm_info_node *node = m->private;
1169
	struct drm_device *dev = node->minor->dev;
1170
	struct drm_i915_private *dev_priv = dev->dev_private;
1171 1172 1173 1174 1175 1176 1177
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1178
	intel_runtime_pm_get(dev_priv);
1179 1180 1181 1182 1183

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1184
	intel_runtime_pm_put(dev_priv);
1185
	mutex_unlock(&dev->struct_mutex);
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1200
	seq_printf(m, "Max P-state: P%d\n",
1201
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1202 1203 1204 1205 1206
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1207
	seq_puts(m, "Current RS state: ");
1208 1209
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1210
		seq_puts(m, "on\n");
1211 1212
		break;
	case RSX_STATUS_RC1:
1213
		seq_puts(m, "RC1\n");
1214 1215
		break;
	case RSX_STATUS_RC1E:
1216
		seq_puts(m, "RC1E\n");
1217 1218
		break;
	case RSX_STATUS_RS1:
1219
		seq_puts(m, "RS1\n");
1220 1221
		break;
	case RSX_STATUS_RS2:
1222
		seq_puts(m, "RS2 (RC6)\n");
1223 1224
		break;
	case RSX_STATUS_RS3:
1225
		seq_puts(m, "RC3 (RC6+)\n");
1226 1227
		break;
	default:
1228
		seq_puts(m, "unknown\n");
1229 1230
		break;
	}
1231 1232 1233 1234

	return 0;
}

1235 1236 1237
static int vlv_drpc_info(struct seq_file *m)
{

1238
	struct drm_info_node *node = m->private;
1239 1240
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1241
	u32 rpmodectl1, rcctl1, pw_status;
1242 1243
	unsigned fw_rendercount = 0, fw_mediacount = 0;

1244 1245
	intel_runtime_pm_get(dev_priv);

1246
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1247 1248 1249
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1250 1251
	intel_runtime_pm_put(dev_priv);

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1265
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1266
	seq_printf(m, "Media Power Well: %s\n",
1267
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1268

1269 1270 1271 1272 1273
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1287 1288 1289
static int gen6_drpc_info(struct seq_file *m)
{

1290
	struct drm_info_node *node = m->private;
1291 1292
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1293
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1294
	unsigned forcewake_count;
1295
	int count = 0, ret;
1296 1297 1298 1299

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1300
	intel_runtime_pm_get(dev_priv);
1301

1302 1303 1304
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1305 1306

	if (forcewake_count) {
1307 1308
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1309 1310 1311 1312 1313 1314 1315 1316
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1317
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1318 1319 1320 1321

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1322 1323 1324
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1325

1326 1327
	intel_runtime_pm_put(dev_priv);

1328 1329 1330 1331 1332 1333 1334
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1335
	seq_printf(m, "RC1e Enabled: %s\n",
1336 1337 1338 1339 1340 1341 1342
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1343
	seq_puts(m, "Current RC state: ");
1344 1345 1346
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1347
			seq_puts(m, "Core Power Down\n");
1348
		else
1349
			seq_puts(m, "on\n");
1350 1351
		break;
	case GEN6_RC3:
1352
		seq_puts(m, "RC3\n");
1353 1354
		break;
	case GEN6_RC6:
1355
		seq_puts(m, "RC6\n");
1356 1357
		break;
	case GEN6_RC7:
1358
		seq_puts(m, "RC7\n");
1359 1360
		break;
	default:
1361
		seq_puts(m, "Unknown\n");
1362 1363 1364 1365 1366
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1378 1379 1380 1381 1382 1383
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1384 1385 1386 1387 1388
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1389
	struct drm_info_node *node = m->private;
1390 1391
	struct drm_device *dev = node->minor->dev;

1392 1393
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
1394
	else if (INTEL_INFO(dev)->gen >= 6)
1395 1396 1397 1398 1399
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1400 1401
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1402
	struct drm_info_node *node = m->private;
1403
	struct drm_device *dev = node->minor->dev;
1404
	struct drm_i915_private *dev_priv = dev->dev_private;
1405

1406
	if (!HAS_FBC(dev)) {
1407
		seq_puts(m, "FBC unsupported on this chipset\n");
1408 1409 1410
		return 0;
	}

1411 1412
	intel_runtime_pm_get(dev_priv);

1413
	if (intel_fbc_enabled(dev)) {
1414
		seq_puts(m, "FBC enabled\n");
1415
	} else {
1416
		seq_puts(m, "FBC disabled: ");
1417
		switch (dev_priv->fbc.no_fbc_reason) {
1418 1419 1420 1421 1422 1423
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1424
		case FBC_NO_OUTPUT:
1425
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1426
			break;
1427
		case FBC_STOLEN_TOO_SMALL:
1428
			seq_puts(m, "not enough stolen memory");
1429 1430
			break;
		case FBC_UNSUPPORTED_MODE:
1431
			seq_puts(m, "mode not supported");
1432 1433
			break;
		case FBC_MODE_TOO_LARGE:
1434
			seq_puts(m, "mode too large");
1435 1436
			break;
		case FBC_BAD_PLANE:
1437
			seq_puts(m, "FBC unsupported on plane");
1438 1439
			break;
		case FBC_NOT_TILED:
1440
			seq_puts(m, "scanout buffer not tiled");
1441
			break;
1442
		case FBC_MULTIPLE_PIPES:
1443
			seq_puts(m, "multiple pipes are enabled");
1444
			break;
1445
		case FBC_MODULE_PARAM:
1446
			seq_puts(m, "disabled per module param (default off)");
1447
			break;
1448
		case FBC_CHIP_DEFAULT:
1449
			seq_puts(m, "disabled per chip default");
1450
			break;
1451
		default:
1452
			seq_puts(m, "unknown reason");
1453
		}
1454
		seq_putc(m, '\n');
1455
	}
1456 1457 1458

	intel_runtime_pm_put(dev_priv);

1459 1460 1461
	return 0;
}

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
static int i915_fbc_fc_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);
	*val = dev_priv->fbc.false_color;
	drm_modeset_unlock_all(dev);

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg;

	if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
		return -ENODEV;

	drm_modeset_lock_all(dev);

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

	drm_modeset_unlock_all(dev);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1503 1504
static int i915_ips_status(struct seq_file *m, void *unused)
{
1505
	struct drm_info_node *node = m->private;
1506 1507 1508
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1509
	if (!HAS_IPS(dev)) {
1510 1511 1512 1513
		seq_puts(m, "not supported\n");
		return 0;
	}

1514 1515
	intel_runtime_pm_get(dev_priv);

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1527

1528 1529
	intel_runtime_pm_put(dev_priv);

1530 1531 1532
	return 0;
}

1533 1534
static int i915_sr_status(struct seq_file *m, void *unused)
{
1535
	struct drm_info_node *node = m->private;
1536
	struct drm_device *dev = node->minor->dev;
1537
	struct drm_i915_private *dev_priv = dev->dev_private;
1538 1539
	bool sr_enabled = false;

1540 1541
	intel_runtime_pm_get(dev_priv);

1542
	if (HAS_PCH_SPLIT(dev))
1543
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1544
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1545 1546 1547 1548 1549 1550
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1551 1552
	intel_runtime_pm_put(dev_priv);

1553 1554
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1555 1556 1557 1558

	return 0;
}

1559 1560
static int i915_emon_status(struct seq_file *m, void *unused)
{
1561
	struct drm_info_node *node = m->private;
1562
	struct drm_device *dev = node->minor->dev;
1563
	struct drm_i915_private *dev_priv = dev->dev_private;
1564
	unsigned long temp, chipset, gfx;
1565 1566
	int ret;

1567 1568 1569
	if (!IS_GEN5(dev))
		return -ENODEV;

1570 1571 1572
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1573 1574 1575 1576

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1577
	mutex_unlock(&dev->struct_mutex);
1578 1579 1580 1581 1582 1583 1584 1585 1586

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1587 1588
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1589
	struct drm_info_node *node = m->private;
1590
	struct drm_device *dev = node->minor->dev;
1591
	struct drm_i915_private *dev_priv = dev->dev_private;
1592
	int ret = 0;
1593 1594
	int gpu_freq, ia_freq;

1595
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1596
		seq_puts(m, "unsupported on this chipset\n");
1597 1598 1599
		return 0;
	}

1600 1601
	intel_runtime_pm_get(dev_priv);

1602 1603
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1604
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1605
	if (ret)
1606
		goto out;
1607

1608
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1609

1610 1611
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1612
	     gpu_freq++) {
B
Ben Widawsky 已提交
1613 1614 1615 1616
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1617 1618 1619 1620
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1621 1622
	}

1623
	mutex_unlock(&dev_priv->rps.hw_lock);
1624

1625 1626 1627
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1628 1629
}

1630 1631
static int i915_opregion(struct seq_file *m, void *unused)
{
1632
	struct drm_info_node *node = m->private;
1633
	struct drm_device *dev = node->minor->dev;
1634
	struct drm_i915_private *dev_priv = dev->dev_private;
1635
	struct intel_opregion *opregion = &dev_priv->opregion;
1636
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1637 1638
	int ret;

1639 1640 1641
	if (data == NULL)
		return -ENOMEM;

1642 1643
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1644
		goto out;
1645

1646 1647 1648 1649
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1650 1651 1652

	mutex_unlock(&dev->struct_mutex);

1653 1654
out:
	kfree(data);
1655 1656 1657
	return 0;
}

1658 1659
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1660
	struct drm_info_node *node = m->private;
1661
	struct drm_device *dev = node->minor->dev;
1662
	struct intel_fbdev *ifbdev = NULL;
1663 1664
	struct intel_framebuffer *fb;

1665 1666
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1667 1668 1669 1670

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1671
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1672 1673 1674
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1675 1676
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1677
	describe_obj(m, fb->obj);
1678
	seq_putc(m, '\n');
1679
#endif
1680

1681
	mutex_lock(&dev->mode_config.fb_lock);
1682
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1683
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1684 1685
			continue;

1686
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1687 1688 1689
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1690 1691
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1692
		describe_obj(m, fb->obj);
1693
		seq_putc(m, '\n');
1694
	}
1695
	mutex_unlock(&dev->mode_config.fb_lock);
1696 1697 1698 1699

	return 0;
}

1700 1701 1702 1703 1704 1705 1706 1707
static void describe_ctx_ringbuf(struct seq_file *m,
				 struct intel_ringbuffer *ringbuf)
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
		   ringbuf->space, ringbuf->head, ringbuf->tail,
		   ringbuf->last_retired_head);
}

1708 1709
static int i915_context_status(struct seq_file *m, void *unused)
{
1710
	struct drm_info_node *node = m->private;
1711
	struct drm_device *dev = node->minor->dev;
1712
	struct drm_i915_private *dev_priv = dev->dev_private;
1713
	struct intel_engine_cs *ring;
1714
	struct intel_context *ctx;
1715
	int ret, i;
1716

1717
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1718 1719 1720
	if (ret)
		return ret;

1721
	if (dev_priv->ips.pwrctx) {
1722
		seq_puts(m, "power context ");
1723
		describe_obj(m, dev_priv->ips.pwrctx);
1724
		seq_putc(m, '\n');
1725
	}
1726

1727
	if (dev_priv->ips.renderctx) {
1728
		seq_puts(m, "render context ");
1729
		describe_obj(m, dev_priv->ips.renderctx);
1730
		seq_putc(m, '\n');
1731
	}
1732

1733
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1734 1735
		if (!i915.enable_execlists &&
		    ctx->legacy_hw_ctx.rcs_state == NULL)
1736 1737
			continue;

1738
		seq_puts(m, "HW context ");
1739
		describe_ctx(m, ctx);
1740
		for_each_ring(ring, dev_priv, i) {
1741
			if (ring->default_context == ctx)
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
				seq_printf(m, "(default context %s) ",
					   ring->name);
		}

		if (i915.enable_execlists) {
			seq_putc(m, '\n');
			for_each_ring(ring, dev_priv, i) {
				struct drm_i915_gem_object *ctx_obj =
					ctx->engine[i].state;
				struct intel_ringbuffer *ringbuf =
					ctx->engine[i].ringbuf;

				seq_printf(m, "%s: ", ring->name);
				if (ctx_obj)
					describe_obj(m, ctx_obj);
				if (ringbuf)
					describe_ctx_ringbuf(m, ringbuf);
				seq_putc(m, '\n');
			}
		} else {
			describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
		}
1764 1765

		seq_putc(m, '\n');
1766 1767
	}

1768
	mutex_unlock(&dev->struct_mutex);
1769 1770 1771 1772

	return 0;
}

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
static void i915_dump_lrc_obj(struct seq_file *m,
			      struct intel_engine_cs *ring,
			      struct drm_i915_gem_object *ctx_obj)
{
	struct page *page;
	uint32_t *reg_state;
	int j;
	unsigned long ggtt_offset = 0;

	if (ctx_obj == NULL) {
		seq_printf(m, "Context on %s with no gem object\n",
			   ring->name);
		return;
	}

	seq_printf(m, "CONTEXT: %s %u\n", ring->name,
		   intel_execlists_ctx_id(ctx_obj));

	if (!i915_gem_obj_ggtt_bound(ctx_obj))
		seq_puts(m, "\tNot bound in GGTT\n");
	else
		ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);

	if (i915_gem_object_get_pages(ctx_obj)) {
		seq_puts(m, "\tFailed to get pages for context object\n");
		return;
	}

	page = i915_gem_object_get_page(ctx_obj, 1);
	if (!WARN_ON(page == NULL)) {
		reg_state = kmap_atomic(page);

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
			seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   ggtt_offset + 4096 + (j * 4),
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

	seq_putc(m, '\n');
}

1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct intel_context *ctx;
	int ret, i;

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		for_each_ring(ring, dev_priv, i) {
1837 1838 1839
			if (ring->default_context != ctx)
				i915_dump_lrc_obj(m, ring,
						  ctx->engine[i].state);
1840 1841 1842 1843 1844 1845 1846 1847
		}
	}

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
static int i915_execlists(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	u32 status_pointer;
	u8 read_pointer;
	u8 write_pointer;
	u32 status;
	u32 ctx_id;
	struct list_head *cursor;
	int ring_id, i;
	int ret;

	if (!i915.enable_execlists) {
		seq_puts(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1872 1873
	intel_runtime_pm_get(dev_priv);

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
	for_each_ring(ring, dev_priv, ring_id) {
		struct intel_ctx_submit_request *head_req = NULL;
		int count = 0;
		unsigned long flags;

		seq_printf(m, "%s\n", ring->name);

		status = I915_READ(RING_EXECLIST_STATUS(ring));
		ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
		seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
			   status, ctx_id);

		status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
		seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);

		read_pointer = ring->next_context_status_buffer;
		write_pointer = status_pointer & 0x07;
		if (read_pointer > write_pointer)
			write_pointer += 6;
		seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
			   read_pointer, write_pointer);

		for (i = 0; i < 6; i++) {
			status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
			ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);

			seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
				   i, status, ctx_id);
		}

		spin_lock_irqsave(&ring->execlist_lock, flags);
		list_for_each(cursor, &ring->execlist_queue)
			count++;
		head_req = list_first_entry_or_null(&ring->execlist_queue,
				struct intel_ctx_submit_request, execlist_link);
		spin_unlock_irqrestore(&ring->execlist_lock, flags);

		seq_printf(m, "\t%d requests in queue\n", count);
		if (head_req) {
			struct drm_i915_gem_object *ctx_obj;

			ctx_obj = head_req->ctx->engine[ring_id].state;
			seq_printf(m, "\tHead request id: %u\n",
				   intel_execlists_ctx_id(ctx_obj));
			seq_printf(m, "\tHead request tail: %u\n",
				   head_req->tail);
		}

		seq_putc(m, '\n');
	}

1925
	intel_runtime_pm_put(dev_priv);
1926 1927 1928 1929 1930
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1931 1932
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
1933
	struct drm_info_node *node = m->private;
1934 1935
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1936
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1937

1938
	spin_lock_irq(&dev_priv->uncore.lock);
1939 1940 1941 1942 1943
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1944
	spin_unlock_irq(&dev_priv->uncore.lock);
1945

1946 1947 1948 1949 1950
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1951 1952 1953 1954

	return 0;
}

1955 1956
static const char *swizzle_string(unsigned swizzle)
{
1957
	switch (swizzle) {
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1973
		return "unknown";
1974 1975 1976 1977 1978 1979 1980
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1981
	struct drm_info_node *node = m->private;
1982 1983
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1984 1985 1986 1987 1988
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1989
	intel_runtime_pm_get(dev_priv);
1990 1991 1992 1993 1994 1995 1996 1997 1998

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
1999 2000
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2001 2002 2003 2004
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
2005
	} else if (INTEL_INFO(dev)->gen >= 6) {
2006 2007 2008 2009 2010 2011 2012 2013
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2014
		if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2015 2016 2017 2018 2019
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2020 2021
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2022
	}
2023 2024 2025 2026

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2027
	intel_runtime_pm_put(dev_priv);
2028 2029 2030 2031 2032
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
2033 2034
static int per_file_ctx(int id, void *ptr, void *data)
{
2035
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
2036
	struct seq_file *m = data;
2037 2038 2039 2040 2041 2042 2043
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2044

2045 2046 2047
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2048
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2049 2050 2051 2052 2053
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
2054
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
2055 2056
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2057
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2058 2059
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
2060

B
Ben Widawsky 已提交
2061 2062 2063 2064
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
2065
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
2066 2067 2068 2069 2070 2071 2072
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
2073
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2074 2075 2076 2077 2078 2079 2080
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2081
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
2082
	struct drm_file *file;
B
Ben Widawsky 已提交
2083
	int i;
D
Daniel Vetter 已提交
2084 2085 2086 2087

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2088
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2099
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
2100
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
2101

B
Ben Widawsky 已提交
2102
		ppgtt->debug_dump(ppgtt, m);
2103
	}
B
Ben Widawsky 已提交
2104 2105 2106 2107 2108 2109 2110

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
2111 2112
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2113 2114 2115 2116
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2117
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
2118
	struct drm_device *dev = node->minor->dev;
2119
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2120 2121 2122 2123

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2124
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2125 2126 2127 2128 2129 2130

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

2131
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2132 2133 2134 2135 2136
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2137 2138
static int i915_llc(struct seq_file *m, void *data)
{
2139
	struct drm_info_node *node = m->private;
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

2150 2151 2152 2153 2154
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2155
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2156 2157
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2158
	bool enabled = false;
2159

2160 2161
	intel_runtime_pm_get(dev_priv);

2162
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2163 2164
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2165
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2166
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2167 2168 2169 2170
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2171

R
Rodrigo Vivi 已提交
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
	if (HAS_PSR(dev)) {
		if (HAS_DDI(dev))
			enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
		else {
			for_each_pipe(dev_priv, pipe) {
				stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
					VLV_EDP_PSR_CURR_STATE_MASK;
				if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
				    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
					enabled = true;
			}
		}
	}
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

	if (!HAS_DDI(dev))
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2194

R
Rodrigo Vivi 已提交
2195 2196
	/* CHV PSR has no kind of performance counter */
	if (HAS_PSR(dev) && HAS_DDI(dev)) {
R
Rodrigo Vivi 已提交
2197 2198
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2199 2200 2201

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2202
	mutex_unlock(&dev_priv->psr.lock);
2203

2204
	intel_runtime_pm_put(dev_priv);
2205 2206 2207
	return 0;
}

2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2225 2226 2227
		if (!connector->base.encoder)
			continue;

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2260 2261
	intel_runtime_pm_get(dev_priv);

2262 2263 2264 2265 2266 2267
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2268 2269
	intel_runtime_pm_put(dev_priv);

2270
	seq_printf(m, "%llu", (long long unsigned)power);
2271 2272 2273 2274 2275 2276

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2277
	struct drm_info_node *node = m->private;
2278 2279 2280
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2281
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2282 2283 2284 2285
		seq_puts(m, "not supported\n");
		return 0;
	}

2286
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2287
	seq_printf(m, "IRQs disabled: %s\n",
2288
		   yesno(!intel_irqs_enabled(dev_priv)));
2289

2290 2291 2292
	return 0;
}

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2338 2339 2340 2341
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
P
Paulo Zanoni 已提交
2342 2343
	case POWER_DOMAIN_PLLS:
		return "PLLS";
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
		WARN_ON(1);
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2354
	struct drm_info_node *node = m->private;
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2409
	struct drm_info_node *node = m->private;
2410 2411 2412 2413 2414 2415 2416
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2417
		   encoder->base.id, encoder->name);
2418 2419 2420 2421
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2422
			   connector->name,
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2436
	struct drm_info_node *node = m->private;
2437 2438 2439 2440
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2441 2442 2443 2444 2445 2446
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2493
	struct drm_display_mode *mode;
2494 2495

	seq_printf(m, "connector %d: type %s, status: %s\n",
2496
		   connector->base.id, connector->name,
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2508 2509 2510 2511 2512 2513 2514 2515 2516
	if (intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
			intel_dp_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
			intel_hdmi_info(m, intel_connector);
		else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
			intel_lvds_info(m, intel_connector);
	}
2517

2518 2519 2520
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2521 2522
}

2523 2524 2525 2526 2527 2528 2529 2530
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2531
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2532 2533 2534 2535 2536 2537 2538 2539 2540

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2541
	pos = I915_READ(CURPOS(pipe));
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2554 2555
static int i915_display_info(struct seq_file *m, void *unused)
{
2556
	struct drm_info_node *node = m->private;
2557
	struct drm_device *dev = node->minor->dev;
2558
	struct drm_i915_private *dev_priv = dev->dev_private;
2559
	struct intel_crtc *crtc;
2560 2561
	struct drm_connector *connector;

2562
	intel_runtime_pm_get(dev_priv);
2563 2564 2565
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2566
	for_each_intel_crtc(dev, crtc) {
2567 2568
		bool active;
		int x, y;
2569

2570
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2571
			   crtc->base.base.id, pipe_name(crtc->pipe),
2572
			   yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
2573
		if (crtc->active) {
2574 2575
			intel_crtc_info(m, crtc);

2576
			active = cursor_position(dev, crtc->pipe, &x, &y);
2577
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2578
				   yesno(crtc->cursor_base),
2579 2580
				   x, y, crtc->cursor_width, crtc->cursor_height,
				   crtc->cursor_addr, yesno(active));
2581
		}
2582 2583 2584 2585

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2586 2587 2588 2589 2590 2591 2592 2593 2594
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2595
	intel_runtime_pm_put(dev_priv);
2596 2597 2598 2599

	return 0;
}

B
Ben Widawsky 已提交
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
2617
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

2667
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
2668 2669 2670 2671
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2684
		seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
2685
			   pll->config.crtc_mask, pll->active, yesno(pll->on));
2686
		seq_printf(m, " tracked hardware state:\n");
2687 2688 2689 2690 2691 2692
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
2693 2694 2695 2696 2697 2698
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

2699
static int i915_wa_registers(struct seq_file *m, void *unused)
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
{
	int i;
	int ret;
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

2713 2714
	seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
	for (i = 0; i < dev_priv->workarounds.count; ++i) {
2715 2716
		u32 addr, mask, value, read;
		bool ok;
2717

2718 2719
		addr = dev_priv->workarounds.reg[i].addr;
		mask = dev_priv->workarounds.reg[i].mask;
2720 2721 2722 2723 2724
		value = dev_priv->workarounds.reg[i].value;
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
			   addr, value, mask, read, ok ? "OK" : "FAIL");
2725 2726 2727 2728 2729 2730 2731 2732
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
static int i915_ddb_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

		for_each_plane(pipe, plane) {
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

		entry = &ddb->cursor[pipe];
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

2769 2770 2771 2772 2773 2774
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_encoder *encoder;
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
	drm_modeset_lock_all(dev);
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		intel_encoder = to_intel_encoder(encoder);
		if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
			continue;
		intel_dig_port = enc_to_dig_port(encoder);
		if (!intel_dig_port->dp.can_mst)
			continue;

		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

2797 2798
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2799 2800 2801 2802
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2803 2804 2805
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2806 2807 2808 2809
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2810 2811 2812
		return -EBUSY; /* already open */
	}

2813
	pipe_crc->opened = true;
2814 2815
	filep->private_data = inode->i_private;

2816 2817
	spin_unlock_irq(&pipe_crc->lock);

2818 2819 2820 2821 2822
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2823 2824 2825 2826
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2827 2828 2829
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2830

2831 2832 2833 2834 2835 2836 2837 2838 2839
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2840
{
2841 2842 2843
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
	int head, tail, n_entries, n;
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2866
		return 0;
2867 2868

	/* nothing to read */
2869
	spin_lock_irq(&pipe_crc->lock);
2870
	while (pipe_crc_data_count(pipe_crc) == 0) {
2871 2872 2873 2874
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2875
			return -EAGAIN;
2876
		}
2877

2878 2879 2880 2881 2882 2883
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2884 2885
	}

2886
	/* We now have one or more entries to read */
2887 2888
	head = pipe_crc->head;
	tail = pipe_crc->tail;
2889 2890
	n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
			count / PIPE_CRC_LINE_LEN);
2891 2892
	spin_unlock_irq(&pipe_crc->lock);

2893 2894 2895
	bytes_read = 0;
	n = 0;
	do {
2896
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2897
		int ret;
2898

2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

		ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
				   buf, PIPE_CRC_LINE_LEN);
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2909 2910 2911

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2912 2913
		n++;
	} while (--n_entries);
2914

2915 2916 2917 2918
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->tail = tail;
	spin_unlock_irq(&pipe_crc->lock);

2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2954 2955
	if (!ent)
		return -ENOMEM;
2956 2957

	return drm_add_fake_info_node(minor, ent, info);
2958 2959
}

D
Daniel Vetter 已提交
2960
static const char * const pipe_crc_sources[] = {
2961 2962 2963 2964
	"none",
	"plane1",
	"plane2",
	"pf",
2965
	"pipe",
D
Daniel Vetter 已提交
2966 2967 2968 2969
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2970
	"auto",
2971 2972 2973 2974 2975 2976 2977 2978
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2979
static int display_crc_ctl_show(struct seq_file *m, void *data)
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

2992
static int display_crc_ctl_open(struct inode *inode, struct file *file)
2993 2994 2995
{
	struct drm_device *dev = inode->i_private;

2996
	return single_open(file, display_crc_ctl_show, dev);
2997 2998
}

2999
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3000 3001
				 uint32_t *val)
{
3002 3003 3004 3005
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3019 3020 3021 3022 3023
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3024
	struct intel_digital_port *dig_port;
3025 3026 3027 3028
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3029
	drm_modeset_lock_all(dev);
3030
	for_each_intel_encoder(dev, encoder) {
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3061
			break;
3062 3063
		default:
			break;
3064 3065
		}
	}
3066
	drm_modeset_unlock_all(dev);
3067 3068 3069 3070 3071 3072 3073

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3074 3075
				uint32_t *val)
{
3076 3077 3078
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3079 3080 3081 3082 3083 3084 3085
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3086 3087 3088 3089 3090
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3091
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3092 3093 3094
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3095
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3096 3097 3098 3099 3100 3101 3102 3103
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3125 3126 3127
	return 0;
}

3128
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
3129 3130
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3131 3132
				 uint32_t *val)
{
3133 3134 3135
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

3136 3137 3138 3139 3140 3141 3142
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3155
		need_stable_symbols = true;
3156 3157 3158 3159 3160
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3161
		need_stable_symbols = true;
3162 3163 3164 3165 3166
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3167
		need_stable_symbols = true;
3168 3169 3170 3171 3172 3173 3174 3175
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3201 3202 3203
	return 0;
}

3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

3238
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
3239 3240
				uint32_t *val)
{
3241 3242 3243 3244
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
3245 3246 3247 3248 3249 3250 3251 3252 3253
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
3254
	case INTEL_PIPE_CRC_SOURCE_NONE:
3255 3256
		*val = 0;
		break;
D
Daniel Vetter 已提交
3257 3258
	default:
		return -EINVAL;
3259 3260 3261 3262 3263
	}

	return 0;
}

3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config.pch_pfit.enabled) {
		crtc->config.pch_pfit.force_thru = true;

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.pch_pfit.force_thru) {
		crtc->config.pch_pfit.force_thru = false;

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
3318 3319
				uint32_t *val)
{
3320 3321 3322 3323
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3324 3325 3326 3327 3328 3329 3330
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3331 3332 3333
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

3334 3335
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3336
	case INTEL_PIPE_CRC_SOURCE_NONE:
3337 3338
		*val = 0;
		break;
D
Daniel Vetter 已提交
3339 3340
	default:
		return -EINVAL;
3341 3342 3343 3344 3345
	}

	return 0;
}

3346 3347 3348 3349
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3350
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3351 3352
	struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
									pipe));
3353
	u32 val = 0; /* shut up gcc */
3354
	int ret;
3355

3356 3357 3358
	if (pipe_crc->source == source)
		return 0;

3359 3360 3361 3362
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

3363 3364 3365 3366 3367
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

D
Daniel Vetter 已提交
3368
	if (IS_GEN2(dev))
3369
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3370
	else if (INTEL_INFO(dev)->gen < 5)
3371
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3372
	else if (IS_VALLEYVIEW(dev))
3373
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3374
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3375
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3376
	else
3377
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3378 3379 3380 3381

	if (ret != 0)
		return ret;

3382 3383
	/* none -> real source transition */
	if (source) {
3384 3385 3386
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3387 3388 3389 3390 3391 3392
		pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
					    INTEL_PIPE_CRC_ENTRIES_NR,
					    GFP_KERNEL);
		if (!pipe_crc->entries)
			return -ENOMEM;

3393 3394 3395 3396 3397 3398 3399 3400
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

3401 3402 3403 3404
		spin_lock_irq(&pipe_crc->lock);
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3405 3406
	}

3407
	pipe_crc->source = source;
3408 3409 3410 3411

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3412 3413
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3414
		struct intel_pipe_crc_entry *entries;
3415 3416
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3417

3418 3419 3420
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3421 3422 3423 3424
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3425

3426 3427
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3428
		pipe_crc->entries = NULL;
3429 3430 3431
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3432 3433 3434

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3435 3436
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3437 3438
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3439 3440

		hsw_enable_ips(crtc);
3441 3442
	}

3443 3444 3445 3446 3447
	return 0;
}

/*
 * Parse pipe CRC command strings:
3448 3449 3450
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3451 3452 3453 3454
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3455 3456
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3457
 */
3458
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3489 3490 3491 3492
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3493
static const char * const pipe_crc_objects[] = {
3494 3495 3496 3497
	"pipe",
};

static int
3498
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3499 3500 3501 3502 3503
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3504
			*o = i;
3505 3506 3507 3508 3509 3510
			return 0;
		    }

	return -EINVAL;
}

3511
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3524
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3525 3526 3527 3528 3529
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3530
			*s = i;
3531 3532 3533 3534 3535 3536
			return 0;
		    }

	return -EINVAL;
}

3537
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3538
{
3539
#define N_WORDS 3
3540
	int n_words;
3541
	char *words[N_WORDS];
3542
	enum pipe pipe;
3543
	enum intel_pipe_crc_object object;
3544 3545
	enum intel_pipe_crc_source source;

3546
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3547 3548 3549 3550 3551 3552
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3553
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3554
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3555 3556 3557
		return -EINVAL;
	}

3558
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3559
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3560 3561 3562
		return -EINVAL;
	}

3563
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3564
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3565 3566 3567 3568 3569 3570
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3571 3572
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3598
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3609
static const struct file_operations i915_display_crc_ctl_fops = {
3610
	.owner = THIS_MODULE,
3611
	.open = display_crc_ctl_open,
3612 3613 3614
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3615
	.write = display_crc_ctl_write
3616 3617
};

3618
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3619 3620
{
	struct drm_device *dev = m->private;
3621
	int num_levels = ilk_wm_max_level(dev) + 1;
3622 3623 3624 3625 3626 3627 3628
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3629 3630 3631 3632 3633 3634 3635
		/*
		 * - WM1+ latency values in 0.5us units
		 * - latencies are in us on gen9
		 */
		if (INTEL_INFO(dev)->gen >= 9)
			latency *= 10;
		else if (level > 0)
3636 3637 3638
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3639
			   level, wm[level], latency / 10, latency % 10);
3640 3641 3642 3643 3644 3645 3646 3647
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3648 3649 3650 3651 3652 3653 3654
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;
3655

3656
	wm_latency_show(m, latencies);
3657 3658 3659 3660 3661 3662 3663

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3664 3665 3666 3667 3668 3669 3670
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;
3671

3672
	wm_latency_show(m, latencies);
3673 3674 3675 3676 3677 3678 3679

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
3680 3681 3682 3683 3684 3685 3686
	struct drm_i915_private *dev_priv = dev->dev_private;
	const uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
3687

3688
	wm_latency_show(m, latencies);
3689 3690 3691 3692 3693 3694 3695 3696

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3697
	if (HAS_GMCH_DISPLAY(dev))
3698 3699 3700 3701 3702 3703 3704 3705 3706
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3707
	if (HAS_GMCH_DISPLAY(dev))
3708 3709 3710 3711 3712 3713 3714 3715 3716
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

3717
	if (HAS_GMCH_DISPLAY(dev))
3718 3719 3720 3721 3722 3723
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3724
				size_t len, loff_t *offp, uint16_t wm[8])
3725 3726 3727
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3728
	uint16_t new[8] = { 0 };
3729
	int num_levels = ilk_wm_max_level(dev) + 1;
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3742 3743 3744
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3764 3765
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
3766

3767 3768 3769 3770 3771 3772
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.pri_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
3773 3774 3775 3776 3777 3778 3779
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3780 3781
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;
3782

3783 3784 3785 3786 3787 3788
	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.spr_latency;

	return wm_latency_write(file, ubuf, len, offp, latencies);
3789 3790 3791 3792 3793 3794 3795
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
3796 3797 3798 3799 3800 3801 3802
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint16_t *latencies;

	if (INTEL_INFO(dev)->gen >= 9)
		latencies = dev_priv->wm.skl_latency;
	else
		latencies = to_i915(dev)->wm.cur_latency;
3803

3804
	return wm_latency_write(file, ubuf, len, offp, latencies);
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3834 3835
static int
i915_wedged_get(void *data, u64 *val)
3836
{
3837
	struct drm_device *dev = data;
3838
	struct drm_i915_private *dev_priv = dev->dev_private;
3839

3840
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3841

3842
	return 0;
3843 3844
}

3845 3846
static int
i915_wedged_set(void *data, u64 val)
3847
{
3848
	struct drm_device *dev = data;
3849 3850 3851
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_runtime_pm_get(dev_priv);
3852

3853 3854
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
3855 3856 3857

	intel_runtime_pm_put(dev_priv);

3858
	return 0;
3859 3860
}

3861 3862
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3863
			"%llu\n");
3864

3865 3866
static int
i915_ring_stop_get(void *data, u64 *val)
3867
{
3868
	struct drm_device *dev = data;
3869
	struct drm_i915_private *dev_priv = dev->dev_private;
3870

3871
	*val = dev_priv->gpu_error.stop_rings;
3872

3873
	return 0;
3874 3875
}

3876 3877
static int
i915_ring_stop_set(void *data, u64 val)
3878
{
3879
	struct drm_device *dev = data;
3880
	struct drm_i915_private *dev_priv = dev->dev_private;
3881
	int ret;
3882

3883
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3884

3885 3886 3887 3888
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3889
	dev_priv->gpu_error.stop_rings = val;
3890 3891
	mutex_unlock(&dev->struct_mutex);

3892
	return 0;
3893 3894
}

3895 3896 3897
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3898

3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

3965 3966 3967 3968 3969 3970 3971 3972
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
3973 3974
static int
i915_drop_caches_get(void *data, u64 *val)
3975
{
3976
	*val = DROP_ALL;
3977

3978
	return 0;
3979 3980
}

3981 3982
static int
i915_drop_caches_set(void *data, u64 val)
3983
{
3984
	struct drm_device *dev = data;
3985
	struct drm_i915_private *dev_priv = dev->dev_private;
3986
	int ret;
3987

3988
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

4005 4006
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4007

4008 4009
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4010 4011 4012 4013

unlock:
	mutex_unlock(&dev->struct_mutex);

4014
	return ret;
4015 4016
}

4017 4018 4019
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4020

4021 4022
static int
i915_max_freq_get(void *data, u64 *val)
4023
{
4024
	struct drm_device *dev = data;
4025
	struct drm_i915_private *dev_priv = dev->dev_private;
4026
	int ret;
4027

4028
	if (INTEL_INFO(dev)->gen < 6)
4029 4030
		return -ENODEV;

4031 4032
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4033
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4034 4035
	if (ret)
		return ret;
4036

4037
	if (IS_VALLEYVIEW(dev))
4038
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4039
	else
4040
		*val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4041
	mutex_unlock(&dev_priv->rps.hw_lock);
4042

4043
	return 0;
4044 4045
}

4046 4047
static int
i915_max_freq_set(void *data, u64 val)
4048
{
4049
	struct drm_device *dev = data;
4050
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
4051
	u32 rp_state_cap, hw_max, hw_min;
4052
	int ret;
4053

4054
	if (INTEL_INFO(dev)->gen < 6)
4055
		return -ENODEV;
4056

4057 4058
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4059
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4060

4061
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4062 4063 4064
	if (ret)
		return ret;

4065 4066 4067
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4068
	if (IS_VALLEYVIEW(dev)) {
4069
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4070

4071 4072
		hw_max = dev_priv->rps.max_freq;
		hw_min = dev_priv->rps.min_freq;
4073 4074
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
4075 4076

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4077
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
4078 4079 4080
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

4081
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4082 4083
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4084 4085
	}

4086
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4087 4088 4089 4090 4091 4092

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

4093
	mutex_unlock(&dev_priv->rps.hw_lock);
4094

4095
	return 0;
4096 4097
}

4098 4099
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4100
			"%llu\n");
4101

4102 4103
static int
i915_min_freq_get(void *data, u64 *val)
4104
{
4105
	struct drm_device *dev = data;
4106
	struct drm_i915_private *dev_priv = dev->dev_private;
4107
	int ret;
4108

4109
	if (INTEL_INFO(dev)->gen < 6)
4110 4111
		return -ENODEV;

4112 4113
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4114
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4115 4116
	if (ret)
		return ret;
4117

4118
	if (IS_VALLEYVIEW(dev))
4119
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4120
	else
4121
		*val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4122
	mutex_unlock(&dev_priv->rps.hw_lock);
4123

4124
	return 0;
4125 4126
}

4127 4128
static int
i915_min_freq_set(void *data, u64 val)
4129
{
4130
	struct drm_device *dev = data;
4131
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
4132
	u32 rp_state_cap, hw_max, hw_min;
4133
	int ret;
4134

4135
	if (INTEL_INFO(dev)->gen < 6)
4136
		return -ENODEV;
4137

4138 4139
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

4140
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4141

4142
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4143 4144 4145
	if (ret)
		return ret;

4146 4147 4148
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4149
	if (IS_VALLEYVIEW(dev)) {
4150
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4151

4152 4153
		hw_max = dev_priv->rps.max_freq;
		hw_min = dev_priv->rps.min_freq;
4154 4155
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
4156 4157

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4158
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
4159 4160 4161
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

4162
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4163 4164
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4165
	}
J
Jeff McGee 已提交
4166

4167
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4168 4169 4170 4171 4172 4173

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

4174
	mutex_unlock(&dev_priv->rps.hw_lock);
4175

4176
	return 0;
4177 4178
}

4179 4180
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4181
			"%llu\n");
4182

4183 4184
static int
i915_cache_sharing_get(void *data, u64 *val)
4185
{
4186
	struct drm_device *dev = data;
4187
	struct drm_i915_private *dev_priv = dev->dev_private;
4188
	u32 snpcr;
4189
	int ret;
4190

4191 4192 4193
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4194 4195 4196
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
4197
	intel_runtime_pm_get(dev_priv);
4198

4199
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4200 4201

	intel_runtime_pm_put(dev_priv);
4202 4203
	mutex_unlock(&dev_priv->dev->struct_mutex);

4204
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4205

4206
	return 0;
4207 4208
}

4209 4210
static int
i915_cache_sharing_set(void *data, u64 val)
4211
{
4212
	struct drm_device *dev = data;
4213 4214 4215
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

4216 4217 4218
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

4219
	if (val > 3)
4220 4221
		return -EINVAL;

4222
	intel_runtime_pm_get(dev_priv);
4223
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4224 4225 4226 4227 4228 4229 4230

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4231
	intel_runtime_pm_put(dev_priv);
4232
	return 0;
4233 4234
}

4235 4236 4237
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4238

4239 4240 4241 4242 4243
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4244
	if (INTEL_INFO(dev)->gen < 6)
4245 4246
		return 0;

4247
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4248 4249 4250 4251

	return 0;
}

4252
static int i915_forcewake_release(struct inode *inode, struct file *file)
4253 4254 4255 4256
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

4257
	if (INTEL_INFO(dev)->gen < 6)
4258 4259
		return 0;

4260
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4277
				  S_IRUSR,
4278 4279
				  root, dev,
				  &i915_forcewake_fops);
4280 4281
	if (!ent)
		return -ENOMEM;
4282

B
Ben Widawsky 已提交
4283
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4284 4285
}

4286 4287 4288 4289
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4290 4291 4292 4293
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

4294
	ent = debugfs_create_file(name,
4295 4296
				  S_IRUGO | S_IWUSR,
				  root, dev,
4297
				  fops);
4298 4299
	if (!ent)
		return -ENOMEM;
4300

4301
	return drm_add_fake_info_node(minor, ent, fops);
4302 4303
}

4304
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4305
	{"i915_capabilities", i915_capabilities, 0},
4306
	{"i915_gem_objects", i915_gem_object_info, 0},
4307
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4308
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
4309 4310
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4311
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4312
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4313 4314
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4315
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4316
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4317 4318 4319
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
4320
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
4321
	{"i915_frequency_info", i915_frequency_info, 0},
4322
	{"i915_drpc_info", i915_drpc_info, 0},
4323
	{"i915_emon_status", i915_emon_status, 0},
4324
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4325
	{"i915_fbc_status", i915_fbc_status, 0},
4326
	{"i915_ips_status", i915_ips_status, 0},
4327
	{"i915_sr_status", i915_sr_status, 0},
4328
	{"i915_opregion", i915_opregion, 0},
4329
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4330
	{"i915_context_status", i915_context_status, 0},
4331
	{"i915_dump_lrc", i915_dump_lrc, 0},
4332
	{"i915_execlists", i915_execlists, 0},
4333
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
4334
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4335
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4336
	{"i915_llc", i915_llc, 0},
4337
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4338
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4339
	{"i915_energy_uJ", i915_energy_uJ, 0},
4340
	{"i915_pc8_status", i915_pc8_status, 0},
4341
	{"i915_power_domain_info", i915_power_domain_info, 0},
4342
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
4343
	{"i915_semaphore_status", i915_semaphore_status, 0},
4344
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4345
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4346
	{"i915_wa_registers", i915_wa_registers, 0},
4347
	{"i915_ddb_info", i915_ddb_info, 0},
4348
};
4349
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4350

4351
static const struct i915_debugfs_files {
4352 4353 4354 4355 4356 4357 4358 4359
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
4360 4361
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4362 4363 4364
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
4365
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4366 4367 4368
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4369
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4370 4371
};

4372 4373 4374
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4375
	enum pipe pipe;
4376

4377
	for_each_pipe(dev_priv, pipe) {
4378
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4379

4380 4381
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
4382 4383 4384 4385
		init_waitqueue_head(&pipe_crc->wq);
	}
}

4386
int i915_debugfs_init(struct drm_minor *minor)
4387
{
4388
	int ret, i;
4389

4390
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4391 4392
	if (ret)
		return ret;
4393

4394 4395 4396 4397 4398 4399
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

4400 4401 4402 4403 4404 4405 4406
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4407

4408 4409
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4410 4411 4412
					minor->debugfs_root, minor);
}

4413
void i915_debugfs_cleanup(struct drm_minor *minor)
4414
{
4415 4416
	int i;

4417 4418
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4419

4420 4421
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
4422

D
Daniel Vetter 已提交
4423
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4424 4425 4426 4427 4428 4429
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

4430 4431 4432 4433 4434 4435
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4436
}