sdhci-esdhc-imx.c 44.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
8
 *   Author: Wolfram Sang <kernel@pengutronix.de>
9 10 11 12 13 14
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
15
#include <linux/module.h>
16
#include <linux/slab.h>
17
#include <linux/mmc/host.h>
18 19
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
20
#include <linux/mmc/slot-gpio.h>
21 22
#include <linux/of.h>
#include <linux/of_device.h>
23
#include <linux/pinctrl/consumer.h>
24
#include <linux/platform_data/mmc-esdhc-imx.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

29
#define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
30
#define	ESDHC_CTRL_D3CD			0x08
31
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
32
/* VENDOR SPEC register */
33 34
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
35
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
36
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
37
#define ESDHC_WTMK_LVL			0x44
38
#define  ESDHC_WTMK_DEFAULT_VAL		0x10401040
39 40 41 42 43 44
#define  ESDHC_WTMK_LVL_RD_WML_MASK	0x000000FF
#define  ESDHC_WTMK_LVL_RD_WML_SHIFT	0
#define  ESDHC_WTMK_LVL_WR_WML_MASK	0x00FF0000
#define  ESDHC_WTMK_LVL_WR_WML_SHIFT	16
#define  ESDHC_WTMK_LVL_WML_VAL_DEF	64
#define  ESDHC_WTMK_LVL_WML_VAL_MAX	128
45
#define ESDHC_MIX_CTRL			0x48
46
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
47
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
48 49
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
50
#define  ESDHC_MIX_CTRL_AUTO_TUNE_EN	(1 << 24)
51
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
52
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
53 54
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
55 56
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
57

58 59 60 61 62
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

63 64 65 66 67 68
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

69 70 71 72 73 74 75 76 77 78
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

79 80 81
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
82 83
#define ESDHC_TUNING_START_TAP_DEFAULT	0x1
#define ESDHC_TUNING_START_TAP_MASK	0xff
84
#define ESDHC_TUNING_STEP_MASK		0x00070000
85
#define ESDHC_TUNING_STEP_SHIFT		16
86

87 88 89 90
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

91 92 93 94 95 96 97
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
98
/*
99
 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC:
R
Richard Zhu 已提交
100 101 102 103
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
104
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
105

106 107 108 109 110 111 112 113
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
114 115
 * As a result, the TC flag is not asserted and SW received timeout
 * exception. Bit1 of Vendor Spec register is used to fix it.
116
 */
117
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
118 119 120 121 122
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
123 124 125 126 127 128
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
129
/*
130
 * The IP has erratum ERR004536
131 132
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
133 134
 * This flag is also set for i.MX25 and i.MX35 in order to get
 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits).
135 136
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
137 138
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
139 140
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)
141 142 143 144 145 146
/*
 * The IP has errata ERR010450
 * uSDHC: Due to the I/O timing limit, for SDR mode, SD card clock can't
 * exceed 150MHz, for DDR mode, SD card clock can't exceed 45MHz.
 */
#define ESDHC_FLAG_ERR010450		BIT(10)
147

148 149 150 151
struct esdhc_soc_data {
	u32 flags;
};

152
static const struct esdhc_soc_data esdhc_imx25_data = {
153
	.flags = ESDHC_FLAG_ERR004536,
154 155
};

156
static const struct esdhc_soc_data esdhc_imx35_data = {
157
	.flags = ESDHC_FLAG_ERR004536,
158 159
};

160
static const struct esdhc_soc_data esdhc_imx51_data = {
161 162 163
	.flags = 0,
};

164
static const struct esdhc_soc_data esdhc_imx53_data = {
165 166 167
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

168
static const struct esdhc_soc_data usdhc_imx6q_data = {
169 170 171
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

172
static const struct esdhc_soc_data usdhc_imx6sl_data = {
173
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
174 175
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
176 177
};

178
static const struct esdhc_soc_data usdhc_imx6sx_data = {
179
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
180
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
181 182
};

183 184 185 186 187 188
static const struct esdhc_soc_data usdhc_imx6ull_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_ERR010450,
};

189
static const struct esdhc_soc_data usdhc_imx7d_data = {
190 191 192 193 194
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

195 196
struct pltfm_imx_data {
	u32 scratchpad;
197
	struct pinctrl *pinctrl;
198 199 200
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
201
	const struct esdhc_soc_data *socdata;
202
	struct esdhc_platform_data boarddata;
203 204 205
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
206
	unsigned int actual_clock;
207
	enum {
208
		NO_CMD_PENDING,      /* no multiblock command pending */
209 210 211
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
212
	u32 is_ddr;
213 214
};

215
static const struct platform_device_id imx_esdhc_devtype[] = {
216 217
	{
		.name = "sdhci-esdhc-imx25",
218
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
219 220
	}, {
		.name = "sdhci-esdhc-imx35",
221
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
222 223
	}, {
		.name = "sdhci-esdhc-imx51",
224
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
225 226 227 228 229 230
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

231
static const struct of_device_id imx_esdhc_dt_ids[] = {
232 233 234 235
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
236
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
237
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
238
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
239
	{ .compatible = "fsl,imx6ull-usdhc", .data = &usdhc_imx6ull_data, },
240
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
241 242 243 244
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

245 246
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
247
	return data->socdata == &esdhc_imx25_data;
248 249 250 251
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
252
	return data->socdata == &esdhc_imx53_data;
253 254
}

255 256
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
257
	return data->socdata == &usdhc_imx6q_data;
258 259
}

260 261
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
262
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
263 264
}

265 266 267 268 269 270 271 272
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

273 274
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
275
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
276
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
277 278
	u32 val = readl(host->ioaddr + reg);

279 280 281 282 283 284 285 286 287 288
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
289
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
290 291 292 293
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
294 295 296 297
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
298
		 * quirk on MX25/35 platforms.
R
Richard Zhu 已提交
299 300 301 302 303 304 305 306
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

307 308 309 310 311 312 313
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
314
					| SDHCI_SUPPORT_SDR50
315 316
					| SDHCI_USE_SDR50_TUNING
					| (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
317 318 319

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
320 321 322 323 324 325 326 327 328

			/*
			 * Do not advertise faster UHS modes if there are no
			 * pinctrl states for 100MHz/200MHz.
			 */
			if (IS_ERR_OR_NULL(imx_data->pins_100mhz) ||
			    IS_ERR_OR_NULL(imx_data->pins_200mhz))
				val &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50
					 | SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_HS400);
329 330
		}
	}
331

332
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
333 334 335 336 337 338
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
339
	if (unlikely(reg == SDHCI_INT_STATUS)) {
340 341
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
342 343
			val |= SDHCI_INT_ADMA_ERROR;
		}
344 345 346 347 348 349 350 351 352 353 354 355

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
356 357
	}

358 359 360 361 362
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
363
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
364
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
365 366
	u32 data;

367 368
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
			reg == SDHCI_INT_STATUS)) {
369
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
370 371
			/*
			 * Clear and then set D3CD bit to avoid missing the
372
			 * card interrupt. This is an eSDHC controller problem
373 374 375 376 377 378
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
379
			data &= ~ESDHC_CTRL_D3CD;
380
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
381
			data |= ESDHC_CTRL_D3CD;
382 383
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
384 385 386 387 388

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
389
	}
390

391
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
392 393 394
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
395 396 397
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
398 399 400 401 402 403 404 405 406

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
407 408
	}

409 410 411
	writel(val, host->ioaddr + reg);
}

412 413
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
414
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
415
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
416 417
	u16 ret = 0;
	u32 val;
418

419
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
420
		reg ^= 2;
421
		if (esdhc_is_usdhc(imx_data)) {
422 423 424 425 426 427
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
428
	}
429

430 431 432 433 434
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

435
		if (esdhc_is_usdhc(imx_data)) {
436 437 438 439
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
440
				val = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
441 442
		}

443 444 445 446 447
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

448 449 450 451 452
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

469 470 471 472 473 474
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
475
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
476
	u32 new_val = 0;
477 478

	switch (reg) {
479 480 481 482 483 484
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
485
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
486 487 488 489 490 491 492 493
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
494 495
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
496
			if (val & SDHCI_CTRL_TUNED_CLK) {
497
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
498 499
				new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			} else {
500
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
501 502
				new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			}
503 504
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
505
			u32 v = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
506
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
507 508 509 510 511
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
512
				m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
513 514
			}

515 516 517
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
518
				m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
519 520 521 522
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

523
			writel(v, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
524 525
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
526
		return;
527
	case SDHCI_TRANSFER_MODE:
528
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
529 530 531 532
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
533 534 535
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
536
		}
537

538
		if (esdhc_is_usdhc(imx_data)) {
539
			u32 wml;
540
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
541 542 543 544 545 546
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
547
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562

			/* Set watermark levels for PIO access to maximum value
			 * (128 words) to accommodate full 512 bytes buffer.
			 * For DMA access restore the levels to default value.
			 */
			m = readl(host->ioaddr + ESDHC_WTMK_LVL);
			if (val & SDHCI_TRNS_DMA)
				wml = ESDHC_WTMK_LVL_WML_VAL_DEF;
			else
				wml = ESDHC_WTMK_LVL_WML_VAL_MAX;
			m &= ~(ESDHC_WTMK_LVL_RD_WML_MASK |
			       ESDHC_WTMK_LVL_WR_WML_MASK);
			m |= (wml << ESDHC_WTMK_LVL_RD_WML_SHIFT) |
			     (wml << ESDHC_WTMK_LVL_WR_WML_SHIFT);
			writel(m, host->ioaddr + ESDHC_WTMK_LVL);
563 564 565 566 567 568 569
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
570 571
		return;
	case SDHCI_COMMAND:
572
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
573
			val |= SDHCI_CMD_ABORTCMD;
574

575
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
576
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
577 578
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

579
		if (esdhc_is_usdhc(imx_data))
580 581
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
582
		else
583 584
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
585 586 587 588 589 590 591 592
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
{
	u8 ret;
	u32 val;

	switch (reg) {
	case SDHCI_HOST_CONTROL:
		val = readl(host->ioaddr + reg);

		ret = val & SDHCI_CTRL_LED;
		ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
		ret |= (val & ESDHC_CTRL_4BITBUS);
		ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
		return ret;
	}

	return readb(host->ioaddr + reg);
}

612 613
static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
614
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
615
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
616
	u32 new_val = 0;
617
	u32 mask;
618 619 620 621 622 623 624 625 626

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
627
		/* FSL messed up here, so we need to manually compose it. */
628
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
629
		/* ensure the endianness */
630
		new_val |= ESDHC_HOST_CONTROL_LE;
631 632 633 634 635
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
636

637 638 639
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
640
		 * Do not touch the D3CD bit either which is used for the
641
		 * SDIO interrupt erratum workaround.
642
		 */
643
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
644 645

		esdhc_clrset_le(host, mask, new_val, reg);
646
		return;
647 648 649 650
	case SDHCI_SOFTWARE_RESET:
		if (val & SDHCI_RESET_DATA)
			new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL);
		break;
651 652
	}
	esdhc_clrset_le(host, 0xff, val, reg);
653

654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	if (reg == SDHCI_SOFTWARE_RESET) {
		if (val & SDHCI_RESET_ALL) {
			/*
			 * The esdhc has a design violation to SDHC spec which
			 * tells that software reset should not affect card
			 * detection circuit. But esdhc clears its SYSCTL
			 * register bits [0..2] during the software reset. This
			 * will stop those clocks that card detection circuit
			 * relies on. To work around it, we turn the clocks on
			 * back to keep card detection circuit functional.
			 */
			esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
			/*
			 * The reset on usdhc fails to clear MIX_CTRL register.
			 * Do it manually here.
			 */
			if (esdhc_is_usdhc(imx_data)) {
				/*
				 * the tuning bits should be kept during reset
				 */
				new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
				writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
						host->ioaddr + ESDHC_MIX_CTRL);
				imx_data->is_ddr = 0;
			}
		} else if (val & SDHCI_RESET_DATA) {
			/*
			 * The eSDHC DAT line software reset clears at least the
			 * data transfer width on i.MX25, so make sure that the
			 * Host Control register is unaffected.
			 */
			esdhc_clrset_le(host, 0xff, new_val,
					SDHCI_HOST_CONTROL);
687
		}
688
	}
689 690
}

691 692 693 694
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

695
	return pltfm_host->clock;
696 697
}

698 699 700 701
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

702
	return pltfm_host->clock / 256 / 16;
703 704
}

705 706 707 708
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
709
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
710
	unsigned int host_clock = pltfm_host->clock;
711 712
	int ddr_pre_div = imx_data->is_ddr ? 2 : 1;
	int pre_div = 1;
713
	int div = 1;
714
	u32 temp, val;
715

716 717 718 719 720 721
	if (esdhc_is_usdhc(imx_data)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
			host->ioaddr + ESDHC_VENDOR_SPEC);
	}

722
	if (clock == 0) {
723
		host->mmc->actual_clock = 0;
724
		return;
725
	}
726

727 728 729 730 731 732 733 734 735 736 737 738 739 740
	/* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
	if (is_imx53_esdhc(imx_data)) {
		/*
		 * According to the i.MX53 reference manual, if DLLCTRL[10] can
		 * be set, then the controller is eSDHCv3, else it is eSDHCv2.
		 */
		val = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val | BIT(10), host->ioaddr + ESDHC_DLL_CTRL);
		temp = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val, host->ioaddr + ESDHC_DLL_CTRL);
		if (temp & BIT(10))
			pre_div = 2;
	}

741 742 743 744 745
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

746 747 748 749 750 751 752 753
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR010450) {
		unsigned int max_clock;

		max_clock = imx_data->is_ddr ? 45000000 : 150000000;

		clock = min(clock, max_clock);
	}

754 755
	while (host_clock / (16 * pre_div * ddr_pre_div) > clock &&
			pre_div < 256)
756 757
		pre_div *= 2;

758
	while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16)
759 760
		div++;

761
	host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div);
762
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
763
		clock, host->mmc->actual_clock);
764

765
	pre_div >>= 1;
766 767 768 769 770 771 772
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
773

774
	if (esdhc_is_usdhc(imx_data)) {
775 776
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
S
Stefan Agner 已提交
777
			host->ioaddr + ESDHC_VENDOR_SPEC);
778 779
	}

780
	mdelay(1);
781 782
}

783 784
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
785
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
786
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
787
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
788 789 790

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
791
		return mmc_gpio_get_ro(host->mmc);
792 793 794 795 796 797 798 799 800 801
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

802
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

822 823 824 825 826 827 828 829 830 831 832 833 834 835
static int usdhc_execute_tuning(struct mmc_host *mmc, u32 opcode)
{
	struct sdhci_host *host = mmc_priv(mmc);

	/*
	 * i.MX uSDHC internally already uses a fixed optimized timing for
	 * DDR50, normally does not require tuning for DDR50 mode.
	 */
	if (host->timing == MMC_TIMING_UHS_DDR50)
		return 0;

	return sdhci_execute_tuning(mmc, opcode);
}

836 837 838 839 840 841 842 843 844 845 846 847 848
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
849
		"tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
850 851 852 853 854 855 856 857 858
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
859
	reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
860 861 862 863 864 865 866 867 868 869 870
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
871
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
872 873 874 875 876 877 878 879
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
880
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
881 882 883 884 885 886 887 888 889
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
890
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
891 892
	esdhc_post_tuning(host);

893
	dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n",
894 895 896 897 898
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

899 900 901 902
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
903
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
904 905 906 907 908 909 910 911 912 913 914 915
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
916
	case MMC_TIMING_UHS_DDR50:
917 918 919
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
920
	case MMC_TIMING_MMC_HS200:
921
	case MMC_TIMING_MMC_HS400:
922 923 924 925 926 927 928 929 930 931
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

932
/*
933
 * For HS400 eMMC, there is a data_strobe line. This signal is generated
934 935
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
936
 * CLK generated by host. The host receives the data which is aligned to the
937 938
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
939
 * then CLK and data_strobe line will be misaligned, read error shows up.
940 941 942 943 944
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

945 946 947 948
	/* disable clock before enabling strobe dll */
	writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
		~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
949

950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
	/* force a reset on strobe dll */
	writel(ESDHC_STROBE_DLL_CTRL_RESET,
		host->ioaddr + ESDHC_STROBE_DLL_CTRL);
	/*
	 * enable strobe dll ctrl and adjust the delay target
	 * for the uSDHC loopback read clock
	 */
	v = ESDHC_STROBE_DLL_CTRL_ENABLE |
		(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
	writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
	/* wait 1us to make sure strobe dll status register stable */
	udelay(1);
	v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
	if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
		dev_warn(mmc_dev(host->mmc),
		"warning! HS400 strobe DLL status REF not lock!\n");
	if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
		dev_warn(mmc_dev(host->mmc),
		"warning! HS400 strobe DLL status SLV not lock!\n");
969 970
}

971 972 973 974 975 976
static void esdhc_reset_tuning(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
	u32 ctrl;

977
	/* Reset the tuning circuit */
978 979 980 981 982 983 984 985
	if (esdhc_is_usdhc(imx_data)) {
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL);
			writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
986
			ctrl = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
987
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
988
			writel(ctrl, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
989 990 991 992
		}
	}
}

993
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
994
{
995
	u32 m;
996
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
997
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
998
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
999

1000 1001 1002 1003 1004
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

1005
	switch (timing) {
1006 1007 1008 1009
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
1010
	case MMC_TIMING_MMC_HS:
1011
	case MMC_TIMING_MMC_HS200:
1012
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
1013 1014
		break;
	case MMC_TIMING_UHS_DDR50:
1015
	case MMC_TIMING_MMC_DDR52:
1016 1017
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
1018
		imx_data->is_ddr = 1;
1019 1020 1021 1022 1023 1024 1025 1026 1027
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
1028
		break;
1029 1030 1031 1032
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
1033 1034
		/* update clock after enable DDR for strobe DLL lock */
		host->ops->set_clock(host, host->clock);
1035 1036
		esdhc_set_strobe_dll(host);
		break;
1037 1038 1039 1040
	case MMC_TIMING_LEGACY:
	default:
		esdhc_reset_tuning(host);
		break;
1041 1042
	}

1043
	esdhc_change_pinstate(host, timing);
1044 1045
}

1046 1047 1048 1049 1050 1051 1052 1053
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

1054 1055 1056
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1057
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1058

1059
	/* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */
1060
	return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
1061 1062
}

1063 1064 1065
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1066
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1067 1068

	/* use maximum timeout counter */
1069 1070
	esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
			esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
1071 1072 1073
			SDHCI_TIMEOUT_CONTROL);
}

1074
static struct sdhci_ops sdhci_esdhc_ops = {
1075
	.read_l = esdhc_readl_le,
1076
	.read_w = esdhc_readw_le,
1077
	.read_b = esdhc_readb_le,
1078
	.write_l = esdhc_writel_le,
1079 1080
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
1081
	.set_clock = esdhc_pltfm_set_clock,
1082
	.get_max_clock = esdhc_pltfm_get_max_clock,
1083
	.get_min_clock = esdhc_pltfm_get_min_clock,
1084
	.get_max_timeout_count = esdhc_get_max_timeout_count,
1085
	.get_ro = esdhc_pltfm_get_ro,
1086
	.set_timeout = esdhc_set_timeout,
1087
	.set_bus_width = esdhc_pltfm_set_bus_width,
1088
	.set_uhs_signaling = esdhc_set_uhs_signaling,
1089
	.reset = esdhc_reset,
1090 1091
};

1092
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
1093 1094 1095
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
1096 1097 1098 1099
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

1100 1101 1102 1103
static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1104
	int tmp;
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114

	if (esdhc_is_usdhc(imx_data)) {
		/*
		 * The imx6q ROM code will change the default watermark
		 * level setting to something insane.  Change it back here.
		 */
		writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);

		/*
		 * ROM code will change the bit burst_length_enable setting
1115
		 * to zero if this usdhc is chosen to boot system. Change
1116 1117
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
1118
		 * for the external AHB2AXI bridge. It's useful especially
1119 1120 1121 1122 1123 1124 1125 1126 1127
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);
		/*
1128
		* erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1129 1130 1131 1132 1133 1134 1135
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);

		/* disable DLL_CTRL delay line settings */
		writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151

		if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp |= ESDHC_STD_TUNING_EN |
				ESDHC_TUNING_START_TAP_DEFAULT;
			if (imx_data->boarddata.tuning_start_tap) {
				tmp &= ~ESDHC_TUNING_START_TAP_MASK;
				tmp |= imx_data->boarddata.tuning_start_tap;
			}

			if (imx_data->boarddata.tuning_step) {
				tmp &= ~ESDHC_TUNING_STEP_MASK;
				tmp |= imx_data->boarddata.tuning_step
					<< ESDHC_TUNING_STEP_SHIFT;
			}
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1152 1153 1154 1155 1156 1157 1158 1159 1160
		} else if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			/*
			 * ESDHC_STD_TUNING_EN may be configed in bootloader
			 * or ROM code, so clear this bit here to make sure
			 * the manual tuning can work.
			 */
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp &= ~ESDHC_STD_TUNING_EN;
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1161
		}
1162 1163 1164
	}
}

1165
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
1166
static int
1167
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1168
			 struct sdhci_host *host,
1169
			 struct pltfm_imx_data *imx_data)
1170 1171
{
	struct device_node *np = pdev->dev.of_node;
1172
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1173
	int ret;
1174 1175 1176 1177

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

1178 1179 1180 1181 1182 1183
	/*
	 * If we have this property, then activate WP check.
	 * Retrieveing and requesting the actual WP GPIO will happen
	 * in the call to mmc_of_parse().
	 */
	if (of_property_read_bool(np, "wp-gpios"))
1184 1185
		boarddata->wp_type = ESDHC_WP_GPIO;

1186
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1187 1188
	of_property_read_u32(np, "fsl,tuning-start-tap",
			     &boarddata->tuning_start_tap);
1189

1190
	if (of_find_property(np, "no-1-8-v", NULL))
1191
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1192

1193 1194 1195
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

1196 1197
	mmc_of_parse_voltage(np, &host->ocr_mask);

1198
	if (esdhc_is_usdhc(imx_data) && !IS_ERR(imx_data->pins_default)) {
1199 1200 1201 1202 1203 1204
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
	}

1205
	/* call to generic mmc_of_parse to support additional capabilities */
1206 1207 1208 1209
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

1210
	if (mmc_gpio_get_cd(host->mmc) >= 0)
1211 1212 1213
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1214 1215 1216 1217
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1218
			 struct sdhci_host *host,
1219
			 struct pltfm_imx_data *imx_data)
1220 1221 1222 1223 1224
{
	return -ENODEV;
}
#endif

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
1241
		err = mmc_gpiod_request_ro(host->mmc, "wp", 0, false, 0, NULL);
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
1253
		err = mmc_gpiod_request_cd(host->mmc, "cd", 0, false, 0, NULL);
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1290
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1291
{
1292 1293
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1294 1295
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1296
	int err;
1297
	struct pltfm_imx_data *imx_data;
1298

1299 1300
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1301 1302 1303 1304 1305
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1306
	imx_data = sdhci_pltfm_priv(pltfm_host);
1307

1308 1309
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1310

1311 1312 1313
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1314
		goto free_sdhci;
1315
	}
1316 1317 1318 1319

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1320
		goto free_sdhci;
1321 1322 1323 1324 1325
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1326
		goto free_sdhci;
1327 1328 1329
	}

	pltfm_host->clk = imx_data->clk_per;
1330
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1331 1332 1333 1334 1335 1336 1337 1338 1339
	err = clk_prepare_enable(imx_data->clk_per);
	if (err)
		goto free_sdhci;
	err = clk_prepare_enable(imx_data->clk_ipg);
	if (err)
		goto disable_per_clk;
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		goto disable_ipg_clk;
1340

1341
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1342 1343
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1344
		goto disable_ahb_clk;
1345 1346
	}

1347 1348
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1349 1350
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1351

1352 1353
	if (esdhc_is_usdhc(imx_data)) {
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1354
		host->mmc->caps |= MMC_CAP_1_8V_DDR | MMC_CAP_3_3V_DDR;
1355 1356
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1357 1358 1359

		/* clear tuning bits in case ROM has set it already */
		writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
1360
		writel(0x0, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
1361
		writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1362 1363 1364 1365 1366 1367

		/*
		 * Link usdhc specific mmc_host_ops execute_tuning function,
		 * to replace the standard one in sdhci_ops.
		 */
		host->mmc_host_ops.execute_tuning = usdhc_execute_tuning;
1368
	}
1369

1370 1371 1372
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1373

1374 1375 1376
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1377 1378 1379
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1380 1381 1382 1383 1384
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
1385
		goto disable_ahb_clk;
1386

1387 1388
	host->tuning_delay = 1;

1389 1390
	sdhci_esdhc_imx_hwinit(host);

1391 1392
	err = sdhci_add_host(host);
	if (err)
1393
		goto disable_ahb_clk;
1394

1395 1396 1397 1398
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1399
	pm_runtime_enable(&pdev->dev);
1400

1401
	return 0;
1402

1403
disable_ahb_clk:
1404
	clk_disable_unprepare(imx_data->clk_ahb);
1405 1406 1407 1408
disable_ipg_clk:
	clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	clk_disable_unprepare(imx_data->clk_per);
1409
free_sdhci:
1410 1411
	sdhci_pltfm_free(pdev);
	return err;
1412 1413
}

B
Bill Pemberton 已提交
1414
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1415
{
1416
	struct sdhci_host *host = platform_get_drvdata(pdev);
1417
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1418
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1419 1420
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1421
	pm_runtime_get_sync(&pdev->dev);
1422
	pm_runtime_disable(&pdev->dev);
1423
	pm_runtime_put_noidle(&pdev->dev);
1424

1425 1426 1427 1428 1429
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1430

1431 1432 1433
	sdhci_pltfm_free(pdev);

	return 0;
1434 1435
}

1436
#ifdef CONFIG_PM_SLEEP
1437 1438
static int sdhci_esdhc_suspend(struct device *dev)
{
1439 1440
	struct sdhci_host *host = dev_get_drvdata(dev);

1441 1442 1443
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1444
	return sdhci_suspend_host(host);
1445 1446 1447 1448
}

static int sdhci_esdhc_resume(struct device *dev)
{
1449 1450
	struct sdhci_host *host = dev_get_drvdata(dev);

1451 1452
	/* re-initialize hw state in case it's lost in low power mode */
	sdhci_esdhc_imx_hwinit(host);
1453

1454
	return sdhci_resume_host(host);
1455
}
1456
#endif
1457

1458
#ifdef CONFIG_PM
1459 1460 1461 1462
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1463
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1464 1465 1466
	int ret;

	ret = sdhci_runtime_suspend_host(host);
1467 1468
	if (ret)
		return ret;
1469

1470 1471 1472
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1473
	if (!sdhci_sdio_irq_enabled(host)) {
1474 1475
		imx_data->actual_clock = host->mmc->actual_clock;
		esdhc_pltfm_set_clock(host, 0);
1476 1477 1478
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1479 1480 1481 1482 1483 1484 1485 1486 1487
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1488
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1489
	int err;
1490

1491 1492 1493 1494
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		return err;

1495
	if (!sdhci_sdio_irq_enabled(host)) {
1496 1497
		err = clk_prepare_enable(imx_data->clk_per);
		if (err)
1498
			goto disable_ahb_clk;
1499 1500 1501
		err = clk_prepare_enable(imx_data->clk_ipg);
		if (err)
			goto disable_per_clk;
1502
		esdhc_pltfm_set_clock(host, imx_data->actual_clock);
1503
	}
1504

1505 1506
	err = sdhci_runtime_resume_host(host);
	if (err)
1507
		goto disable_ipg_clk;
1508 1509

	return 0;
1510

1511 1512 1513 1514 1515 1516
disable_ipg_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_per);
1517 1518
disable_ahb_clk:
	clk_disable_unprepare(imx_data->clk_ahb);
1519
	return err;
1520 1521 1522 1523
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
1524
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1525 1526 1527 1528
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1529 1530 1531
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1532
		.of_match_table = imx_esdhc_dt_ids,
1533
		.pm	= &sdhci_esdhc_pmops,
1534
	},
1535
	.id_table	= imx_esdhc_devtype,
1536
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1537
	.remove		= sdhci_esdhc_imx_remove,
1538
};
1539

1540
module_platform_driver(sdhci_esdhc_imx_driver);
1541 1542

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1543
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1544
MODULE_LICENSE("GPL v2");