sdhci-esdhc-imx.c 41.8 KB
Newer Older
1 2 3 4 5 6
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
7
 *   Author: Wolfram Sang <kernel@pengutronix.de>
8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/module.h>
20
#include <linux/slab.h>
21
#include <linux/mmc/host.h>
22 23
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
24
#include <linux/mmc/slot-gpio.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/platform_data/mmc-esdhc-imx.h>
30
#include <linux/pm_runtime.h>
31 32 33
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

34
#define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
35
#define	ESDHC_CTRL_D3CD			0x08
36
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
37
/* VENDOR SPEC register */
38 39
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
40
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
41
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
42
#define ESDHC_WTMK_LVL			0x44
43
#define  ESDHC_WTMK_DEFAULT_VAL		0x10401040
44
#define ESDHC_MIX_CTRL			0x48
45
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
46
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
47 48
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
49
#define  ESDHC_MIX_CTRL_AUTO_TUNE_EN	(1 << 24)
50
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
51
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
52 53
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
54 55
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
56

57 58 59 60 61
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

62 63 64 65 66 67
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

68 69 70 71 72 73 74 75 76 77
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

78 79 80
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
81 82
#define ESDHC_TUNING_START_TAP_DEFAULT	0x1
#define ESDHC_TUNING_START_TAP_MASK	0xff
83
#define ESDHC_TUNING_STEP_MASK		0x00070000
84
#define ESDHC_TUNING_STEP_SHIFT		16
85

86 87 88 89
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

90 91 92 93 94 95 96
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
97
/*
98
 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC:
R
Richard Zhu 已提交
99 100 101 102
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
103
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
104

105 106 107 108 109 110 111 112
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
113 114
 * As a result, the TC flag is not asserted and SW received timeout
 * exception. Bit1 of Vendor Spec register is used to fix it.
115
 */
116
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
117 118 119 120 121
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
122 123 124 125 126 127
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
128
/*
129
 * The IP has erratum ERR004536
130 131
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
132 133
 * This flag is also set for i.MX25 and i.MX35 in order to get
 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits).
134 135
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
136 137
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
138 139 140
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)

141
/* A clock frequency higher than this rate requires strobe dll control */
142
#define ESDHC_STROBE_DLL_CLK_FREQ	100000000
143

144 145 146 147 148
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
149
	.flags = ESDHC_FLAG_ERR004536,
150 151 152
};

static struct esdhc_soc_data esdhc_imx35_data = {
153
	.flags = ESDHC_FLAG_ERR004536,
154 155 156 157 158 159 160 161 162 163 164
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
165 166 167 168 169
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
170 171
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
172 173
};

174 175
static struct esdhc_soc_data usdhc_imx6sx_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
176
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
177 178
};

179 180 181 182 183 184
static struct esdhc_soc_data usdhc_imx7d_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

185 186
struct pltfm_imx_data {
	u32 scratchpad;
187
	struct pinctrl *pinctrl;
188 189 190
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
191
	const struct esdhc_soc_data *socdata;
192
	struct esdhc_platform_data boarddata;
193 194 195
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
196
	enum {
197
		NO_CMD_PENDING,      /* no multiblock command pending */
198 199 200
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
201
	u32 is_ddr;
202 203
};

204
static const struct platform_device_id imx_esdhc_devtype[] = {
205 206
	{
		.name = "sdhci-esdhc-imx25",
207
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
208 209
	}, {
		.name = "sdhci-esdhc-imx35",
210
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
211 212
	}, {
		.name = "sdhci-esdhc-imx51",
213
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
214 215 216 217 218 219
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

220
static const struct of_device_id imx_esdhc_dt_ids[] = {
221 222 223 224
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
225
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
226
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
227
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
228
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
229 230 231 232
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

233 234
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
235
	return data->socdata == &esdhc_imx25_data;
236 237 238 239
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
240
	return data->socdata == &esdhc_imx53_data;
241 242
}

243 244
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
245
	return data->socdata == &usdhc_imx6q_data;
246 247
}

248 249
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
250
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
251 252
}

253 254 255 256 257 258 259 260
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

261 262
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
263
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
264
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
265 266
	u32 val = readl(host->ioaddr + reg);

267 268 269 270 271 272 273 274 275 276
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
277
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
278 279 280 281
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
282 283 284 285
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
286
		 * quirk on MX25/35 platforms.
R
Richard Zhu 已提交
287 288 289 290 291 292 293 294
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

295 296 297 298 299 300 301
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
302
					| SDHCI_SUPPORT_SDR50
303 304
					| SDHCI_USE_SDR50_TUNING
					| (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
305 306 307

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
308 309
		}
	}
310

311
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
312 313 314 315 316 317
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
318
	if (unlikely(reg == SDHCI_INT_STATUS)) {
319 320
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
321 322
			val |= SDHCI_INT_ADMA_ERROR;
		}
323 324 325 326 327 328 329 330 331 332 333 334

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
335 336
	}

337 338 339 340 341
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
342
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
343
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
344 345
	u32 data;

346 347
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
			reg == SDHCI_INT_STATUS)) {
348
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
349 350
			/*
			 * Clear and then set D3CD bit to avoid missing the
351
			 * card interrupt. This is an eSDHC controller problem
352 353 354 355 356 357
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
358
			data &= ~ESDHC_CTRL_D3CD;
359
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
360
			data |= ESDHC_CTRL_D3CD;
361 362
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
363 364 365 366 367

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
368
	}
369

370
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
371 372 373
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
374 375 376
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
377 378 379 380 381 382 383 384 385

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
386 387
	}

388 389 390
	writel(val, host->ioaddr + reg);
}

391 392
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
393
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
394
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
395 396
	u16 ret = 0;
	u32 val;
397

398
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
399
		reg ^= 2;
400
		if (esdhc_is_usdhc(imx_data)) {
401 402 403 404 405 406
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
407
	}
408

409 410 411 412 413
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

414
		if (esdhc_is_usdhc(imx_data)) {
415 416 417 418 419
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
420 421
		}

422 423 424 425 426
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

427 428 429 430 431
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

448 449 450 451 452 453
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
454
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
455
	u32 new_val = 0;
456 457

	switch (reg) {
458 459 460 461 462 463
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
464
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
465 466 467 468 469 470 471 472
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
473 474
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
475
			if (val & SDHCI_CTRL_TUNED_CLK) {
476
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
477 478
				new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			} else {
479
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
480 481
				new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			}
482 483 484 485
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
486 487 488 489 490
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
491
				m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
492 493
			}

494 495 496
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
497
				m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
498 499 500 501 502 503 504
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
505
		return;
506
	case SDHCI_TRANSFER_MODE:
507
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
508 509 510 511
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
512 513 514
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
515
		}
516

517
		if (esdhc_is_usdhc(imx_data)) {
518
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
519 520 521 522 523 524
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
525 526 527 528 529 530 531 532
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
533 534
		return;
	case SDHCI_COMMAND:
535
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
536
			val |= SDHCI_CMD_ABORTCMD;
537

538
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
539
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
540 541
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

542
		if (esdhc_is_usdhc(imx_data))
543 544
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
545
		else
546 547
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
548 549 550 551 552 553 554 555
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
{
	u8 ret;
	u32 val;

	switch (reg) {
	case SDHCI_HOST_CONTROL:
		val = readl(host->ioaddr + reg);

		ret = val & SDHCI_CTRL_LED;
		ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
		ret |= (val & ESDHC_CTRL_4BITBUS);
		ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
		return ret;
	}

	return readb(host->ioaddr + reg);
}

575 576
static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
577
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
578
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
579
	u32 new_val = 0;
580
	u32 mask;
581 582 583 584 585 586 587 588 589

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
590
		/* FSL messed up here, so we need to manually compose it. */
591
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
592
		/* ensure the endianness */
593
		new_val |= ESDHC_HOST_CONTROL_LE;
594 595 596 597 598
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
599

600 601 602
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
603
		 * Do not touch the D3CD bit either which is used for the
604
		 * SDIO interrupt erratum workaround.
605
		 */
606
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
607 608

		esdhc_clrset_le(host, mask, new_val, reg);
609
		return;
610 611 612 613
	case SDHCI_SOFTWARE_RESET:
		if (val & SDHCI_RESET_DATA)
			new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL);
		break;
614 615
	}
	esdhc_clrset_le(host, 0xff, val, reg);
616

617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
	if (reg == SDHCI_SOFTWARE_RESET) {
		if (val & SDHCI_RESET_ALL) {
			/*
			 * The esdhc has a design violation to SDHC spec which
			 * tells that software reset should not affect card
			 * detection circuit. But esdhc clears its SYSCTL
			 * register bits [0..2] during the software reset. This
			 * will stop those clocks that card detection circuit
			 * relies on. To work around it, we turn the clocks on
			 * back to keep card detection circuit functional.
			 */
			esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
			/*
			 * The reset on usdhc fails to clear MIX_CTRL register.
			 * Do it manually here.
			 */
			if (esdhc_is_usdhc(imx_data)) {
				/*
				 * the tuning bits should be kept during reset
				 */
				new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
				writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
						host->ioaddr + ESDHC_MIX_CTRL);
				imx_data->is_ddr = 0;
			}
		} else if (val & SDHCI_RESET_DATA) {
			/*
			 * The eSDHC DAT line software reset clears at least the
			 * data transfer width on i.MX25, so make sure that the
			 * Host Control register is unaffected.
			 */
			esdhc_clrset_le(host, 0xff, new_val,
					SDHCI_HOST_CONTROL);
650
		}
651
	}
652 653
}

654 655 656 657
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

658
	return pltfm_host->clock;
659 660
}

661 662 663 664
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

665
	return pltfm_host->clock / 256 / 16;
666 667
}

668 669 670 671
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
672
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
673
	unsigned int host_clock = pltfm_host->clock;
674 675
	int ddr_pre_div = imx_data->is_ddr ? 2 : 1;
	int pre_div = 1;
676
	int div = 1;
677
	u32 temp, val;
678

679
	if (clock == 0) {
680 681
		host->mmc->actual_clock = 0;

682
		if (esdhc_is_usdhc(imx_data)) {
683 684 685 686
			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
					host->ioaddr + ESDHC_VENDOR_SPEC);
		}
687
		return;
688
	}
689 690 691 692 693 694

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

695 696
	while (host_clock / (16 * pre_div * ddr_pre_div) > clock &&
			pre_div < 256)
697 698
		pre_div *= 2;

699
	while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16)
700 701
		div++;

702
	host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div);
703
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
704
		clock, host->mmc->actual_clock);
705

706
	pre_div >>= 1;
707 708 709 710 711 712 713
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
714

715
	if (esdhc_is_usdhc(imx_data)) {
716 717 718 719 720
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

721
	mdelay(1);
722 723
}

724 725
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
726
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
727
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
728
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
729 730 731

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
732
		return mmc_gpio_get_ro(host->mmc);
733 734 735 736 737 738 739 740 741 742
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

743
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

763 764 765 766 767 768 769 770 771 772 773 774 775
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
776
		"tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
777 778 779 780 781 782 783 784 785
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
786
	reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
787 788 789 790 791 792 793 794 795 796 797
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
798
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
799 800 801 802 803 804 805 806
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
807
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
808 809 810 811 812 813 814 815 816
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
817
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
818 819
	esdhc_post_tuning(host);

820
	dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n",
821 822 823 824 825
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

826 827 828 829
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
830
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
831 832 833 834 835 836 837 838 839 840 841 842
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
843
	case MMC_TIMING_UHS_DDR50:
844 845 846
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
847
	case MMC_TIMING_MMC_HS200:
848
	case MMC_TIMING_MMC_HS400:
849 850 851 852 853 854 855 856 857 858
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

859
/*
860
 * For HS400 eMMC, there is a data_strobe line. This signal is generated
861 862
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
863
 * CLK generated by host. The host receives the data which is aligned to the
864 865
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
866
 * then CLK and data_strobe line will be misaligned, read error shows up.
867
 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
868
 * host should configure the delay target.
869 870 871 872 873 874
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

	if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
875 876 877 878 879
		/* disable clock before enabling strobe dll */
		writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
		       ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		       host->ioaddr + ESDHC_VENDOR_SPEC);

880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
		/* force a reset on strobe dll */
		writel(ESDHC_STROBE_DLL_CTRL_RESET,
			host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/*
		 * enable strobe dll ctrl and adjust the delay target
		 * for the uSDHC loopback read clock
		 */
		v = ESDHC_STROBE_DLL_CTRL_ENABLE |
			(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
		writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/* wait 1us to make sure strobe dll status register stable */
		udelay(1);
		v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
		if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status REF not lock!\n");
		if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status SLV not lock!\n");
	}
}

902 903 904 905 906 907
static void esdhc_reset_tuning(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
	u32 ctrl;

908
	/* Reset the tuning circuit */
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
	if (esdhc_is_usdhc(imx_data)) {
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL);
			writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			ctrl = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			writel(ctrl, host->ioaddr + SDHCI_ACMD12_ERR);
		}
	}
}

924
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
925
{
926
	u32 m;
927
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
928
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
929
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
930

931 932 933 934 935
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

936
	switch (timing) {
937 938 939 940
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
941
	case MMC_TIMING_MMC_HS200:
942
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
943 944
		break;
	case MMC_TIMING_UHS_DDR50:
945
	case MMC_TIMING_MMC_DDR52:
946 947
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
948
		imx_data->is_ddr = 1;
949 950 951 952 953 954 955 956 957
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
958
		break;
959 960 961 962
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
963 964
		/* update clock after enable DDR for strobe DLL lock */
		host->ops->set_clock(host, host->clock);
965 966
		esdhc_set_strobe_dll(host);
		break;
967 968 969 970
	case MMC_TIMING_LEGACY:
	default:
		esdhc_reset_tuning(host);
		break;
971 972
	}

973
	esdhc_change_pinstate(host, timing);
974 975
}

976 977 978 979 980 981 982 983
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

984 985 986
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
987
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
988

989
	/* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */
990
	return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
991 992
}

993 994 995
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
996
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
997 998

	/* use maximum timeout counter */
999 1000
	esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
			esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
1001 1002 1003
			SDHCI_TIMEOUT_CONTROL);
}

1004
static struct sdhci_ops sdhci_esdhc_ops = {
1005
	.read_l = esdhc_readl_le,
1006
	.read_w = esdhc_readw_le,
1007
	.read_b = esdhc_readb_le,
1008
	.write_l = esdhc_writel_le,
1009 1010
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
1011
	.set_clock = esdhc_pltfm_set_clock,
1012
	.get_max_clock = esdhc_pltfm_get_max_clock,
1013
	.get_min_clock = esdhc_pltfm_get_min_clock,
1014
	.get_max_timeout_count = esdhc_get_max_timeout_count,
1015
	.get_ro = esdhc_pltfm_get_ro,
1016
	.set_timeout = esdhc_set_timeout,
1017
	.set_bus_width = esdhc_pltfm_set_bus_width,
1018
	.set_uhs_signaling = esdhc_set_uhs_signaling,
1019
	.reset = esdhc_reset,
1020 1021
};

1022
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
1023 1024 1025
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
1026 1027 1028 1029
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

1030 1031 1032 1033
static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1034
	int tmp;
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

	if (esdhc_is_usdhc(imx_data)) {
		/*
		 * The imx6q ROM code will change the default watermark
		 * level setting to something insane.  Change it back here.
		 */
		writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);

		/*
		 * ROM code will change the bit burst_length_enable setting
1045
		 * to zero if this usdhc is chosen to boot system. Change
1046 1047
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
1048
		 * for the external AHB2AXI bridge. It's useful especially
1049 1050 1051 1052 1053 1054 1055 1056 1057
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);
		/*
1058
		* erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1059 1060 1061 1062 1063 1064 1065
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);

		/* disable DLL_CTRL delay line settings */
		writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082

		if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp |= ESDHC_STD_TUNING_EN |
				ESDHC_TUNING_START_TAP_DEFAULT;
			if (imx_data->boarddata.tuning_start_tap) {
				tmp &= ~ESDHC_TUNING_START_TAP_MASK;
				tmp |= imx_data->boarddata.tuning_start_tap;
			}

			if (imx_data->boarddata.tuning_step) {
				tmp &= ~ESDHC_TUNING_STEP_MASK;
				tmp |= imx_data->boarddata.tuning_step
					<< ESDHC_TUNING_STEP_SHIFT;
			}
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
		}
1083 1084 1085
	}
}

1086
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
1087
static int
1088
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1089
			 struct sdhci_host *host,
1090
			 struct pltfm_imx_data *imx_data)
1091 1092
{
	struct device_node *np = pdev->dev.of_node;
1093
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1094
	int ret;
1095 1096 1097 1098 1099 1100 1101 1102

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

1103
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1104 1105
	of_property_read_u32(np, "fsl,tuning-start-tap",
			     &boarddata->tuning_start_tap);
1106

1107 1108 1109 1110 1111
	if (of_find_property(np, "no-1-8-v", NULL))
		boarddata->support_vsel = false;
	else
		boarddata->support_vsel = true;

1112 1113 1114
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

1115 1116
	mmc_of_parse_voltage(np, &host->ocr_mask);

1117
	/* sdr50 and sdr104 need work on 1.8v signal voltage */
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
	    !IS_ERR(imx_data->pins_default)) {
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
		if (IS_ERR(imx_data->pins_100mhz) ||
				IS_ERR(imx_data->pins_200mhz)) {
			dev_warn(mmc_dev(host->mmc),
				"could not get ultra high speed state, work on normal mode\n");
			/*
1129 1130
			 * fall back to not supporting uhs by specifying no
			 * 1.8v quirk
1131 1132 1133 1134 1135 1136 1137
			 */
			host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
		}
	} else {
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
	}

1138
	/* call to generic mmc_of_parse to support additional capabilities */
1139 1140 1141 1142
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

1143
	if (mmc_gpio_get_cd(host->mmc) >= 0)
1144 1145 1146
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1147 1148 1149 1150
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1151
			 struct sdhci_host *host,
1152
			 struct pltfm_imx_data *imx_data)
1153 1154 1155 1156 1157
{
	return -ENODEV;
}
#endif

1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1223
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1224
{
1225 1226
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1227 1228
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1229
	int err;
1230
	struct pltfm_imx_data *imx_data;
1231

1232 1233
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1234 1235 1236 1237 1238
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1239
	imx_data = sdhci_pltfm_priv(pltfm_host);
1240

1241 1242
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1243

1244 1245 1246
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1247
		goto free_sdhci;
1248
	}
1249 1250 1251 1252

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1253
		goto free_sdhci;
1254 1255 1256 1257 1258
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1259
		goto free_sdhci;
1260 1261 1262
	}

	pltfm_host->clk = imx_data->clk_per;
1263
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1264 1265 1266 1267 1268 1269 1270 1271 1272
	err = clk_prepare_enable(imx_data->clk_per);
	if (err)
		goto free_sdhci;
	err = clk_prepare_enable(imx_data->clk_ipg);
	if (err)
		goto disable_per_clk;
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		goto disable_ipg_clk;
1273

1274
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1275 1276
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1277
		goto disable_ahb_clk;
1278 1279
	}

1280 1281
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1282 1283
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1284

1285 1286
	if (esdhc_is_usdhc(imx_data)) {
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1287
		host->mmc->caps |= MMC_CAP_1_8V_DDR;
1288 1289
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1290 1291 1292 1293 1294

		/* clear tuning bits in case ROM has set it already */
		writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
		writel(0x0, host->ioaddr + SDHCI_ACMD12_ERR);
		writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1295
	}
1296

1297 1298 1299
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1300

1301 1302 1303
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1304 1305 1306
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1307 1308 1309 1310 1311
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
1312
		goto disable_ahb_clk;
1313

1314 1315
	sdhci_esdhc_imx_hwinit(host);

1316 1317
	err = sdhci_add_host(host);
	if (err)
1318
		goto disable_ahb_clk;
1319

1320 1321 1322 1323
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1324
	pm_runtime_enable(&pdev->dev);
1325

1326
	return 0;
1327

1328
disable_ahb_clk:
1329
	clk_disable_unprepare(imx_data->clk_ahb);
1330 1331 1332 1333
disable_ipg_clk:
	clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	clk_disable_unprepare(imx_data->clk_per);
1334
free_sdhci:
1335 1336
	sdhci_pltfm_free(pdev);
	return err;
1337 1338
}

B
Bill Pemberton 已提交
1339
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1340
{
1341
	struct sdhci_host *host = platform_get_drvdata(pdev);
1342
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1343
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1344 1345
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1346
	pm_runtime_get_sync(&pdev->dev);
1347
	pm_runtime_disable(&pdev->dev);
1348
	pm_runtime_put_noidle(&pdev->dev);
1349

1350 1351 1352 1353 1354
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1355

1356 1357 1358
	sdhci_pltfm_free(pdev);

	return 0;
1359 1360
}

1361
#ifdef CONFIG_PM_SLEEP
1362 1363
static int sdhci_esdhc_suspend(struct device *dev)
{
1364 1365
	struct sdhci_host *host = dev_get_drvdata(dev);

1366 1367 1368
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1369
	return sdhci_suspend_host(host);
1370 1371 1372 1373
}

static int sdhci_esdhc_resume(struct device *dev)
{
1374 1375
	struct sdhci_host *host = dev_get_drvdata(dev);

1376 1377
	/* re-initialize hw state in case it's lost in low power mode */
	sdhci_esdhc_imx_hwinit(host);
1378

1379
	return sdhci_resume_host(host);
1380
}
1381
#endif
1382

1383
#ifdef CONFIG_PM
1384 1385 1386 1387
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1388
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1389 1390 1391
	int ret;

	ret = sdhci_runtime_suspend_host(host);
1392 1393
	if (ret)
		return ret;
1394

1395 1396 1397
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1398 1399 1400 1401
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1402 1403 1404 1405 1406 1407 1408 1409 1410
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1411
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1412
	int err;
1413

1414
	if (!sdhci_sdio_irq_enabled(host)) {
1415 1416 1417 1418 1419 1420
		err = clk_prepare_enable(imx_data->clk_per);
		if (err)
			return err;
		err = clk_prepare_enable(imx_data->clk_ipg);
		if (err)
			goto disable_per_clk;
1421
	}
1422 1423 1424 1425 1426 1427 1428 1429
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		goto disable_ipg_clk;
	err = sdhci_runtime_resume_host(host);
	if (err)
		goto disable_ahb_clk;

	return 0;
1430

1431 1432 1433 1434 1435 1436 1437 1438 1439
disable_ahb_clk:
	clk_disable_unprepare(imx_data->clk_ahb);
disable_ipg_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_per);
	return err;
1440 1441 1442 1443
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
1444
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1445 1446 1447 1448
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1449 1450 1451
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1452
		.of_match_table = imx_esdhc_dt_ids,
1453
		.pm	= &sdhci_esdhc_pmops,
1454
	},
1455
	.id_table	= imx_esdhc_devtype,
1456
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1457
	.remove		= sdhci_esdhc_imx_remove,
1458
};
1459

1460
module_platform_driver(sdhci_esdhc_imx_driver);
1461 1462

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1463
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1464
MODULE_LICENSE("GPL v2");