sdhci-esdhc-imx.c 43.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
8
 *   Author: Wolfram Sang <kernel@pengutronix.de>
9 10 11 12 13 14
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
15
#include <linux/module.h>
16
#include <linux/slab.h>
17
#include <linux/mmc/host.h>
18 19
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
20
#include <linux/mmc/slot-gpio.h>
21 22
#include <linux/of.h>
#include <linux/of_device.h>
23
#include <linux/pinctrl/consumer.h>
24
#include <linux/platform_data/mmc-esdhc-imx.h>
25
#include <linux/pm_runtime.h>
26 27 28
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

29
#define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
30
#define	ESDHC_CTRL_D3CD			0x08
31
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
32
/* VENDOR SPEC register */
33 34
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
35
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
36
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
37
#define ESDHC_WTMK_LVL			0x44
38
#define  ESDHC_WTMK_DEFAULT_VAL		0x10401040
39 40 41 42 43 44
#define  ESDHC_WTMK_LVL_RD_WML_MASK	0x000000FF
#define  ESDHC_WTMK_LVL_RD_WML_SHIFT	0
#define  ESDHC_WTMK_LVL_WR_WML_MASK	0x00FF0000
#define  ESDHC_WTMK_LVL_WR_WML_SHIFT	16
#define  ESDHC_WTMK_LVL_WML_VAL_DEF	64
#define  ESDHC_WTMK_LVL_WML_VAL_MAX	128
45
#define ESDHC_MIX_CTRL			0x48
46
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
47
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
48 49
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
50
#define  ESDHC_MIX_CTRL_AUTO_TUNE_EN	(1 << 24)
51
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
52
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
53 54
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
55 56
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
57

58 59 60 61 62
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

63 64 65 66 67 68
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

69 70 71 72 73 74 75 76 77 78
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

79 80 81
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
82 83
#define ESDHC_TUNING_START_TAP_DEFAULT	0x1
#define ESDHC_TUNING_START_TAP_MASK	0xff
84
#define ESDHC_TUNING_STEP_MASK		0x00070000
85
#define ESDHC_TUNING_STEP_SHIFT		16
86

87 88 89 90
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

91 92 93 94 95 96 97
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
98
/*
99
 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC:
R
Richard Zhu 已提交
100 101 102 103
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
104
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
105

106 107 108 109 110 111 112 113
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
114 115
 * As a result, the TC flag is not asserted and SW received timeout
 * exception. Bit1 of Vendor Spec register is used to fix it.
116
 */
117
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
118 119 120 121 122
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
123 124 125 126 127 128
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
129
/*
130
 * The IP has erratum ERR004536
131 132
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
133 134
 * This flag is also set for i.MX25 and i.MX35 in order to get
 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits).
135 136
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
137 138
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
139 140 141
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)

142
/* A clock frequency higher than this rate requires strobe dll control */
143
#define ESDHC_STROBE_DLL_CLK_FREQ	100000000
144

145 146 147 148
struct esdhc_soc_data {
	u32 flags;
};

149
static const struct esdhc_soc_data esdhc_imx25_data = {
150
	.flags = ESDHC_FLAG_ERR004536,
151 152
};

153
static const struct esdhc_soc_data esdhc_imx35_data = {
154
	.flags = ESDHC_FLAG_ERR004536,
155 156
};

157
static const struct esdhc_soc_data esdhc_imx51_data = {
158 159 160
	.flags = 0,
};

161
static const struct esdhc_soc_data esdhc_imx53_data = {
162 163 164
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

165
static const struct esdhc_soc_data usdhc_imx6q_data = {
166 167 168
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

169
static const struct esdhc_soc_data usdhc_imx6sl_data = {
170
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
171 172
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
173 174
};

175
static const struct esdhc_soc_data usdhc_imx6sx_data = {
176
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
177
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
178 179
};

180
static const struct esdhc_soc_data usdhc_imx7d_data = {
181 182 183 184 185
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

186 187
struct pltfm_imx_data {
	u32 scratchpad;
188
	struct pinctrl *pinctrl;
189 190 191
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
192
	const struct esdhc_soc_data *socdata;
193
	struct esdhc_platform_data boarddata;
194 195 196
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
197
	unsigned int actual_clock;
198
	enum {
199
		NO_CMD_PENDING,      /* no multiblock command pending */
200 201 202
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
203
	u32 is_ddr;
204 205
};

206
static const struct platform_device_id imx_esdhc_devtype[] = {
207 208
	{
		.name = "sdhci-esdhc-imx25",
209
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
210 211
	}, {
		.name = "sdhci-esdhc-imx35",
212
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
213 214
	}, {
		.name = "sdhci-esdhc-imx51",
215
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
216 217 218 219 220 221
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

222
static const struct of_device_id imx_esdhc_dt_ids[] = {
223 224 225 226
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
227
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
228
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
229
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
230
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
231 232 233 234
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

235 236
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
237
	return data->socdata == &esdhc_imx25_data;
238 239 240 241
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
242
	return data->socdata == &esdhc_imx53_data;
243 244
}

245 246
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
247
	return data->socdata == &usdhc_imx6q_data;
248 249
}

250 251
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
252
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
253 254
}

255 256 257 258 259 260 261 262
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

263 264
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
265
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
266
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
267 268
	u32 val = readl(host->ioaddr + reg);

269 270 271 272 273 274 275 276 277 278
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
279
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
280 281 282 283
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
284 285 286 287
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
288
		 * quirk on MX25/35 platforms.
R
Richard Zhu 已提交
289 290 291 292 293 294 295 296
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

297 298 299 300 301 302 303
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
304
					| SDHCI_SUPPORT_SDR50
305 306
					| SDHCI_USE_SDR50_TUNING
					| (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
307 308 309

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
310 311 312 313 314 315 316 317 318

			/*
			 * Do not advertise faster UHS modes if there are no
			 * pinctrl states for 100MHz/200MHz.
			 */
			if (IS_ERR_OR_NULL(imx_data->pins_100mhz) ||
			    IS_ERR_OR_NULL(imx_data->pins_200mhz))
				val &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50
					 | SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_HS400);
319 320
		}
	}
321

322
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
323 324 325 326 327 328
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
329
	if (unlikely(reg == SDHCI_INT_STATUS)) {
330 331
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
332 333
			val |= SDHCI_INT_ADMA_ERROR;
		}
334 335 336 337 338 339 340 341 342 343 344 345

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
346 347
	}

348 349 350 351 352
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
353
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
354
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
355 356
	u32 data;

357 358
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
			reg == SDHCI_INT_STATUS)) {
359
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
360 361
			/*
			 * Clear and then set D3CD bit to avoid missing the
362
			 * card interrupt. This is an eSDHC controller problem
363 364 365 366 367 368
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
369
			data &= ~ESDHC_CTRL_D3CD;
370
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
371
			data |= ESDHC_CTRL_D3CD;
372 373
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
374 375 376 377 378

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
379
	}
380

381
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
382 383 384
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
385 386 387
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
388 389 390 391 392 393 394 395 396

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
397 398
	}

399 400 401
	writel(val, host->ioaddr + reg);
}

402 403
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
404
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
405
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
406 407
	u16 ret = 0;
	u32 val;
408

409
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
410
		reg ^= 2;
411
		if (esdhc_is_usdhc(imx_data)) {
412 413 414 415 416 417
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
418
	}
419

420 421 422 423 424
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

425
		if (esdhc_is_usdhc(imx_data)) {
426 427 428 429
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
430
				val = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
431 432
		}

433 434 435 436 437
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

438 439 440 441 442
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

459 460 461 462 463 464
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
465
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
466
	u32 new_val = 0;
467 468

	switch (reg) {
469 470 471 472 473 474
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
475
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
476 477 478 479 480 481 482 483
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
484 485
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
486
			if (val & SDHCI_CTRL_TUNED_CLK) {
487
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
488 489
				new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			} else {
490
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
491 492
				new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			}
493 494
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
495
			u32 v = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
496
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
497 498 499 500 501
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
502
				m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
503 504
			}

505 506 507
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
508
				m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
509 510 511 512
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

513
			writel(v, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
514 515
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
516
		return;
517
	case SDHCI_TRANSFER_MODE:
518
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
519 520 521 522
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
523 524 525
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
526
		}
527

528
		if (esdhc_is_usdhc(imx_data)) {
529
			u32 wml;
530
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
531 532 533 534 535 536
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
537
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552

			/* Set watermark levels for PIO access to maximum value
			 * (128 words) to accommodate full 512 bytes buffer.
			 * For DMA access restore the levels to default value.
			 */
			m = readl(host->ioaddr + ESDHC_WTMK_LVL);
			if (val & SDHCI_TRNS_DMA)
				wml = ESDHC_WTMK_LVL_WML_VAL_DEF;
			else
				wml = ESDHC_WTMK_LVL_WML_VAL_MAX;
			m &= ~(ESDHC_WTMK_LVL_RD_WML_MASK |
			       ESDHC_WTMK_LVL_WR_WML_MASK);
			m |= (wml << ESDHC_WTMK_LVL_RD_WML_SHIFT) |
			     (wml << ESDHC_WTMK_LVL_WR_WML_SHIFT);
			writel(m, host->ioaddr + ESDHC_WTMK_LVL);
553 554 555 556 557 558 559
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
560 561
		return;
	case SDHCI_COMMAND:
562
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
563
			val |= SDHCI_CMD_ABORTCMD;
564

565
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
566
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
567 568
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

569
		if (esdhc_is_usdhc(imx_data))
570 571
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
572
		else
573 574
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
575 576 577 578 579 580 581 582
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
{
	u8 ret;
	u32 val;

	switch (reg) {
	case SDHCI_HOST_CONTROL:
		val = readl(host->ioaddr + reg);

		ret = val & SDHCI_CTRL_LED;
		ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
		ret |= (val & ESDHC_CTRL_4BITBUS);
		ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
		return ret;
	}

	return readb(host->ioaddr + reg);
}

602 603
static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
604
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
605
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
606
	u32 new_val = 0;
607
	u32 mask;
608 609 610 611 612 613 614 615 616

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
617
		/* FSL messed up here, so we need to manually compose it. */
618
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
619
		/* ensure the endianness */
620
		new_val |= ESDHC_HOST_CONTROL_LE;
621 622 623 624 625
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
626

627 628 629
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
630
		 * Do not touch the D3CD bit either which is used for the
631
		 * SDIO interrupt erratum workaround.
632
		 */
633
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
634 635

		esdhc_clrset_le(host, mask, new_val, reg);
636
		return;
637 638 639 640
	case SDHCI_SOFTWARE_RESET:
		if (val & SDHCI_RESET_DATA)
			new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL);
		break;
641 642
	}
	esdhc_clrset_le(host, 0xff, val, reg);
643

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	if (reg == SDHCI_SOFTWARE_RESET) {
		if (val & SDHCI_RESET_ALL) {
			/*
			 * The esdhc has a design violation to SDHC spec which
			 * tells that software reset should not affect card
			 * detection circuit. But esdhc clears its SYSCTL
			 * register bits [0..2] during the software reset. This
			 * will stop those clocks that card detection circuit
			 * relies on. To work around it, we turn the clocks on
			 * back to keep card detection circuit functional.
			 */
			esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
			/*
			 * The reset on usdhc fails to clear MIX_CTRL register.
			 * Do it manually here.
			 */
			if (esdhc_is_usdhc(imx_data)) {
				/*
				 * the tuning bits should be kept during reset
				 */
				new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
				writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
						host->ioaddr + ESDHC_MIX_CTRL);
				imx_data->is_ddr = 0;
			}
		} else if (val & SDHCI_RESET_DATA) {
			/*
			 * The eSDHC DAT line software reset clears at least the
			 * data transfer width on i.MX25, so make sure that the
			 * Host Control register is unaffected.
			 */
			esdhc_clrset_le(host, 0xff, new_val,
					SDHCI_HOST_CONTROL);
677
		}
678
	}
679 680
}

681 682 683 684
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

685
	return pltfm_host->clock;
686 687
}

688 689 690 691
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

692
	return pltfm_host->clock / 256 / 16;
693 694
}

695 696 697 698
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
699
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
700
	unsigned int host_clock = pltfm_host->clock;
701 702
	int ddr_pre_div = imx_data->is_ddr ? 2 : 1;
	int pre_div = 1;
703
	int div = 1;
704
	u32 temp, val;
705

706 707 708 709 710 711
	if (esdhc_is_usdhc(imx_data)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
			host->ioaddr + ESDHC_VENDOR_SPEC);
	}

712
	if (clock == 0) {
713
		host->mmc->actual_clock = 0;
714
		return;
715
	}
716

717 718 719 720 721 722 723 724 725 726 727 728 729 730
	/* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
	if (is_imx53_esdhc(imx_data)) {
		/*
		 * According to the i.MX53 reference manual, if DLLCTRL[10] can
		 * be set, then the controller is eSDHCv3, else it is eSDHCv2.
		 */
		val = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val | BIT(10), host->ioaddr + ESDHC_DLL_CTRL);
		temp = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val, host->ioaddr + ESDHC_DLL_CTRL);
		if (temp & BIT(10))
			pre_div = 2;
	}

731 732 733 734 735
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

736 737
	while (host_clock / (16 * pre_div * ddr_pre_div) > clock &&
			pre_div < 256)
738 739
		pre_div *= 2;

740
	while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16)
741 742
		div++;

743
	host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div);
744
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
745
		clock, host->mmc->actual_clock);
746

747
	pre_div >>= 1;
748 749 750 751 752 753 754
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
755

756
	if (esdhc_is_usdhc(imx_data)) {
757 758
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
S
Stefan Agner 已提交
759
			host->ioaddr + ESDHC_VENDOR_SPEC);
760 761
	}

762
	mdelay(1);
763 764
}

765 766
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
767
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
768
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
769
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
770 771 772

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
773
		return mmc_gpio_get_ro(host->mmc);
774 775 776 777 778 779 780 781 782 783
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

784
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

804 805 806 807 808 809 810 811 812 813 814 815 816 817
static int usdhc_execute_tuning(struct mmc_host *mmc, u32 opcode)
{
	struct sdhci_host *host = mmc_priv(mmc);

	/*
	 * i.MX uSDHC internally already uses a fixed optimized timing for
	 * DDR50, normally does not require tuning for DDR50 mode.
	 */
	if (host->timing == MMC_TIMING_UHS_DDR50)
		return 0;

	return sdhci_execute_tuning(mmc, opcode);
}

818 819 820 821 822 823 824 825 826 827 828 829 830
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
831
		"tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
832 833 834 835 836 837 838 839 840
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
841
	reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
842 843 844 845 846 847 848 849 850 851 852
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
853
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
854 855 856 857 858 859 860 861
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
862
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
863 864 865 866 867 868 869 870 871
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
872
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
873 874
	esdhc_post_tuning(host);

875
	dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n",
876 877 878 879 880
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

881 882 883 884
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
885
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
886 887 888 889 890 891 892 893 894 895 896 897
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
898
	case MMC_TIMING_UHS_DDR50:
899 900 901
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
902
	case MMC_TIMING_MMC_HS200:
903
	case MMC_TIMING_MMC_HS400:
904 905 906 907 908 909 910 911 912 913
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

914
/*
915
 * For HS400 eMMC, there is a data_strobe line. This signal is generated
916 917
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
918
 * CLK generated by host. The host receives the data which is aligned to the
919 920
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
921
 * then CLK and data_strobe line will be misaligned, read error shows up.
922
 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
923
 * host should configure the delay target.
924 925 926 927 928 929
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

	if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
930 931 932 933 934
		/* disable clock before enabling strobe dll */
		writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
		       ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		       host->ioaddr + ESDHC_VENDOR_SPEC);

935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
		/* force a reset on strobe dll */
		writel(ESDHC_STROBE_DLL_CTRL_RESET,
			host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/*
		 * enable strobe dll ctrl and adjust the delay target
		 * for the uSDHC loopback read clock
		 */
		v = ESDHC_STROBE_DLL_CTRL_ENABLE |
			(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
		writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/* wait 1us to make sure strobe dll status register stable */
		udelay(1);
		v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
		if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status REF not lock!\n");
		if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status SLV not lock!\n");
	}
}

957 958 959 960 961 962
static void esdhc_reset_tuning(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
	u32 ctrl;

963
	/* Reset the tuning circuit */
964 965 966 967 968 969 970 971
	if (esdhc_is_usdhc(imx_data)) {
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL);
			writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
972
			ctrl = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS);
973
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
974
			writel(ctrl, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
975 976 977 978
		}
	}
}

979
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
980
{
981
	u32 m;
982
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
983
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
984
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
985

986 987 988 989 990
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

991
	switch (timing) {
992 993 994 995
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
996
	case MMC_TIMING_MMC_HS200:
997
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
998 999
		break;
	case MMC_TIMING_UHS_DDR50:
1000
	case MMC_TIMING_MMC_DDR52:
1001 1002
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
1003
		imx_data->is_ddr = 1;
1004 1005 1006 1007 1008 1009 1010 1011 1012
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
1013
		break;
1014 1015 1016 1017
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
1018 1019
		/* update clock after enable DDR for strobe DLL lock */
		host->ops->set_clock(host, host->clock);
1020 1021
		esdhc_set_strobe_dll(host);
		break;
1022 1023 1024 1025
	case MMC_TIMING_LEGACY:
	default:
		esdhc_reset_tuning(host);
		break;
1026 1027
	}

1028
	esdhc_change_pinstate(host, timing);
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

1039 1040 1041
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1042
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1043

1044
	/* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */
1045
	return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
1046 1047
}

1048 1049 1050
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1051
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1052 1053

	/* use maximum timeout counter */
1054 1055
	esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
			esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
1056 1057 1058
			SDHCI_TIMEOUT_CONTROL);
}

1059
static struct sdhci_ops sdhci_esdhc_ops = {
1060
	.read_l = esdhc_readl_le,
1061
	.read_w = esdhc_readw_le,
1062
	.read_b = esdhc_readb_le,
1063
	.write_l = esdhc_writel_le,
1064 1065
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
1066
	.set_clock = esdhc_pltfm_set_clock,
1067
	.get_max_clock = esdhc_pltfm_get_max_clock,
1068
	.get_min_clock = esdhc_pltfm_get_min_clock,
1069
	.get_max_timeout_count = esdhc_get_max_timeout_count,
1070
	.get_ro = esdhc_pltfm_get_ro,
1071
	.set_timeout = esdhc_set_timeout,
1072
	.set_bus_width = esdhc_pltfm_set_bus_width,
1073
	.set_uhs_signaling = esdhc_set_uhs_signaling,
1074
	.reset = esdhc_reset,
1075 1076
};

1077
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
1078 1079 1080
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
1081 1082 1083 1084
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

1085 1086 1087 1088
static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1089
	int tmp;
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

	if (esdhc_is_usdhc(imx_data)) {
		/*
		 * The imx6q ROM code will change the default watermark
		 * level setting to something insane.  Change it back here.
		 */
		writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);

		/*
		 * ROM code will change the bit burst_length_enable setting
1100
		 * to zero if this usdhc is chosen to boot system. Change
1101 1102
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
1103
		 * for the external AHB2AXI bridge. It's useful especially
1104 1105 1106 1107 1108 1109 1110 1111 1112
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);
		/*
1113
		* erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1114 1115 1116 1117 1118 1119 1120
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);

		/* disable DLL_CTRL delay line settings */
		writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136

		if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp |= ESDHC_STD_TUNING_EN |
				ESDHC_TUNING_START_TAP_DEFAULT;
			if (imx_data->boarddata.tuning_start_tap) {
				tmp &= ~ESDHC_TUNING_START_TAP_MASK;
				tmp |= imx_data->boarddata.tuning_start_tap;
			}

			if (imx_data->boarddata.tuning_step) {
				tmp &= ~ESDHC_TUNING_STEP_MASK;
				tmp |= imx_data->boarddata.tuning_step
					<< ESDHC_TUNING_STEP_SHIFT;
			}
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1137 1138 1139 1140 1141 1142 1143 1144 1145
		} else if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			/*
			 * ESDHC_STD_TUNING_EN may be configed in bootloader
			 * or ROM code, so clear this bit here to make sure
			 * the manual tuning can work.
			 */
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp &= ~ESDHC_STD_TUNING_EN;
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1146
		}
1147 1148 1149
	}
}

1150
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
1151
static int
1152
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1153
			 struct sdhci_host *host,
1154
			 struct pltfm_imx_data *imx_data)
1155 1156
{
	struct device_node *np = pdev->dev.of_node;
1157
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1158
	int ret;
1159 1160 1161 1162

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

1163 1164 1165 1166 1167 1168
	/*
	 * If we have this property, then activate WP check.
	 * Retrieveing and requesting the actual WP GPIO will happen
	 * in the call to mmc_of_parse().
	 */
	if (of_property_read_bool(np, "wp-gpios"))
1169 1170
		boarddata->wp_type = ESDHC_WP_GPIO;

1171
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1172 1173
	of_property_read_u32(np, "fsl,tuning-start-tap",
			     &boarddata->tuning_start_tap);
1174

1175
	if (of_find_property(np, "no-1-8-v", NULL))
1176
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1177

1178 1179 1180
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

1181 1182
	mmc_of_parse_voltage(np, &host->ocr_mask);

1183
	if (esdhc_is_usdhc(imx_data) && !IS_ERR(imx_data->pins_default)) {
1184 1185 1186 1187 1188 1189
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
	}

1190
	/* call to generic mmc_of_parse to support additional capabilities */
1191 1192 1193 1194
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

1195
	if (mmc_gpio_get_cd(host->mmc) >= 0)
1196 1197 1198
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1199 1200 1201 1202
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1203
			 struct sdhci_host *host,
1204
			 struct pltfm_imx_data *imx_data)
1205 1206 1207 1208 1209
{
	return -ENODEV;
}
#endif

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
1226
		err = mmc_gpiod_request_ro(host->mmc, "wp", 0, false, 0, NULL);
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
1238
		err = mmc_gpiod_request_cd(host->mmc, "cd", 0, false, 0, NULL);
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1275
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1276
{
1277 1278
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1279 1280
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1281
	int err;
1282
	struct pltfm_imx_data *imx_data;
1283

1284 1285
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1286 1287 1288 1289 1290
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1291
	imx_data = sdhci_pltfm_priv(pltfm_host);
1292

1293 1294
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1295

1296 1297 1298
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1299
		goto free_sdhci;
1300
	}
1301 1302 1303 1304

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1305
		goto free_sdhci;
1306 1307 1308 1309 1310
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1311
		goto free_sdhci;
1312 1313 1314
	}

	pltfm_host->clk = imx_data->clk_per;
1315
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1316 1317 1318 1319 1320 1321 1322 1323 1324
	err = clk_prepare_enable(imx_data->clk_per);
	if (err)
		goto free_sdhci;
	err = clk_prepare_enable(imx_data->clk_ipg);
	if (err)
		goto disable_per_clk;
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		goto disable_ipg_clk;
1325

1326
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1327 1328
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1329
		goto disable_ahb_clk;
1330 1331
	}

1332 1333
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1334 1335
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1336

1337 1338
	if (esdhc_is_usdhc(imx_data)) {
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1339
		host->mmc->caps |= MMC_CAP_1_8V_DDR | MMC_CAP_3_3V_DDR;
1340 1341
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1342 1343 1344

		/* clear tuning bits in case ROM has set it already */
		writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
1345
		writel(0x0, host->ioaddr + SDHCI_AUTO_CMD_STATUS);
1346
		writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1347 1348 1349 1350 1351 1352

		/*
		 * Link usdhc specific mmc_host_ops execute_tuning function,
		 * to replace the standard one in sdhci_ops.
		 */
		host->mmc_host_ops.execute_tuning = usdhc_execute_tuning;
1353
	}
1354

1355 1356 1357
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1358

1359 1360 1361
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1362 1363 1364
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1365 1366 1367 1368 1369
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
1370
		goto disable_ahb_clk;
1371

1372 1373
	sdhci_esdhc_imx_hwinit(host);

1374 1375
	err = sdhci_add_host(host);
	if (err)
1376
		goto disable_ahb_clk;
1377

1378 1379 1380 1381
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1382
	pm_runtime_enable(&pdev->dev);
1383

1384
	return 0;
1385

1386
disable_ahb_clk:
1387
	clk_disable_unprepare(imx_data->clk_ahb);
1388 1389 1390 1391
disable_ipg_clk:
	clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	clk_disable_unprepare(imx_data->clk_per);
1392
free_sdhci:
1393 1394
	sdhci_pltfm_free(pdev);
	return err;
1395 1396
}

B
Bill Pemberton 已提交
1397
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1398
{
1399
	struct sdhci_host *host = platform_get_drvdata(pdev);
1400
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1401
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1402 1403
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1404
	pm_runtime_get_sync(&pdev->dev);
1405
	pm_runtime_disable(&pdev->dev);
1406
	pm_runtime_put_noidle(&pdev->dev);
1407

1408 1409 1410 1411 1412
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1413

1414 1415 1416
	sdhci_pltfm_free(pdev);

	return 0;
1417 1418
}

1419
#ifdef CONFIG_PM_SLEEP
1420 1421
static int sdhci_esdhc_suspend(struct device *dev)
{
1422 1423
	struct sdhci_host *host = dev_get_drvdata(dev);

1424 1425 1426
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1427
	return sdhci_suspend_host(host);
1428 1429 1430 1431
}

static int sdhci_esdhc_resume(struct device *dev)
{
1432 1433
	struct sdhci_host *host = dev_get_drvdata(dev);

1434 1435
	/* re-initialize hw state in case it's lost in low power mode */
	sdhci_esdhc_imx_hwinit(host);
1436

1437
	return sdhci_resume_host(host);
1438
}
1439
#endif
1440

1441
#ifdef CONFIG_PM
1442 1443 1444 1445
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1446
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1447 1448 1449
	int ret;

	ret = sdhci_runtime_suspend_host(host);
1450 1451
	if (ret)
		return ret;
1452

1453 1454 1455
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1456
	if (!sdhci_sdio_irq_enabled(host)) {
1457 1458
		imx_data->actual_clock = host->mmc->actual_clock;
		esdhc_pltfm_set_clock(host, 0);
1459 1460 1461
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1462 1463 1464 1465 1466 1467 1468 1469 1470
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1471
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1472
	int err;
1473

1474 1475 1476 1477
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		return err;

1478
	if (!sdhci_sdio_irq_enabled(host)) {
1479 1480
		err = clk_prepare_enable(imx_data->clk_per);
		if (err)
1481
			goto disable_ahb_clk;
1482 1483 1484
		err = clk_prepare_enable(imx_data->clk_ipg);
		if (err)
			goto disable_per_clk;
1485
		esdhc_pltfm_set_clock(host, imx_data->actual_clock);
1486
	}
1487

1488 1489
	err = sdhci_runtime_resume_host(host);
	if (err)
1490
		goto disable_ipg_clk;
1491 1492

	return 0;
1493

1494 1495 1496 1497 1498 1499
disable_ipg_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_per);
1500 1501
disable_ahb_clk:
	clk_disable_unprepare(imx_data->clk_ahb);
1502
	return err;
1503 1504 1505 1506
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
1507
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1508 1509 1510 1511
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1512 1513 1514
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1515
		.of_match_table = imx_esdhc_dt_ids,
1516
		.pm	= &sdhci_esdhc_pmops,
1517
	},
1518
	.id_table	= imx_esdhc_devtype,
1519
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1520
	.remove		= sdhci_esdhc_imx_remove,
1521
};
1522

1523
module_platform_driver(sdhci_esdhc_imx_driver);
1524 1525

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1526
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1527
MODULE_LICENSE("GPL v2");