sdhci-esdhc-imx.c 42.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
8
 *   Author: Wolfram Sang <kernel@pengutronix.de>
9 10 11 12 13 14
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
15
#include <linux/gpio.h>
16
#include <linux/module.h>
17
#include <linux/slab.h>
18
#include <linux/mmc/host.h>
19 20
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
21
#include <linux/mmc/slot-gpio.h>
22 23 24
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
25
#include <linux/pinctrl/consumer.h>
26
#include <linux/platform_data/mmc-esdhc-imx.h>
27
#include <linux/pm_runtime.h>
28 29 30
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

31
#define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
32
#define	ESDHC_CTRL_D3CD			0x08
33
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
34
/* VENDOR SPEC register */
35 36
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
37
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
38
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
39
#define ESDHC_WTMK_LVL			0x44
40
#define  ESDHC_WTMK_DEFAULT_VAL		0x10401040
41 42 43 44 45 46
#define  ESDHC_WTMK_LVL_RD_WML_MASK	0x000000FF
#define  ESDHC_WTMK_LVL_RD_WML_SHIFT	0
#define  ESDHC_WTMK_LVL_WR_WML_MASK	0x00FF0000
#define  ESDHC_WTMK_LVL_WR_WML_SHIFT	16
#define  ESDHC_WTMK_LVL_WML_VAL_DEF	64
#define  ESDHC_WTMK_LVL_WML_VAL_MAX	128
47
#define ESDHC_MIX_CTRL			0x48
48
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
49
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
50 51
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
52
#define  ESDHC_MIX_CTRL_AUTO_TUNE_EN	(1 << 24)
53
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
54
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
55 56
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
57 58
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
59

60 61 62 63 64
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

65 66 67 68 69 70
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

71 72 73 74 75 76 77 78 79 80
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

81 82 83
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
84 85
#define ESDHC_TUNING_START_TAP_DEFAULT	0x1
#define ESDHC_TUNING_START_TAP_MASK	0xff
86
#define ESDHC_TUNING_STEP_MASK		0x00070000
87
#define ESDHC_TUNING_STEP_SHIFT		16
88

89 90 91 92
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

93 94 95 96 97 98 99
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
100
/*
101
 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC:
R
Richard Zhu 已提交
102 103 104 105
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
106
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
107

108 109 110 111 112 113 114 115
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
116 117
 * As a result, the TC flag is not asserted and SW received timeout
 * exception. Bit1 of Vendor Spec register is used to fix it.
118
 */
119
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
120 121 122 123 124
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
125 126 127 128 129 130
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
131
/*
132
 * The IP has erratum ERR004536
133 134
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
135 136
 * This flag is also set for i.MX25 and i.MX35 in order to get
 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits).
137 138
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
139 140
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
141 142 143
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)

144
/* A clock frequency higher than this rate requires strobe dll control */
145
#define ESDHC_STROBE_DLL_CLK_FREQ	100000000
146

147 148 149 150 151
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
152
	.flags = ESDHC_FLAG_ERR004536,
153 154 155
};

static struct esdhc_soc_data esdhc_imx35_data = {
156
	.flags = ESDHC_FLAG_ERR004536,
157 158 159 160 161 162 163 164 165 166 167
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
168 169 170 171 172
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
173 174
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
175 176
};

177 178
static struct esdhc_soc_data usdhc_imx6sx_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
179
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
180 181
};

182 183 184 185 186 187
static struct esdhc_soc_data usdhc_imx7d_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

188 189
struct pltfm_imx_data {
	u32 scratchpad;
190
	struct pinctrl *pinctrl;
191 192 193
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
194
	const struct esdhc_soc_data *socdata;
195
	struct esdhc_platform_data boarddata;
196 197 198
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
199
	unsigned int actual_clock;
200
	enum {
201
		NO_CMD_PENDING,      /* no multiblock command pending */
202 203 204
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
205
	u32 is_ddr;
206 207
};

208
static const struct platform_device_id imx_esdhc_devtype[] = {
209 210
	{
		.name = "sdhci-esdhc-imx25",
211
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
212 213
	}, {
		.name = "sdhci-esdhc-imx35",
214
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
215 216
	}, {
		.name = "sdhci-esdhc-imx51",
217
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
218 219 220 221 222 223
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

224
static const struct of_device_id imx_esdhc_dt_ids[] = {
225 226 227 228
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
229
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
230
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
231
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
232
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
233 234 235 236
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

237 238
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
239
	return data->socdata == &esdhc_imx25_data;
240 241 242 243
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
244
	return data->socdata == &esdhc_imx53_data;
245 246
}

247 248
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
249
	return data->socdata == &usdhc_imx6q_data;
250 251
}

252 253
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
254
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
255 256
}

257 258 259 260 261 262 263 264
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

265 266
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
267
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
268
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
269 270
	u32 val = readl(host->ioaddr + reg);

271 272 273 274 275 276 277 278 279 280
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
281
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
282 283 284 285
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
286 287 288 289
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
290
		 * quirk on MX25/35 platforms.
R
Richard Zhu 已提交
291 292 293 294 295 296 297 298
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

299 300 301 302 303 304 305
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
306
					| SDHCI_SUPPORT_SDR50
307 308
					| SDHCI_USE_SDR50_TUNING
					| (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
309 310 311

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
312 313 314 315 316 317 318 319 320

			/*
			 * Do not advertise faster UHS modes if there are no
			 * pinctrl states for 100MHz/200MHz.
			 */
			if (IS_ERR_OR_NULL(imx_data->pins_100mhz) ||
			    IS_ERR_OR_NULL(imx_data->pins_200mhz))
				val &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50
					 | SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_HS400);
321 322
		}
	}
323

324
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
325 326 327 328 329 330
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
331
	if (unlikely(reg == SDHCI_INT_STATUS)) {
332 333
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
334 335
			val |= SDHCI_INT_ADMA_ERROR;
		}
336 337 338 339 340 341 342 343 344 345 346 347

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
348 349
	}

350 351 352 353 354
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
355
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
356
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
357 358
	u32 data;

359 360
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
			reg == SDHCI_INT_STATUS)) {
361
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
362 363
			/*
			 * Clear and then set D3CD bit to avoid missing the
364
			 * card interrupt. This is an eSDHC controller problem
365 366 367 368 369 370
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
371
			data &= ~ESDHC_CTRL_D3CD;
372
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
373
			data |= ESDHC_CTRL_D3CD;
374 375
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
376 377 378 379 380

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
381
	}
382

383
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
384 385 386
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
387 388 389
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
390 391 392 393 394 395 396 397 398

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
399 400
	}

401 402 403
	writel(val, host->ioaddr + reg);
}

404 405
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
406
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
407
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
408 409
	u16 ret = 0;
	u32 val;
410

411
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
412
		reg ^= 2;
413
		if (esdhc_is_usdhc(imx_data)) {
414 415 416 417 418 419
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
420
	}
421

422 423 424 425 426
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

427
		if (esdhc_is_usdhc(imx_data)) {
428 429 430 431 432
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
433 434
		}

435 436 437 438 439
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

440 441 442 443 444
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

461 462 463 464 465 466
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
467
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
468
	u32 new_val = 0;
469 470

	switch (reg) {
471 472 473 474 475 476
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
477
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
478 479 480 481 482 483 484 485
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
486 487
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
488
			if (val & SDHCI_CTRL_TUNED_CLK) {
489
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
490 491
				new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			} else {
492
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
493 494
				new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			}
495 496 497 498
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
499 500 501 502 503
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
504
				m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
505 506
			}

507 508 509
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
510
				m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
511 512 513 514 515 516 517
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
518
		return;
519
	case SDHCI_TRANSFER_MODE:
520
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
521 522 523 524
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
525 526 527
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
528
		}
529

530
		if (esdhc_is_usdhc(imx_data)) {
531
			u32 wml;
532
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
533 534 535 536 537 538
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
539
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554

			/* Set watermark levels for PIO access to maximum value
			 * (128 words) to accommodate full 512 bytes buffer.
			 * For DMA access restore the levels to default value.
			 */
			m = readl(host->ioaddr + ESDHC_WTMK_LVL);
			if (val & SDHCI_TRNS_DMA)
				wml = ESDHC_WTMK_LVL_WML_VAL_DEF;
			else
				wml = ESDHC_WTMK_LVL_WML_VAL_MAX;
			m &= ~(ESDHC_WTMK_LVL_RD_WML_MASK |
			       ESDHC_WTMK_LVL_WR_WML_MASK);
			m |= (wml << ESDHC_WTMK_LVL_RD_WML_SHIFT) |
			     (wml << ESDHC_WTMK_LVL_WR_WML_SHIFT);
			writel(m, host->ioaddr + ESDHC_WTMK_LVL);
555 556 557 558 559 560 561
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
562 563
		return;
	case SDHCI_COMMAND:
564
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
565
			val |= SDHCI_CMD_ABORTCMD;
566

567
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
568
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
569 570
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

571
		if (esdhc_is_usdhc(imx_data))
572 573
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
574
		else
575 576
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
577 578 579 580 581 582 583 584
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
{
	u8 ret;
	u32 val;

	switch (reg) {
	case SDHCI_HOST_CONTROL:
		val = readl(host->ioaddr + reg);

		ret = val & SDHCI_CTRL_LED;
		ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
		ret |= (val & ESDHC_CTRL_4BITBUS);
		ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
		return ret;
	}

	return readb(host->ioaddr + reg);
}

604 605
static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
606
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
607
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
608
	u32 new_val = 0;
609
	u32 mask;
610 611 612 613 614 615 616 617 618

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
619
		/* FSL messed up here, so we need to manually compose it. */
620
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
621
		/* ensure the endianness */
622
		new_val |= ESDHC_HOST_CONTROL_LE;
623 624 625 626 627
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
628

629 630 631
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
632
		 * Do not touch the D3CD bit either which is used for the
633
		 * SDIO interrupt erratum workaround.
634
		 */
635
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
636 637

		esdhc_clrset_le(host, mask, new_val, reg);
638
		return;
639 640 641 642
	case SDHCI_SOFTWARE_RESET:
		if (val & SDHCI_RESET_DATA)
			new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL);
		break;
643 644
	}
	esdhc_clrset_le(host, 0xff, val, reg);
645

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
	if (reg == SDHCI_SOFTWARE_RESET) {
		if (val & SDHCI_RESET_ALL) {
			/*
			 * The esdhc has a design violation to SDHC spec which
			 * tells that software reset should not affect card
			 * detection circuit. But esdhc clears its SYSCTL
			 * register bits [0..2] during the software reset. This
			 * will stop those clocks that card detection circuit
			 * relies on. To work around it, we turn the clocks on
			 * back to keep card detection circuit functional.
			 */
			esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
			/*
			 * The reset on usdhc fails to clear MIX_CTRL register.
			 * Do it manually here.
			 */
			if (esdhc_is_usdhc(imx_data)) {
				/*
				 * the tuning bits should be kept during reset
				 */
				new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
				writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
						host->ioaddr + ESDHC_MIX_CTRL);
				imx_data->is_ddr = 0;
			}
		} else if (val & SDHCI_RESET_DATA) {
			/*
			 * The eSDHC DAT line software reset clears at least the
			 * data transfer width on i.MX25, so make sure that the
			 * Host Control register is unaffected.
			 */
			esdhc_clrset_le(host, 0xff, new_val,
					SDHCI_HOST_CONTROL);
679
		}
680
	}
681 682
}

683 684 685 686
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

687
	return pltfm_host->clock;
688 689
}

690 691 692 693
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

694
	return pltfm_host->clock / 256 / 16;
695 696
}

697 698 699 700
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
701
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
702
	unsigned int host_clock = pltfm_host->clock;
703 704
	int ddr_pre_div = imx_data->is_ddr ? 2 : 1;
	int pre_div = 1;
705
	int div = 1;
706
	u32 temp, val;
707

708 709 710 711 712 713
	if (esdhc_is_usdhc(imx_data)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
			host->ioaddr + ESDHC_VENDOR_SPEC);
	}

714
	if (clock == 0) {
715
		host->mmc->actual_clock = 0;
716
		return;
717
	}
718

719 720 721 722 723 724 725 726 727 728 729 730 731 732
	/* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
	if (is_imx53_esdhc(imx_data)) {
		/*
		 * According to the i.MX53 reference manual, if DLLCTRL[10] can
		 * be set, then the controller is eSDHCv3, else it is eSDHCv2.
		 */
		val = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val | BIT(10), host->ioaddr + ESDHC_DLL_CTRL);
		temp = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val, host->ioaddr + ESDHC_DLL_CTRL);
		if (temp & BIT(10))
			pre_div = 2;
	}

733 734 735 736 737
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

738 739
	while (host_clock / (16 * pre_div * ddr_pre_div) > clock &&
			pre_div < 256)
740 741
		pre_div *= 2;

742
	while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16)
743 744
		div++;

745
	host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div);
746
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
747
		clock, host->mmc->actual_clock);
748

749
	pre_div >>= 1;
750 751 752 753 754 755 756
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
757

758
	if (esdhc_is_usdhc(imx_data)) {
759 760 761 762 763
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

764
	mdelay(1);
765 766
}

767 768
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
769
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
770
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
771
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
772 773 774

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
775
		return mmc_gpio_get_ro(host->mmc);
776 777 778 779 780 781 782 783 784 785
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

786
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

806 807 808 809 810 811 812 813 814 815 816 817 818
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
819
		"tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
820 821 822 823 824 825 826 827 828
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
829
	reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
830 831 832 833 834 835 836 837 838 839 840
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
841
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
842 843 844 845 846 847 848 849
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
850
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
851 852 853 854 855 856 857 858 859
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
860
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
861 862
	esdhc_post_tuning(host);

863
	dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n",
864 865 866 867 868
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

869 870 871 872
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
873
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
874 875 876 877 878 879 880 881 882 883 884 885
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
886
	case MMC_TIMING_UHS_DDR50:
887 888 889
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
890
	case MMC_TIMING_MMC_HS200:
891
	case MMC_TIMING_MMC_HS400:
892 893 894 895 896 897 898 899 900 901
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

902
/*
903
 * For HS400 eMMC, there is a data_strobe line. This signal is generated
904 905
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
906
 * CLK generated by host. The host receives the data which is aligned to the
907 908
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
909
 * then CLK and data_strobe line will be misaligned, read error shows up.
910
 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
911
 * host should configure the delay target.
912 913 914 915 916 917
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

	if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
918 919 920 921 922
		/* disable clock before enabling strobe dll */
		writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
		       ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		       host->ioaddr + ESDHC_VENDOR_SPEC);

923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
		/* force a reset on strobe dll */
		writel(ESDHC_STROBE_DLL_CTRL_RESET,
			host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/*
		 * enable strobe dll ctrl and adjust the delay target
		 * for the uSDHC loopback read clock
		 */
		v = ESDHC_STROBE_DLL_CTRL_ENABLE |
			(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
		writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/* wait 1us to make sure strobe dll status register stable */
		udelay(1);
		v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
		if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status REF not lock!\n");
		if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status SLV not lock!\n");
	}
}

945 946 947 948 949 950
static void esdhc_reset_tuning(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
	u32 ctrl;

951
	/* Reset the tuning circuit */
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
	if (esdhc_is_usdhc(imx_data)) {
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL);
			writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			ctrl = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			writel(ctrl, host->ioaddr + SDHCI_ACMD12_ERR);
		}
	}
}

967
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
968
{
969
	u32 m;
970
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
971
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
972
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
973

974 975 976 977 978
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

979
	switch (timing) {
980 981 982 983
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
984
	case MMC_TIMING_MMC_HS200:
985
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
986 987
		break;
	case MMC_TIMING_UHS_DDR50:
988
	case MMC_TIMING_MMC_DDR52:
989 990
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
991
		imx_data->is_ddr = 1;
992 993 994 995 996 997 998 999 1000
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
1001
		break;
1002 1003 1004 1005
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
1006 1007
		/* update clock after enable DDR for strobe DLL lock */
		host->ops->set_clock(host, host->clock);
1008 1009
		esdhc_set_strobe_dll(host);
		break;
1010 1011 1012 1013
	case MMC_TIMING_LEGACY:
	default:
		esdhc_reset_tuning(host);
		break;
1014 1015
	}

1016
	esdhc_change_pinstate(host, timing);
1017 1018
}

1019 1020 1021 1022 1023 1024 1025 1026
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

1027 1028 1029
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1030
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1031

1032
	/* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */
1033
	return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
1034 1035
}

1036 1037 1038
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1039
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1040 1041

	/* use maximum timeout counter */
1042 1043
	esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
			esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
1044 1045 1046
			SDHCI_TIMEOUT_CONTROL);
}

1047
static struct sdhci_ops sdhci_esdhc_ops = {
1048
	.read_l = esdhc_readl_le,
1049
	.read_w = esdhc_readw_le,
1050
	.read_b = esdhc_readb_le,
1051
	.write_l = esdhc_writel_le,
1052 1053
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
1054
	.set_clock = esdhc_pltfm_set_clock,
1055
	.get_max_clock = esdhc_pltfm_get_max_clock,
1056
	.get_min_clock = esdhc_pltfm_get_min_clock,
1057
	.get_max_timeout_count = esdhc_get_max_timeout_count,
1058
	.get_ro = esdhc_pltfm_get_ro,
1059
	.set_timeout = esdhc_set_timeout,
1060
	.set_bus_width = esdhc_pltfm_set_bus_width,
1061
	.set_uhs_signaling = esdhc_set_uhs_signaling,
1062
	.reset = esdhc_reset,
1063 1064
};

1065
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
1066 1067 1068
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
1069 1070 1071 1072
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

1073 1074 1075 1076
static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1077
	int tmp;
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

	if (esdhc_is_usdhc(imx_data)) {
		/*
		 * The imx6q ROM code will change the default watermark
		 * level setting to something insane.  Change it back here.
		 */
		writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);

		/*
		 * ROM code will change the bit burst_length_enable setting
1088
		 * to zero if this usdhc is chosen to boot system. Change
1089 1090
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
1091
		 * for the external AHB2AXI bridge. It's useful especially
1092 1093 1094 1095 1096 1097 1098 1099 1100
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);
		/*
1101
		* erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1102 1103 1104 1105 1106 1107 1108
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);

		/* disable DLL_CTRL delay line settings */
		writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125

		if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp |= ESDHC_STD_TUNING_EN |
				ESDHC_TUNING_START_TAP_DEFAULT;
			if (imx_data->boarddata.tuning_start_tap) {
				tmp &= ~ESDHC_TUNING_START_TAP_MASK;
				tmp |= imx_data->boarddata.tuning_start_tap;
			}

			if (imx_data->boarddata.tuning_step) {
				tmp &= ~ESDHC_TUNING_STEP_MASK;
				tmp |= imx_data->boarddata.tuning_step
					<< ESDHC_TUNING_STEP_SHIFT;
			}
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
		}
1126 1127 1128
	}
}

1129
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
1130
static int
1131
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1132
			 struct sdhci_host *host,
1133
			 struct pltfm_imx_data *imx_data)
1134 1135
{
	struct device_node *np = pdev->dev.of_node;
1136
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1137
	int ret;
1138 1139 1140 1141 1142 1143 1144 1145

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

1146
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1147 1148
	of_property_read_u32(np, "fsl,tuning-start-tap",
			     &boarddata->tuning_start_tap);
1149

1150
	if (of_find_property(np, "no-1-8-v", NULL))
1151
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1152

1153 1154 1155
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

1156 1157
	mmc_of_parse_voltage(np, &host->ocr_mask);

1158
	if (esdhc_is_usdhc(imx_data) && !IS_ERR(imx_data->pins_default)) {
1159 1160 1161 1162 1163 1164
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
	}

1165
	/* call to generic mmc_of_parse to support additional capabilities */
1166 1167 1168 1169
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

1170
	if (mmc_gpio_get_cd(host->mmc) >= 0)
1171 1172 1173
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1174 1175 1176 1177
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1178
			 struct sdhci_host *host,
1179
			 struct pltfm_imx_data *imx_data)
1180 1181 1182 1183 1184
{
	return -ENODEV;
}
#endif

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1250
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1251
{
1252 1253
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1254 1255
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1256
	int err;
1257
	struct pltfm_imx_data *imx_data;
1258

1259 1260
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1261 1262 1263 1264 1265
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1266
	imx_data = sdhci_pltfm_priv(pltfm_host);
1267

1268 1269
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1270

1271 1272 1273
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1274
		goto free_sdhci;
1275
	}
1276 1277 1278 1279

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1280
		goto free_sdhci;
1281 1282 1283 1284 1285
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1286
		goto free_sdhci;
1287 1288 1289
	}

	pltfm_host->clk = imx_data->clk_per;
1290
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1291 1292 1293 1294 1295 1296 1297 1298 1299
	err = clk_prepare_enable(imx_data->clk_per);
	if (err)
		goto free_sdhci;
	err = clk_prepare_enable(imx_data->clk_ipg);
	if (err)
		goto disable_per_clk;
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		goto disable_ipg_clk;
1300

1301
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1302 1303
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1304
		goto disable_ahb_clk;
1305 1306
	}

1307 1308
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1309 1310
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1311

1312 1313
	if (esdhc_is_usdhc(imx_data)) {
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1314
		host->mmc->caps |= MMC_CAP_1_8V_DDR | MMC_CAP_3_3V_DDR;
1315 1316
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1317 1318 1319 1320 1321

		/* clear tuning bits in case ROM has set it already */
		writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
		writel(0x0, host->ioaddr + SDHCI_ACMD12_ERR);
		writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1322
	}
1323

1324 1325 1326
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1327

1328 1329 1330
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1331 1332 1333
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1334 1335 1336 1337 1338
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
1339
		goto disable_ahb_clk;
1340

1341 1342
	sdhci_esdhc_imx_hwinit(host);

1343 1344
	err = sdhci_add_host(host);
	if (err)
1345
		goto disable_ahb_clk;
1346

1347 1348 1349 1350
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1351
	pm_runtime_enable(&pdev->dev);
1352

1353
	return 0;
1354

1355
disable_ahb_clk:
1356
	clk_disable_unprepare(imx_data->clk_ahb);
1357 1358 1359 1360
disable_ipg_clk:
	clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	clk_disable_unprepare(imx_data->clk_per);
1361
free_sdhci:
1362 1363
	sdhci_pltfm_free(pdev);
	return err;
1364 1365
}

B
Bill Pemberton 已提交
1366
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1367
{
1368
	struct sdhci_host *host = platform_get_drvdata(pdev);
1369
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1370
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1371 1372
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1373
	pm_runtime_get_sync(&pdev->dev);
1374
	pm_runtime_disable(&pdev->dev);
1375
	pm_runtime_put_noidle(&pdev->dev);
1376

1377 1378 1379 1380 1381
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1382

1383 1384 1385
	sdhci_pltfm_free(pdev);

	return 0;
1386 1387
}

1388
#ifdef CONFIG_PM_SLEEP
1389 1390
static int sdhci_esdhc_suspend(struct device *dev)
{
1391 1392
	struct sdhci_host *host = dev_get_drvdata(dev);

1393 1394 1395
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1396
	return sdhci_suspend_host(host);
1397 1398 1399 1400
}

static int sdhci_esdhc_resume(struct device *dev)
{
1401 1402
	struct sdhci_host *host = dev_get_drvdata(dev);

1403 1404
	/* re-initialize hw state in case it's lost in low power mode */
	sdhci_esdhc_imx_hwinit(host);
1405

1406
	return sdhci_resume_host(host);
1407
}
1408
#endif
1409

1410
#ifdef CONFIG_PM
1411 1412 1413 1414
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1415
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1416 1417 1418
	int ret;

	ret = sdhci_runtime_suspend_host(host);
1419 1420
	if (ret)
		return ret;
1421

1422 1423 1424
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1425
	if (!sdhci_sdio_irq_enabled(host)) {
1426 1427
		imx_data->actual_clock = host->mmc->actual_clock;
		esdhc_pltfm_set_clock(host, 0);
1428 1429 1430
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1431 1432 1433 1434 1435 1436 1437 1438 1439
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1440
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1441
	int err;
1442

1443 1444 1445 1446
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		return err;

1447
	if (!sdhci_sdio_irq_enabled(host)) {
1448 1449
		err = clk_prepare_enable(imx_data->clk_per);
		if (err)
1450
			goto disable_ahb_clk;
1451 1452 1453
		err = clk_prepare_enable(imx_data->clk_ipg);
		if (err)
			goto disable_per_clk;
1454
		esdhc_pltfm_set_clock(host, imx_data->actual_clock);
1455
	}
1456

1457 1458
	err = sdhci_runtime_resume_host(host);
	if (err)
1459
		goto disable_ipg_clk;
1460 1461

	return 0;
1462

1463 1464 1465 1466 1467 1468
disable_ipg_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_per);
1469 1470
disable_ahb_clk:
	clk_disable_unprepare(imx_data->clk_ahb);
1471
	return err;
1472 1473 1474 1475
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
1476
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1477 1478 1479 1480
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1481 1482 1483
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1484
		.of_match_table = imx_esdhc_dt_ids,
1485
		.pm	= &sdhci_esdhc_pmops,
1486
	},
1487
	.id_table	= imx_esdhc_devtype,
1488
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1489
	.remove		= sdhci_esdhc_imx_remove,
1490
};
1491

1492
module_platform_driver(sdhci_esdhc_imx_driver);
1493 1494

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1495
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1496
MODULE_LICENSE("GPL v2");