pci.c 93.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
M
Matthew Wilcox 已提交
2 3
/*
 * NVM Express device driver
4
 * Copyright (c) 2011-2014, Intel Corporation.
M
Matthew Wilcox 已提交
5 6
 */

7
#include <linux/acpi.h>
K
Keith Busch 已提交
8
#include <linux/aer.h>
9
#include <linux/async.h>
M
Matthew Wilcox 已提交
10
#include <linux/blkdev.h>
M
Matias Bjørling 已提交
11
#include <linux/blk-mq.h>
12
#include <linux/blk-mq-pci.h>
13
#include <linux/blk-integrity.h>
14
#include <linux/dmi.h>
M
Matthew Wilcox 已提交
15 16 17
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
18
#include <linux/memremap.h>
M
Matthew Wilcox 已提交
19 20
#include <linux/mm.h>
#include <linux/module.h>
21
#include <linux/mutex.h>
22
#include <linux/once.h>
M
Matthew Wilcox 已提交
23
#include <linux/pci.h>
24
#include <linux/suspend.h>
K
Keith Busch 已提交
25
#include <linux/t10-pi.h>
M
Matthew Wilcox 已提交
26
#include <linux/types.h>
27
#include <linux/io-64-nonatomic-lo-hi.h>
28
#include <linux/io-64-nonatomic-hi-lo.h>
29
#include <linux/sed-opal.h>
30
#include <linux/pci-p2pdma.h>
31

Y
yupeng 已提交
32
#include "trace.h"
33 34
#include "nvme.h"

35
#define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
36
#define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
37

C
Chaitanya Kulkarni 已提交
38
#define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
39

40 41 42 43 44 45 46
/*
 * These can be higher, but we need to ensure that any command doesn't
 * require an sg allocation that needs more than a page of data.
 */
#define NVME_MAX_KB_SZ	4096
#define NVME_MAX_SEGS	127

47
static int use_threaded_interrupts;
48
module_param(use_threaded_interrupts, int, 0444);
49

50
static bool use_cmb_sqes = true;
51
module_param(use_cmb_sqes, bool, 0444);
52 53
MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");

54 55 56 57
static unsigned int max_host_mem_size_mb = 128;
module_param(max_host_mem_size_mb, uint, 0444);
MODULE_PARM_DESC(max_host_mem_size_mb,
	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
58

C
Chaitanya Kulkarni 已提交
59 60 61 62 63 64
static unsigned int sgl_threshold = SZ_32K;
module_param(sgl_threshold, uint, 0644);
MODULE_PARM_DESC(sgl_threshold,
		"Use SGLs when average request segment size is larger or equal to "
		"this size. Use 0 to disable SGLs.");

65 66
#define NVME_PCI_MIN_QUEUE_SIZE 2
#define NVME_PCI_MAX_QUEUE_SIZE 4095
67 68 69
static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops io_queue_depth_ops = {
	.set = io_queue_depth_set,
70
	.get = param_get_uint,
71 72
};

73
static unsigned int io_queue_depth = 1024;
74
module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
75
MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2 and < 4096");
76

77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
static int io_queue_count_set(const char *val, const struct kernel_param *kp)
{
	unsigned int n;
	int ret;

	ret = kstrtouint(val, 10, &n);
	if (ret != 0 || n > num_possible_cpus())
		return -EINVAL;
	return param_set_uint(val, kp);
}

static const struct kernel_param_ops io_queue_count_ops = {
	.set = io_queue_count_set,
	.get = param_get_uint,
};

93
static unsigned int write_queues;
94
module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
95 96 97 98
MODULE_PARM_DESC(write_queues,
	"Number of queues to use for writes. If not set, reads and writes "
	"will share a queue set.");

99
static unsigned int poll_queues;
100
module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
J
Jens Axboe 已提交
101 102
MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");

103 104 105 106
static bool noacpi;
module_param(noacpi, bool, 0444);
MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");

107 108
struct nvme_dev;
struct nvme_queue;
109

110
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
111
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
112

113 114 115 116
/*
 * Represents an NVM Express device.  Each nvme_dev is a PCI function.
 */
struct nvme_dev {
117
	struct nvme_queue *queues;
118 119 120 121 122 123 124 125
	struct blk_mq_tag_set tagset;
	struct blk_mq_tag_set admin_tagset;
	u32 __iomem *dbs;
	struct device *dev;
	struct dma_pool *prp_page_pool;
	struct dma_pool *prp_small_pool;
	unsigned online_queues;
	unsigned max_qid;
126
	unsigned io_queues[HCTX_MAX_TYPES];
127
	unsigned int num_vecs;
128
	u32 q_depth;
129
	int io_sqes;
130 131
	u32 db_stride;
	void __iomem *bar;
132
	unsigned long bar_mapped_size;
133
	struct work_struct remove_work;
134
	struct mutex shutdown_lock;
135 136
	bool subsystem;
	u64 cmb_size;
137
	bool cmb_use_sqes;
138
	u32 cmbsz;
139
	u32 cmbloc;
140
	struct nvme_ctrl ctrl;
141
	u32 last_ps;
142
	bool hmb;
143

144 145
	mempool_t *iod_mempool;

146
	/* shadow doorbell buffer support: */
147 148 149 150
	u32 *dbbuf_dbs;
	dma_addr_t dbbuf_dbs_dma_addr;
	u32 *dbbuf_eis;
	dma_addr_t dbbuf_eis_dma_addr;
151 152 153 154

	/* host memory buffer support: */
	u64 host_mem_size;
	u32 nr_host_mem_descs;
155
	dma_addr_t host_mem_descs_dma;
156 157
	struct nvme_host_mem_buf_desc *host_mem_descs;
	void **host_mem_desc_bufs;
158 159 160
	unsigned int nr_allocated_queues;
	unsigned int nr_write_queues;
	unsigned int nr_poll_queues;
161 162

	bool attrs_added;
K
Keith Busch 已提交
163
};
164

165 166
static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
{
167 168
	return param_set_uint_minmax(val, kp, NVME_PCI_MIN_QUEUE_SIZE,
			NVME_PCI_MAX_QUEUE_SIZE);
169 170
}

171 172 173 174 175 176 177 178 179 180
static inline unsigned int sq_idx(unsigned int qid, u32 stride)
{
	return qid * 2 * stride;
}

static inline unsigned int cq_idx(unsigned int qid, u32 stride)
{
	return (qid * 2 + 1) * stride;
}

181 182 183 184 185
static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
{
	return container_of(ctrl, struct nvme_dev, ctrl);
}

M
Matthew Wilcox 已提交
186 187 188 189 190
/*
 * An NVM Express queue.  Each device has at least two (one for admin
 * commands and one for I/O commands).
 */
struct nvme_queue {
M
Matthew Wilcox 已提交
191
	struct nvme_dev *dev;
192
	spinlock_t sq_lock;
193
	void *sq_cmds;
194 195
	 /* only used for poll queues: */
	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
K
Keith Busch 已提交
196
	struct nvme_completion *cqes;
M
Matthew Wilcox 已提交
197 198 199
	dma_addr_t sq_dma_addr;
	dma_addr_t cq_dma_addr;
	u32 __iomem *q_db;
200
	u32 q_depth;
201
	u16 cq_vector;
M
Matthew Wilcox 已提交
202
	u16 sq_tail;
203
	u16 last_sq_tail;
M
Matthew Wilcox 已提交
204
	u16 cq_head;
K
Keith Busch 已提交
205
	u16 qid;
206
	u8 cq_phase;
207
	u8 sqes;
208 209
	unsigned long flags;
#define NVMEQ_ENABLED		0
210
#define NVMEQ_SQ_CMB		1
211
#define NVMEQ_DELETE_ERROR	2
212
#define NVMEQ_POLLED		3
213 214 215 216
	u32 *dbbuf_sq_db;
	u32 *dbbuf_cq_db;
	u32 *dbbuf_sq_ei;
	u32 *dbbuf_cq_ei;
217
	struct completion delete_done;
M
Matthew Wilcox 已提交
218 219
};

220
/*
221 222 223 224
 * The nvme_iod describes the data in an I/O.
 *
 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
 * to the actual struct scatterlist.
225 226
 */
struct nvme_iod {
227
	struct nvme_request req;
228
	struct nvme_command cmd;
C
Christoph Hellwig 已提交
229
	struct nvme_queue *nvmeq;
C
Chaitanya Kulkarni 已提交
230
	bool use_sgl;
C
Christoph Hellwig 已提交
231
	int aborted;
232 233 234
	int npages;		/* In the PRP list. 0 means small pool in use */
	int nents;		/* Used in scatterlist */
	dma_addr_t first_dma;
235
	unsigned int dma_len;	/* length of single DMA segment mapping */
236
	dma_addr_t meta_dma;
C
Christoph Hellwig 已提交
237
	struct scatterlist *sg;
M
Matthew Wilcox 已提交
238 239
};

240
static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
241
{
242
	return dev->nr_allocated_queues * 8 * dev->db_stride;
243 244 245 246
}

static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
{
247
	unsigned int mem_size = nvme_dbbuf_size(dev);
248

249 250 251 252 253 254 255
	if (dev->dbbuf_dbs) {
		/*
		 * Clear the dbbuf memory so the driver doesn't observe stale
		 * values from the previous instantiation.
		 */
		memset(dev->dbbuf_dbs, 0, mem_size);
		memset(dev->dbbuf_eis, 0, mem_size);
256
		return 0;
257
	}
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278

	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_dbs_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_dbs)
		return -ENOMEM;
	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_eis_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
{
279
	unsigned int mem_size = nvme_dbbuf_size(dev);
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304

	if (dev->dbbuf_dbs) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
	}
	if (dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
		dev->dbbuf_eis = NULL;
	}
}

static void nvme_dbbuf_init(struct nvme_dev *dev,
			    struct nvme_queue *nvmeq, int qid)
{
	if (!dev->dbbuf_dbs || !qid)
		return;

	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
}

305 306 307 308 309 310 311 312 313 314 315
static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
{
	if (!nvmeq->qid)
		return;

	nvmeq->dbbuf_sq_db = NULL;
	nvmeq->dbbuf_cq_db = NULL;
	nvmeq->dbbuf_sq_ei = NULL;
	nvmeq->dbbuf_cq_ei = NULL;
}

316 317
static void nvme_dbbuf_set(struct nvme_dev *dev)
{
318
	struct nvme_command c = { };
319
	unsigned int i;
320 321 322 323 324 325 326 327 328

	if (!dev->dbbuf_dbs)
		return;

	c.dbbuf.opcode = nvme_admin_dbbuf;
	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);

	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
329
		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
330 331
		/* Free memory and continue on */
		nvme_dbbuf_dma_free(dev);
332 333 334

		for (i = 1; i <= dev->online_queues; i++)
			nvme_dbbuf_free(&dev->queues[i]);
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	}
}

static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
{
	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
}

/* Update dbbuf and return true if an MMIO is required */
static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
					      volatile u32 *dbbuf_ei)
{
	if (dbbuf_db) {
		u16 old_value;

		/*
		 * Ensure that the queue is written before updating
		 * the doorbell in memory
		 */
		wmb();

		old_value = *dbbuf_db;
		*dbbuf_db = value;

359 360 361 362 363 364 365 366
		/*
		 * Ensure that the doorbell is updated before reading the event
		 * index from memory.  The controller needs to provide similar
		 * ordering to ensure the envent index is updated before reading
		 * the doorbell.
		 */
		mb();

367 368 369 370 371
		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
			return false;
	}

	return true;
M
Matthew Wilcox 已提交
372 373
}

374 375 376 377 378
/*
 * Will slightly overestimate the number of pages needed.  This is OK
 * as it only leads to a small amount of wasted memory for the lifetime of
 * the I/O.
 */
379
static int nvme_pci_npages_prp(void)
380
{
381
	unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
382
				      NVME_CTRL_PAGE_SIZE);
383 384 385
	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
}

C
Chaitanya Kulkarni 已提交
386 387 388 389
/*
 * Calculates the number of pages needed for the SGL segments. For example a 4k
 * page can accommodate 256 SGL descriptors.
 */
390
static int nvme_pci_npages_sgl(void)
391
{
392 393
	return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
			PAGE_SIZE);
C
Christoph Hellwig 已提交
394
}
395

396
static size_t nvme_pci_iod_alloc_size(void)
C
Christoph Hellwig 已提交
397
{
398
	size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
C
Chaitanya Kulkarni 已提交
399

400 401
	return sizeof(__le64 *) * npages +
		sizeof(struct scatterlist) * NVME_MAX_SEGS;
C
Christoph Hellwig 已提交
402
}
403

M
Matias Bjørling 已提交
404 405
static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
				unsigned int hctx_idx)
406
{
M
Matias Bjørling 已提交
407
	struct nvme_dev *dev = data;
408
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
409

410 411 412
	WARN_ON(hctx_idx != 0);
	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);

M
Matias Bjørling 已提交
413 414
	hctx->driver_data = nvmeq;
	return 0;
415 416
}

M
Matias Bjørling 已提交
417 418
static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
			  unsigned int hctx_idx)
M
Matthew Wilcox 已提交
419
{
M
Matias Bjørling 已提交
420
	struct nvme_dev *dev = data;
421
	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
M
Matias Bjørling 已提交
422

423
	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
M
Matias Bjørling 已提交
424 425
	hctx->driver_data = nvmeq;
	return 0;
M
Matthew Wilcox 已提交
426 427
}

428 429 430
static int nvme_pci_init_request(struct blk_mq_tag_set *set,
		struct request *req, unsigned int hctx_idx,
		unsigned int numa_node)
M
Matthew Wilcox 已提交
431
{
432
	struct nvme_dev *dev = set->driver_data;
C
Christoph Hellwig 已提交
433
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
434
	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
435
	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
M
Matias Bjørling 已提交
436 437

	BUG_ON(!nvmeq);
C
Christoph Hellwig 已提交
438
	iod->nvmeq = nvmeq;
439 440

	nvme_req(req)->ctrl = &dev->ctrl;
441
	nvme_req(req)->cmd = &iod->cmd;
M
Matias Bjørling 已提交
442 443 444
	return 0;
}

445 446 447 448 449 450 451 452 453
static int queue_irq_offset(struct nvme_dev *dev)
{
	/* if we have more than 1 vec, admin queue offsets us by 1 */
	if (dev->num_vecs > 1)
		return 1;

	return 0;
}

454 455 456
static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
{
	struct nvme_dev *dev = set->driver_data;
457 458 459 460 461 462 463 464
	int i, qoff, offset;

	offset = queue_irq_offset(dev);
	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
		struct blk_mq_queue_map *map = &set->map[i];

		map->nr_queues = dev->io_queues[i];
		if (!map->nr_queues) {
465
			BUG_ON(i == HCTX_TYPE_DEFAULT);
466
			continue;
467 468
		}

J
Jens Axboe 已提交
469 470 471 472
		/*
		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
		 * affinity), so use the regular blk-mq cpu mapping
		 */
473
		map->queue_offset = qoff;
474
		if (i != HCTX_TYPE_POLL && offset)
J
Jens Axboe 已提交
475 476 477
			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
		else
			blk_mq_map_queues(map);
478 479 480 481 482
		qoff += map->nr_queues;
		offset += map->nr_queues;
	}

	return 0;
483 484
}

485 486 487 488
/*
 * Write sq tail if we are asked to, or if the next command would wrap.
 */
static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
489
{
490 491 492 493 494 495 496 497 498
	if (!write_sq) {
		u16 next_tail = nvmeq->sq_tail + 1;

		if (next_tail == nvmeq->q_depth)
			next_tail = 0;
		if (next_tail != nvmeq->last_sq_tail)
			return;
	}

499 500 501
	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
		writel(nvmeq->sq_tail, nvmeq->q_db);
502
	nvmeq->last_sq_tail = nvmeq->sq_tail;
503 504
}

505 506
static inline void nvme_sq_copy_cmd(struct nvme_queue *nvmeq,
				    struct nvme_command *cmd)
M
Matthew Wilcox 已提交
507
{
508
	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
509
		absolute_pointer(cmd), sizeof(*cmd));
510 511
	if (++nvmeq->sq_tail == nvmeq->q_depth)
		nvmeq->sq_tail = 0;
512 513 514 515 516 517 518
}

static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	spin_lock(&nvmeq->sq_lock);
519 520
	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
		nvme_write_sq_db(nvmeq, true);
521
	spin_unlock(&nvmeq->sq_lock);
M
Matthew Wilcox 已提交
522 523
}

C
Chaitanya Kulkarni 已提交
524
static void **nvme_pci_iod_list(struct request *req)
M
Matthew Wilcox 已提交
525
{
C
Christoph Hellwig 已提交
526
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
527
	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
M
Matthew Wilcox 已提交
528 529
}

530 531 532
static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
533
	int nseg = blk_rq_nr_phys_segments(req);
534 535
	unsigned int avg_seg_size;

536
	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
537

538
	if (!nvme_ctrl_sgl_supported(&dev->ctrl))
539 540 541 542 543 544 545 546
		return false;
	if (!iod->nvmeq->qid)
		return false;
	if (!sgl_threshold || avg_seg_size < sgl_threshold)
		return false;
	return true;
}

547
static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
M
Matthew Wilcox 已提交
548
{
549
	const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
550 551
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	dma_addr_t dma_addr = iod->first_dma;
552 553
	int i;

554 555 556 557 558 559
	for (i = 0; i < iod->npages; i++) {
		__le64 *prp_list = nvme_pci_iod_list(req)[i];
		dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);

		dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
		dma_addr = next_dma_addr;
560
	}
561
}
562

563 564 565 566 567 568
static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
{
	const int last_sg = SGES_PER_PAGE - 1;
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	dma_addr_t dma_addr = iod->first_dma;
	int i;
569

570 571 572
	for (i = 0; i < iod->npages; i++) {
		struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
		dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
573

574 575 576 577
		dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
		dma_addr = next_dma_addr;
	}
}
C
Chaitanya Kulkarni 已提交
578

579 580 581
static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
582

583 584 585 586 587 588
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
		pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
				    rq_dma_dir(req));
	else
		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
}
C
Chaitanya Kulkarni 已提交
589

590 591 592
static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
593

594 595 596 597
	if (iod->dma_len) {
		dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
			       rq_dma_dir(req));
		return;
598
	}
599

600 601 602 603 604 605 606 607 608 609
	WARN_ON_ONCE(!iod->nents);

	nvme_unmap_sg(dev, req);
	if (iod->npages == 0)
		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
			      iod->first_dma);
	else if (iod->use_sgl)
		nvme_free_sgls(dev, req);
	else
		nvme_free_prps(dev, req);
610
	mempool_free(iod->sg, dev->iod_mempool);
K
Keith Busch 已提交
611 612
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626
static void nvme_print_sgl(struct scatterlist *sgl, int nents)
{
	int i;
	struct scatterlist *sg;

	for_each_sg(sgl, sg, nents, i) {
		dma_addr_t phys = sg_phys(sg);
		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
			"dma_address:%pad dma_length:%d\n",
			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
			sg_dma_len(sg));
	}
}

C
Chaitanya Kulkarni 已提交
627 628
static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd)
M
Matthew Wilcox 已提交
629
{
C
Christoph Hellwig 已提交
630
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
631
	struct dma_pool *pool;
632
	int length = blk_rq_payload_bytes(req);
633
	struct scatterlist *sg = iod->sg;
M
Matthew Wilcox 已提交
634 635
	int dma_len = sg_dma_len(sg);
	u64 dma_addr = sg_dma_address(sg);
636
	int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
637
	__le64 *prp_list;
C
Chaitanya Kulkarni 已提交
638
	void **list = nvme_pci_iod_list(req);
639
	dma_addr_t prp_dma;
640
	int nprps, i;
M
Matthew Wilcox 已提交
641

642
	length -= (NVME_CTRL_PAGE_SIZE - offset);
643 644
	if (length <= 0) {
		iod->first_dma = 0;
C
Chaitanya Kulkarni 已提交
645
		goto done;
646
	}
M
Matthew Wilcox 已提交
647

648
	dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
649
	if (dma_len) {
650
		dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
651 652 653 654 655 656
	} else {
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
	}

657
	if (length <= NVME_CTRL_PAGE_SIZE) {
658
		iod->first_dma = dma_addr;
C
Chaitanya Kulkarni 已提交
659
		goto done;
660 661
	}

662
	nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
663 664
	if (nprps <= (256 / 8)) {
		pool = dev->prp_small_pool;
665
		iod->npages = 0;
666 667
	} else {
		pool = dev->prp_page_pool;
668
		iod->npages = 1;
669 670
	}

671
	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
672
	if (!prp_list) {
673
		iod->npages = -1;
674
		return BLK_STS_RESOURCE;
675
	}
676 677
	list[0] = prp_list;
	iod->first_dma = prp_dma;
678 679
	i = 0;
	for (;;) {
680
		if (i == NVME_CTRL_PAGE_SIZE >> 3) {
681
			__le64 *old_prp_list = prp_list;
682
			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
683
			if (!prp_list)
684
				goto free_prps;
685
			list[iod->npages++] = prp_list;
686 687 688
			prp_list[0] = old_prp_list[i - 1];
			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
			i = 1;
689 690
		}
		prp_list[i++] = cpu_to_le64(dma_addr);
691 692 693
		dma_len -= NVME_CTRL_PAGE_SIZE;
		dma_addr += NVME_CTRL_PAGE_SIZE;
		length -= NVME_CTRL_PAGE_SIZE;
694 695 696 697
		if (length <= 0)
			break;
		if (dma_len > 0)
			continue;
698 699
		if (unlikely(dma_len < 0))
			goto bad_sgl;
700 701 702
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
M
Matthew Wilcox 已提交
703
	}
C
Chaitanya Kulkarni 已提交
704 705 706
done:
	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
707
	return BLK_STS_OK;
708 709 710 711
free_prps:
	nvme_free_prps(dev, req);
	return BLK_STS_RESOURCE;
bad_sgl:
712 713 714
	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
			"Invalid SGL for payload:%d nents:%d\n",
			blk_rq_payload_bytes(req), iod->nents);
715
	return BLK_STS_IOERR;
M
Matthew Wilcox 已提交
716 717
}

C
Chaitanya Kulkarni 已提交
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
		struct scatterlist *sg)
{
	sge->addr = cpu_to_le64(sg_dma_address(sg));
	sge->length = cpu_to_le32(sg_dma_len(sg));
	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
}

static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
		dma_addr_t dma_addr, int entries)
{
	sge->addr = cpu_to_le64(dma_addr);
	if (entries < SGES_PER_PAGE) {
		sge->length = cpu_to_le32(entries * sizeof(*sge));
		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
	} else {
		sge->length = cpu_to_le32(PAGE_SIZE);
		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
	}
}

static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
740
		struct request *req, struct nvme_rw_command *cmd, int entries)
C
Chaitanya Kulkarni 已提交
741 742 743 744 745 746
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct dma_pool *pool;
	struct nvme_sgl_desc *sg_list;
	struct scatterlist *sg = iod->sg;
	dma_addr_t sgl_dma;
747
	int i = 0;
C
Chaitanya Kulkarni 已提交
748 749 750 751

	/* setting the transfer type as SGL */
	cmd->flags = NVME_CMD_SGL_METABUF;

752
	if (entries == 1) {
C
Chaitanya Kulkarni 已提交
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
		return BLK_STS_OK;
	}

	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
		pool = dev->prp_small_pool;
		iod->npages = 0;
	} else {
		pool = dev->prp_page_pool;
		iod->npages = 1;
	}

	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
	if (!sg_list) {
		iod->npages = -1;
		return BLK_STS_RESOURCE;
	}

	nvme_pci_iod_list(req)[0] = sg_list;
	iod->first_dma = sgl_dma;

	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);

	do {
		if (i == SGES_PER_PAGE) {
			struct nvme_sgl_desc *old_sg_desc = sg_list;
			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];

			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
			if (!sg_list)
783
				goto free_sgls;
C
Chaitanya Kulkarni 已提交
784 785 786 787 788 789 790 791 792

			i = 0;
			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
			sg_list[i++] = *link;
			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
		}

		nvme_pci_sgl_set_data(&sg_list[i++], sg);
		sg = sg_next(sg);
793
	} while (--entries > 0);
C
Chaitanya Kulkarni 已提交
794 795

	return BLK_STS_OK;
796 797 798
free_sgls:
	nvme_free_sgls(dev, req);
	return BLK_STS_RESOURCE;
C
Chaitanya Kulkarni 已提交
799 800
}

801 802 803 804 805
static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
806 807
	unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
	unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
808 809 810 811 812 813 814 815 816

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
	if (bv->bv_len > first_prp_len)
		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
817
	return BLK_STS_OK;
818 819
}

820 821 822 823 824 825 826 827 828 829 830
static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

831
	cmnd->flags = NVME_CMD_SGL_METABUF;
832 833 834
	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
835
	return BLK_STS_OK;
836 837
}

838
static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
839
		struct nvme_command *cmnd)
840
{
C
Christoph Hellwig 已提交
841
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
842
	blk_status_t ret = BLK_STS_RESOURCE;
843
	int nr_mapped;
844

845 846 847 848
	if (blk_rq_nr_phys_segments(req) == 1) {
		struct bio_vec bv = req_bvec(req);

		if (!is_pci_p2pdma_page(bv.bv_page)) {
849
			if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
850 851
				return nvme_setup_prp_simple(dev, req,
							     &cmnd->rw, &bv);
852

853
			if (iod->nvmeq->qid && sgl_threshold &&
854
			    nvme_ctrl_sgl_supported(&dev->ctrl))
855 856
				return nvme_setup_sgl_simple(dev, req,
							     &cmnd->rw, &bv);
857 858 859 860
		}
	}

	iod->dma_len = 0;
861 862 863
	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
	if (!iod->sg)
		return BLK_STS_RESOURCE;
864
	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
865
	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
C
Christoph Hellwig 已提交
866
	if (!iod->nents)
867
		goto out_free_sg;
868

869
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
870 871
		nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
				iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
872 873
	else
		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
874
					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
875
	if (!nr_mapped)
876
		goto out_free_sg;
877

878
	iod->use_sgl = nvme_pci_use_sgls(dev, req);
879
	if (iod->use_sgl)
880
		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
C
Chaitanya Kulkarni 已提交
881 882
	else
		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
883
	if (ret != BLK_STS_OK)
884 885 886 887 888 889 890
		goto out_unmap_sg;
	return BLK_STS_OK;

out_unmap_sg:
	nvme_unmap_sg(dev, req);
out_free_sg:
	mempool_free(iod->sg, dev->iod_mempool);
891 892
	return ret;
}
893

894 895 896 897
static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
		struct nvme_command *cmnd)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
M
Matthew Wilcox 已提交
898

899 900 901 902 903
	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
			rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->meta_dma))
		return BLK_STS_IOERR;
	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
904
	return BLK_STS_OK;
M
Matthew Wilcox 已提交
905 906
}

J
Jens Axboe 已提交
907
static blk_status_t nvme_prep_rq(struct nvme_dev *dev, struct request *req)
908
{
909
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
910
	blk_status_t ret;
K
Keith Busch 已提交
911

912 913 914 915
	iod->aborted = 0;
	iod->npages = -1;
	iod->nents = 0;

J
Jens Axboe 已提交
916
	ret = nvme_setup_cmd(req->q->queuedata, req);
917
	if (ret)
C
Christoph Hellwig 已提交
918
		return ret;
M
Matias Bjørling 已提交
919

920
	if (blk_rq_nr_phys_segments(req)) {
J
Jens Axboe 已提交
921
		ret = nvme_map_data(dev, req, &iod->cmd);
922
		if (ret)
923
			goto out_free_cmd;
924
	}
M
Matias Bjørling 已提交
925

926
	if (blk_integrity_rq(req)) {
J
Jens Axboe 已提交
927
		ret = nvme_map_metadata(dev, req, &iod->cmd);
928 929 930 931
		if (ret)
			goto out_unmap_data;
	}

932
	blk_mq_start_request(req);
933
	return BLK_STS_OK;
934 935
out_unmap_data:
	nvme_unmap_data(dev, req);
936 937
out_free_cmd:
	nvme_cleanup_cmd(req);
C
Christoph Hellwig 已提交
938
	return ret;
M
Matthew Wilcox 已提交
939
}
K
Keith Busch 已提交
940

J
Jens Axboe 已提交
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
/*
 * NOTE: ns is NULL when called on the admin queue.
 */
static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
			 const struct blk_mq_queue_data *bd)
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	struct nvme_dev *dev = nvmeq->dev;
	struct request *req = bd->rq;
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	blk_status_t ret;

	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
		return BLK_STS_IOERR;

	if (unlikely(!nvme_check_ready(&dev->ctrl, req, true)))
		return nvme_fail_nonready_command(&dev->ctrl, req);

	ret = nvme_prep_rq(dev, req);
	if (unlikely(ret))
		return ret;
	spin_lock(&nvmeq->sq_lock);
	nvme_sq_copy_cmd(nvmeq, &iod->cmd);
	nvme_write_sq_db(nvmeq, bd->last);
	spin_unlock(&nvmeq->sq_lock);
	return BLK_STS_OK;
}

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
static void nvme_submit_cmds(struct nvme_queue *nvmeq, struct request **rqlist)
{
	spin_lock(&nvmeq->sq_lock);
	while (!rq_list_empty(*rqlist)) {
		struct request *req = rq_list_pop(rqlist);
		struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

		nvme_sq_copy_cmd(nvmeq, &iod->cmd);
	}
	nvme_write_sq_db(nvmeq, true);
	spin_unlock(&nvmeq->sq_lock);
}

static bool nvme_prep_rq_batch(struct nvme_queue *nvmeq, struct request *req)
{
	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
		return false;
	if (unlikely(!nvme_check_ready(&nvmeq->dev->ctrl, req, true)))
		return false;

	req->mq_hctx->tags->rqs[req->tag] = req;
	return nvme_prep_rq(nvmeq->dev, req) == BLK_STS_OK;
}

static void nvme_queue_rqs(struct request **rqlist)
{
1003
	struct request *req, *next, *prev = NULL;
1004 1005
	struct request *requeue_list = NULL;

1006
	rq_list_for_each_safe(rqlist, req, next) {
1007 1008 1009 1010
		struct nvme_queue *nvmeq = req->mq_hctx->driver_data;

		if (!nvme_prep_rq_batch(nvmeq, req)) {
			/* detach 'req' and add to remainder list */
1011 1012 1013 1014 1015
			rq_list_move(rqlist, &requeue_list, req, prev);

			req = prev;
			if (!req)
				continue;
1016 1017
		}

1018
		if (!next || req->mq_hctx != next->mq_hctx) {
1019
			/* detach rest of list, and submit */
1020
			req->rq_next = NULL;
1021
			nvme_submit_cmds(nvmeq, rqlist);
1022 1023 1024 1025 1026
			*rqlist = next;
			prev = NULL;
		} else
			prev = req;
	}
1027 1028 1029 1030

	*rqlist = requeue_list;
}

1031
static __always_inline void nvme_pci_unmap_rq(struct request *req)
1032
{
C
Christoph Hellwig 已提交
1033
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1034
	struct nvme_dev *dev = iod->nvmeq->dev;
M
Matias Bjørling 已提交
1035

1036 1037 1038
	if (blk_integrity_rq(req))
		dma_unmap_page(dev->dev, iod->meta_dma,
			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
1039
	if (blk_rq_nr_phys_segments(req))
1040
		nvme_unmap_data(dev, req);
1041 1042 1043 1044 1045
}

static void nvme_pci_complete_rq(struct request *req)
{
	nvme_pci_unmap_rq(req);
1046
	nvme_complete_rq(req);
M
Matthew Wilcox 已提交
1047 1048
}

1049 1050 1051 1052 1053
static void nvme_pci_complete_batch(struct io_comp_batch *iob)
{
	nvme_complete_batch(iob, nvme_pci_unmap_rq);
}

1054
/* We read the CQE phase first to check if the rest of the entry is valid */
1055
static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
1056
{
K
Keith Busch 已提交
1057 1058 1059
	struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];

	return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
1060 1061
}

1062
static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1063
{
1064
	u16 head = nvmeq->cq_head;
1065

1066 1067 1068
	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
					      nvmeq->dbbuf_cq_ei))
		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
1069
}
1070

C
Christoph Hellwig 已提交
1071 1072 1073 1074 1075 1076 1077
static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
{
	if (!nvmeq->qid)
		return nvmeq->dev->admin_tagset.tags[0];
	return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
}

1078 1079
static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
				   struct io_comp_batch *iob, u16 idx)
1080
{
K
Keith Busch 已提交
1081
	struct nvme_completion *cqe = &nvmeq->cqes[idx];
1082
	__u16 command_id = READ_ONCE(cqe->command_id);
1083
	struct request *req;
1084

1085 1086 1087 1088 1089 1090
	/*
	 * AEN requests are special as they don't time out and can
	 * survive any kind of queue freeze and often don't respond to
	 * aborts.  We don't even bother to allocate a struct request
	 * for them but rather special case them here.
	 */
1091
	if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
1092 1093
		nvme_complete_async_event(&nvmeq->dev->ctrl,
				cqe->status, &cqe->result);
J
Jens Axboe 已提交
1094
		return;
1095
	}
M
Matthew Wilcox 已提交
1096

1097
	req = nvme_find_rq(nvme_queue_tagset(nvmeq), command_id);
1098 1099 1100
	if (unlikely(!req)) {
		dev_warn(nvmeq->dev->ctrl.device,
			"invalid id %d completed on queue %d\n",
1101
			command_id, le16_to_cpu(cqe->sq_id));
1102 1103 1104
		return;
	}

Y
yupeng 已提交
1105
	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
1106 1107 1108
	if (!nvme_try_complete_req(req, cqe->status, cqe->result) &&
	    !blk_mq_add_to_batch(req, iob, nvme_req(req)->status,
					nvme_pci_complete_batch))
1109
		nvme_pci_complete_rq(req);
1110
}
M
Matthew Wilcox 已提交
1111

1112 1113
static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
{
1114
	u32 tmp = nvmeq->cq_head + 1;
1115 1116

	if (tmp == nvmeq->q_depth) {
1117
		nvmeq->cq_head = 0;
1118
		nvmeq->cq_phase ^= 1;
1119 1120
	} else {
		nvmeq->cq_head = tmp;
M
Matthew Wilcox 已提交
1121
	}
J
Jens Axboe 已提交
1122 1123
}

1124 1125
static inline int nvme_poll_cq(struct nvme_queue *nvmeq,
			       struct io_comp_batch *iob)
J
Jens Axboe 已提交
1126
{
1127
	int found = 0;
M
Matthew Wilcox 已提交
1128

1129
	while (nvme_cqe_pending(nvmeq)) {
1130
		found++;
1131 1132 1133 1134 1135
		/*
		 * load-load control dependency between phase and the rest of
		 * the cqe requires a full read memory barrier
		 */
		dma_rmb();
1136
		nvme_handle_cqe(nvmeq, iob, nvmeq->cq_head);
1137
		nvme_update_cq_head(nvmeq);
1138
	}
1139

1140
	if (found)
1141
		nvme_ring_cq_doorbell(nvmeq);
1142
	return found;
M
Matthew Wilcox 已提交
1143 1144 1145
}

static irqreturn_t nvme_irq(int irq, void *data)
1146 1147
{
	struct nvme_queue *nvmeq = data;
1148
	DEFINE_IO_COMP_BATCH(iob);
1149

1150 1151 1152
	if (nvme_poll_cq(nvmeq, &iob)) {
		if (!rq_list_empty(iob.req_list))
			nvme_pci_complete_batch(&iob);
1153
		return IRQ_HANDLED;
1154
	}
1155
	return IRQ_NONE;
1156 1157 1158 1159 1160
}

static irqreturn_t nvme_irq_check(int irq, void *data)
{
	struct nvme_queue *nvmeq = data;
1161

1162
	if (nvme_cqe_pending(nvmeq))
1163 1164
		return IRQ_WAKE_THREAD;
	return IRQ_NONE;
1165 1166
}

1167
/*
1168
 * Poll for completions for any interrupt driven queue
1169 1170
 * Can be called from any context.
 */
1171
static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
J
Jens Axboe 已提交
1172
{
1173
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
J
Jens Axboe 已提交
1174

1175
	WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
1176

1177
	disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1178
	nvme_poll_cq(nvmeq, NULL);
1179
	enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
J
Jens Axboe 已提交
1180 1181
}

1182
static int nvme_poll(struct blk_mq_hw_ctx *hctx, struct io_comp_batch *iob)
1183 1184 1185 1186 1187 1188 1189
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	bool found;

	if (!nvme_cqe_pending(nvmeq))
		return 0;

1190
	spin_lock(&nvmeq->cq_poll_lock);
1191
	found = nvme_poll_cq(nvmeq, iob);
1192
	spin_unlock(&nvmeq->cq_poll_lock);
1193 1194 1195 1196

	return found;
}

1197
static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
M
Matthew Wilcox 已提交
1198
{
1199
	struct nvme_dev *dev = to_nvme_dev(ctrl);
1200
	struct nvme_queue *nvmeq = &dev->queues[0];
1201
	struct nvme_command c = { };
M
Matthew Wilcox 已提交
1202

M
Matias Bjørling 已提交
1203
	c.common.opcode = nvme_admin_async_event;
1204
	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1205 1206 1207 1208 1209

	spin_lock(&nvmeq->sq_lock);
	nvme_sq_copy_cmd(nvmeq, &c);
	nvme_write_sq_db(nvmeq, true);
	spin_unlock(&nvmeq->sq_lock);
1210 1211
}

M
Matthew Wilcox 已提交
1212
static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1213
{
1214
	struct nvme_command c = { };
M
Matthew Wilcox 已提交
1215 1216 1217 1218

	c.delete_queue.opcode = opcode;
	c.delete_queue.qid = cpu_to_le16(id);

1219
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1220 1221 1222
}

static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1223
		struct nvme_queue *nvmeq, s16 vector)
M
Matthew Wilcox 已提交
1224
{
1225
	struct nvme_command c = { };
J
Jens Axboe 已提交
1226 1227
	int flags = NVME_QUEUE_PHYS_CONTIG;

1228
	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
J
Jens Axboe 已提交
1229
		flags |= NVME_CQ_IRQ_ENABLED;
M
Matthew Wilcox 已提交
1230

1231
	/*
M
Minwoo Im 已提交
1232
	 * Note: we (ab)use the fact that the prp fields survive if no data
1233 1234
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1235 1236 1237 1238 1239
	c.create_cq.opcode = nvme_admin_create_cq;
	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
	c.create_cq.cqid = cpu_to_le16(qid);
	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_cq.cq_flags = cpu_to_le16(flags);
1240
	c.create_cq.irq_vector = cpu_to_le16(vector);
M
Matthew Wilcox 已提交
1241

1242
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1243 1244 1245 1246 1247
}

static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
						struct nvme_queue *nvmeq)
{
1248
	struct nvme_ctrl *ctrl = &dev->ctrl;
1249
	struct nvme_command c = { };
1250
	int flags = NVME_QUEUE_PHYS_CONTIG;
M
Matthew Wilcox 已提交
1251

1252 1253 1254 1255 1256 1257 1258 1259
	/*
	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
	 * set. Since URGENT priority is zeroes, it makes all queues
	 * URGENT.
	 */
	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
		flags |= NVME_SQ_PRIO_MEDIUM;

1260
	/*
M
Minwoo Im 已提交
1261
	 * Note: we (ab)use the fact that the prp fields survive if no data
1262 1263
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1264 1265 1266 1267 1268 1269 1270
	c.create_sq.opcode = nvme_admin_create_sq;
	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
	c.create_sq.sqid = cpu_to_le16(qid);
	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_sq.sq_flags = cpu_to_le16(flags);
	c.create_sq.cqid = cpu_to_le16(qid);

1271
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
}

static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
}

static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
}

1284
static void abort_endio(struct request *req, blk_status_t error)
1285
{
C
Christoph Hellwig 已提交
1286 1287
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
1288

1289 1290
	dev_warn(nvmeq->dev->ctrl.device,
		 "Abort status: 0x%x", nvme_req(req)->status);
1291 1292
	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
	blk_mq_free_request(req);
1293 1294
}

K
Keith Busch 已提交
1295 1296 1297 1298 1299 1300 1301
static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
{
	/* If true, indicates loss of adapter communication, possibly by a
	 * NVMe Subsystem reset.
	 */
	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);

1302 1303 1304
	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
	switch (dev->ctrl.state) {
	case NVME_CTRL_RESETTING:
1305
	case NVME_CTRL_CONNECTING:
K
Keith Busch 已提交
1306
		return false;
1307 1308 1309
	default:
		break;
	}
K
Keith Busch 已提交
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335

	/* We shouldn't reset unless the controller is on fatal error state
	 * _or_ if we lost the communication with it.
	 */
	if (!(csts & NVME_CSTS_CFS) && !nssro)
		return false;

	return true;
}

static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
{
	/* Read a config register to help see what died. */
	u16 pci_status;
	int result;

	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
				      &pci_status);
	if (result == PCIBIOS_SUCCESSFUL)
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
			 csts, pci_status);
	else
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
			 csts, result);
1336 1337 1338 1339 1340 1341 1342 1343

	if (csts != ~0)
		return;

	dev_warn(dev->ctrl.device,
		 "Does your device have a faulty power saving mode enabled?\n");
	dev_warn(dev->ctrl.device,
		 "Try \"nvme_core.default_ps_max_latency_us=0 pcie_aspm=off\" and report a bug\n");
K
Keith Busch 已提交
1344 1345
}

1346
static enum blk_eh_timer_return nvme_timeout(struct request *req)
K
Keith Busch 已提交
1347
{
C
Christoph Hellwig 已提交
1348 1349
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
K
Keith Busch 已提交
1350
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
1351
	struct request *abort_req;
1352
	struct nvme_command cmd = { };
K
Keith Busch 已提交
1353 1354
	u32 csts = readl(dev->bar + NVME_REG_CSTS);

W
Wen Xiong 已提交
1355 1356 1357 1358 1359 1360 1361
	/* If PCI error recovery process is happening, we cannot reset or
	 * the recovery mechanism will surely fail.
	 */
	mb();
	if (pci_channel_offline(to_pci_dev(dev->dev)))
		return BLK_EH_RESET_TIMER;

K
Keith Busch 已提交
1362 1363 1364 1365 1366 1367
	/*
	 * Reset immediately if the controller is failed
	 */
	if (nvme_should_reset(dev, csts)) {
		nvme_warn_reset(dev, csts);
		nvme_dev_disable(dev, false);
1368
		nvme_reset_ctrl(&dev->ctrl);
1369
		return BLK_EH_DONE;
K
Keith Busch 已提交
1370
	}
K
Keith Busch 已提交
1371

K
Keith Busch 已提交
1372 1373 1374
	/*
	 * Did we miss an interrupt?
	 */
1375
	if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1376
		nvme_poll(req->mq_hctx, NULL);
1377 1378 1379
	else
		nvme_poll_irqdisable(nvmeq);

1380
	if (blk_mq_request_completed(req)) {
K
Keith Busch 已提交
1381 1382 1383
		dev_warn(dev->ctrl.device,
			 "I/O %d QID %d timeout, completion polled\n",
			 req->tag, nvmeq->qid);
1384
		return BLK_EH_DONE;
K
Keith Busch 已提交
1385 1386
	}

1387
	/*
1388 1389 1390
	 * Shutdown immediately if controller times out while starting. The
	 * reset work will see the pci device disabled when it gets the forced
	 * cancellation error. All outstanding requests are completed on
1391
	 * shutdown, so we return BLK_EH_DONE.
1392
	 */
1393 1394
	switch (dev->ctrl.state) {
	case NVME_CTRL_CONNECTING:
1395
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1396
		fallthrough;
1397
	case NVME_CTRL_DELETING:
1398
		dev_warn_ratelimited(dev->ctrl.device,
1399 1400
			 "I/O %d QID %d timeout, disable controller\n",
			 req->tag, nvmeq->qid);
1401
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1402
		nvme_dev_disable(dev, true);
1403
		return BLK_EH_DONE;
1404 1405
	case NVME_CTRL_RESETTING:
		return BLK_EH_RESET_TIMER;
1406 1407
	default:
		break;
K
Keith Busch 已提交
1408 1409
	}

1410
	/*
B
Baolin Wang 已提交
1411 1412 1413
	 * Shutdown the controller immediately and schedule a reset if the
	 * command was already aborted once before and still hasn't been
	 * returned to the driver, or if this is the admin queue.
1414
	 */
C
Christoph Hellwig 已提交
1415
	if (!nvmeq->qid || iod->aborted) {
1416
		dev_warn(dev->ctrl.device,
1417 1418
			 "I/O %d QID %d timeout, reset controller\n",
			 req->tag, nvmeq->qid);
1419
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1420
		nvme_dev_disable(dev, false);
1421
		nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
1422

1423
		return BLK_EH_DONE;
K
Keith Busch 已提交
1424 1425
	}

1426
	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1427
		atomic_inc(&dev->ctrl.abort_limit);
1428
		return BLK_EH_RESET_TIMER;
1429
	}
1430
	iod->aborted = 1;
M
Matias Bjørling 已提交
1431

K
Keith Busch 已提交
1432
	cmd.abort.opcode = nvme_admin_abort_cmd;
K
Keith Busch 已提交
1433
	cmd.abort.cid = nvme_cid(req);
K
Keith Busch 已提交
1434 1435
	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);

1436
	dev_warn(nvmeq->dev->ctrl.device,
1437 1438 1439 1440
		"I/O %d (%s) QID %d timeout, aborting\n",
		 req->tag,
		 nvme_get_opcode_str(nvme_req(req)->cmd->common.opcode),
		 nvmeq->qid);
1441

1442 1443
	abort_req = blk_mq_alloc_request(dev->ctrl.admin_q, nvme_req_op(&cmd),
					 BLK_MQ_REQ_NOWAIT);
1444 1445 1446 1447
	if (IS_ERR(abort_req)) {
		atomic_inc(&dev->ctrl.abort_limit);
		return BLK_EH_RESET_TIMER;
	}
1448
	nvme_init_request(abort_req, &cmd);
1449

1450
	abort_req->end_io = abort_endio;
1451
	abort_req->end_io_data = NULL;
1452
	abort_req->rq_flags |= RQF_QUIET;
1453
	blk_execute_rq_nowait(abort_req, false);
K
Keith Busch 已提交
1454

1455 1456 1457 1458 1459 1460
	/*
	 * The aborted req will be completed on receiving the abort req.
	 * We enable the timer again. If hit twice, it'll cause a device reset,
	 * as the device then is in a faulty state.
	 */
	return BLK_EH_RESET_TIMER;
K
Keith Busch 已提交
1461 1462
}

M
Matias Bjørling 已提交
1463 1464
static void nvme_free_queue(struct nvme_queue *nvmeq)
{
1465
	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
1466
				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1467 1468
	if (!nvmeq->sq_cmds)
		return;
1469

1470
	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1471
		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1472
				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1473
	} else {
1474
		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
1475
				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1476
	}
1477 1478
}

1479
static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1480 1481 1482
{
	int i;

1483 1484
	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
		dev->ctrl.queue_count--;
1485
		nvme_free_queue(&dev->queues[i]);
1486
	}
1487 1488
}

K
Keith Busch 已提交
1489 1490
/**
 * nvme_suspend_queue - put queue into suspended state
1491
 * @nvmeq: queue to suspend
K
Keith Busch 已提交
1492 1493
 */
static int nvme_suspend_queue(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1494
{
1495
	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
K
Keith Busch 已提交
1496
		return 1;
1497

1498
	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1499
	mb();
1500

1501
	nvmeq->dev->online_queues--;
1502
	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1503
		nvme_stop_admin_queue(&nvmeq->dev->ctrl);
1504 1505
	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
K
Keith Busch 已提交
1506 1507
	return 0;
}
M
Matthew Wilcox 已提交
1508

1509 1510 1511 1512 1513 1514 1515 1516
static void nvme_suspend_io_queues(struct nvme_dev *dev)
{
	int i;

	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
		nvme_suspend_queue(&dev->queues[i]);
}

1517
static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
K
Keith Busch 已提交
1518
{
1519
	struct nvme_queue *nvmeq = &dev->queues[0];
K
Keith Busch 已提交
1520

1521 1522 1523
	if (shutdown)
		nvme_shutdown_ctrl(&dev->ctrl);
	else
1524
		nvme_disable_ctrl(&dev->ctrl);
1525

1526
	nvme_poll_irqdisable(nvmeq);
M
Matthew Wilcox 已提交
1527 1528
}

1529 1530
/*
 * Called only on a device that has been disabled and after all other threads
1531 1532 1533
 * that can check this device's completion queues have synced, except
 * nvme_poll(). This is the last chance for the driver to see a natural
 * completion before nvme_cancel_request() terminates all incomplete requests.
1534 1535 1536 1537 1538
 */
static void nvme_reap_pending_cqes(struct nvme_dev *dev)
{
	int i;

1539 1540
	for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
		spin_lock(&dev->queues[i].cq_poll_lock);
1541
		nvme_poll_cq(&dev->queues[i], NULL);
1542 1543
		spin_unlock(&dev->queues[i].cq_poll_lock);
	}
1544 1545
}

1546 1547 1548 1549
static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
				int entry_size)
{
	int q_depth = dev->q_depth;
1550
	unsigned q_size_aligned = roundup(q_depth * entry_size,
1551
					  NVME_CTRL_PAGE_SIZE);
1552 1553

	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1554
		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1555

1556
		mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
1557
		q_depth = div_u64(mem_per_q, entry_size);
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571

		/*
		 * Ensure the reduced q_depth is above some threshold where it
		 * would be better to map queues in system memory with the
		 * original depth
		 */
		if (q_depth < 64)
			return -ENOMEM;
	}

	return q_depth;
}

static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1572
				int qid)
1573
{
1574 1575 1576
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1577
		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1578 1579 1580 1581 1582 1583 1584 1585
		if (nvmeq->sq_cmds) {
			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
							nvmeq->sq_cmds);
			if (nvmeq->sq_dma_addr) {
				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
				return 0;
			}

1586
			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1587
		}
1588
	}
1589

1590
	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
1591
				&nvmeq->sq_dma_addr, GFP_KERNEL);
1592 1593
	if (!nvmeq->sq_cmds)
		return -ENOMEM;
1594 1595 1596
	return 0;
}

1597
static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
M
Matthew Wilcox 已提交
1598
{
1599
	struct nvme_queue *nvmeq = &dev->queues[qid];
M
Matthew Wilcox 已提交
1600

1601 1602
	if (dev->ctrl.queue_count > qid)
		return 0;
M
Matthew Wilcox 已提交
1603

1604
	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
1605 1606
	nvmeq->q_depth = depth;
	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
1607
					 &nvmeq->cq_dma_addr, GFP_KERNEL);
M
Matthew Wilcox 已提交
1608 1609 1610
	if (!nvmeq->cqes)
		goto free_nvmeq;

1611
	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
M
Matthew Wilcox 已提交
1612 1613
		goto free_cqdma;

M
Matthew Wilcox 已提交
1614
	nvmeq->dev = dev;
1615
	spin_lock_init(&nvmeq->sq_lock);
1616
	spin_lock_init(&nvmeq->cq_poll_lock);
M
Matthew Wilcox 已提交
1617
	nvmeq->cq_head = 0;
M
Matthew Wilcox 已提交
1618
	nvmeq->cq_phase = 1;
1619
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
K
Keith Busch 已提交
1620
	nvmeq->qid = qid;
1621
	dev->ctrl.queue_count++;
1622

1623
	return 0;
M
Matthew Wilcox 已提交
1624 1625

 free_cqdma:
1626 1627
	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
			  nvmeq->cq_dma_addr);
M
Matthew Wilcox 已提交
1628
 free_nvmeq:
1629
	return -ENOMEM;
M
Matthew Wilcox 已提交
1630 1631
}

1632
static int queue_request_irq(struct nvme_queue *nvmeq)
1633
{
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
	int nr = nvmeq->dev->ctrl.instance;

	if (use_threaded_interrupts) {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	} else {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	}
1644 1645
}

1646
static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
M
Matthew Wilcox 已提交
1647
{
1648
	struct nvme_dev *dev = nvmeq->dev;
M
Matthew Wilcox 已提交
1649

1650
	nvmeq->sq_tail = 0;
1651
	nvmeq->last_sq_tail = 0;
1652 1653
	nvmeq->cq_head = 0;
	nvmeq->cq_phase = 1;
1654
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1655
	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1656
	nvme_dbbuf_init(dev, nvmeq, qid);
K
Keith Busch 已提交
1657
	dev->online_queues++;
1658
	wmb(); /* ensure the first interrupt sees the initialization */
1659 1660
}

1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
/*
 * Try getting shutdown_lock while setting up IO queues.
 */
static int nvme_setup_io_queues_trylock(struct nvme_dev *dev)
{
	/*
	 * Give up if the lock is being held by nvme_dev_disable.
	 */
	if (!mutex_trylock(&dev->shutdown_lock))
		return -ENODEV;

	/*
	 * Controller is in wrong state, fail early.
	 */
	if (dev->ctrl.state != NVME_CTRL_CONNECTING) {
		mutex_unlock(&dev->shutdown_lock);
		return -ENODEV;
	}

	return 0;
}

J
Jens Axboe 已提交
1683
static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1684 1685 1686
{
	struct nvme_dev *dev = nvmeq->dev;
	int result;
1687
	u16 vector = 0;
1688

1689 1690
	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);

1691 1692 1693 1694
	/*
	 * A queue's vector matches the queue identifier unless the controller
	 * has only one vector available.
	 */
J
Jens Axboe 已提交
1695 1696 1697
	if (!polled)
		vector = dev->num_vecs == 1 ? 0 : qid;
	else
1698
		set_bit(NVMEQ_POLLED, &nvmeq->flags);
J
Jens Axboe 已提交
1699

1700
	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
K
Keith Busch 已提交
1701 1702
	if (result)
		return result;
M
Matthew Wilcox 已提交
1703 1704 1705

	result = adapter_alloc_sq(dev, qid, nvmeq);
	if (result < 0)
K
Keith Busch 已提交
1706
		return result;
1707
	if (result)
M
Matthew Wilcox 已提交
1708 1709
		goto release_cq;

1710
	nvmeq->cq_vector = vector;
J
Jens Axboe 已提交
1711

1712 1713 1714 1715
	result = nvme_setup_io_queues_trylock(dev);
	if (result)
		return result;
	nvme_init_queue(nvmeq, qid);
1716
	if (!polled) {
J
Jens Axboe 已提交
1717 1718 1719 1720
		result = queue_request_irq(nvmeq);
		if (result < 0)
			goto release_sq;
	}
M
Matthew Wilcox 已提交
1721

1722
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1723
	mutex_unlock(&dev->shutdown_lock);
1724
	return result;
M
Matthew Wilcox 已提交
1725

1726
release_sq:
1727
	dev->online_queues--;
1728
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
1729
	adapter_delete_sq(dev, qid);
1730
release_cq:
M
Matthew Wilcox 已提交
1731
	adapter_delete_cq(dev, qid);
1732
	return result;
M
Matthew Wilcox 已提交
1733 1734
}

1735
static const struct blk_mq_ops nvme_mq_admin_ops = {
1736
	.queue_rq	= nvme_queue_rq,
1737
	.complete	= nvme_pci_complete_rq,
M
Matias Bjørling 已提交
1738
	.init_hctx	= nvme_admin_init_hctx,
1739
	.init_request	= nvme_pci_init_request,
M
Matias Bjørling 已提交
1740 1741 1742
	.timeout	= nvme_timeout,
};

1743
static const struct blk_mq_ops nvme_mq_ops = {
1744
	.queue_rq	= nvme_queue_rq,
1745
	.queue_rqs	= nvme_queue_rqs,
1746 1747 1748
	.complete	= nvme_pci_complete_rq,
	.commit_rqs	= nvme_commit_rqs,
	.init_hctx	= nvme_init_hctx,
1749
	.init_request	= nvme_pci_init_request,
1750 1751 1752
	.map_queues	= nvme_pci_map_queues,
	.timeout	= nvme_timeout,
	.poll		= nvme_poll,
1753 1754
};

1755 1756
static void nvme_dev_remove_admin(struct nvme_dev *dev)
{
1757
	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1758 1759 1760 1761 1762
		/*
		 * If the controller was reset during removal, it's possible
		 * user requests may be waiting on a stopped queue. Start the
		 * queue to flush these to completion.
		 */
1763
		nvme_start_admin_queue(&dev->ctrl);
1764
		blk_mq_destroy_queue(dev->ctrl.admin_q);
1765 1766 1767 1768
		blk_mq_free_tag_set(&dev->admin_tagset);
	}
}

1769
static int nvme_pci_alloc_admin_tag_set(struct nvme_dev *dev)
M
Matias Bjørling 已提交
1770
{
1771
	struct blk_mq_tag_set *set = &dev->admin_tagset;
K
Keith Busch 已提交
1772

1773 1774
	set->ops = &nvme_mq_admin_ops;
	set->nr_hw_queues = 1;
M
Matias Bjørling 已提交
1775

1776 1777 1778 1779 1780 1781
	set->queue_depth = NVME_AQ_MQ_TAG_DEPTH;
	set->timeout = NVME_ADMIN_TIMEOUT;
	set->numa_node = dev->ctrl.numa_node;
	set->cmd_size = sizeof(struct nvme_iod);
	set->flags = BLK_MQ_F_NO_SCHED;
	set->driver_data = dev;
M
Matias Bjørling 已提交
1782

1783 1784 1785
	if (blk_mq_alloc_tag_set(set))
		return -ENOMEM;
	dev->ctrl.admin_tagset = set;
M
Matias Bjørling 已提交
1786

1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
	dev->ctrl.admin_q = blk_mq_init_queue(set);
	if (IS_ERR(dev->ctrl.admin_q)) {
		blk_mq_free_tag_set(set);
		dev->ctrl.admin_q = NULL;
		return -ENOMEM;
	}
	if (!blk_get_queue(dev->ctrl.admin_q)) {
		nvme_dev_remove_admin(dev);
		dev->ctrl.admin_q = NULL;
		return -ENODEV;
	}
M
Matias Bjørling 已提交
1798 1799 1800
	return 0;
}

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
{
	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
}

static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (size <= dev->bar_mapped_size)
		return 0;
	if (size > pci_resource_len(pdev, 0))
		return -ENOMEM;
	if (dev->bar)
		iounmap(dev->bar);
	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
	if (!dev->bar) {
		dev->bar_mapped_size = 0;
		return -ENOMEM;
	}
	dev->bar_mapped_size = size;
	dev->dbs = dev->bar + NVME_REG_DBS;

	return 0;
}

1827
static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
1828
{
1829
	int result;
M
Matthew Wilcox 已提交
1830 1831 1832
	u32 aqa;
	struct nvme_queue *nvmeq;

1833 1834 1835 1836
	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
	if (result < 0)
		return result;

1837
	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1838
				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1839

1840 1841 1842
	if (dev->subsystem &&
	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1843

1844
	result = nvme_disable_ctrl(&dev->ctrl);
1845 1846
	if (result < 0)
		return result;
M
Matthew Wilcox 已提交
1847

1848
	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1849 1850
	if (result)
		return result;
M
Matthew Wilcox 已提交
1851

1852 1853
	dev->ctrl.numa_node = dev_to_node(dev->dev);

1854
	nvmeq = &dev->queues[0];
M
Matthew Wilcox 已提交
1855 1856 1857
	aqa = nvmeq->q_depth - 1;
	aqa |= aqa << 16;

1858 1859 1860
	writel(aqa, dev->bar + NVME_REG_AQA);
	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
M
Matthew Wilcox 已提交
1861

1862
	result = nvme_enable_ctrl(&dev->ctrl);
1863
	if (result)
K
Keith Busch 已提交
1864
		return result;
M
Matias Bjørling 已提交
1865

K
Keith Busch 已提交
1866
	nvmeq->cq_vector = 0;
1867
	nvme_init_queue(nvmeq, 0);
1868
	result = queue_request_irq(nvmeq);
1869
	if (result) {
1870
		dev->online_queues--;
K
Keith Busch 已提交
1871
		return result;
1872
	}
1873

1874
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
M
Matthew Wilcox 已提交
1875 1876 1877
	return result;
}

1878
static int nvme_create_io_queues(struct nvme_dev *dev)
K
Keith Busch 已提交
1879
{
J
Jens Axboe 已提交
1880
	unsigned i, max, rw_queues;
1881
	int ret = 0;
K
Keith Busch 已提交
1882

1883
	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1884
		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1885
			ret = -ENOMEM;
K
Keith Busch 已提交
1886
			break;
1887 1888
		}
	}
K
Keith Busch 已提交
1889

1890
	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1891 1892 1893
	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
				dev->io_queues[HCTX_TYPE_READ];
J
Jens Axboe 已提交
1894 1895 1896 1897
	} else {
		rw_queues = max;
	}

1898
	for (i = dev->online_queues; i <= max; i++) {
J
Jens Axboe 已提交
1899 1900 1901
		bool polled = i > rw_queues;

		ret = nvme_create_queue(&dev->queues[i], i, polled);
K
Keith Busch 已提交
1902
		if (ret)
K
Keith Busch 已提交
1903
			break;
M
Matthew Wilcox 已提交
1904
	}
1905 1906 1907

	/*
	 * Ignore failing Create SQ/CQ commands, we can continue with less
1908 1909
	 * than the desired amount of queues, and even a controller without
	 * I/O queues can still be used to issue admin commands.  This might
1910 1911 1912
	 * be useful to upgrade a buggy firmware for example.
	 */
	return ret >= 0 ? 0 : ret;
M
Matthew Wilcox 已提交
1913 1914
}

1915
static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1916
{
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;

	return 1ULL << (12 + 4 * szu);
}

static u32 nvme_cmb_size(struct nvme_dev *dev)
{
	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
}

1927
static void nvme_map_cmb(struct nvme_dev *dev)
1928
{
1929
	u64 size, offset;
1930 1931
	resource_size_t bar_size;
	struct pci_dev *pdev = to_pci_dev(dev->dev);
1932
	int bar;
1933

1934 1935 1936
	if (dev->cmb_size)
		return;

1937 1938 1939
	if (NVME_CAP_CMBS(dev->ctrl.cap))
		writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);

1940
	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1941 1942
	if (!dev->cmbsz)
		return;
1943
	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1944

1945 1946
	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1947 1948
	bar = NVME_CMB_BIR(dev->cmbloc);
	bar_size = pci_resource_len(pdev, bar);
1949 1950

	if (offset > bar_size)
1951
		return;
1952

1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
	/*
	 * Tell the controller about the host side address mapping the CMB,
	 * and enable CMB decoding for the NVMe 1.4+ scheme:
	 */
	if (NVME_CAP_CMBS(dev->ctrl.cap)) {
		hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
			     (pci_bus_address(pdev, bar) + offset),
			     dev->bar + NVME_REG_CMBMSC);
	}

1963 1964 1965 1966 1967 1968 1969 1970
	/*
	 * Controllers may support a CMB size larger than their BAR,
	 * for example, due to being behind a bridge. Reduce the CMB to
	 * the reported size of the BAR
	 */
	if (size > bar_size - offset)
		size = bar_size - offset;

1971 1972 1973
	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
		dev_warn(dev->ctrl.device,
			 "failed to register the CMB\n");
1974
		return;
1975 1976
	}

1977
	dev->cmb_size = size;
1978 1979 1980 1981 1982
	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);

	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
		pci_p2pmem_publish(pdev, true);
1983 1984
}

1985 1986
static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
{
1987
	u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
1988
	u64 dma_addr = dev->host_mem_descs_dma;
1989
	struct nvme_command c = { };
1990 1991 1992 1993 1994
	int ret;

	c.features.opcode	= nvme_admin_set_features;
	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
	c.features.dword11	= cpu_to_le32(bits);
1995
	c.features.dword12	= cpu_to_le32(host_mem_size);
1996 1997 1998 1999 2000 2001 2002 2003 2004
	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);

	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
	if (ret) {
		dev_warn(dev->ctrl.device,
			 "failed to set host mem (err %d, flags %#x).\n",
			 ret, bits);
2005 2006 2007
	} else
		dev->hmb = bits & NVME_HOST_MEM_ENABLE;

2008 2009 2010 2011 2012 2013 2014 2015 2016
	return ret;
}

static void nvme_free_host_mem(struct nvme_dev *dev)
{
	int i;

	for (i = 0; i < dev->nr_host_mem_descs; i++) {
		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
2017
		size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
2018

2019 2020 2021
		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
			       le64_to_cpu(desc->addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
2022 2023 2024 2025
	}

	kfree(dev->host_mem_desc_bufs);
	dev->host_mem_desc_bufs = NULL;
2026 2027 2028
	dma_free_coherent(dev->dev,
			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
			dev->host_mem_descs, dev->host_mem_descs_dma);
2029
	dev->host_mem_descs = NULL;
2030
	dev->nr_host_mem_descs = 0;
2031 2032
}

2033 2034
static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
		u32 chunk_size)
K
Keith Busch 已提交
2035
{
2036
	struct nvme_host_mem_buf_desc *descs;
2037
	u32 max_entries, len;
2038
	dma_addr_t descs_dma;
2039
	int i = 0;
2040
	void **bufs;
2041
	u64 size, tmp;
2042 2043 2044 2045

	tmp = (preferred + chunk_size - 1);
	do_div(tmp, chunk_size);
	max_entries = tmp;
2046 2047 2048 2049

	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
		max_entries = dev->ctrl.hmmaxd;

2050 2051
	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
				   &descs_dma, GFP_KERNEL);
2052 2053 2054 2055 2056 2057 2058
	if (!descs)
		goto out;

	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
	if (!bufs)
		goto out_free_descs;

2059
	for (size = 0; size < preferred && i < max_entries; size += len) {
2060 2061
		dma_addr_t dma_addr;

2062
		len = min_t(u64, chunk_size, preferred - size);
2063 2064 2065 2066 2067 2068
		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
		if (!bufs[i])
			break;

		descs[i].addr = cpu_to_le64(dma_addr);
2069
		descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
2070 2071 2072
		i++;
	}

2073
	if (!size)
2074 2075 2076 2077 2078
		goto out_free_bufs;

	dev->nr_host_mem_descs = i;
	dev->host_mem_size = size;
	dev->host_mem_descs = descs;
2079
	dev->host_mem_descs_dma = descs_dma;
2080 2081 2082 2083 2084
	dev->host_mem_desc_bufs = bufs;
	return 0;

out_free_bufs:
	while (--i >= 0) {
2085
		size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
2086

2087 2088 2089
		dma_free_attrs(dev->dev, size, bufs[i],
			       le64_to_cpu(descs[i].addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
2090 2091 2092 2093
	}

	kfree(bufs);
out_free_descs:
2094 2095
	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
			descs_dma);
2096 2097 2098 2099 2100
out:
	dev->host_mem_descs = NULL;
	return -ENOMEM;
}

2101 2102
static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
{
2103 2104 2105
	u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
	u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
	u64 chunk_size;
2106 2107

	/* start big and work our way down */
2108
	for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
			if (!min || dev->host_mem_size >= min)
				return 0;
			nvme_free_host_mem(dev);
		}
	}

	return -ENOMEM;
}

2119
static int nvme_setup_host_mem(struct nvme_dev *dev)
2120 2121 2122 2123 2124
{
	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
	u64 min = (u64)dev->ctrl.hmmin * 4096;
	u32 enable_bits = NVME_HOST_MEM_ENABLE;
2125
	int ret;
2126 2127 2128 2129 2130 2131 2132

	preferred = min(preferred, max);
	if (min > max) {
		dev_warn(dev->ctrl.device,
			"min host memory (%lld MiB) above limit (%d MiB).\n",
			min >> ilog2(SZ_1M), max_host_mem_size_mb);
		nvme_free_host_mem(dev);
2133
		return 0;
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	}

	/*
	 * If we already have a buffer allocated check if we can reuse it.
	 */
	if (dev->host_mem_descs) {
		if (dev->host_mem_size >= min)
			enable_bits |= NVME_HOST_MEM_RETURN;
		else
			nvme_free_host_mem(dev);
	}

	if (!dev->host_mem_descs) {
2147 2148 2149
		if (nvme_alloc_host_mem(dev, min, preferred)) {
			dev_warn(dev->ctrl.device,
				"failed to allocate host memory buffer.\n");
2150
			return 0; /* controller must work without HMB */
2151 2152 2153 2154 2155
		}

		dev_info(dev->ctrl.device,
			"allocated %lld MiB host memory buffer.\n",
			dev->host_mem_size >> ilog2(SZ_1M));
2156 2157
	}

2158 2159
	ret = nvme_set_host_mem(dev, enable_bits);
	if (ret)
2160
		nvme_free_host_mem(dev);
2161
	return ret;
K
Keith Busch 已提交
2162 2163
}

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
static ssize_t cmb_show(struct device *dev, struct device_attribute *attr,
		char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

	return sysfs_emit(buf, "cmbloc : x%08x\ncmbsz  : x%08x\n",
		       ndev->cmbloc, ndev->cmbsz);
}
static DEVICE_ATTR_RO(cmb);

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
static ssize_t cmbloc_show(struct device *dev, struct device_attribute *attr,
		char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

	return sysfs_emit(buf, "%u\n", ndev->cmbloc);
}
static DEVICE_ATTR_RO(cmbloc);

static ssize_t cmbsz_show(struct device *dev, struct device_attribute *attr,
		char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

	return sysfs_emit(buf, "%u\n", ndev->cmbsz);
}
static DEVICE_ATTR_RO(cmbsz);

2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
static ssize_t hmb_show(struct device *dev, struct device_attribute *attr,
			char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

	return sysfs_emit(buf, "%d\n", ndev->hmb);
}

static ssize_t hmb_store(struct device *dev, struct device_attribute *attr,
			 const char *buf, size_t count)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
	bool new;
	int ret;

	if (strtobool(buf, &new) < 0)
		return -EINVAL;

	if (new == ndev->hmb)
		return count;

	if (new) {
		ret = nvme_setup_host_mem(ndev);
	} else {
		ret = nvme_set_host_mem(ndev, 0);
		if (!ret)
			nvme_free_host_mem(ndev);
	}

	if (ret < 0)
		return ret;

	return count;
}
static DEVICE_ATTR_RW(hmb);

2228 2229 2230 2231 2232 2233 2234
static umode_t nvme_pci_attrs_are_visible(struct kobject *kobj,
		struct attribute *a, int n)
{
	struct nvme_ctrl *ctrl =
		dev_get_drvdata(container_of(kobj, struct device, kobj));
	struct nvme_dev *dev = to_nvme_dev(ctrl);

2235 2236 2237 2238 2239 2240
	if (a == &dev_attr_cmb.attr ||
	    a == &dev_attr_cmbloc.attr ||
	    a == &dev_attr_cmbsz.attr) {
	    	if (!dev->cmbsz)
			return 0;
	}
2241 2242 2243
	if (a == &dev_attr_hmb.attr && !ctrl->hmpre)
		return 0;

2244 2245 2246 2247 2248
	return a->mode;
}

static struct attribute *nvme_pci_attrs[] = {
	&dev_attr_cmb.attr,
2249 2250
	&dev_attr_cmbloc.attr,
	&dev_attr_cmbsz.attr,
2251
	&dev_attr_hmb.attr,
2252 2253 2254 2255 2256 2257 2258 2259
	NULL,
};

static const struct attribute_group nvme_pci_attr_group = {
	.attrs		= nvme_pci_attrs,
	.is_visible	= nvme_pci_attrs_are_visible,
};

2260 2261 2262 2263 2264
/*
 * nirqs is the number of interrupts available for write and read
 * queues. The core already reserved an interrupt for the admin queue.
 */
static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2265
{
2266
	struct nvme_dev *dev = affd->priv;
2267
	unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
2268 2269

	/*
B
Baolin Wang 已提交
2270
	 * If there is no interrupt available for queues, ensure that
2271 2272 2273 2274 2275 2276 2277 2278
	 * the default queue is set to 1. The affinity set size is
	 * also set to one, but the irq core ignores it for this case.
	 *
	 * If only one interrupt is available or 'write_queue' == 0, combine
	 * write and read queues.
	 *
	 * If 'write_queues' > 0, ensure it leaves room for at least one read
	 * queue.
2279
	 */
2280 2281 2282
	if (!nrirqs) {
		nrirqs = 1;
		nr_read_queues = 0;
2283
	} else if (nrirqs == 1 || !nr_write_queues) {
2284
		nr_read_queues = 0;
2285
	} else if (nr_write_queues >= nrirqs) {
2286
		nr_read_queues = 1;
2287
	} else {
2288
		nr_read_queues = nrirqs - nr_write_queues;
2289
	}
2290 2291 2292 2293 2294 2295

	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
	affd->nr_sets = nr_read_queues ? 2 : 1;
2296 2297
}

2298
static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2299 2300 2301
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
	struct irq_affinity affd = {
2302
		.pre_vectors	= 1,
2303 2304
		.calc_sets	= nvme_calc_irq_sets,
		.priv		= dev,
2305
	};
2306
	unsigned int irq_queues, poll_queues;
2307 2308

	/*
2309 2310
	 * Poll queues don't need interrupts, but we need at least one I/O queue
	 * left over for non-polled I/O.
2311
	 */
2312 2313
	poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
	dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
2314

2315 2316 2317 2318
	/*
	 * Initialize for the single interrupt case, will be updated in
	 * nvme_calc_irq_sets().
	 */
2319 2320
	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
	dev->io_queues[HCTX_TYPE_READ] = 0;
2321

2322
	/*
2323 2324 2325
	 * We need interrupts for the admin queue and each non-polled I/O queue,
	 * but some Apple controllers require all queues to use the first
	 * vector.
2326
	 */
2327 2328 2329
	irq_queues = 1;
	if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
		irq_queues += (nr_io_queues - poll_queues);
2330 2331
	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2332 2333
}

2334 2335 2336 2337 2338 2339
static void nvme_disable_io_queues(struct nvme_dev *dev)
{
	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
}

2340 2341
static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
{
2342 2343 2344 2345 2346 2347
	/*
	 * If tags are shared with admin queue (Apple bug), then
	 * make sure we only use one IO queue.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
		return 1;
2348 2349 2350
	return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
}

2351
static int nvme_setup_io_queues(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2352
{
2353
	struct nvme_queue *adminq = &dev->queues[0];
2354
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2355
	unsigned int nr_io_queues;
2356
	unsigned long size;
2357
	int result;
M
Matthew Wilcox 已提交
2358

2359 2360 2361 2362 2363 2364
	/*
	 * Sample the module parameters once at reset time so that we have
	 * stable values to work with.
	 */
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
2365

2366
	nr_io_queues = dev->nr_allocated_queues - 1;
C
Christoph Hellwig 已提交
2367 2368
	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
	if (result < 0)
M
Matthew Wilcox 已提交
2369
		return result;
C
Christoph Hellwig 已提交
2370

2371
	if (nr_io_queues == 0)
2372
		return 0;
2373

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
	/*
	 * Free IRQ resources as soon as NVMEQ_ENABLED bit transitions
	 * from set to unset. If there is a window to it is truely freed,
	 * pci_free_irq_vectors() jumping into this window will crash.
	 * And take lock to avoid racing with pci_free_irq_vectors() in
	 * nvme_dev_disable() path.
	 */
	result = nvme_setup_io_queues_trylock(dev);
	if (result)
		return result;
	if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
		pci_free_irq(pdev, 0, adminq);
M
Matthew Wilcox 已提交
2386

2387
	if (dev->cmb_use_sqes) {
2388 2389 2390 2391 2392
		result = nvme_cmb_qdepth(dev, nr_io_queues,
				sizeof(struct nvme_command));
		if (result > 0)
			dev->q_depth = result;
		else
2393
			dev->cmb_use_sqes = false;
2394 2395
	}

2396 2397 2398 2399 2400
	do {
		size = db_bar_size(dev, nr_io_queues);
		result = nvme_remap_bar(dev, size);
		if (!result)
			break;
2401 2402 2403 2404
		if (!--nr_io_queues) {
			result = -ENOMEM;
			goto out_unlock;
		}
2405 2406
	} while (1);
	adminq->q_db = dev->dbs;
2407

2408
 retry:
K
Keith Busch 已提交
2409
	/* Deregister the admin queue's interrupt */
2410 2411
	if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
		pci_free_irq(pdev, 0, adminq);
K
Keith Busch 已提交
2412

2413 2414 2415 2416
	/*
	 * If we enable msix early due to not intx, disable it again before
	 * setting up the full range we need.
	 */
2417
	pci_free_irq_vectors(pdev);
2418 2419

	result = nvme_setup_irqs(dev, nr_io_queues);
2420 2421 2422 2423
	if (result <= 0) {
		result = -EIO;
		goto out_unlock;
	}
2424

2425
	dev->num_vecs = result;
J
Jens Axboe 已提交
2426
	result = max(result - 1, 1);
2427
	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
R
Ramachandra Rao Gajula 已提交
2428

2429 2430 2431 2432 2433 2434
	/*
	 * Should investigate if there's a performance win from allocating
	 * more queues than interrupt vectors; it might allow the submission
	 * path to scale better, even if the receive path is limited by the
	 * number of interrupts.
	 */
2435
	result = queue_request_irq(adminq);
2436
	if (result)
2437
		goto out_unlock;
2438
	set_bit(NVMEQ_ENABLED, &adminq->flags);
2439
	mutex_unlock(&dev->shutdown_lock);
2440 2441 2442 2443 2444 2445 2446 2447

	result = nvme_create_io_queues(dev);
	if (result || dev->online_queues < 2)
		return result;

	if (dev->online_queues - 1 < dev->max_qid) {
		nr_io_queues = dev->online_queues - 1;
		nvme_disable_io_queues(dev);
2448 2449 2450
		result = nvme_setup_io_queues_trylock(dev);
		if (result)
			return result;
2451 2452 2453 2454 2455 2456 2457 2458
		nvme_suspend_io_queues(dev);
		goto retry;
	}
	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
					dev->io_queues[HCTX_TYPE_DEFAULT],
					dev->io_queues[HCTX_TYPE_READ],
					dev->io_queues[HCTX_TYPE_POLL]);
	return 0;
2459 2460 2461
out_unlock:
	mutex_unlock(&dev->shutdown_lock);
	return result;
M
Matthew Wilcox 已提交
2462 2463
}

2464
static void nvme_del_queue_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2465
{
K
Keith Busch 已提交
2466
	struct nvme_queue *nvmeq = req->end_io_data;
2467

K
Keith Busch 已提交
2468
	blk_mq_free_request(req);
2469
	complete(&nvmeq->delete_done);
K
Keith Busch 已提交
2470 2471
}

2472
static void nvme_del_cq_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2473
{
K
Keith Busch 已提交
2474
	struct nvme_queue *nvmeq = req->end_io_data;
K
Keith Busch 已提交
2475

2476 2477
	if (error)
		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
K
Keith Busch 已提交
2478 2479

	nvme_del_queue_end(req, error);
K
Keith Busch 已提交
2480 2481
}

K
Keith Busch 已提交
2482
static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2483
{
K
Keith Busch 已提交
2484 2485
	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
	struct request *req;
2486
	struct nvme_command cmd = { };
2487

K
Keith Busch 已提交
2488 2489
	cmd.delete_queue.opcode = opcode;
	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2490

2491
	req = blk_mq_alloc_request(q, nvme_req_op(&cmd), BLK_MQ_REQ_NOWAIT);
K
Keith Busch 已提交
2492 2493
	if (IS_ERR(req))
		return PTR_ERR(req);
2494
	nvme_init_request(req, &cmd);
2495

2496 2497 2498 2499
	if (opcode == nvme_admin_delete_cq)
		req->end_io = nvme_del_cq_end;
	else
		req->end_io = nvme_del_queue_end;
K
Keith Busch 已提交
2500 2501
	req->end_io_data = nvmeq;

2502
	init_completion(&nvmeq->delete_done);
2503
	req->rq_flags |= RQF_QUIET;
2504
	blk_execute_rq_nowait(req, false);
K
Keith Busch 已提交
2505
	return 0;
2506 2507
}

2508
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
K
Keith Busch 已提交
2509
{
2510
	int nr_queues = dev->online_queues - 1, sent = 0;
K
Keith Busch 已提交
2511
	unsigned long timeout;
K
Keith Busch 已提交
2512

K
Keith Busch 已提交
2513
 retry:
2514
	timeout = NVME_ADMIN_TIMEOUT;
2515 2516 2517 2518 2519
	while (nr_queues > 0) {
		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
			break;
		nr_queues--;
		sent++;
K
Keith Busch 已提交
2520
	}
2521 2522 2523 2524
	while (sent) {
		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];

		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2525 2526 2527
				timeout);
		if (timeout == 0)
			return false;
2528 2529

		sent--;
2530 2531 2532 2533
		if (nr_queues)
			goto retry;
	}
	return true;
K
Keith Busch 已提交
2534 2535
}

C
Christoph Hellwig 已提交
2536
static void nvme_pci_alloc_tag_set(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2537
{
C
Christoph Hellwig 已提交
2538
	struct blk_mq_tag_set * set = &dev->tagset;
2539 2540
	int ret;

C
Christoph Hellwig 已提交
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
	set->ops = &nvme_mq_ops;
	set->nr_hw_queues = dev->online_queues - 1;
	set->nr_maps = 2; /* default + read */
	if (dev->io_queues[HCTX_TYPE_POLL])
		set->nr_maps++;
	set->timeout = NVME_IO_TIMEOUT;
	set->numa_node = dev->ctrl.numa_node;
	set->queue_depth = min_t(unsigned, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
	set->cmd_size = sizeof(struct nvme_iod);
	set->flags = BLK_MQ_F_SHOULD_MERGE;
	set->driver_data = dev;
2552

C
Christoph Hellwig 已提交
2553 2554 2555 2556 2557 2558 2559
	/*
	 * Some Apple controllers requires tags to be unique
	 * across admin and IO queue, so reserve the first 32
	 * tags of the IO queue.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
		set->reserved_tags = NVME_AQ_DEPTH;
2560

C
Christoph Hellwig 已提交
2561 2562 2563 2564 2565
	ret = blk_mq_alloc_tag_set(set);
	if (ret) {
		dev_warn(dev->ctrl.device,
			"IO queues tagset allocation failed %d\n", ret);
		return;
2566
	}
C
Christoph Hellwig 已提交
2567 2568
	dev->ctrl.tagset = set;
}
2569

C
Christoph Hellwig 已提交
2570 2571 2572 2573 2574
static void nvme_pci_update_nr_queues(struct nvme_dev *dev)
{
	blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
	/* free previously allocated queues that are no longer usable */
	nvme_free_queues(dev, dev->online_queues);
M
Matthew Wilcox 已提交
2575 2576
}

2577
static int nvme_pci_enable(struct nvme_dev *dev)
2578
{
2579
	int result = -ENOMEM;
2580
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2581
	int dma_address_bits = 64;
2582 2583 2584 2585 2586 2587

	if (pci_enable_device_mem(pdev))
		return result;

	pci_set_master(pdev);

2588 2589 2590
	if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48)
		dma_address_bits = 48;
	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits)))
2591
		goto disable;
2592

2593
	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
K
Keith Busch 已提交
2594
		result = -ENODEV;
2595
		goto disable;
K
Keith Busch 已提交
2596
	}
2597 2598

	/*
2599 2600 2601
	 * Some devices and/or platforms don't advertise or work with INTx
	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
	 * adjust this later.
2602
	 */
2603 2604 2605
	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
	if (result < 0)
		return result;
2606

2607
	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2608

2609
	dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2610
				io_queue_depth);
2611
	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
2612
	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2613
	dev->dbs = dev->bar + 4096;
2614

2615 2616 2617 2618 2619 2620 2621 2622 2623
	/*
	 * Some Apple controllers require a non-standard SQE size.
	 * Interestingly they also seem to ignore the CC:IOSQES register
	 * so we don't bother updating it here.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
		dev->io_sqes = 7;
	else
		dev->io_sqes = NVME_NVM_IOSQES;
2624 2625 2626 2627 2628 2629 2630

	/*
	 * Temporary fix for the Apple controller found in the MacBook8,1 and
	 * some MacBook7,1 to avoid controller resets and data loss.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
		dev->q_depth = 2;
2631 2632
		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
			"set queue depth=%u to work around controller resets\n",
2633
			dev->q_depth);
2634 2635
	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2636
		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2637 2638 2639
		dev->q_depth = 64;
		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
                        "set queue depth=%u\n", dev->q_depth);
2640 2641
	}

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
	/*
	 * Controllers with the shared tags quirk need the IO queue to be
	 * big enough so that we get 32 tags for the admin queue
	 */
	if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
	    (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
		dev->q_depth = NVME_AQ_DEPTH + 2;
		dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
			 dev->q_depth);
	}


2654
	nvme_map_cmb(dev);
2655

K
Keith Busch 已提交
2656 2657
	pci_enable_pcie_error_reporting(pdev);
	pci_save_state(pdev);
2658 2659 2660 2661 2662 2663 2664 2665
	return 0;

 disable:
	pci_disable_device(pdev);
	return result;
}

static void nvme_dev_unmap(struct nvme_dev *dev)
2666 2667 2668
{
	if (dev->bar)
		iounmap(dev->bar);
2669
	pci_release_mem_regions(to_pci_dev(dev->dev));
2670 2671 2672
}

static void nvme_pci_disable(struct nvme_dev *dev)
2673
{
2674 2675
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2676
	pci_free_irq_vectors(pdev);
2677

K
Keith Busch 已提交
2678 2679
	if (pci_is_enabled(pdev)) {
		pci_disable_pcie_error_reporting(pdev);
2680
		pci_disable_device(pdev);
K
Keith Busch 已提交
2681 2682 2683
	}
}

2684
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
M
Matthew Wilcox 已提交
2685
{
2686
	bool dead = true, freeze = false;
K
Keith Busch 已提交
2687
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2688

2689
	mutex_lock(&dev->shutdown_lock);
2690 2691 2692 2693 2694 2695 2696
	if (pci_is_enabled(pdev)) {
		u32 csts;

		if (pci_device_is_present(pdev))
			csts = readl(dev->bar + NVME_REG_CSTS);
		else
			csts = ~0;
K
Keith Busch 已提交
2697

K
Keith Busch 已提交
2698
		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2699 2700
		    dev->ctrl.state == NVME_CTRL_RESETTING) {
			freeze = true;
K
Keith Busch 已提交
2701
			nvme_start_freeze(&dev->ctrl);
2702
		}
K
Keith Busch 已提交
2703 2704
		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
			pdev->error_state  != pci_channel_io_normal);
2705
	}
2706

K
Keith Busch 已提交
2707 2708 2709 2710
	/*
	 * Give the controller a chance to complete all entered requests if
	 * doing a safe shutdown.
	 */
2711 2712
	if (!dead && shutdown && freeze)
		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2713 2714

	nvme_stop_queues(&dev->ctrl);
2715

2716
	if (!dead && dev->ctrl.queue_count > 0) {
2717
		nvme_disable_io_queues(dev);
2718
		nvme_disable_admin_queue(dev, shutdown);
K
Keith Busch 已提交
2719
	}
2720 2721
	nvme_suspend_io_queues(dev);
	nvme_suspend_queue(&dev->queues[0]);
2722
	nvme_pci_disable(dev);
2723
	nvme_reap_pending_cqes(dev);
2724

2725 2726
	nvme_cancel_tagset(&dev->ctrl);
	nvme_cancel_admin_tagset(&dev->ctrl);
K
Keith Busch 已提交
2727 2728 2729 2730 2731 2732

	/*
	 * The driver will not be starting up queues again if shutting down so
	 * must flush all entered requests to their failed completion to avoid
	 * deadlocking blk-mq hot-cpu notifier.
	 */
2733
	if (shutdown) {
K
Keith Busch 已提交
2734
		nvme_start_queues(&dev->ctrl);
2735
		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2736
			nvme_start_admin_queue(&dev->ctrl);
2737
	}
2738
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2739 2740
}

2741 2742 2743 2744 2745 2746 2747 2748
static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
{
	if (!nvme_wait_reset(&dev->ctrl))
		return -EBUSY;
	nvme_dev_disable(dev, shutdown);
	return 0;
}

M
Matthew Wilcox 已提交
2749 2750
static int nvme_setup_prp_pools(struct nvme_dev *dev)
{
2751
	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
C
Christoph Hellwig 已提交
2752 2753
						NVME_CTRL_PAGE_SIZE,
						NVME_CTRL_PAGE_SIZE, 0);
M
Matthew Wilcox 已提交
2754 2755 2756
	if (!dev->prp_page_pool)
		return -ENOMEM;

2757
	/* Optimisation for I/Os between 4k and 128k */
2758
	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2759 2760 2761 2762 2763
						256, 256, 0);
	if (!dev->prp_small_pool) {
		dma_pool_destroy(dev->prp_page_pool);
		return -ENOMEM;
	}
M
Matthew Wilcox 已提交
2764 2765 2766 2767 2768 2769
	return 0;
}

static void nvme_release_prp_pools(struct nvme_dev *dev)
{
	dma_pool_destroy(dev->prp_page_pool);
2770
	dma_pool_destroy(dev->prp_small_pool);
M
Matthew Wilcox 已提交
2771 2772
}

2773 2774 2775 2776 2777 2778 2779
static void nvme_free_tagset(struct nvme_dev *dev)
{
	if (dev->tagset.tags)
		blk_mq_free_tag_set(&dev->tagset);
	dev->ctrl.tagset = NULL;
}

2780
static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2781
{
2782
	struct nvme_dev *dev = to_nvme_dev(ctrl);
2783

2784
	nvme_dbbuf_dma_free(dev);
2785
	nvme_free_tagset(dev);
2786 2787
	if (dev->ctrl.admin_q)
		blk_put_queue(dev->ctrl.admin_q);
2788
	free_opal_dev(dev->ctrl.opal_dev);
2789
	mempool_destroy(dev->iod_mempool);
2790 2791
	put_device(dev->dev);
	kfree(dev->queues);
2792 2793 2794
	kfree(dev);
}

2795
static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2796
{
2797 2798 2799 2800 2801
	/*
	 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
	 * may be holding this pci_dev's device lock.
	 */
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2802
	nvme_get_ctrl(&dev->ctrl);
2803
	nvme_dev_disable(dev, false);
2804
	nvme_kill_queues(&dev->ctrl);
2805
	if (!queue_work(nvme_wq, &dev->remove_work))
2806 2807 2808
		nvme_put_ctrl(&dev->ctrl);
}

2809
static void nvme_reset_work(struct work_struct *work)
2810
{
2811 2812
	struct nvme_dev *dev =
		container_of(work, struct nvme_dev, ctrl.reset_work);
2813
	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2814
	int result;
2815

2816 2817 2818
	if (dev->ctrl.state != NVME_CTRL_RESETTING) {
		dev_warn(dev->ctrl.device, "ctrl state %d is not RESETTING\n",
			 dev->ctrl.state);
2819
		result = -ENODEV;
2820
		goto out;
2821
	}
2822

2823 2824 2825 2826
	/*
	 * If we're called to reset a live controller first shut it down before
	 * moving on.
	 */
2827
	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2828
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2829
	nvme_sync_queues(&dev->ctrl);
2830

2831
	mutex_lock(&dev->shutdown_lock);
2832
	result = nvme_pci_enable(dev);
2833
	if (result)
2834
		goto out_unlock;
2835

2836
	result = nvme_pci_configure_admin_queue(dev);
2837
	if (result)
2838
		goto out_unlock;
2839

2840 2841 2842 2843 2844 2845 2846
	if (!dev->ctrl.admin_q) {
		result = nvme_pci_alloc_admin_tag_set(dev);
		if (result)
			goto out_unlock;
	} else {
		nvme_start_admin_queue(&dev->ctrl);
	}
2847

2848 2849 2850 2851
	/*
	 * Limit the max command size to prevent iod->sg allocations going
	 * over a single page.
	 */
2852 2853
	dev->ctrl.max_hw_sectors = min_t(u32,
		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2854
	dev->ctrl.max_segments = NVME_MAX_SEGS;
2855 2856 2857 2858 2859

	/*
	 * Don't limit the IOMMU merged segment size.
	 */
	dma_set_max_seg_size(dev->dev, 0xffffffff);
J
Jianxiong Gao 已提交
2860
	dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
2861

2862 2863 2864 2865 2866 2867 2868 2869 2870
	mutex_unlock(&dev->shutdown_lock);

	/*
	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
	 * initializing procedure here.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller CONNECTING\n");
2871
		result = -EBUSY;
2872 2873
		goto out;
	}
2874

2875 2876 2877 2878 2879 2880
	/*
	 * We do not support an SGL for metadata (yet), so we are limited to a
	 * single integrity segment for the separate metadata pointer.
	 */
	dev->ctrl.max_integrity_segments = 1;

2881
	result = nvme_init_ctrl_finish(&dev->ctrl);
2882
	if (result)
2883
		goto out;
2884

2885 2886 2887 2888 2889 2890 2891 2892 2893
	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
		if (!dev->ctrl.opal_dev)
			dev->ctrl.opal_dev =
				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
		else if (was_suspend)
			opal_unlock_from_suspend(dev->ctrl.opal_dev);
	} else {
		free_opal_dev(dev->ctrl.opal_dev);
		dev->ctrl.opal_dev = NULL;
2894
	}
2895

2896 2897 2898 2899 2900 2901 2902
	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
		result = nvme_dbbuf_dma_alloc(dev);
		if (result)
			dev_warn(dev->dev,
				 "unable to allocate dma for dbbuf\n");
	}

2903 2904 2905 2906 2907
	if (dev->ctrl.hmpre) {
		result = nvme_setup_host_mem(dev);
		if (result < 0)
			goto out;
	}
2908

2909
	result = nvme_setup_io_queues(dev);
2910
	if (result)
2911
		goto out;
2912

2913 2914 2915 2916
	/*
	 * Keep the controller around but remove all namespaces if we don't have
	 * any working I/O queue.
	 */
2917
	if (dev->online_queues < 2) {
2918
		dev_warn(dev->ctrl.device, "IO queues not created\n");
2919
		nvme_kill_queues(&dev->ctrl);
2920
		nvme_remove_namespaces(&dev->ctrl);
2921
		nvme_free_tagset(dev);
2922
	} else {
2923
		nvme_start_queues(&dev->ctrl);
K
Keith Busch 已提交
2924
		nvme_wait_freeze(&dev->ctrl);
C
Christoph Hellwig 已提交
2925 2926 2927 2928 2929
		if (!dev->ctrl.tagset)
			nvme_pci_alloc_tag_set(dev);
		else
			nvme_pci_update_nr_queues(dev);
		nvme_dbbuf_set(dev);
K
Keith Busch 已提交
2930
		nvme_unfreeze(&dev->ctrl);
2931 2932
	}

2933 2934 2935 2936
	/*
	 * If only admin queue live, keep it to do further investigation or
	 * recovery.
	 */
K
Keith Busch 已提交
2937
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2938
		dev_warn(dev->ctrl.device,
K
Keith Busch 已提交
2939
			"failed to mark controller live state\n");
2940
		result = -ENODEV;
2941 2942
		goto out;
	}
2943

2944 2945 2946 2947
	if (!dev->attrs_added && !sysfs_create_group(&dev->ctrl.device->kobj,
			&nvme_pci_attr_group))
		dev->attrs_added = true;

2948
	nvme_start_ctrl(&dev->ctrl);
2949
	return;
2950

2951 2952
 out_unlock:
	mutex_unlock(&dev->shutdown_lock);
2953
 out:
2954 2955 2956 2957
	if (result)
		dev_warn(dev->ctrl.device,
			 "Removing after probe failure status: %d\n", result);
	nvme_remove_dead_ctrl(dev);
2958 2959
}

2960
static void nvme_remove_dead_ctrl_work(struct work_struct *work)
K
Keith Busch 已提交
2961
{
2962
	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2963
	struct pci_dev *pdev = to_pci_dev(dev->dev);
K
Keith Busch 已提交
2964 2965

	if (pci_get_drvdata(pdev))
K
Keith Busch 已提交
2966
		device_release_driver(&pdev->dev);
2967
	nvme_put_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2968 2969
}

2970
static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
T
Tejun Heo 已提交
2971
{
2972
	*val = readl(to_nvme_dev(ctrl)->bar + off);
2973
	return 0;
T
Tejun Heo 已提交
2974 2975
}

2976
static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2977
{
2978 2979 2980
	writel(val, to_nvme_dev(ctrl)->bar + off);
	return 0;
}
2981

2982 2983
static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
{
2984
	*val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
2985
	return 0;
2986 2987
}

2988 2989 2990 2991
static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);

2992
	return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
2993 2994
}

2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009

static void nvme_pci_print_device_info(struct nvme_ctrl *ctrl)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
	struct nvme_subsystem *subsys = ctrl->subsys;

	dev_err(ctrl->device,
		"VID:DID %04x:%04x model:%.*s firmware:%.*s\n",
		pdev->vendor, pdev->device,
		nvme_strlen(subsys->model, sizeof(subsys->model)),
		subsys->model, nvme_strlen(subsys->firmware_rev,
					   sizeof(subsys->firmware_rev)),
		subsys->firmware_rev);
}

3010
static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
M
Ming Lin 已提交
3011
	.name			= "pcie",
3012
	.module			= THIS_MODULE,
3013 3014
	.flags			= NVME_F_METADATA_SUPPORTED |
				  NVME_F_PCI_P2PDMA,
3015
	.reg_read32		= nvme_pci_reg_read32,
3016
	.reg_write32		= nvme_pci_reg_write32,
3017
	.reg_read64		= nvme_pci_reg_read64,
3018
	.free_ctrl		= nvme_pci_free_ctrl,
3019
	.submit_async_event	= nvme_pci_submit_async_event,
3020
	.get_address		= nvme_pci_get_address,
3021
	.print_device_info	= nvme_pci_print_device_info,
3022
};
3023

3024 3025 3026 3027
static int nvme_dev_map(struct nvme_dev *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

3028
	if (pci_request_mem_regions(pdev, "nvme"))
3029 3030
		return -ENODEV;

3031
	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
3032 3033
		goto release;

M
Max Gurtovoy 已提交
3034
	return 0;
3035
  release:
M
Max Gurtovoy 已提交
3036 3037
	pci_release_mem_regions(pdev);
	return -ENODEV;
3038 3039
}

3040
static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
{
	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
		/*
		 * Several Samsung devices seem to drop off the PCIe bus
		 * randomly when APST is on and uses the deepest sleep state.
		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
		 * 950 PRO 256GB", but it seems to be restricted to two Dell
		 * laptops.
		 */
		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
			return NVME_QUIRK_NO_DEEPEST_PS;
3055 3056 3057
	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
		/*
		 * Samsung SSD 960 EVO drops off the PCIe bus after system
3058 3059 3060
		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
		 * within few minutes after bootup on a Coffee Lake board -
		 * ASUS PRIME Z370-A
3061 3062
		 */
		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
3063 3064
		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
3065
			return NVME_QUIRK_NO_APST;
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
	} else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
		    pdev->device == 0xa808 || pdev->device == 0xa809)) ||
		   (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
		/*
		 * Forcing to use host managed nvme power settings for
		 * lowest idle power with quick resume latency on
		 * Samsung and Toshiba SSDs based on suspend behavior
		 * on Coffee Lake board for LENOVO C640
		 */
		if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
		     dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
			return NVME_QUIRK_SIMPLE_SUSPEND;
3078 3079 3080 3081 3082
	}

	return 0;
}

3083 3084 3085
static void nvme_async_probe(void *data, async_cookie_t cookie)
{
	struct nvme_dev *dev = data;
3086

3087
	flush_work(&dev->ctrl.reset_work);
3088
	flush_work(&dev->ctrl.scan_work);
3089
	nvme_put_ctrl(&dev->ctrl);
3090 3091
}

3092
static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
M
Matthew Wilcox 已提交
3093
{
M
Matias Bjørling 已提交
3094
	int node, result = -ENOMEM;
M
Matthew Wilcox 已提交
3095
	struct nvme_dev *dev;
3096
	unsigned long quirks = id->driver_data;
3097
	size_t alloc_size;
M
Matthew Wilcox 已提交
3098

M
Matias Bjørling 已提交
3099 3100
	node = dev_to_node(&pdev->dev);
	if (node == NUMA_NO_NODE)
3101
		set_dev_node(&pdev->dev, first_memory_node);
M
Matias Bjørling 已提交
3102 3103

	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
3104 3105
	if (!dev)
		return -ENOMEM;
3106

3107 3108 3109 3110 3111
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
	dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
	dev->queues = kcalloc_node(dev->nr_allocated_queues,
			sizeof(struct nvme_queue), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
3112 3113 3114
	if (!dev->queues)
		goto free;

3115
	dev->dev = get_device(&pdev->dev);
K
Keith Busch 已提交
3116
	pci_set_drvdata(pdev, dev);
3117

3118 3119
	result = nvme_dev_map(dev);
	if (result)
3120
		goto put_pci;
3121

3122
	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
3123
	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
3124
	mutex_init(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
3125

M
Matthew Wilcox 已提交
3126 3127
	result = nvme_setup_prp_pools(dev);
	if (result)
3128
		goto unmap;
3129

3130
	quirks |= check_vendor_combination_bug(pdev);
3131

3132
	if (!noacpi && acpi_storage_d3(&pdev->dev)) {
3133 3134 3135 3136 3137 3138 3139 3140 3141
		/*
		 * Some systems use a bios work around to ask for D3 on
		 * platforms that support kernel managed suspend.
		 */
		dev_info(&pdev->dev,
			 "platform quirk: setting simple suspend\n");
		quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
	}

3142 3143 3144 3145
	/*
	 * Double check that our mempool alloc size will cover the biggest
	 * command we support.
	 */
3146
	alloc_size = nvme_pci_iod_alloc_size();
3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
	WARN_ON_ONCE(alloc_size > PAGE_SIZE);

	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
						mempool_kfree,
						(void *) alloc_size,
						GFP_KERNEL, node);
	if (!dev->iod_mempool) {
		result = -ENOMEM;
		goto release_pools;
	}

3158 3159 3160 3161 3162
	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
			quirks);
	if (result)
		goto release_mempool;

3163 3164
	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));

3165
	nvme_reset_ctrl(&dev->ctrl);
3166
	async_schedule(nvme_async_probe, dev);
3167

M
Matthew Wilcox 已提交
3168 3169
	return 0;

3170 3171
 release_mempool:
	mempool_destroy(dev->iod_mempool);
3172
 release_pools:
M
Matthew Wilcox 已提交
3173
	nvme_release_prp_pools(dev);
3174 3175
 unmap:
	nvme_dev_unmap(dev);
K
Keith Busch 已提交
3176
 put_pci:
3177
	put_device(dev->dev);
M
Matthew Wilcox 已提交
3178 3179 3180 3181 3182 3183
 free:
	kfree(dev->queues);
	kfree(dev);
	return result;
}

3184
static void nvme_reset_prepare(struct pci_dev *pdev)
3185
{
K
Keith Busch 已提交
3186
	struct nvme_dev *dev = pci_get_drvdata(pdev);
3187 3188 3189 3190 3191 3192 3193 3194

	/*
	 * We don't need to check the return value from waiting for the reset
	 * state as pci_dev device lock is held, making it impossible to race
	 * with ->remove().
	 */
	nvme_disable_prepare_reset(dev, false);
	nvme_sync_queues(&dev->ctrl);
3195
}
3196

3197 3198
static void nvme_reset_done(struct pci_dev *pdev)
{
3199
	struct nvme_dev *dev = pci_get_drvdata(pdev);
3200 3201 3202

	if (!nvme_try_sched_reset(&dev->ctrl))
		flush_work(&dev->ctrl.reset_work);
3203 3204
}

3205 3206 3207
static void nvme_shutdown(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
3208

3209
	nvme_disable_prepare_reset(dev, true);
3210 3211
}

3212 3213 3214 3215 3216 3217 3218
static void nvme_remove_attrs(struct nvme_dev *dev)
{
	if (dev->attrs_added)
		sysfs_remove_group(&dev->ctrl.device->kobj,
				   &nvme_pci_attr_group);
}

3219 3220 3221 3222 3223
/*
 * The driver's remove may be called on a device in a partially initialized
 * state. This function must not have any dependencies on the device state in
 * order to proceed.
 */
3224
static void nvme_remove(struct pci_dev *pdev)
M
Matthew Wilcox 已提交
3225 3226
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
K
Keith Busch 已提交
3227

3228
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
K
Keith Busch 已提交
3229
	pci_set_drvdata(pdev, NULL);
3230

3231
	if (!pci_device_is_present(pdev)) {
3232
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
3233
		nvme_dev_disable(dev, true);
3234
	}
3235

3236
	flush_work(&dev->ctrl.reset_work);
3237 3238
	nvme_stop_ctrl(&dev->ctrl);
	nvme_remove_namespaces(&dev->ctrl);
3239
	nvme_dev_disable(dev, true);
3240
	nvme_remove_attrs(dev);
3241
	nvme_free_host_mem(dev);
M
Matias Bjørling 已提交
3242
	nvme_dev_remove_admin(dev);
3243
	nvme_free_queues(dev, 0);
K
Keith Busch 已提交
3244
	nvme_release_prp_pools(dev);
3245
	nvme_dev_unmap(dev);
3246
	nvme_uninit_ctrl(&dev->ctrl);
M
Matthew Wilcox 已提交
3247 3248
}

3249
#ifdef CONFIG_PM_SLEEP
3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
{
	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
}

static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
{
	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
}

static int nvme_resume(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
	struct nvme_ctrl *ctrl = &ndev->ctrl;

3265
	if (ndev->last_ps == U32_MAX ||
3266
	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
3267 3268 3269 3270
		goto reset;
	if (ctrl->hmpre && nvme_setup_host_mem(ndev))
		goto reset;

3271
	return 0;
3272 3273
reset:
	return nvme_try_sched_reset(ctrl);
3274 3275
}

3276 3277 3278 3279
static int nvme_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);
3280 3281 3282
	struct nvme_ctrl *ctrl = &ndev->ctrl;
	int ret = -EBUSY;

3283 3284
	ndev->last_ps = U32_MAX;

3285 3286 3287 3288 3289 3290 3291
	/*
	 * The platform does not remove power for a kernel managed suspend so
	 * use host managed nvme power settings for lowest idle power if
	 * possible. This should have quicker resume latency than a full device
	 * shutdown.  But if the firmware is involved after the suspend or the
	 * device does not support any non-default power states, shut down the
	 * device fully.
3292 3293 3294 3295 3296
	 *
	 * If ASPM is not enabled for the device, shut down the device and allow
	 * the PCI bus layer to put it into D3 in order to take the PCIe link
	 * down, so as to allow the platform to achieve its minimum low-power
	 * state (which may not be possible if the link is up).
3297
	 */
3298
	if (pm_suspend_via_firmware() || !ctrl->npss ||
3299
	    !pcie_aspm_enabled(pdev) ||
3300 3301
	    (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
		return nvme_disable_prepare_reset(ndev, true);
3302 3303 3304 3305 3306

	nvme_start_freeze(ctrl);
	nvme_wait_freeze(ctrl);
	nvme_sync_queues(ctrl);

K
Keith Busch 已提交
3307
	if (ctrl->state != NVME_CTRL_LIVE)
3308 3309
		goto unfreeze;

3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320
	/*
	 * Host memory access may not be successful in a system suspend state,
	 * but the specification allows the controller to access memory in a
	 * non-operational power state.
	 */
	if (ndev->hmb) {
		ret = nvme_set_host_mem(ndev, 0);
		if (ret < 0)
			goto unfreeze;
	}

3321 3322 3323 3324
	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
	if (ret < 0)
		goto unfreeze;

3325 3326 3327 3328 3329 3330 3331
	/*
	 * A saved state prevents pci pm from generically controlling the
	 * device's power. If we're using protocol specific settings, we don't
	 * want pci interfering.
	 */
	pci_save_state(pdev);

3332 3333 3334 3335 3336
	ret = nvme_set_power_state(ctrl, ctrl->npss);
	if (ret < 0)
		goto unfreeze;

	if (ret) {
3337 3338 3339
		/* discard the saved state */
		pci_load_saved_state(pdev, NULL);

3340 3341
		/*
		 * Clearing npss forces a controller reset on resume. The
3342
		 * correct value will be rediscovered then.
3343
		 */
3344
		ret = nvme_disable_prepare_reset(ndev, true);
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354
		ctrl->npss = 0;
	}
unfreeze:
	nvme_unfreeze(ctrl);
	return ret;
}

static int nvme_simple_suspend(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3355

3356
	return nvme_disable_prepare_reset(ndev, true);
3357 3358
}

3359
static int nvme_simple_resume(struct device *dev)
3360 3361 3362 3363
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);

3364
	return nvme_try_sched_reset(&ndev->ctrl);
3365 3366
}

3367
static const struct dev_pm_ops nvme_dev_pm_ops = {
3368 3369 3370 3371 3372 3373 3374 3375
	.suspend	= nvme_suspend,
	.resume		= nvme_resume,
	.freeze		= nvme_simple_suspend,
	.thaw		= nvme_simple_resume,
	.poweroff	= nvme_simple_suspend,
	.restore	= nvme_simple_resume,
};
#endif /* CONFIG_PM_SLEEP */
M
Matthew Wilcox 已提交
3376

K
Keith Busch 已提交
3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390
static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	/*
	 * A frozen channel requires a reset. When detected, this method will
	 * shutdown the controller to quiesce. The controller will be restarted
	 * after the slot reset through driver's slot_reset callback.
	 */
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
	case pci_channel_io_frozen:
K
Keith Busch 已提交
3391 3392
		dev_warn(dev->ctrl.device,
			"frozen state error detected, reset controller\n");
3393
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
3394 3395
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
K
Keith Busch 已提交
3396 3397
		dev_warn(dev->ctrl.device,
			"failure state error detected, request disconnect\n");
K
Keith Busch 已提交
3398 3399 3400 3401 3402 3403 3404 3405 3406
		return PCI_ERS_RESULT_DISCONNECT;
	}
	return PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

3407
	dev_info(dev->ctrl.device, "restart after slot reset\n");
K
Keith Busch 已提交
3408
	pci_restore_state(pdev);
3409
	nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
3410 3411 3412 3413 3414
	return PCI_ERS_RESULT_RECOVERED;
}

static void nvme_error_resume(struct pci_dev *pdev)
{
K
Keith Busch 已提交
3415 3416 3417
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	flush_work(&dev->ctrl.reset_work);
K
Keith Busch 已提交
3418 3419
}

3420
static const struct pci_error_handlers nvme_err_handler = {
M
Matthew Wilcox 已提交
3421 3422 3423
	.error_detected	= nvme_error_detected,
	.slot_reset	= nvme_slot_reset,
	.resume		= nvme_error_resume,
3424 3425
	.reset_prepare	= nvme_reset_prepare,
	.reset_done	= nvme_reset_done,
M
Matthew Wilcox 已提交
3426 3427
};

3428
static const struct pci_device_id nvme_id_table[] = {
3429
	{ PCI_VDEVICE(INTEL, 0x0953),	/* Intel 750/P3500/P3600/P3700 */
3430
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3431
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3432
	{ PCI_VDEVICE(INTEL, 0x0a53),	/* Intel P3520 */
3433
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3434
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3435
	{ PCI_VDEVICE(INTEL, 0x0a54),	/* Intel P4500/P4600 */
3436
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3437 3438
				NVME_QUIRK_DEALLOCATE_ZEROES |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3439
	{ PCI_VDEVICE(INTEL, 0x0a55),	/* Dell Express Flash P4600 */
3440 3441
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3442
	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
3443
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3444
				NVME_QUIRK_MEDIUM_PRIO_SQ |
3445 3446
				NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3447 3448
	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3449
	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
3450
		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
3451 3452 3453 3454
				NVME_QUIRK_DISABLE_WRITE_ZEROES |
				NVME_QUIRK_BOGUS_NID, },
	{ PCI_VDEVICE(REDHAT, 0x0010),	/* Qemu emulated controller */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3455
	{ PCI_DEVICE(0x126f, 0x2263),	/* Silicon Motion unidentified */
3456 3457
		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
				NVME_QUIRK_BOGUS_NID, },
3458
	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
3459 3460
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
				NVME_QUIRK_NO_NS_DESC_LIST, },
3461 3462
	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3463 3464
	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3465 3466
	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3467 3468 3469
	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
3470
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3471
				NVME_QUIRK_DISABLE_WRITE_ZEROES|
3472
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3473 3474
	{ PCI_DEVICE(0x1987, 0x5012),	/* Phison E12 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3475
	{ PCI_DEVICE(0x1987, 0x5016),	/* Phison E16 */
3476 3477
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN |
				NVME_QUIRK_BOGUS_NID, },
3478 3479 3480
	{ PCI_DEVICE(0x1b4b, 0x1092),	/* Lexar 256 GB SSD */
		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3481 3482
	{ PCI_DEVICE(0x1cc1, 0x33f8),   /* ADATA IM2P33F8ABR1 1 TB */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3483
	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
3484 3485
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN |
				NVME_QUIRK_BOGUS_NID, },
3486 3487 3488
	{ PCI_DEVICE(0x1cc1, 0x8201),   /* ADATA SX8200PNP 512GB */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3489 3490
	 { PCI_DEVICE(0x1344, 0x5407), /* Micron Technology Inc NVMe SSD */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN },
3491 3492
	{ PCI_DEVICE(0x1c5c, 0x1504),   /* SK Hynix PC400 */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3493 3494
	{ PCI_DEVICE(0x1c5c, 0x174a),   /* SK Hynix P31 SSD */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3495 3496
	{ PCI_DEVICE(0x15b7, 0x2001),   /*  Sandisk Skyhawk */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3497 3498
	{ PCI_DEVICE(0x1d97, 0x2263),   /* SPCC */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3499 3500 3501 3502 3503 3504 3505 3506
	{ PCI_DEVICE(0x144d, 0xa80b),   /* Samsung PM9B1 256G and 512G */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
	{ PCI_DEVICE(0x144d, 0xa809),   /* Samsung MZALQ256HBJD 256G */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
	{ PCI_DEVICE(0x1cc4, 0x6303),   /* UMIS RPJTJ512MGE1QDY 512G */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
	{ PCI_DEVICE(0x1cc4, 0x6302),   /* UMIS RPJTJ256MGE1QDY 256G */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3507 3508
	{ PCI_DEVICE(0x2646, 0x2262),   /* KINGSTON SKC2000 NVMe SSD */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3509 3510
	{ PCI_DEVICE(0x2646, 0x2263),   /* KINGSTON A2000 NVMe SSD  */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3511 3512
	{ PCI_DEVICE(0x1e4B, 0x1001),   /* MAXIO MAP1001 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3513 3514 3515 3516
	{ PCI_DEVICE(0x1e4B, 0x1002),   /* MAXIO MAP1002 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
	{ PCI_DEVICE(0x1e4B, 0x1202),   /* MAXIO MAP1202 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3517 3518
	{ PCI_DEVICE(0x1cc1, 0x5350),   /* ADATA XPG GAMMIX S50 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3519 3520
	{ PCI_DEVICE(0x1dbe, 0x5236),   /* ADATA XPG GAMMIX S70 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3521 3522
	{ PCI_DEVICE(0x1e49, 0x0041),   /* ZHITAI TiPro7000 NVMe SSD */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3523 3524
	{ PCI_DEVICE(0xc0a9, 0x540a),   /* Crucial P2 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3525 3526
	{ PCI_DEVICE(0x1d97, 0x2263), /* Lexar NM610 */
		.driver_data = NVME_QUIRK_BOGUS_NID, },
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3539 3540
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR },
3541
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
3542 3543
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR |
3544
				NVME_QUIRK_128_BYTES_SQES |
3545 3546
				NVME_QUIRK_SHARED_TAGS |
				NVME_QUIRK_SKIP_CID_GEN },
3547
	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
M
Matthew Wilcox 已提交
3548 3549 3550 3551 3552 3553 3554 3555
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, nvme_id_table);

static struct pci_driver nvme_driver = {
	.name		= "nvme",
	.id_table	= nvme_id_table,
	.probe		= nvme_probe,
3556
	.remove		= nvme_remove,
3557
	.shutdown	= nvme_shutdown,
3558
#ifdef CONFIG_PM_SLEEP
3559 3560 3561
	.driver		= {
		.pm	= &nvme_dev_pm_ops,
	},
3562
#endif
3563
	.sriov_configure = pci_sriov_configure_simple,
M
Matthew Wilcox 已提交
3564 3565 3566 3567 3568
	.err_handler	= &nvme_err_handler,
};

static int __init nvme_init(void)
{
3569 3570 3571
	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3572
	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3573

3574
	return pci_register_driver(&nvme_driver);
M
Matthew Wilcox 已提交
3575 3576 3577 3578 3579
}

static void __exit nvme_exit(void)
{
	pci_unregister_driver(&nvme_driver);
3580
	flush_workqueue(nvme_wq);
M
Matthew Wilcox 已提交
3581 3582 3583 3584
}

MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
MODULE_LICENSE("GPL");
3585
MODULE_VERSION("1.0");
M
Matthew Wilcox 已提交
3586 3587
module_init(nvme_init);
module_exit(nvme_exit);