pci.c 83.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
M
Matthew Wilcox 已提交
2 3
/*
 * NVM Express device driver
4
 * Copyright (c) 2011-2014, Intel Corporation.
M
Matthew Wilcox 已提交
5 6
 */

7
#include <linux/acpi.h>
K
Keith Busch 已提交
8
#include <linux/aer.h>
9
#include <linux/async.h>
M
Matthew Wilcox 已提交
10
#include <linux/blkdev.h>
M
Matias Bjørling 已提交
11
#include <linux/blk-mq.h>
12
#include <linux/blk-mq-pci.h>
13
#include <linux/dmi.h>
M
Matthew Wilcox 已提交
14 15 16 17 18
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
19
#include <linux/mutex.h>
20
#include <linux/once.h>
M
Matthew Wilcox 已提交
21
#include <linux/pci.h>
22
#include <linux/suspend.h>
K
Keith Busch 已提交
23
#include <linux/t10-pi.h>
M
Matthew Wilcox 已提交
24
#include <linux/types.h>
25
#include <linux/io-64-nonatomic-lo-hi.h>
26
#include <linux/sed-opal.h>
27
#include <linux/pci-p2pdma.h>
28

Y
yupeng 已提交
29
#include "trace.h"
30 31
#include "nvme.h"

32
#define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
33
#define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
34

C
Chaitanya Kulkarni 已提交
35
#define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
36

37 38 39 40 41 42 43
/*
 * These can be higher, but we need to ensure that any command doesn't
 * require an sg allocation that needs more than a page of data.
 */
#define NVME_MAX_KB_SZ	4096
#define NVME_MAX_SEGS	127

44 45 46
static int use_threaded_interrupts;
module_param(use_threaded_interrupts, int, 0);

47
static bool use_cmb_sqes = true;
48
module_param(use_cmb_sqes, bool, 0444);
49 50
MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");

51 52 53 54
static unsigned int max_host_mem_size_mb = 128;
module_param(max_host_mem_size_mb, uint, 0444);
MODULE_PARM_DESC(max_host_mem_size_mb,
	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
55

C
Chaitanya Kulkarni 已提交
56 57 58 59 60 61
static unsigned int sgl_threshold = SZ_32K;
module_param(sgl_threshold, uint, 0644);
MODULE_PARM_DESC(sgl_threshold,
		"Use SGLs when average request segment size is larger or equal to "
		"this size. Use 0 to disable SGLs.");

62 63 64
static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops io_queue_depth_ops = {
	.set = io_queue_depth_set,
65
	.get = param_get_uint,
66 67
};

68
static unsigned int io_queue_depth = 1024;
69 70 71
module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
static int io_queue_count_set(const char *val, const struct kernel_param *kp)
{
	unsigned int n;
	int ret;

	ret = kstrtouint(val, 10, &n);
	if (ret != 0 || n > num_possible_cpus())
		return -EINVAL;
	return param_set_uint(val, kp);
}

static const struct kernel_param_ops io_queue_count_ops = {
	.set = io_queue_count_set,
	.get = param_get_uint,
};

88
static unsigned int write_queues;
89
module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
90 91 92 93
MODULE_PARM_DESC(write_queues,
	"Number of queues to use for writes. If not set, reads and writes "
	"will share a queue set.");

94
static unsigned int poll_queues;
95
module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
J
Jens Axboe 已提交
96 97
MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");

98 99 100 101
static bool noacpi;
module_param(noacpi, bool, 0444);
MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");

102 103
struct nvme_dev;
struct nvme_queue;
104

105
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
106
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
107

108 109 110 111
/*
 * Represents an NVM Express device.  Each nvme_dev is a PCI function.
 */
struct nvme_dev {
112
	struct nvme_queue *queues;
113 114 115 116 117 118 119 120
	struct blk_mq_tag_set tagset;
	struct blk_mq_tag_set admin_tagset;
	u32 __iomem *dbs;
	struct device *dev;
	struct dma_pool *prp_page_pool;
	struct dma_pool *prp_small_pool;
	unsigned online_queues;
	unsigned max_qid;
121
	unsigned io_queues[HCTX_MAX_TYPES];
122
	unsigned int num_vecs;
123
	u32 q_depth;
124
	int io_sqes;
125 126
	u32 db_stride;
	void __iomem *bar;
127
	unsigned long bar_mapped_size;
128
	struct work_struct remove_work;
129
	struct mutex shutdown_lock;
130 131
	bool subsystem;
	u64 cmb_size;
132
	bool cmb_use_sqes;
133
	u32 cmbsz;
134
	u32 cmbloc;
135
	struct nvme_ctrl ctrl;
136
	u32 last_ps;
137

138 139
	mempool_t *iod_mempool;

140
	/* shadow doorbell buffer support: */
141 142 143 144
	u32 *dbbuf_dbs;
	dma_addr_t dbbuf_dbs_dma_addr;
	u32 *dbbuf_eis;
	dma_addr_t dbbuf_eis_dma_addr;
145 146 147 148

	/* host memory buffer support: */
	u64 host_mem_size;
	u32 nr_host_mem_descs;
149
	dma_addr_t host_mem_descs_dma;
150 151
	struct nvme_host_mem_buf_desc *host_mem_descs;
	void **host_mem_desc_bufs;
152 153 154
	unsigned int nr_allocated_queues;
	unsigned int nr_write_queues;
	unsigned int nr_poll_queues;
K
Keith Busch 已提交
155
};
156

157 158
static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
{
159
	int ret;
160
	u32 n;
161

162
	ret = kstrtou32(val, 10, &n);
163 164 165
	if (ret != 0 || n < 2)
		return -EINVAL;

166
	return param_set_uint(val, kp);
167 168
}

169 170 171 172 173 174 175 176 177 178
static inline unsigned int sq_idx(unsigned int qid, u32 stride)
{
	return qid * 2 * stride;
}

static inline unsigned int cq_idx(unsigned int qid, u32 stride)
{
	return (qid * 2 + 1) * stride;
}

179 180 181 182 183
static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
{
	return container_of(ctrl, struct nvme_dev, ctrl);
}

M
Matthew Wilcox 已提交
184 185 186 187 188
/*
 * An NVM Express queue.  Each device has at least two (one for admin
 * commands and one for I/O commands).
 */
struct nvme_queue {
M
Matthew Wilcox 已提交
189
	struct nvme_dev *dev;
190
	spinlock_t sq_lock;
191
	void *sq_cmds;
192 193
	 /* only used for poll queues: */
	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
K
Keith Busch 已提交
194
	struct nvme_completion *cqes;
M
Matthew Wilcox 已提交
195 196 197
	dma_addr_t sq_dma_addr;
	dma_addr_t cq_dma_addr;
	u32 __iomem *q_db;
198
	u32 q_depth;
199
	u16 cq_vector;
M
Matthew Wilcox 已提交
200
	u16 sq_tail;
201
	u16 last_sq_tail;
M
Matthew Wilcox 已提交
202
	u16 cq_head;
K
Keith Busch 已提交
203
	u16 qid;
204
	u8 cq_phase;
205
	u8 sqes;
206 207
	unsigned long flags;
#define NVMEQ_ENABLED		0
208
#define NVMEQ_SQ_CMB		1
209
#define NVMEQ_DELETE_ERROR	2
210
#define NVMEQ_POLLED		3
211 212 213 214
	u32 *dbbuf_sq_db;
	u32 *dbbuf_cq_db;
	u32 *dbbuf_sq_ei;
	u32 *dbbuf_cq_ei;
215
	struct completion delete_done;
M
Matthew Wilcox 已提交
216 217
};

218
/*
219 220 221 222
 * The nvme_iod describes the data in an I/O.
 *
 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
 * to the actual struct scatterlist.
223 224
 */
struct nvme_iod {
225
	struct nvme_request req;
C
Christoph Hellwig 已提交
226
	struct nvme_queue *nvmeq;
C
Chaitanya Kulkarni 已提交
227
	bool use_sgl;
C
Christoph Hellwig 已提交
228
	int aborted;
229 230 231
	int npages;		/* In the PRP list. 0 means small pool in use */
	int nents;		/* Used in scatterlist */
	dma_addr_t first_dma;
232
	unsigned int dma_len;	/* length of single DMA segment mapping */
233
	dma_addr_t meta_dma;
C
Christoph Hellwig 已提交
234
	struct scatterlist *sg;
M
Matthew Wilcox 已提交
235 236
};

237
static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
238
{
239
	return dev->nr_allocated_queues * 8 * dev->db_stride;
240 241 242 243
}

static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
{
244
	unsigned int mem_size = nvme_dbbuf_size(dev);
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268

	if (dev->dbbuf_dbs)
		return 0;

	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_dbs_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_dbs)
		return -ENOMEM;
	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_eis_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
{
269
	unsigned int mem_size = nvme_dbbuf_size(dev);
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307

	if (dev->dbbuf_dbs) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
	}
	if (dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
		dev->dbbuf_eis = NULL;
	}
}

static void nvme_dbbuf_init(struct nvme_dev *dev,
			    struct nvme_queue *nvmeq, int qid)
{
	if (!dev->dbbuf_dbs || !qid)
		return;

	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
}

static void nvme_dbbuf_set(struct nvme_dev *dev)
{
	struct nvme_command c;

	if (!dev->dbbuf_dbs)
		return;

	memset(&c, 0, sizeof(c));
	c.dbbuf.opcode = nvme_admin_dbbuf;
	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);

	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
308
		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
		/* Free memory and continue on */
		nvme_dbbuf_dma_free(dev);
	}
}

static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
{
	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
}

/* Update dbbuf and return true if an MMIO is required */
static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
					      volatile u32 *dbbuf_ei)
{
	if (dbbuf_db) {
		u16 old_value;

		/*
		 * Ensure that the queue is written before updating
		 * the doorbell in memory
		 */
		wmb();

		old_value = *dbbuf_db;
		*dbbuf_db = value;

335 336 337 338 339 340 341 342
		/*
		 * Ensure that the doorbell is updated before reading the event
		 * index from memory.  The controller needs to provide similar
		 * ordering to ensure the envent index is updated before reading
		 * the doorbell.
		 */
		mb();

343 344 345 346 347
		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
			return false;
	}

	return true;
M
Matthew Wilcox 已提交
348 349
}

350 351 352 353 354
/*
 * Will slightly overestimate the number of pages needed.  This is OK
 * as it only leads to a small amount of wasted memory for the lifetime of
 * the I/O.
 */
355
static int nvme_pci_npages_prp(void)
356
{
357
	unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
358
				      NVME_CTRL_PAGE_SIZE);
359 360 361
	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
}

C
Chaitanya Kulkarni 已提交
362 363 364 365
/*
 * Calculates the number of pages needed for the SGL segments. For example a 4k
 * page can accommodate 256 SGL descriptors.
 */
366
static int nvme_pci_npages_sgl(void)
367
{
368 369
	return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
			PAGE_SIZE);
C
Christoph Hellwig 已提交
370
}
371

372
static size_t nvme_pci_iod_alloc_size(void)
C
Christoph Hellwig 已提交
373
{
374
	size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
C
Chaitanya Kulkarni 已提交
375

376 377
	return sizeof(__le64 *) * npages +
		sizeof(struct scatterlist) * NVME_MAX_SEGS;
C
Christoph Hellwig 已提交
378
}
379

M
Matias Bjørling 已提交
380 381
static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
				unsigned int hctx_idx)
382
{
M
Matias Bjørling 已提交
383
	struct nvme_dev *dev = data;
384
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
385

386 387 388
	WARN_ON(hctx_idx != 0);
	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);

M
Matias Bjørling 已提交
389 390
	hctx->driver_data = nvmeq;
	return 0;
391 392
}

M
Matias Bjørling 已提交
393 394
static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
			  unsigned int hctx_idx)
M
Matthew Wilcox 已提交
395
{
M
Matias Bjørling 已提交
396
	struct nvme_dev *dev = data;
397
	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
M
Matias Bjørling 已提交
398

399
	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
M
Matias Bjørling 已提交
400 401
	hctx->driver_data = nvmeq;
	return 0;
M
Matthew Wilcox 已提交
402 403
}

404 405
static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
		unsigned int hctx_idx, unsigned int numa_node)
M
Matthew Wilcox 已提交
406
{
407
	struct nvme_dev *dev = set->driver_data;
C
Christoph Hellwig 已提交
408
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
409
	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
410
	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
M
Matias Bjørling 已提交
411 412

	BUG_ON(!nvmeq);
C
Christoph Hellwig 已提交
413
	iod->nvmeq = nvmeq;
414 415

	nvme_req(req)->ctrl = &dev->ctrl;
M
Matias Bjørling 已提交
416 417 418
	return 0;
}

419 420 421 422 423 424 425 426 427
static int queue_irq_offset(struct nvme_dev *dev)
{
	/* if we have more than 1 vec, admin queue offsets us by 1 */
	if (dev->num_vecs > 1)
		return 1;

	return 0;
}

428 429 430
static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
{
	struct nvme_dev *dev = set->driver_data;
431 432 433 434 435 436 437 438
	int i, qoff, offset;

	offset = queue_irq_offset(dev);
	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
		struct blk_mq_queue_map *map = &set->map[i];

		map->nr_queues = dev->io_queues[i];
		if (!map->nr_queues) {
439
			BUG_ON(i == HCTX_TYPE_DEFAULT);
440
			continue;
441 442
		}

J
Jens Axboe 已提交
443 444 445 446
		/*
		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
		 * affinity), so use the regular blk-mq cpu mapping
		 */
447
		map->queue_offset = qoff;
448
		if (i != HCTX_TYPE_POLL && offset)
J
Jens Axboe 已提交
449 450 451
			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
		else
			blk_mq_map_queues(map);
452 453 454 455 456
		qoff += map->nr_queues;
		offset += map->nr_queues;
	}

	return 0;
457 458
}

459 460 461 462
/*
 * Write sq tail if we are asked to, or if the next command would wrap.
 */
static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
463
{
464 465 466 467 468 469 470 471 472
	if (!write_sq) {
		u16 next_tail = nvmeq->sq_tail + 1;

		if (next_tail == nvmeq->q_depth)
			next_tail = 0;
		if (next_tail != nvmeq->last_sq_tail)
			return;
	}

473 474 475
	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
		writel(nvmeq->sq_tail, nvmeq->q_db);
476
	nvmeq->last_sq_tail = nvmeq->sq_tail;
477 478
}

M
Matthew Wilcox 已提交
479
/**
480
 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
M
Matthew Wilcox 已提交
481 482
 * @nvmeq: The queue to use
 * @cmd: The command to send
483
 * @write_sq: whether to write to the SQ doorbell
M
Matthew Wilcox 已提交
484
 */
485 486
static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
			    bool write_sq)
M
Matthew Wilcox 已提交
487
{
488
	spin_lock(&nvmeq->sq_lock);
489 490
	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
	       cmd, sizeof(*cmd));
491 492
	if (++nvmeq->sq_tail == nvmeq->q_depth)
		nvmeq->sq_tail = 0;
493
	nvme_write_sq_db(nvmeq, write_sq);
494 495 496 497 498 499 500 501
	spin_unlock(&nvmeq->sq_lock);
}

static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	spin_lock(&nvmeq->sq_lock);
502 503
	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
		nvme_write_sq_db(nvmeq, true);
504
	spin_unlock(&nvmeq->sq_lock);
M
Matthew Wilcox 已提交
505 506
}

C
Chaitanya Kulkarni 已提交
507
static void **nvme_pci_iod_list(struct request *req)
M
Matthew Wilcox 已提交
508
{
C
Christoph Hellwig 已提交
509
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
510
	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
M
Matthew Wilcox 已提交
511 512
}

513 514 515
static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
516
	int nseg = blk_rq_nr_phys_segments(req);
517 518
	unsigned int avg_seg_size;

519
	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
520 521 522 523 524 525 526 527 528 529

	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
		return false;
	if (!iod->nvmeq->qid)
		return false;
	if (!sgl_threshold || avg_seg_size < sgl_threshold)
		return false;
	return true;
}

530
static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
M
Matthew Wilcox 已提交
531
{
C
Christoph Hellwig 已提交
532
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
533
	const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
C
Chaitanya Kulkarni 已提交
534
	dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
535 536
	int i;

537
	if (iod->dma_len) {
538 539
		dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
			       rq_dma_dir(req));
540
		return;
541 542
	}

543 544
	WARN_ON_ONCE(!iod->nents);

545 546 547 548
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
		pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
				    rq_dma_dir(req));
	else
549 550 551
		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));


552
	if (iod->npages == 0)
C
Chaitanya Kulkarni 已提交
553 554 555
		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
			dma_addr);

556
	for (i = 0; i < iod->npages; i++) {
C
Chaitanya Kulkarni 已提交
557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
		void *addr = nvme_pci_iod_list(req)[i];

		if (iod->use_sgl) {
			struct nvme_sgl_desc *sg_list = addr;

			next_dma_addr =
			    le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
		} else {
			__le64 *prp_list = addr;

			next_dma_addr = le64_to_cpu(prp_list[last_prp]);
		}

		dma_pool_free(dev->prp_page_pool, addr, dma_addr);
		dma_addr = next_dma_addr;
572
	}
573

574
	mempool_free(iod->sg, dev->iod_mempool);
K
Keith Busch 已提交
575 576
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590
static void nvme_print_sgl(struct scatterlist *sgl, int nents)
{
	int i;
	struct scatterlist *sg;

	for_each_sg(sgl, sg, nents, i) {
		dma_addr_t phys = sg_phys(sg);
		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
			"dma_address:%pad dma_length:%d\n",
			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
			sg_dma_len(sg));
	}
}

C
Chaitanya Kulkarni 已提交
591 592
static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd)
M
Matthew Wilcox 已提交
593
{
C
Christoph Hellwig 已提交
594
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
595
	struct dma_pool *pool;
596
	int length = blk_rq_payload_bytes(req);
597
	struct scatterlist *sg = iod->sg;
M
Matthew Wilcox 已提交
598 599
	int dma_len = sg_dma_len(sg);
	u64 dma_addr = sg_dma_address(sg);
600
	int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
601
	__le64 *prp_list;
C
Chaitanya Kulkarni 已提交
602
	void **list = nvme_pci_iod_list(req);
603
	dma_addr_t prp_dma;
604
	int nprps, i;
M
Matthew Wilcox 已提交
605

606
	length -= (NVME_CTRL_PAGE_SIZE - offset);
607 608
	if (length <= 0) {
		iod->first_dma = 0;
C
Chaitanya Kulkarni 已提交
609
		goto done;
610
	}
M
Matthew Wilcox 已提交
611

612
	dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
613
	if (dma_len) {
614
		dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
615 616 617 618 619 620
	} else {
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
	}

621
	if (length <= NVME_CTRL_PAGE_SIZE) {
622
		iod->first_dma = dma_addr;
C
Chaitanya Kulkarni 已提交
623
		goto done;
624 625
	}

626
	nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
627 628
	if (nprps <= (256 / 8)) {
		pool = dev->prp_small_pool;
629
		iod->npages = 0;
630 631
	} else {
		pool = dev->prp_page_pool;
632
		iod->npages = 1;
633 634
	}

635
	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
636
	if (!prp_list) {
637
		iod->first_dma = dma_addr;
638
		iod->npages = -1;
639
		return BLK_STS_RESOURCE;
640
	}
641 642
	list[0] = prp_list;
	iod->first_dma = prp_dma;
643 644
	i = 0;
	for (;;) {
645
		if (i == NVME_CTRL_PAGE_SIZE >> 3) {
646
			__le64 *old_prp_list = prp_list;
647
			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
648
			if (!prp_list)
649
				return BLK_STS_RESOURCE;
650
			list[iod->npages++] = prp_list;
651 652 653
			prp_list[0] = old_prp_list[i - 1];
			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
			i = 1;
654 655
		}
		prp_list[i++] = cpu_to_le64(dma_addr);
656 657 658
		dma_len -= NVME_CTRL_PAGE_SIZE;
		dma_addr += NVME_CTRL_PAGE_SIZE;
		length -= NVME_CTRL_PAGE_SIZE;
659 660 661 662
		if (length <= 0)
			break;
		if (dma_len > 0)
			continue;
663 664
		if (unlikely(dma_len < 0))
			goto bad_sgl;
665 666 667
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
M
Matthew Wilcox 已提交
668 669
	}

C
Chaitanya Kulkarni 已提交
670 671 672 673
done:
	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);

674 675 676
	return BLK_STS_OK;

 bad_sgl:
677 678 679
	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
			"Invalid SGL for payload:%d nents:%d\n",
			blk_rq_payload_bytes(req), iod->nents);
680
	return BLK_STS_IOERR;
M
Matthew Wilcox 已提交
681 682
}

C
Chaitanya Kulkarni 已提交
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
		struct scatterlist *sg)
{
	sge->addr = cpu_to_le64(sg_dma_address(sg));
	sge->length = cpu_to_le32(sg_dma_len(sg));
	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
}

static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
		dma_addr_t dma_addr, int entries)
{
	sge->addr = cpu_to_le64(dma_addr);
	if (entries < SGES_PER_PAGE) {
		sge->length = cpu_to_le32(entries * sizeof(*sge));
		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
	} else {
		sge->length = cpu_to_le32(PAGE_SIZE);
		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
	}
}

static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
705
		struct request *req, struct nvme_rw_command *cmd, int entries)
C
Chaitanya Kulkarni 已提交
706 707 708 709 710 711
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct dma_pool *pool;
	struct nvme_sgl_desc *sg_list;
	struct scatterlist *sg = iod->sg;
	dma_addr_t sgl_dma;
712
	int i = 0;
C
Chaitanya Kulkarni 已提交
713 714 715 716

	/* setting the transfer type as SGL */
	cmd->flags = NVME_CMD_SGL_METABUF;

717
	if (entries == 1) {
C
Chaitanya Kulkarni 已提交
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
		return BLK_STS_OK;
	}

	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
		pool = dev->prp_small_pool;
		iod->npages = 0;
	} else {
		pool = dev->prp_page_pool;
		iod->npages = 1;
	}

	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
	if (!sg_list) {
		iod->npages = -1;
		return BLK_STS_RESOURCE;
	}

	nvme_pci_iod_list(req)[0] = sg_list;
	iod->first_dma = sgl_dma;

	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);

	do {
		if (i == SGES_PER_PAGE) {
			struct nvme_sgl_desc *old_sg_desc = sg_list;
			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];

			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
			if (!sg_list)
				return BLK_STS_RESOURCE;

			i = 0;
			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
			sg_list[i++] = *link;
			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
		}

		nvme_pci_sgl_set_data(&sg_list[i++], sg);
		sg = sg_next(sg);
758
	} while (--entries > 0);
C
Chaitanya Kulkarni 已提交
759 760 761 762

	return BLK_STS_OK;
}

763 764 765 766 767
static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
768 769
	unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
	unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
770 771 772 773 774 775 776 777 778

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
	if (bv->bv_len > first_prp_len)
		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
779
	return BLK_STS_OK;
780 781
}

782 783 784 785 786 787 788 789 790 791 792
static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

793
	cmnd->flags = NVME_CMD_SGL_METABUF;
794 795 796
	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
797
	return BLK_STS_OK;
798 799
}

800
static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
801
		struct nvme_command *cmnd)
802
{
C
Christoph Hellwig 已提交
803
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
804
	blk_status_t ret = BLK_STS_RESOURCE;
805
	int nr_mapped;
806

807 808 809 810
	if (blk_rq_nr_phys_segments(req) == 1) {
		struct bio_vec bv = req_bvec(req);

		if (!is_pci_p2pdma_page(bv.bv_page)) {
811
			if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
812 813
				return nvme_setup_prp_simple(dev, req,
							     &cmnd->rw, &bv);
814 815 816 817 818

			if (iod->nvmeq->qid &&
			    dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
				return nvme_setup_sgl_simple(dev, req,
							     &cmnd->rw, &bv);
819 820 821 822
		}
	}

	iod->dma_len = 0;
823 824 825
	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
	if (!iod->sg)
		return BLK_STS_RESOURCE;
826
	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
827
	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
C
Christoph Hellwig 已提交
828 829
	if (!iod->nents)
		goto out;
830

831
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
832 833
		nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
				iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
834 835
	else
		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
836
					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
837
	if (!nr_mapped)
C
Christoph Hellwig 已提交
838
		goto out;
839

840
	iod->use_sgl = nvme_pci_use_sgls(dev, req);
841
	if (iod->use_sgl)
842
		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
C
Chaitanya Kulkarni 已提交
843 844
	else
		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
845
out:
846
	if (ret != BLK_STS_OK)
847 848 849
		nvme_unmap_data(dev, req);
	return ret;
}
850

851 852 853 854
static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
		struct nvme_command *cmnd)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
M
Matthew Wilcox 已提交
855

856 857 858 859 860
	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
			rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->meta_dma))
		return BLK_STS_IOERR;
	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
861
	return BLK_STS_OK;
M
Matthew Wilcox 已提交
862 863
}

864 865 866
/*
 * NOTE: ns is NULL when called on the admin queue.
 */
867
static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
M
Matias Bjørling 已提交
868
			 const struct blk_mq_queue_data *bd)
869
{
M
Matias Bjørling 已提交
870 871
	struct nvme_ns *ns = hctx->queue->queuedata;
	struct nvme_queue *nvmeq = hctx->driver_data;
872
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
873
	struct request *req = bd->rq;
874
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Christoph Hellwig 已提交
875
	struct nvme_command cmnd;
876
	blk_status_t ret;
K
Keith Busch 已提交
877

878 879 880 881
	iod->aborted = 0;
	iod->npages = -1;
	iod->nents = 0;

882 883 884 885
	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
886
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
887 888
		return BLK_STS_IOERR;

889
	ret = nvme_setup_cmd(ns, req, &cmnd);
890
	if (ret)
C
Christoph Hellwig 已提交
891
		return ret;
M
Matias Bjørling 已提交
892

893
	if (blk_rq_nr_phys_segments(req)) {
894
		ret = nvme_map_data(dev, req, &cmnd);
895
		if (ret)
896
			goto out_free_cmd;
897
	}
M
Matias Bjørling 已提交
898

899 900 901 902 903 904
	if (blk_integrity_rq(req)) {
		ret = nvme_map_metadata(dev, req, &cmnd);
		if (ret)
			goto out_unmap_data;
	}

905
	blk_mq_start_request(req);
906
	nvme_submit_cmd(nvmeq, &cmnd, bd->last);
907
	return BLK_STS_OK;
908 909
out_unmap_data:
	nvme_unmap_data(dev, req);
910 911
out_free_cmd:
	nvme_cleanup_cmd(req);
C
Christoph Hellwig 已提交
912
	return ret;
M
Matthew Wilcox 已提交
913
}
K
Keith Busch 已提交
914

915
static void nvme_pci_complete_rq(struct request *req)
916
{
C
Christoph Hellwig 已提交
917
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
918
	struct nvme_dev *dev = iod->nvmeq->dev;
M
Matias Bjørling 已提交
919

920 921 922
	if (blk_integrity_rq(req))
		dma_unmap_page(dev->dev, iod->meta_dma,
			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
923
	if (blk_rq_nr_phys_segments(req))
924
		nvme_unmap_data(dev, req);
925
	nvme_complete_rq(req);
M
Matthew Wilcox 已提交
926 927
}

928
/* We read the CQE phase first to check if the rest of the entry is valid */
929
static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
930
{
K
Keith Busch 已提交
931 932 933
	struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];

	return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
934 935
}

936
static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
937
{
938
	u16 head = nvmeq->cq_head;
939

940 941 942
	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
					      nvmeq->dbbuf_cq_ei))
		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
943
}
944

C
Christoph Hellwig 已提交
945 946 947 948 949 950 951
static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
{
	if (!nvmeq->qid)
		return nvmeq->dev->admin_tagset.tags[0];
	return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
}

952
static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
953
{
K
Keith Busch 已提交
954
	struct nvme_completion *cqe = &nvmeq->cqes[idx];
955
	struct request *req;
956

957 958 959 960 961 962
	/*
	 * AEN requests are special as they don't time out and can
	 * survive any kind of queue freeze and often don't respond to
	 * aborts.  We don't even bother to allocate a struct request
	 * for them but rather special case them here.
	 */
963
	if (unlikely(nvme_is_aen_req(nvmeq->qid, cqe->command_id))) {
964 965
		nvme_complete_async_event(&nvmeq->dev->ctrl,
				cqe->status, &cqe->result);
J
Jens Axboe 已提交
966
		return;
967
	}
M
Matthew Wilcox 已提交
968

C
Christoph Hellwig 已提交
969
	req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), cqe->command_id);
970 971 972 973 974 975 976
	if (unlikely(!req)) {
		dev_warn(nvmeq->dev->ctrl.device,
			"invalid id %d completed on queue %d\n",
			cqe->command_id, le16_to_cpu(cqe->sq_id));
		return;
	}

Y
yupeng 已提交
977
	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
978
	if (!nvme_try_complete_req(req, cqe->status, cqe->result))
979
		nvme_pci_complete_rq(req);
980
}
M
Matthew Wilcox 已提交
981

982 983
static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
{
984 985 986
	u16 tmp = nvmeq->cq_head + 1;

	if (tmp == nvmeq->q_depth) {
987
		nvmeq->cq_head = 0;
988
		nvmeq->cq_phase ^= 1;
989 990
	} else {
		nvmeq->cq_head = tmp;
M
Matthew Wilcox 已提交
991
	}
J
Jens Axboe 已提交
992 993
}

994
static inline int nvme_process_cq(struct nvme_queue *nvmeq)
J
Jens Axboe 已提交
995
{
996
	int found = 0;
M
Matthew Wilcox 已提交
997

998
	while (nvme_cqe_pending(nvmeq)) {
999
		found++;
1000 1001 1002 1003 1004
		/*
		 * load-load control dependency between phase and the rest of
		 * the cqe requires a full read memory barrier
		 */
		dma_rmb();
1005
		nvme_handle_cqe(nvmeq, nvmeq->cq_head);
1006
		nvme_update_cq_head(nvmeq);
1007
	}
1008

1009
	if (found)
1010
		nvme_ring_cq_doorbell(nvmeq);
1011
	return found;
M
Matthew Wilcox 已提交
1012 1013 1014
}

static irqreturn_t nvme_irq(int irq, void *data)
1015 1016
{
	struct nvme_queue *nvmeq = data;
1017
	irqreturn_t ret = IRQ_NONE;
1018

1019 1020 1021 1022 1023
	/*
	 * The rmb/wmb pair ensures we see all updates from a previous run of
	 * the irq handler, even if that was on another CPU.
	 */
	rmb();
1024 1025
	if (nvme_process_cq(nvmeq))
		ret = IRQ_HANDLED;
1026
	wmb();
1027

1028
	return ret;
1029 1030 1031 1032 1033
}

static irqreturn_t nvme_irq_check(int irq, void *data)
{
	struct nvme_queue *nvmeq = data;
1034

1035
	if (nvme_cqe_pending(nvmeq))
1036 1037
		return IRQ_WAKE_THREAD;
	return IRQ_NONE;
1038 1039
}

1040
/*
1041
 * Poll for completions for any interrupt driven queue
1042 1043
 * Can be called from any context.
 */
1044
static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
J
Jens Axboe 已提交
1045
{
1046
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
J
Jens Axboe 已提交
1047

1048
	WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
1049

1050 1051 1052
	disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
	nvme_process_cq(nvmeq);
	enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
J
Jens Axboe 已提交
1053 1054
}

1055
static int nvme_poll(struct blk_mq_hw_ctx *hctx)
1056 1057 1058 1059 1060 1061 1062
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	bool found;

	if (!nvme_cqe_pending(nvmeq))
		return 0;

1063
	spin_lock(&nvmeq->cq_poll_lock);
1064
	found = nvme_process_cq(nvmeq);
1065
	spin_unlock(&nvmeq->cq_poll_lock);
1066 1067 1068 1069

	return found;
}

1070
static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
M
Matthew Wilcox 已提交
1071
{
1072
	struct nvme_dev *dev = to_nvme_dev(ctrl);
1073
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
1074
	struct nvme_command c;
M
Matthew Wilcox 已提交
1075

M
Matias Bjørling 已提交
1076 1077
	memset(&c, 0, sizeof(c));
	c.common.opcode = nvme_admin_async_event;
1078
	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1079
	nvme_submit_cmd(nvmeq, &c, true);
1080 1081
}

M
Matthew Wilcox 已提交
1082
static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1083
{
M
Matthew Wilcox 已提交
1084 1085 1086 1087 1088 1089
	struct nvme_command c;

	memset(&c, 0, sizeof(c));
	c.delete_queue.opcode = opcode;
	c.delete_queue.qid = cpu_to_le16(id);

1090
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1091 1092 1093
}

static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1094
		struct nvme_queue *nvmeq, s16 vector)
M
Matthew Wilcox 已提交
1095 1096
{
	struct nvme_command c;
J
Jens Axboe 已提交
1097 1098
	int flags = NVME_QUEUE_PHYS_CONTIG;

1099
	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
J
Jens Axboe 已提交
1100
		flags |= NVME_CQ_IRQ_ENABLED;
M
Matthew Wilcox 已提交
1101

1102
	/*
M
Minwoo Im 已提交
1103
	 * Note: we (ab)use the fact that the prp fields survive if no data
1104 1105
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1106 1107 1108 1109 1110 1111
	memset(&c, 0, sizeof(c));
	c.create_cq.opcode = nvme_admin_create_cq;
	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
	c.create_cq.cqid = cpu_to_le16(qid);
	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_cq.cq_flags = cpu_to_le16(flags);
1112
	c.create_cq.irq_vector = cpu_to_le16(vector);
M
Matthew Wilcox 已提交
1113

1114
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1115 1116 1117 1118 1119
}

static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
						struct nvme_queue *nvmeq)
{
1120
	struct nvme_ctrl *ctrl = &dev->ctrl;
M
Matthew Wilcox 已提交
1121
	struct nvme_command c;
1122
	int flags = NVME_QUEUE_PHYS_CONTIG;
M
Matthew Wilcox 已提交
1123

1124 1125 1126 1127 1128 1129 1130 1131
	/*
	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
	 * set. Since URGENT priority is zeroes, it makes all queues
	 * URGENT.
	 */
	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
		flags |= NVME_SQ_PRIO_MEDIUM;

1132
	/*
M
Minwoo Im 已提交
1133
	 * Note: we (ab)use the fact that the prp fields survive if no data
1134 1135
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1136 1137 1138 1139 1140 1141 1142 1143
	memset(&c, 0, sizeof(c));
	c.create_sq.opcode = nvme_admin_create_sq;
	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
	c.create_sq.sqid = cpu_to_le16(qid);
	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_sq.sq_flags = cpu_to_le16(flags);
	c.create_sq.cqid = cpu_to_le16(qid);

1144
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
}

static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
}

static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
}

1157
static void abort_endio(struct request *req, blk_status_t error)
1158
{
C
Christoph Hellwig 已提交
1159 1160
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
1161

1162 1163
	dev_warn(nvmeq->dev->ctrl.device,
		 "Abort status: 0x%x", nvme_req(req)->status);
1164 1165
	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
	blk_mq_free_request(req);
1166 1167
}

K
Keith Busch 已提交
1168 1169 1170 1171 1172 1173 1174
static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
{
	/* If true, indicates loss of adapter communication, possibly by a
	 * NVMe Subsystem reset.
	 */
	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);

1175 1176 1177
	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
	switch (dev->ctrl.state) {
	case NVME_CTRL_RESETTING:
1178
	case NVME_CTRL_CONNECTING:
K
Keith Busch 已提交
1179
		return false;
1180 1181 1182
	default:
		break;
	}
K
Keith Busch 已提交
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210

	/* We shouldn't reset unless the controller is on fatal error state
	 * _or_ if we lost the communication with it.
	 */
	if (!(csts & NVME_CSTS_CFS) && !nssro)
		return false;

	return true;
}

static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
{
	/* Read a config register to help see what died. */
	u16 pci_status;
	int result;

	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
				      &pci_status);
	if (result == PCIBIOS_SUCCESSFUL)
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
			 csts, pci_status);
	else
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
			 csts, result);
}

1211
static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
K
Keith Busch 已提交
1212
{
C
Christoph Hellwig 已提交
1213 1214
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
K
Keith Busch 已提交
1215
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
1216 1217
	struct request *abort_req;
	struct nvme_command cmd;
K
Keith Busch 已提交
1218 1219
	u32 csts = readl(dev->bar + NVME_REG_CSTS);

W
Wen Xiong 已提交
1220 1221 1222 1223 1224 1225 1226
	/* If PCI error recovery process is happening, we cannot reset or
	 * the recovery mechanism will surely fail.
	 */
	mb();
	if (pci_channel_offline(to_pci_dev(dev->dev)))
		return BLK_EH_RESET_TIMER;

K
Keith Busch 已提交
1227 1228 1229 1230 1231 1232
	/*
	 * Reset immediately if the controller is failed
	 */
	if (nvme_should_reset(dev, csts)) {
		nvme_warn_reset(dev, csts);
		nvme_dev_disable(dev, false);
1233
		nvme_reset_ctrl(&dev->ctrl);
1234
		return BLK_EH_DONE;
K
Keith Busch 已提交
1235
	}
K
Keith Busch 已提交
1236

K
Keith Busch 已提交
1237 1238 1239
	/*
	 * Did we miss an interrupt?
	 */
1240 1241 1242 1243 1244
	if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
		nvme_poll(req->mq_hctx);
	else
		nvme_poll_irqdisable(nvmeq);

1245
	if (blk_mq_request_completed(req)) {
K
Keith Busch 已提交
1246 1247 1248
		dev_warn(dev->ctrl.device,
			 "I/O %d QID %d timeout, completion polled\n",
			 req->tag, nvmeq->qid);
1249
		return BLK_EH_DONE;
K
Keith Busch 已提交
1250 1251
	}

1252
	/*
1253 1254 1255
	 * Shutdown immediately if controller times out while starting. The
	 * reset work will see the pci device disabled when it gets the forced
	 * cancellation error. All outstanding requests are completed on
1256
	 * shutdown, so we return BLK_EH_DONE.
1257
	 */
1258 1259
	switch (dev->ctrl.state) {
	case NVME_CTRL_CONNECTING:
1260
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1261
		fallthrough;
1262
	case NVME_CTRL_DELETING:
1263
		dev_warn_ratelimited(dev->ctrl.device,
1264 1265
			 "I/O %d QID %d timeout, disable controller\n",
			 req->tag, nvmeq->qid);
1266
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1267
		nvme_dev_disable(dev, true);
1268
		return BLK_EH_DONE;
1269 1270
	case NVME_CTRL_RESETTING:
		return BLK_EH_RESET_TIMER;
1271 1272
	default:
		break;
K
Keith Busch 已提交
1273 1274
	}

1275
	/*
B
Baolin Wang 已提交
1276 1277 1278
	 * Shutdown the controller immediately and schedule a reset if the
	 * command was already aborted once before and still hasn't been
	 * returned to the driver, or if this is the admin queue.
1279
	 */
C
Christoph Hellwig 已提交
1280
	if (!nvmeq->qid || iod->aborted) {
1281
		dev_warn(dev->ctrl.device,
1282 1283
			 "I/O %d QID %d timeout, reset controller\n",
			 req->tag, nvmeq->qid);
1284
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1285
		nvme_dev_disable(dev, false);
1286
		nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
1287

1288
		return BLK_EH_DONE;
K
Keith Busch 已提交
1289 1290
	}

1291
	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1292
		atomic_inc(&dev->ctrl.abort_limit);
1293
		return BLK_EH_RESET_TIMER;
1294
	}
1295
	iod->aborted = 1;
M
Matias Bjørling 已提交
1296

K
Keith Busch 已提交
1297 1298
	memset(&cmd, 0, sizeof(cmd));
	cmd.abort.opcode = nvme_admin_abort_cmd;
M
Matias Bjørling 已提交
1299
	cmd.abort.cid = req->tag;
K
Keith Busch 已提交
1300 1301
	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);

1302 1303 1304
	dev_warn(nvmeq->dev->ctrl.device,
		"I/O %d QID %d timeout, aborting\n",
		 req->tag, nvmeq->qid);
1305 1306

	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1307
			BLK_MQ_REQ_NOWAIT);
1308 1309 1310 1311 1312 1313 1314
	if (IS_ERR(abort_req)) {
		atomic_inc(&dev->ctrl.abort_limit);
		return BLK_EH_RESET_TIMER;
	}

	abort_req->end_io_data = NULL;
	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
K
Keith Busch 已提交
1315

1316 1317 1318 1319 1320 1321
	/*
	 * The aborted req will be completed on receiving the abort req.
	 * We enable the timer again. If hit twice, it'll cause a device reset,
	 * as the device then is in a faulty state.
	 */
	return BLK_EH_RESET_TIMER;
K
Keith Busch 已提交
1322 1323
}

M
Matias Bjørling 已提交
1324 1325
static void nvme_free_queue(struct nvme_queue *nvmeq)
{
1326
	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
1327
				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1328 1329
	if (!nvmeq->sq_cmds)
		return;
1330

1331
	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1332
		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1333
				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1334
	} else {
1335
		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
1336
				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1337
	}
1338 1339
}

1340
static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1341 1342 1343
{
	int i;

1344 1345
	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
		dev->ctrl.queue_count--;
1346
		nvme_free_queue(&dev->queues[i]);
1347
	}
1348 1349
}

K
Keith Busch 已提交
1350 1351
/**
 * nvme_suspend_queue - put queue into suspended state
1352
 * @nvmeq: queue to suspend
K
Keith Busch 已提交
1353 1354
 */
static int nvme_suspend_queue(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1355
{
1356
	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
K
Keith Busch 已提交
1357
		return 1;
1358

1359
	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1360
	mb();
1361

1362
	nvmeq->dev->online_queues--;
1363
	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1364
		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
1365 1366
	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
K
Keith Busch 已提交
1367 1368
	return 0;
}
M
Matthew Wilcox 已提交
1369

1370 1371 1372 1373 1374 1375 1376 1377
static void nvme_suspend_io_queues(struct nvme_dev *dev)
{
	int i;

	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
		nvme_suspend_queue(&dev->queues[i]);
}

1378
static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
K
Keith Busch 已提交
1379
{
1380
	struct nvme_queue *nvmeq = &dev->queues[0];
K
Keith Busch 已提交
1381

1382 1383 1384
	if (shutdown)
		nvme_shutdown_ctrl(&dev->ctrl);
	else
1385
		nvme_disable_ctrl(&dev->ctrl);
1386

1387
	nvme_poll_irqdisable(nvmeq);
M
Matthew Wilcox 已提交
1388 1389
}

1390 1391
/*
 * Called only on a device that has been disabled and after all other threads
1392 1393 1394
 * that can check this device's completion queues have synced, except
 * nvme_poll(). This is the last chance for the driver to see a natural
 * completion before nvme_cancel_request() terminates all incomplete requests.
1395 1396 1397 1398 1399
 */
static void nvme_reap_pending_cqes(struct nvme_dev *dev)
{
	int i;

1400 1401
	for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
		spin_lock(&dev->queues[i].cq_poll_lock);
1402
		nvme_process_cq(&dev->queues[i]);
1403 1404
		spin_unlock(&dev->queues[i].cq_poll_lock);
	}
1405 1406
}

1407 1408 1409 1410
static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
				int entry_size)
{
	int q_depth = dev->q_depth;
1411
	unsigned q_size_aligned = roundup(q_depth * entry_size,
1412
					  NVME_CTRL_PAGE_SIZE);
1413 1414

	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1415
		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1416

1417
		mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
1418
		q_depth = div_u64(mem_per_q, entry_size);
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432

		/*
		 * Ensure the reduced q_depth is above some threshold where it
		 * would be better to map queues in system memory with the
		 * original depth
		 */
		if (q_depth < 64)
			return -ENOMEM;
	}

	return q_depth;
}

static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1433
				int qid)
1434
{
1435 1436 1437
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1438
		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1439 1440 1441 1442 1443 1444 1445 1446
		if (nvmeq->sq_cmds) {
			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
							nvmeq->sq_cmds);
			if (nvmeq->sq_dma_addr) {
				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
				return 0;
			}

1447
			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1448
		}
1449
	}
1450

1451
	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
1452
				&nvmeq->sq_dma_addr, GFP_KERNEL);
1453 1454
	if (!nvmeq->sq_cmds)
		return -ENOMEM;
1455 1456 1457
	return 0;
}

1458
static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
M
Matthew Wilcox 已提交
1459
{
1460
	struct nvme_queue *nvmeq = &dev->queues[qid];
M
Matthew Wilcox 已提交
1461

1462 1463
	if (dev->ctrl.queue_count > qid)
		return 0;
M
Matthew Wilcox 已提交
1464

1465
	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
1466 1467
	nvmeq->q_depth = depth;
	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
1468
					 &nvmeq->cq_dma_addr, GFP_KERNEL);
M
Matthew Wilcox 已提交
1469 1470 1471
	if (!nvmeq->cqes)
		goto free_nvmeq;

1472
	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
M
Matthew Wilcox 已提交
1473 1474
		goto free_cqdma;

M
Matthew Wilcox 已提交
1475
	nvmeq->dev = dev;
1476
	spin_lock_init(&nvmeq->sq_lock);
1477
	spin_lock_init(&nvmeq->cq_poll_lock);
M
Matthew Wilcox 已提交
1478
	nvmeq->cq_head = 0;
M
Matthew Wilcox 已提交
1479
	nvmeq->cq_phase = 1;
1480
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
K
Keith Busch 已提交
1481
	nvmeq->qid = qid;
1482
	dev->ctrl.queue_count++;
1483

1484
	return 0;
M
Matthew Wilcox 已提交
1485 1486

 free_cqdma:
1487 1488
	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
			  nvmeq->cq_dma_addr);
M
Matthew Wilcox 已提交
1489
 free_nvmeq:
1490
	return -ENOMEM;
M
Matthew Wilcox 已提交
1491 1492
}

1493
static int queue_request_irq(struct nvme_queue *nvmeq)
1494
{
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
	int nr = nvmeq->dev->ctrl.instance;

	if (use_threaded_interrupts) {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	} else {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	}
1505 1506
}

1507
static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
M
Matthew Wilcox 已提交
1508
{
1509
	struct nvme_dev *dev = nvmeq->dev;
M
Matthew Wilcox 已提交
1510

1511
	nvmeq->sq_tail = 0;
1512
	nvmeq->last_sq_tail = 0;
1513 1514
	nvmeq->cq_head = 0;
	nvmeq->cq_phase = 1;
1515
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1516
	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1517
	nvme_dbbuf_init(dev, nvmeq, qid);
K
Keith Busch 已提交
1518
	dev->online_queues++;
1519
	wmb(); /* ensure the first interrupt sees the initialization */
1520 1521
}

J
Jens Axboe 已提交
1522
static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1523 1524 1525
{
	struct nvme_dev *dev = nvmeq->dev;
	int result;
1526
	u16 vector = 0;
1527

1528 1529
	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);

1530 1531 1532 1533
	/*
	 * A queue's vector matches the queue identifier unless the controller
	 * has only one vector available.
	 */
J
Jens Axboe 已提交
1534 1535 1536
	if (!polled)
		vector = dev->num_vecs == 1 ? 0 : qid;
	else
1537
		set_bit(NVMEQ_POLLED, &nvmeq->flags);
J
Jens Axboe 已提交
1538

1539
	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
K
Keith Busch 已提交
1540 1541
	if (result)
		return result;
M
Matthew Wilcox 已提交
1542 1543 1544

	result = adapter_alloc_sq(dev, qid, nvmeq);
	if (result < 0)
K
Keith Busch 已提交
1545
		return result;
1546
	if (result)
M
Matthew Wilcox 已提交
1547 1548
		goto release_cq;

1549
	nvmeq->cq_vector = vector;
1550
	nvme_init_queue(nvmeq, qid);
J
Jens Axboe 已提交
1551

1552
	if (!polled) {
J
Jens Axboe 已提交
1553 1554 1555 1556
		result = queue_request_irq(nvmeq);
		if (result < 0)
			goto release_sq;
	}
M
Matthew Wilcox 已提交
1557

1558
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1559
	return result;
M
Matthew Wilcox 已提交
1560

1561
release_sq:
1562
	dev->online_queues--;
M
Matthew Wilcox 已提交
1563
	adapter_delete_sq(dev, qid);
1564
release_cq:
M
Matthew Wilcox 已提交
1565
	adapter_delete_cq(dev, qid);
1566
	return result;
M
Matthew Wilcox 已提交
1567 1568
}

1569
static const struct blk_mq_ops nvme_mq_admin_ops = {
1570
	.queue_rq	= nvme_queue_rq,
1571
	.complete	= nvme_pci_complete_rq,
M
Matias Bjørling 已提交
1572
	.init_hctx	= nvme_admin_init_hctx,
1573
	.init_request	= nvme_init_request,
M
Matias Bjørling 已提交
1574 1575 1576
	.timeout	= nvme_timeout,
};

1577
static const struct blk_mq_ops nvme_mq_ops = {
1578 1579 1580 1581 1582 1583 1584 1585
	.queue_rq	= nvme_queue_rq,
	.complete	= nvme_pci_complete_rq,
	.commit_rqs	= nvme_commit_rqs,
	.init_hctx	= nvme_init_hctx,
	.init_request	= nvme_init_request,
	.map_queues	= nvme_pci_map_queues,
	.timeout	= nvme_timeout,
	.poll		= nvme_poll,
1586 1587
};

1588 1589
static void nvme_dev_remove_admin(struct nvme_dev *dev)
{
1590
	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1591 1592 1593 1594 1595
		/*
		 * If the controller was reset during removal, it's possible
		 * user requests may be waiting on a stopped queue. Start the
		 * queue to flush these to completion.
		 */
1596
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1597
		blk_cleanup_queue(dev->ctrl.admin_q);
1598 1599 1600 1601
		blk_mq_free_tag_set(&dev->admin_tagset);
	}
}

M
Matias Bjørling 已提交
1602 1603
static int nvme_alloc_admin_tags(struct nvme_dev *dev)
{
1604
	if (!dev->ctrl.admin_q) {
M
Matias Bjørling 已提交
1605 1606
		dev->admin_tagset.ops = &nvme_mq_admin_ops;
		dev->admin_tagset.nr_hw_queues = 1;
K
Keith Busch 已提交
1607

K
Keith Busch 已提交
1608
		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
1609
		dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
1610
		dev->admin_tagset.numa_node = dev->ctrl.numa_node;
1611
		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1612
		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
M
Matias Bjørling 已提交
1613 1614 1615 1616
		dev->admin_tagset.driver_data = dev;

		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
			return -ENOMEM;
1617
		dev->ctrl.admin_tagset = &dev->admin_tagset;
M
Matias Bjørling 已提交
1618

1619 1620
		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
		if (IS_ERR(dev->ctrl.admin_q)) {
M
Matias Bjørling 已提交
1621 1622 1623
			blk_mq_free_tag_set(&dev->admin_tagset);
			return -ENOMEM;
		}
1624
		if (!blk_get_queue(dev->ctrl.admin_q)) {
1625
			nvme_dev_remove_admin(dev);
1626
			dev->ctrl.admin_q = NULL;
1627 1628
			return -ENODEV;
		}
K
Keith Busch 已提交
1629
	} else
1630
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
M
Matias Bjørling 已提交
1631 1632 1633 1634

	return 0;
}

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
{
	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
}

static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (size <= dev->bar_mapped_size)
		return 0;
	if (size > pci_resource_len(pdev, 0))
		return -ENOMEM;
	if (dev->bar)
		iounmap(dev->bar);
	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
	if (!dev->bar) {
		dev->bar_mapped_size = 0;
		return -ENOMEM;
	}
	dev->bar_mapped_size = size;
	dev->dbs = dev->bar + NVME_REG_DBS;

	return 0;
}

1661
static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
1662
{
1663
	int result;
M
Matthew Wilcox 已提交
1664 1665 1666
	u32 aqa;
	struct nvme_queue *nvmeq;

1667 1668 1669 1670
	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
	if (result < 0)
		return result;

1671
	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1672
				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1673

1674 1675 1676
	if (dev->subsystem &&
	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1677

1678
	result = nvme_disable_ctrl(&dev->ctrl);
1679 1680
	if (result < 0)
		return result;
M
Matthew Wilcox 已提交
1681

1682
	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1683 1684
	if (result)
		return result;
M
Matthew Wilcox 已提交
1685

1686 1687
	dev->ctrl.numa_node = dev_to_node(dev->dev);

1688
	nvmeq = &dev->queues[0];
M
Matthew Wilcox 已提交
1689 1690 1691
	aqa = nvmeq->q_depth - 1;
	aqa |= aqa << 16;

1692 1693 1694
	writel(aqa, dev->bar + NVME_REG_AQA);
	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
M
Matthew Wilcox 已提交
1695

1696
	result = nvme_enable_ctrl(&dev->ctrl);
1697
	if (result)
K
Keith Busch 已提交
1698
		return result;
M
Matias Bjørling 已提交
1699

K
Keith Busch 已提交
1700
	nvmeq->cq_vector = 0;
1701
	nvme_init_queue(nvmeq, 0);
1702
	result = queue_request_irq(nvmeq);
1703
	if (result) {
1704
		dev->online_queues--;
K
Keith Busch 已提交
1705
		return result;
1706
	}
1707

1708
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
M
Matthew Wilcox 已提交
1709 1710 1711
	return result;
}

1712
static int nvme_create_io_queues(struct nvme_dev *dev)
K
Keith Busch 已提交
1713
{
J
Jens Axboe 已提交
1714
	unsigned i, max, rw_queues;
1715
	int ret = 0;
K
Keith Busch 已提交
1716

1717
	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1718
		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1719
			ret = -ENOMEM;
K
Keith Busch 已提交
1720
			break;
1721 1722
		}
	}
K
Keith Busch 已提交
1723

1724
	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1725 1726 1727
	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
				dev->io_queues[HCTX_TYPE_READ];
J
Jens Axboe 已提交
1728 1729 1730 1731
	} else {
		rw_queues = max;
	}

1732
	for (i = dev->online_queues; i <= max; i++) {
J
Jens Axboe 已提交
1733 1734 1735
		bool polled = i > rw_queues;

		ret = nvme_create_queue(&dev->queues[i], i, polled);
K
Keith Busch 已提交
1736
		if (ret)
K
Keith Busch 已提交
1737
			break;
M
Matthew Wilcox 已提交
1738
	}
1739 1740 1741

	/*
	 * Ignore failing Create SQ/CQ commands, we can continue with less
1742 1743
	 * than the desired amount of queues, and even a controller without
	 * I/O queues can still be used to issue admin commands.  This might
1744 1745 1746
	 * be useful to upgrade a buggy firmware for example.
	 */
	return ret >= 0 ? 0 : ret;
M
Matthew Wilcox 已提交
1747 1748
}

1749 1750 1751 1752 1753 1754
static ssize_t nvme_cmb_show(struct device *dev,
			     struct device_attribute *attr,
			     char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

1755
	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1756 1757 1758 1759
		       ndev->cmbloc, ndev->cmbsz);
}
static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);

1760
static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1761
{
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;

	return 1ULL << (12 + 4 * szu);
}

static u32 nvme_cmb_size(struct nvme_dev *dev)
{
	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
}

1772
static void nvme_map_cmb(struct nvme_dev *dev)
1773
{
1774
	u64 size, offset;
1775 1776
	resource_size_t bar_size;
	struct pci_dev *pdev = to_pci_dev(dev->dev);
1777
	int bar;
1778

1779 1780 1781
	if (dev->cmb_size)
		return;

1782
	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1783 1784
	if (!dev->cmbsz)
		return;
1785
	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1786

1787 1788
	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1789 1790
	bar = NVME_CMB_BIR(dev->cmbloc);
	bar_size = pci_resource_len(pdev, bar);
1791 1792

	if (offset > bar_size)
1793
		return;
1794 1795 1796 1797 1798 1799 1800 1801 1802

	/*
	 * Controllers may support a CMB size larger than their BAR,
	 * for example, due to being behind a bridge. Reduce the CMB to
	 * the reported size of the BAR
	 */
	if (size > bar_size - offset)
		size = bar_size - offset;

1803 1804 1805
	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
		dev_warn(dev->ctrl.device,
			 "failed to register the CMB\n");
1806
		return;
1807 1808
	}

1809
	dev->cmb_size = size;
1810 1811 1812 1813 1814
	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);

	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
		pci_p2pmem_publish(pdev, true);
1815 1816 1817 1818 1819

	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
				    &dev_attr_cmb.attr, NULL))
		dev_warn(dev->ctrl.device,
			 "failed to add sysfs attribute for CMB\n");
1820 1821 1822 1823
}

static inline void nvme_release_cmb(struct nvme_dev *dev)
{
1824
	if (dev->cmb_size) {
1825 1826
		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
					     &dev_attr_cmb.attr, NULL);
1827
		dev->cmb_size = 0;
1828 1829 1830
	}
}

1831 1832
static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
{
1833
	u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
1834
	u64 dma_addr = dev->host_mem_descs_dma;
1835 1836 1837 1838 1839 1840 1841
	struct nvme_command c;
	int ret;

	memset(&c, 0, sizeof(c));
	c.features.opcode	= nvme_admin_set_features;
	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
	c.features.dword11	= cpu_to_le32(bits);
1842
	c.features.dword12	= cpu_to_le32(host_mem_size);
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);

	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
	if (ret) {
		dev_warn(dev->ctrl.device,
			 "failed to set host mem (err %d, flags %#x).\n",
			 ret, bits);
	}
	return ret;
}

static void nvme_free_host_mem(struct nvme_dev *dev)
{
	int i;

	for (i = 0; i < dev->nr_host_mem_descs; i++) {
		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1862
		size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
1863

1864 1865 1866
		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
			       le64_to_cpu(desc->addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1867 1868 1869 1870
	}

	kfree(dev->host_mem_desc_bufs);
	dev->host_mem_desc_bufs = NULL;
1871 1872 1873
	dma_free_coherent(dev->dev,
			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
			dev->host_mem_descs, dev->host_mem_descs_dma);
1874
	dev->host_mem_descs = NULL;
1875
	dev->nr_host_mem_descs = 0;
1876 1877
}

1878 1879
static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
		u32 chunk_size)
K
Keith Busch 已提交
1880
{
1881
	struct nvme_host_mem_buf_desc *descs;
1882
	u32 max_entries, len;
1883
	dma_addr_t descs_dma;
1884
	int i = 0;
1885
	void **bufs;
1886
	u64 size, tmp;
1887 1888 1889 1890

	tmp = (preferred + chunk_size - 1);
	do_div(tmp, chunk_size);
	max_entries = tmp;
1891 1892 1893 1894

	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
		max_entries = dev->ctrl.hmmaxd;

1895 1896
	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
				   &descs_dma, GFP_KERNEL);
1897 1898 1899 1900 1901 1902 1903
	if (!descs)
		goto out;

	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
	if (!bufs)
		goto out_free_descs;

1904
	for (size = 0; size < preferred && i < max_entries; size += len) {
1905 1906
		dma_addr_t dma_addr;

1907
		len = min_t(u64, chunk_size, preferred - size);
1908 1909 1910 1911 1912 1913
		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
		if (!bufs[i])
			break;

		descs[i].addr = cpu_to_le64(dma_addr);
1914
		descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
1915 1916 1917
		i++;
	}

1918
	if (!size)
1919 1920 1921 1922 1923
		goto out_free_bufs;

	dev->nr_host_mem_descs = i;
	dev->host_mem_size = size;
	dev->host_mem_descs = descs;
1924
	dev->host_mem_descs_dma = descs_dma;
1925 1926 1927 1928 1929
	dev->host_mem_desc_bufs = bufs;
	return 0;

out_free_bufs:
	while (--i >= 0) {
1930
		size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
1931

1932 1933 1934
		dma_free_attrs(dev->dev, size, bufs[i],
			       le64_to_cpu(descs[i].addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1935 1936 1937 1938
	}

	kfree(bufs);
out_free_descs:
1939 1940
	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
			descs_dma);
1941 1942 1943 1944 1945
out:
	dev->host_mem_descs = NULL;
	return -ENOMEM;
}

1946 1947
static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
{
1948 1949 1950
	u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
	u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
	u64 chunk_size;
1951 1952

	/* start big and work our way down */
1953
	for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
			if (!min || dev->host_mem_size >= min)
				return 0;
			nvme_free_host_mem(dev);
		}
	}

	return -ENOMEM;
}

1964
static int nvme_setup_host_mem(struct nvme_dev *dev)
1965 1966 1967 1968 1969
{
	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
	u64 min = (u64)dev->ctrl.hmmin * 4096;
	u32 enable_bits = NVME_HOST_MEM_ENABLE;
1970
	int ret;
1971 1972 1973 1974 1975 1976 1977

	preferred = min(preferred, max);
	if (min > max) {
		dev_warn(dev->ctrl.device,
			"min host memory (%lld MiB) above limit (%d MiB).\n",
			min >> ilog2(SZ_1M), max_host_mem_size_mb);
		nvme_free_host_mem(dev);
1978
		return 0;
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
	}

	/*
	 * If we already have a buffer allocated check if we can reuse it.
	 */
	if (dev->host_mem_descs) {
		if (dev->host_mem_size >= min)
			enable_bits |= NVME_HOST_MEM_RETURN;
		else
			nvme_free_host_mem(dev);
	}

	if (!dev->host_mem_descs) {
1992 1993 1994
		if (nvme_alloc_host_mem(dev, min, preferred)) {
			dev_warn(dev->ctrl.device,
				"failed to allocate host memory buffer.\n");
1995
			return 0; /* controller must work without HMB */
1996 1997 1998 1999 2000
		}

		dev_info(dev->ctrl.device,
			"allocated %lld MiB host memory buffer.\n",
			dev->host_mem_size >> ilog2(SZ_1M));
2001 2002
	}

2003 2004
	ret = nvme_set_host_mem(dev, enable_bits);
	if (ret)
2005
		nvme_free_host_mem(dev);
2006
	return ret;
K
Keith Busch 已提交
2007 2008
}

2009 2010 2011 2012 2013
/*
 * nirqs is the number of interrupts available for write and read
 * queues. The core already reserved an interrupt for the admin queue.
 */
static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2014
{
2015
	struct nvme_dev *dev = affd->priv;
2016
	unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
2017 2018

	/*
B
Baolin Wang 已提交
2019
	 * If there is no interrupt available for queues, ensure that
2020 2021 2022 2023 2024 2025 2026 2027
	 * the default queue is set to 1. The affinity set size is
	 * also set to one, but the irq core ignores it for this case.
	 *
	 * If only one interrupt is available or 'write_queue' == 0, combine
	 * write and read queues.
	 *
	 * If 'write_queues' > 0, ensure it leaves room for at least one read
	 * queue.
2028
	 */
2029 2030 2031
	if (!nrirqs) {
		nrirqs = 1;
		nr_read_queues = 0;
2032
	} else if (nrirqs == 1 || !nr_write_queues) {
2033
		nr_read_queues = 0;
2034
	} else if (nr_write_queues >= nrirqs) {
2035
		nr_read_queues = 1;
2036
	} else {
2037
		nr_read_queues = nrirqs - nr_write_queues;
2038
	}
2039 2040 2041 2042 2043 2044

	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
	affd->nr_sets = nr_read_queues ? 2 : 1;
2045 2046
}

2047
static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2048 2049 2050
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
	struct irq_affinity affd = {
2051
		.pre_vectors	= 1,
2052 2053
		.calc_sets	= nvme_calc_irq_sets,
		.priv		= dev,
2054
	};
2055
	unsigned int irq_queues, poll_queues;
2056 2057

	/*
2058 2059
	 * Poll queues don't need interrupts, but we need at least one I/O queue
	 * left over for non-polled I/O.
2060
	 */
2061 2062
	poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
	dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
2063

2064 2065 2066 2067
	/*
	 * Initialize for the single interrupt case, will be updated in
	 * nvme_calc_irq_sets().
	 */
2068 2069
	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
	dev->io_queues[HCTX_TYPE_READ] = 0;
2070

2071
	/*
2072 2073 2074
	 * We need interrupts for the admin queue and each non-polled I/O queue,
	 * but some Apple controllers require all queues to use the first
	 * vector.
2075
	 */
2076 2077 2078
	irq_queues = 1;
	if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
		irq_queues += (nr_io_queues - poll_queues);
2079 2080
	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2081 2082
}

2083 2084 2085 2086 2087 2088
static void nvme_disable_io_queues(struct nvme_dev *dev)
{
	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
}

2089 2090 2091 2092 2093
static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
{
	return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
}

2094
static int nvme_setup_io_queues(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2095
{
2096
	struct nvme_queue *adminq = &dev->queues[0];
2097
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2098
	unsigned int nr_io_queues;
2099
	unsigned long size;
2100
	int result;
M
Matthew Wilcox 已提交
2101

2102 2103 2104 2105 2106 2107
	/*
	 * Sample the module parameters once at reset time so that we have
	 * stable values to work with.
	 */
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
2108 2109 2110 2111 2112 2113 2114

	/*
	 * If tags are shared with admin queue (Apple bug), then
	 * make sure we only use one IO queue.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
		nr_io_queues = 1;
2115
	else
2116
		nr_io_queues = dev->nr_allocated_queues - 1;
2117

C
Christoph Hellwig 已提交
2118 2119
	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
	if (result < 0)
M
Matthew Wilcox 已提交
2120
		return result;
C
Christoph Hellwig 已提交
2121

2122
	if (nr_io_queues == 0)
2123
		return 0;
2124 2125
	
	clear_bit(NVMEQ_ENABLED, &adminq->flags);
M
Matthew Wilcox 已提交
2126

2127
	if (dev->cmb_use_sqes) {
2128 2129 2130 2131 2132
		result = nvme_cmb_qdepth(dev, nr_io_queues,
				sizeof(struct nvme_command));
		if (result > 0)
			dev->q_depth = result;
		else
2133
			dev->cmb_use_sqes = false;
2134 2135
	}

2136 2137 2138 2139 2140 2141 2142 2143 2144
	do {
		size = db_bar_size(dev, nr_io_queues);
		result = nvme_remap_bar(dev, size);
		if (!result)
			break;
		if (!--nr_io_queues)
			return -ENOMEM;
	} while (1);
	adminq->q_db = dev->dbs;
2145

2146
 retry:
K
Keith Busch 已提交
2147
	/* Deregister the admin queue's interrupt */
2148
	pci_free_irq(pdev, 0, adminq);
K
Keith Busch 已提交
2149

2150 2151 2152 2153
	/*
	 * If we enable msix early due to not intx, disable it again before
	 * setting up the full range we need.
	 */
2154
	pci_free_irq_vectors(pdev);
2155 2156

	result = nvme_setup_irqs(dev, nr_io_queues);
2157
	if (result <= 0)
2158
		return -EIO;
2159

2160
	dev->num_vecs = result;
J
Jens Axboe 已提交
2161
	result = max(result - 1, 1);
2162
	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
R
Ramachandra Rao Gajula 已提交
2163

2164 2165 2166 2167 2168 2169
	/*
	 * Should investigate if there's a performance win from allocating
	 * more queues than interrupt vectors; it might allow the submission
	 * path to scale better, even if the receive path is limited by the
	 * number of interrupts.
	 */
2170
	result = queue_request_irq(adminq);
2171
	if (result)
K
Keith Busch 已提交
2172
		return result;
2173
	set_bit(NVMEQ_ENABLED, &adminq->flags);
2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189

	result = nvme_create_io_queues(dev);
	if (result || dev->online_queues < 2)
		return result;

	if (dev->online_queues - 1 < dev->max_qid) {
		nr_io_queues = dev->online_queues - 1;
		nvme_disable_io_queues(dev);
		nvme_suspend_io_queues(dev);
		goto retry;
	}
	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
					dev->io_queues[HCTX_TYPE_DEFAULT],
					dev->io_queues[HCTX_TYPE_READ],
					dev->io_queues[HCTX_TYPE_POLL]);
	return 0;
M
Matthew Wilcox 已提交
2190 2191
}

2192
static void nvme_del_queue_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2193
{
K
Keith Busch 已提交
2194
	struct nvme_queue *nvmeq = req->end_io_data;
2195

K
Keith Busch 已提交
2196
	blk_mq_free_request(req);
2197
	complete(&nvmeq->delete_done);
K
Keith Busch 已提交
2198 2199
}

2200
static void nvme_del_cq_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2201
{
K
Keith Busch 已提交
2202
	struct nvme_queue *nvmeq = req->end_io_data;
K
Keith Busch 已提交
2203

2204 2205
	if (error)
		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
K
Keith Busch 已提交
2206 2207

	nvme_del_queue_end(req, error);
K
Keith Busch 已提交
2208 2209
}

K
Keith Busch 已提交
2210
static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2211
{
K
Keith Busch 已提交
2212 2213 2214
	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
	struct request *req;
	struct nvme_command cmd;
2215

K
Keith Busch 已提交
2216 2217 2218
	memset(&cmd, 0, sizeof(cmd));
	cmd.delete_queue.opcode = opcode;
	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2219

2220
	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
K
Keith Busch 已提交
2221 2222
	if (IS_ERR(req))
		return PTR_ERR(req);
2223

K
Keith Busch 已提交
2224 2225
	req->end_io_data = nvmeq;

2226
	init_completion(&nvmeq->delete_done);
K
Keith Busch 已提交
2227 2228 2229 2230
	blk_execute_rq_nowait(q, NULL, req, false,
			opcode == nvme_admin_delete_cq ?
				nvme_del_cq_end : nvme_del_queue_end);
	return 0;
2231 2232
}

2233
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
K
Keith Busch 已提交
2234
{
2235
	int nr_queues = dev->online_queues - 1, sent = 0;
K
Keith Busch 已提交
2236
	unsigned long timeout;
K
Keith Busch 已提交
2237

K
Keith Busch 已提交
2238
 retry:
2239
	timeout = NVME_ADMIN_TIMEOUT;
2240 2241 2242 2243 2244
	while (nr_queues > 0) {
		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
			break;
		nr_queues--;
		sent++;
K
Keith Busch 已提交
2245
	}
2246 2247 2248 2249
	while (sent) {
		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];

		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2250 2251 2252
				timeout);
		if (timeout == 0)
			return false;
2253 2254

		sent--;
2255 2256 2257 2258
		if (nr_queues)
			goto retry;
	}
	return true;
K
Keith Busch 已提交
2259 2260
}

K
Keith Busch 已提交
2261
static void nvme_dev_add(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2262
{
2263 2264
	int ret;

2265
	if (!dev->ctrl.tagset) {
2266
		dev->tagset.ops = &nvme_mq_ops;
2267
		dev->tagset.nr_hw_queues = dev->online_queues - 1;
2268
		dev->tagset.nr_maps = 2; /* default + read */
2269 2270
		if (dev->io_queues[HCTX_TYPE_POLL])
			dev->tagset.nr_maps++;
2271
		dev->tagset.timeout = NVME_IO_TIMEOUT;
2272
		dev->tagset.numa_node = dev->ctrl.numa_node;
2273 2274
		dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
						BLK_MQ_MAX_DEPTH) - 1;
2275
		dev->tagset.cmd_size = sizeof(struct nvme_iod);
2276 2277
		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
		dev->tagset.driver_data = dev;
M
Matthew Wilcox 已提交
2278

2279 2280 2281 2282 2283 2284 2285 2286
		/*
		 * Some Apple controllers requires tags to be unique
		 * across admin and IO queue, so reserve the first 32
		 * tags of the IO queue.
		 */
		if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
			dev->tagset.reserved_tags = NVME_AQ_DEPTH;

2287 2288 2289 2290
		ret = blk_mq_alloc_tag_set(&dev->tagset);
		if (ret) {
			dev_warn(dev->ctrl.device,
				"IO queues tagset allocation failed %d\n", ret);
K
Keith Busch 已提交
2291
			return;
2292
		}
2293
		dev->ctrl.tagset = &dev->tagset;
2294 2295 2296 2297 2298
	} else {
		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);

		/* Free previously allocated queues that are no longer usable */
		nvme_free_queues(dev, dev->online_queues);
2299
	}
2300

2301
	nvme_dbbuf_set(dev);
M
Matthew Wilcox 已提交
2302 2303
}

2304
static int nvme_pci_enable(struct nvme_dev *dev)
2305
{
2306
	int result = -ENOMEM;
2307
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2308 2309 2310 2311 2312 2313

	if (pci_enable_device_mem(pdev))
		return result;

	pci_set_master(pdev);

2314
	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
2315
		goto disable;
2316

2317
	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
K
Keith Busch 已提交
2318
		result = -ENODEV;
2319
		goto disable;
K
Keith Busch 已提交
2320
	}
2321 2322

	/*
2323 2324 2325
	 * Some devices and/or platforms don't advertise or work with INTx
	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
	 * adjust this later.
2326
	 */
2327 2328 2329
	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
	if (result < 0)
		return result;
2330

2331
	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2332

2333
	dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2334
				io_queue_depth);
2335
	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
2336
	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2337
	dev->dbs = dev->bar + 4096;
2338

2339 2340 2341 2342 2343 2344 2345 2346 2347
	/*
	 * Some Apple controllers require a non-standard SQE size.
	 * Interestingly they also seem to ignore the CC:IOSQES register
	 * so we don't bother updating it here.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
		dev->io_sqes = 7;
	else
		dev->io_sqes = NVME_NVM_IOSQES;
2348 2349 2350 2351 2352 2353 2354

	/*
	 * Temporary fix for the Apple controller found in the MacBook8,1 and
	 * some MacBook7,1 to avoid controller resets and data loss.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
		dev->q_depth = 2;
2355 2356
		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
			"set queue depth=%u to work around controller resets\n",
2357
			dev->q_depth);
2358 2359
	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2360
		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2361 2362 2363
		dev->q_depth = 64;
		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
                        "set queue depth=%u\n", dev->q_depth);
2364 2365
	}

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	/*
	 * Controllers with the shared tags quirk need the IO queue to be
	 * big enough so that we get 32 tags for the admin queue
	 */
	if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
	    (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
		dev->q_depth = NVME_AQ_DEPTH + 2;
		dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
			 dev->q_depth);
	}


2378
	nvme_map_cmb(dev);
2379

K
Keith Busch 已提交
2380 2381
	pci_enable_pcie_error_reporting(pdev);
	pci_save_state(pdev);
2382 2383 2384 2385 2386 2387 2388 2389
	return 0;

 disable:
	pci_disable_device(pdev);
	return result;
}

static void nvme_dev_unmap(struct nvme_dev *dev)
2390 2391 2392
{
	if (dev->bar)
		iounmap(dev->bar);
2393
	pci_release_mem_regions(to_pci_dev(dev->dev));
2394 2395 2396
}

static void nvme_pci_disable(struct nvme_dev *dev)
2397
{
2398 2399
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2400
	pci_free_irq_vectors(pdev);
2401

K
Keith Busch 已提交
2402 2403
	if (pci_is_enabled(pdev)) {
		pci_disable_pcie_error_reporting(pdev);
2404
		pci_disable_device(pdev);
K
Keith Busch 已提交
2405 2406 2407
	}
}

2408
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
M
Matthew Wilcox 已提交
2409
{
2410
	bool dead = true, freeze = false;
K
Keith Busch 已提交
2411
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2412

2413
	mutex_lock(&dev->shutdown_lock);
K
Keith Busch 已提交
2414 2415 2416
	if (pci_is_enabled(pdev)) {
		u32 csts = readl(dev->bar + NVME_REG_CSTS);

K
Keith Busch 已提交
2417
		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2418 2419
		    dev->ctrl.state == NVME_CTRL_RESETTING) {
			freeze = true;
K
Keith Busch 已提交
2420
			nvme_start_freeze(&dev->ctrl);
2421
		}
K
Keith Busch 已提交
2422 2423
		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
			pdev->error_state  != pci_channel_io_normal);
2424
	}
2425

K
Keith Busch 已提交
2426 2427 2428 2429
	/*
	 * Give the controller a chance to complete all entered requests if
	 * doing a safe shutdown.
	 */
2430 2431
	if (!dead && shutdown && freeze)
		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2432 2433

	nvme_stop_queues(&dev->ctrl);
2434

2435
	if (!dead && dev->ctrl.queue_count > 0) {
2436
		nvme_disable_io_queues(dev);
2437
		nvme_disable_admin_queue(dev, shutdown);
K
Keith Busch 已提交
2438
	}
2439 2440
	nvme_suspend_io_queues(dev);
	nvme_suspend_queue(&dev->queues[0]);
2441
	nvme_pci_disable(dev);
2442
	nvme_reap_pending_cqes(dev);
2443

2444 2445
	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2446 2447
	blk_mq_tagset_wait_completed_request(&dev->tagset);
	blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
K
Keith Busch 已提交
2448 2449 2450 2451 2452 2453

	/*
	 * The driver will not be starting up queues again if shutting down so
	 * must flush all entered requests to their failed completion to avoid
	 * deadlocking blk-mq hot-cpu notifier.
	 */
2454
	if (shutdown) {
K
Keith Busch 已提交
2455
		nvme_start_queues(&dev->ctrl);
2456 2457 2458
		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
			blk_mq_unquiesce_queue(dev->ctrl.admin_q);
	}
2459
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2460 2461
}

2462 2463 2464 2465 2466 2467 2468 2469
static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
{
	if (!nvme_wait_reset(&dev->ctrl))
		return -EBUSY;
	nvme_dev_disable(dev, shutdown);
	return 0;
}

M
Matthew Wilcox 已提交
2470 2471
static int nvme_setup_prp_pools(struct nvme_dev *dev)
{
2472
	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
C
Christoph Hellwig 已提交
2473 2474
						NVME_CTRL_PAGE_SIZE,
						NVME_CTRL_PAGE_SIZE, 0);
M
Matthew Wilcox 已提交
2475 2476 2477
	if (!dev->prp_page_pool)
		return -ENOMEM;

2478
	/* Optimisation for I/Os between 4k and 128k */
2479
	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2480 2481 2482 2483 2484
						256, 256, 0);
	if (!dev->prp_small_pool) {
		dma_pool_destroy(dev->prp_page_pool);
		return -ENOMEM;
	}
M
Matthew Wilcox 已提交
2485 2486 2487 2488 2489 2490
	return 0;
}

static void nvme_release_prp_pools(struct nvme_dev *dev)
{
	dma_pool_destroy(dev->prp_page_pool);
2491
	dma_pool_destroy(dev->prp_small_pool);
M
Matthew Wilcox 已提交
2492 2493
}

2494 2495 2496 2497 2498 2499 2500
static void nvme_free_tagset(struct nvme_dev *dev)
{
	if (dev->tagset.tags)
		blk_mq_free_tag_set(&dev->tagset);
	dev->ctrl.tagset = NULL;
}

2501
static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2502
{
2503
	struct nvme_dev *dev = to_nvme_dev(ctrl);
2504

2505
	nvme_dbbuf_dma_free(dev);
2506
	nvme_free_tagset(dev);
2507 2508
	if (dev->ctrl.admin_q)
		blk_put_queue(dev->ctrl.admin_q);
2509
	free_opal_dev(dev->ctrl.opal_dev);
2510
	mempool_destroy(dev->iod_mempool);
2511 2512
	put_device(dev->dev);
	kfree(dev->queues);
2513 2514 2515
	kfree(dev);
}

2516
static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2517
{
2518 2519 2520 2521 2522
	/*
	 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
	 * may be holding this pci_dev's device lock.
	 */
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2523
	nvme_get_ctrl(&dev->ctrl);
2524
	nvme_dev_disable(dev, false);
2525
	nvme_kill_queues(&dev->ctrl);
2526
	if (!queue_work(nvme_wq, &dev->remove_work))
2527 2528 2529
		nvme_put_ctrl(&dev->ctrl);
}

2530
static void nvme_reset_work(struct work_struct *work)
2531
{
2532 2533
	struct nvme_dev *dev =
		container_of(work, struct nvme_dev, ctrl.reset_work);
2534
	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2535
	int result;
2536

2537 2538
	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
		result = -ENODEV;
2539
		goto out;
2540
	}
2541

2542 2543 2544 2545
	/*
	 * If we're called to reset a live controller first shut it down before
	 * moving on.
	 */
2546
	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2547
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2548
	nvme_sync_queues(&dev->ctrl);
2549

2550
	mutex_lock(&dev->shutdown_lock);
2551
	result = nvme_pci_enable(dev);
2552
	if (result)
2553
		goto out_unlock;
2554

2555
	result = nvme_pci_configure_admin_queue(dev);
2556
	if (result)
2557
		goto out_unlock;
2558

K
Keith Busch 已提交
2559 2560
	result = nvme_alloc_admin_tags(dev);
	if (result)
2561
		goto out_unlock;
2562

2563 2564 2565 2566
	/*
	 * Limit the max command size to prevent iod->sg allocations going
	 * over a single page.
	 */
2567 2568
	dev->ctrl.max_hw_sectors = min_t(u32,
		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2569
	dev->ctrl.max_segments = NVME_MAX_SEGS;
2570 2571 2572 2573 2574 2575

	/*
	 * Don't limit the IOMMU merged segment size.
	 */
	dma_set_max_seg_size(dev->dev, 0xffffffff);

2576 2577 2578 2579 2580 2581 2582 2583 2584
	mutex_unlock(&dev->shutdown_lock);

	/*
	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
	 * initializing procedure here.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller CONNECTING\n");
2585
		result = -EBUSY;
2586 2587
		goto out;
	}
2588

2589 2590 2591 2592 2593 2594
	/*
	 * We do not support an SGL for metadata (yet), so we are limited to a
	 * single integrity segment for the separate metadata pointer.
	 */
	dev->ctrl.max_integrity_segments = 1;

2595 2596
	result = nvme_init_identify(&dev->ctrl);
	if (result)
2597
		goto out;
2598

2599 2600 2601 2602 2603 2604 2605 2606 2607
	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
		if (!dev->ctrl.opal_dev)
			dev->ctrl.opal_dev =
				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
		else if (was_suspend)
			opal_unlock_from_suspend(dev->ctrl.opal_dev);
	} else {
		free_opal_dev(dev->ctrl.opal_dev);
		dev->ctrl.opal_dev = NULL;
2608
	}
2609

2610 2611 2612 2613 2614 2615 2616
	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
		result = nvme_dbbuf_dma_alloc(dev);
		if (result)
			dev_warn(dev->dev,
				 "unable to allocate dma for dbbuf\n");
	}

2617 2618 2619 2620 2621
	if (dev->ctrl.hmpre) {
		result = nvme_setup_host_mem(dev);
		if (result < 0)
			goto out;
	}
2622

2623
	result = nvme_setup_io_queues(dev);
2624
	if (result)
2625
		goto out;
2626

2627 2628 2629 2630
	/*
	 * Keep the controller around but remove all namespaces if we don't have
	 * any working I/O queue.
	 */
2631
	if (dev->online_queues < 2) {
2632
		dev_warn(dev->ctrl.device, "IO queues not created\n");
2633
		nvme_kill_queues(&dev->ctrl);
2634
		nvme_remove_namespaces(&dev->ctrl);
2635
		nvme_free_tagset(dev);
2636
	} else {
2637
		nvme_start_queues(&dev->ctrl);
K
Keith Busch 已提交
2638
		nvme_wait_freeze(&dev->ctrl);
K
Keith Busch 已提交
2639
		nvme_dev_add(dev);
K
Keith Busch 已提交
2640
		nvme_unfreeze(&dev->ctrl);
2641 2642
	}

2643 2644 2645 2646
	/*
	 * If only admin queue live, keep it to do further investigation or
	 * recovery.
	 */
K
Keith Busch 已提交
2647
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2648
		dev_warn(dev->ctrl.device,
K
Keith Busch 已提交
2649
			"failed to mark controller live state\n");
2650
		result = -ENODEV;
2651 2652
		goto out;
	}
2653

2654
	nvme_start_ctrl(&dev->ctrl);
2655
	return;
2656

2657 2658
 out_unlock:
	mutex_unlock(&dev->shutdown_lock);
2659
 out:
2660 2661 2662 2663
	if (result)
		dev_warn(dev->ctrl.device,
			 "Removing after probe failure status: %d\n", result);
	nvme_remove_dead_ctrl(dev);
2664 2665
}

2666
static void nvme_remove_dead_ctrl_work(struct work_struct *work)
K
Keith Busch 已提交
2667
{
2668
	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2669
	struct pci_dev *pdev = to_pci_dev(dev->dev);
K
Keith Busch 已提交
2670 2671

	if (pci_get_drvdata(pdev))
K
Keith Busch 已提交
2672
		device_release_driver(&pdev->dev);
2673
	nvme_put_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2674 2675
}

2676
static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
T
Tejun Heo 已提交
2677
{
2678
	*val = readl(to_nvme_dev(ctrl)->bar + off);
2679
	return 0;
T
Tejun Heo 已提交
2680 2681
}

2682
static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2683
{
2684 2685 2686
	writel(val, to_nvme_dev(ctrl)->bar + off);
	return 0;
}
2687

2688 2689
static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
{
2690
	*val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
2691
	return 0;
2692 2693
}

2694 2695 2696 2697
static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);

2698
	return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
2699 2700
}

2701
static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
M
Ming Lin 已提交
2702
	.name			= "pcie",
2703
	.module			= THIS_MODULE,
2704 2705
	.flags			= NVME_F_METADATA_SUPPORTED |
				  NVME_F_PCI_P2PDMA,
2706
	.reg_read32		= nvme_pci_reg_read32,
2707
	.reg_write32		= nvme_pci_reg_write32,
2708
	.reg_read64		= nvme_pci_reg_read64,
2709
	.free_ctrl		= nvme_pci_free_ctrl,
2710
	.submit_async_event	= nvme_pci_submit_async_event,
2711
	.get_address		= nvme_pci_get_address,
2712
};
2713

2714 2715 2716 2717
static int nvme_dev_map(struct nvme_dev *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2718
	if (pci_request_mem_regions(pdev, "nvme"))
2719 2720
		return -ENODEV;

2721
	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2722 2723
		goto release;

M
Max Gurtovoy 已提交
2724
	return 0;
2725
  release:
M
Max Gurtovoy 已提交
2726 2727
	pci_release_mem_regions(pdev);
	return -ENODEV;
2728 2729
}

2730
static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
{
	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
		/*
		 * Several Samsung devices seem to drop off the PCIe bus
		 * randomly when APST is on and uses the deepest sleep state.
		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
		 * 950 PRO 256GB", but it seems to be restricted to two Dell
		 * laptops.
		 */
		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
			return NVME_QUIRK_NO_DEEPEST_PS;
2745 2746 2747
	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
		/*
		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2748 2749 2750
		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
		 * within few minutes after bootup on a Coffee Lake board -
		 * ASUS PRIME Z370-A
2751 2752
		 */
		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2753 2754
		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
2755
			return NVME_QUIRK_NO_APST;
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
	} else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
		    pdev->device == 0xa808 || pdev->device == 0xa809)) ||
		   (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
		/*
		 * Forcing to use host managed nvme power settings for
		 * lowest idle power with quick resume latency on
		 * Samsung and Toshiba SSDs based on suspend behavior
		 * on Coffee Lake board for LENOVO C640
		 */
		if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
		     dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
			return NVME_QUIRK_SIMPLE_SUSPEND;
2768 2769 2770 2771 2772
	}

	return 0;
}

2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
#ifdef CONFIG_ACPI
static bool nvme_acpi_storage_d3(struct pci_dev *dev)
{
	struct acpi_device *adev;
	struct pci_dev *root;
	acpi_handle handle;
	acpi_status status;
	u8 val;

	/*
	 * Look for _DSD property specifying that the storage device on the port
	 * must use D3 to support deep platform power savings during
	 * suspend-to-idle.
	 */
	root = pcie_find_root_port(dev);
	if (!root)
		return false;

	adev = ACPI_COMPANION(&root->dev);
	if (!adev)
		return false;

	/*
	 * The property is defined in the PXSX device for South complex ports
	 * and in the PEGP device for North complex ports.
	 */
	status = acpi_get_handle(adev->handle, "PXSX", &handle);
	if (ACPI_FAILURE(status)) {
		status = acpi_get_handle(adev->handle, "PEGP", &handle);
		if (ACPI_FAILURE(status))
			return false;
	}

	if (acpi_bus_get_device(handle, &adev))
		return false;

	if (fwnode_property_read_u8(acpi_fwnode_handle(adev), "StorageD3Enable",
			&val))
		return false;
	return val == 1;
}
#else
static inline bool nvme_acpi_storage_d3(struct pci_dev *dev)
{
	return false;
}
#endif /* CONFIG_ACPI */

2821 2822 2823
static void nvme_async_probe(void *data, async_cookie_t cookie)
{
	struct nvme_dev *dev = data;
2824

2825
	flush_work(&dev->ctrl.reset_work);
2826
	flush_work(&dev->ctrl.scan_work);
2827
	nvme_put_ctrl(&dev->ctrl);
2828 2829
}

2830
static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
M
Matthew Wilcox 已提交
2831
{
M
Matias Bjørling 已提交
2832
	int node, result = -ENOMEM;
M
Matthew Wilcox 已提交
2833
	struct nvme_dev *dev;
2834
	unsigned long quirks = id->driver_data;
2835
	size_t alloc_size;
M
Matthew Wilcox 已提交
2836

M
Matias Bjørling 已提交
2837 2838
	node = dev_to_node(&pdev->dev);
	if (node == NUMA_NO_NODE)
2839
		set_dev_node(&pdev->dev, first_memory_node);
M
Matias Bjørling 已提交
2840 2841

	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2842 2843
	if (!dev)
		return -ENOMEM;
2844

2845 2846 2847 2848 2849
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
	dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
	dev->queues = kcalloc_node(dev->nr_allocated_queues,
			sizeof(struct nvme_queue), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2850 2851 2852
	if (!dev->queues)
		goto free;

2853
	dev->dev = get_device(&pdev->dev);
K
Keith Busch 已提交
2854
	pci_set_drvdata(pdev, dev);
2855

2856 2857
	result = nvme_dev_map(dev);
	if (result)
2858
		goto put_pci;
2859

2860
	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
2861
	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
2862
	mutex_init(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2863

M
Matthew Wilcox 已提交
2864 2865
	result = nvme_setup_prp_pools(dev);
	if (result)
2866
		goto unmap;
2867

2868
	quirks |= check_vendor_combination_bug(pdev);
2869

2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
	if (!noacpi && nvme_acpi_storage_d3(pdev)) {
		/*
		 * Some systems use a bios work around to ask for D3 on
		 * platforms that support kernel managed suspend.
		 */
		dev_info(&pdev->dev,
			 "platform quirk: setting simple suspend\n");
		quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
	}

2880 2881 2882 2883
	/*
	 * Double check that our mempool alloc size will cover the biggest
	 * command we support.
	 */
2884
	alloc_size = nvme_pci_iod_alloc_size();
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
	WARN_ON_ONCE(alloc_size > PAGE_SIZE);

	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
						mempool_kfree,
						(void *) alloc_size,
						GFP_KERNEL, node);
	if (!dev->iod_mempool) {
		result = -ENOMEM;
		goto release_pools;
	}

2896 2897 2898 2899 2900
	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
			quirks);
	if (result)
		goto release_mempool;

2901 2902
	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));

2903
	nvme_reset_ctrl(&dev->ctrl);
2904
	async_schedule(nvme_async_probe, dev);
2905

M
Matthew Wilcox 已提交
2906 2907
	return 0;

2908 2909
 release_mempool:
	mempool_destroy(dev->iod_mempool);
2910
 release_pools:
M
Matthew Wilcox 已提交
2911
	nvme_release_prp_pools(dev);
2912 2913
 unmap:
	nvme_dev_unmap(dev);
K
Keith Busch 已提交
2914
 put_pci:
2915
	put_device(dev->dev);
M
Matthew Wilcox 已提交
2916 2917 2918 2919 2920 2921
 free:
	kfree(dev->queues);
	kfree(dev);
	return result;
}

2922
static void nvme_reset_prepare(struct pci_dev *pdev)
2923
{
K
Keith Busch 已提交
2924
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2925 2926 2927 2928 2929 2930 2931 2932

	/*
	 * We don't need to check the return value from waiting for the reset
	 * state as pci_dev device lock is held, making it impossible to race
	 * with ->remove().
	 */
	nvme_disable_prepare_reset(dev, false);
	nvme_sync_queues(&dev->ctrl);
2933
}
2934

2935 2936
static void nvme_reset_done(struct pci_dev *pdev)
{
2937
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2938 2939 2940

	if (!nvme_try_sched_reset(&dev->ctrl))
		flush_work(&dev->ctrl.reset_work);
2941 2942
}

2943 2944 2945
static void nvme_shutdown(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2946

2947
	nvme_disable_prepare_reset(dev, true);
2948 2949
}

2950 2951 2952 2953 2954
/*
 * The driver's remove may be called on a device in a partially initialized
 * state. This function must not have any dependencies on the device state in
 * order to proceed.
 */
2955
static void nvme_remove(struct pci_dev *pdev)
M
Matthew Wilcox 已提交
2956 2957
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
K
Keith Busch 已提交
2958

2959
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
K
Keith Busch 已提交
2960
	pci_set_drvdata(pdev, NULL);
2961

2962
	if (!pci_device_is_present(pdev)) {
2963
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
2964
		nvme_dev_disable(dev, true);
2965
		nvme_dev_remove_admin(dev);
2966
	}
2967

2968
	flush_work(&dev->ctrl.reset_work);
2969 2970
	nvme_stop_ctrl(&dev->ctrl);
	nvme_remove_namespaces(&dev->ctrl);
2971
	nvme_dev_disable(dev, true);
2972
	nvme_release_cmb(dev);
2973
	nvme_free_host_mem(dev);
M
Matias Bjørling 已提交
2974
	nvme_dev_remove_admin(dev);
2975
	nvme_free_queues(dev, 0);
K
Keith Busch 已提交
2976
	nvme_release_prp_pools(dev);
2977
	nvme_dev_unmap(dev);
2978
	nvme_uninit_ctrl(&dev->ctrl);
M
Matthew Wilcox 已提交
2979 2980
}

2981
#ifdef CONFIG_PM_SLEEP
2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
{
	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
}

static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
{
	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
}

static int nvme_resume(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
	struct nvme_ctrl *ctrl = &ndev->ctrl;

2997
	if (ndev->last_ps == U32_MAX ||
2998
	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
2999
		return nvme_try_sched_reset(&ndev->ctrl);
3000 3001 3002
	return 0;
}

3003 3004 3005 3006
static int nvme_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);
3007 3008 3009
	struct nvme_ctrl *ctrl = &ndev->ctrl;
	int ret = -EBUSY;

3010 3011
	ndev->last_ps = U32_MAX;

3012 3013 3014 3015 3016 3017 3018
	/*
	 * The platform does not remove power for a kernel managed suspend so
	 * use host managed nvme power settings for lowest idle power if
	 * possible. This should have quicker resume latency than a full device
	 * shutdown.  But if the firmware is involved after the suspend or the
	 * device does not support any non-default power states, shut down the
	 * device fully.
3019 3020 3021 3022 3023
	 *
	 * If ASPM is not enabled for the device, shut down the device and allow
	 * the PCI bus layer to put it into D3 in order to take the PCIe link
	 * down, so as to allow the platform to achieve its minimum low-power
	 * state (which may not be possible if the link is up).
3024 3025 3026 3027 3028
	 *
	 * If a host memory buffer is enabled, shut down the device as the NVMe
	 * specification allows the device to access the host memory buffer in
	 * host DRAM from all power states, but hosts will fail access to DRAM
	 * during S3.
3029
	 */
3030
	if (pm_suspend_via_firmware() || !ctrl->npss ||
3031
	    !pcie_aspm_enabled(pdev) ||
3032
	    ndev->nr_host_mem_descs ||
3033 3034
	    (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
		return nvme_disable_prepare_reset(ndev, true);
3035 3036 3037 3038 3039

	nvme_start_freeze(ctrl);
	nvme_wait_freeze(ctrl);
	nvme_sync_queues(ctrl);

K
Keith Busch 已提交
3040
	if (ctrl->state != NVME_CTRL_LIVE)
3041 3042 3043 3044 3045 3046
		goto unfreeze;

	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
	if (ret < 0)
		goto unfreeze;

3047 3048 3049 3050 3051 3052 3053
	/*
	 * A saved state prevents pci pm from generically controlling the
	 * device's power. If we're using protocol specific settings, we don't
	 * want pci interfering.
	 */
	pci_save_state(pdev);

3054 3055 3056 3057 3058
	ret = nvme_set_power_state(ctrl, ctrl->npss);
	if (ret < 0)
		goto unfreeze;

	if (ret) {
3059 3060 3061
		/* discard the saved state */
		pci_load_saved_state(pdev, NULL);

3062 3063
		/*
		 * Clearing npss forces a controller reset on resume. The
3064
		 * correct value will be rediscovered then.
3065
		 */
3066
		ret = nvme_disable_prepare_reset(ndev, true);
3067 3068 3069 3070 3071 3072 3073 3074 3075 3076
		ctrl->npss = 0;
	}
unfreeze:
	nvme_unfreeze(ctrl);
	return ret;
}

static int nvme_simple_suspend(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3077

3078
	return nvme_disable_prepare_reset(ndev, true);
3079 3080
}

3081
static int nvme_simple_resume(struct device *dev)
3082 3083 3084 3085
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);

3086
	return nvme_try_sched_reset(&ndev->ctrl);
3087 3088
}

3089
static const struct dev_pm_ops nvme_dev_pm_ops = {
3090 3091 3092 3093 3094 3095 3096 3097
	.suspend	= nvme_suspend,
	.resume		= nvme_resume,
	.freeze		= nvme_simple_suspend,
	.thaw		= nvme_simple_resume,
	.poweroff	= nvme_simple_suspend,
	.restore	= nvme_simple_resume,
};
#endif /* CONFIG_PM_SLEEP */
M
Matthew Wilcox 已提交
3098

K
Keith Busch 已提交
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	/*
	 * A frozen channel requires a reset. When detected, this method will
	 * shutdown the controller to quiesce. The controller will be restarted
	 * after the slot reset through driver's slot_reset callback.
	 */
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
	case pci_channel_io_frozen:
K
Keith Busch 已提交
3113 3114
		dev_warn(dev->ctrl.device,
			"frozen state error detected, reset controller\n");
3115
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
3116 3117
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
K
Keith Busch 已提交
3118 3119
		dev_warn(dev->ctrl.device,
			"failure state error detected, request disconnect\n");
K
Keith Busch 已提交
3120 3121 3122 3123 3124 3125 3126 3127 3128
		return PCI_ERS_RESULT_DISCONNECT;
	}
	return PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

3129
	dev_info(dev->ctrl.device, "restart after slot reset\n");
K
Keith Busch 已提交
3130
	pci_restore_state(pdev);
3131
	nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
3132 3133 3134 3135 3136
	return PCI_ERS_RESULT_RECOVERED;
}

static void nvme_error_resume(struct pci_dev *pdev)
{
K
Keith Busch 已提交
3137 3138 3139
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	flush_work(&dev->ctrl.reset_work);
K
Keith Busch 已提交
3140 3141
}

3142
static const struct pci_error_handlers nvme_err_handler = {
M
Matthew Wilcox 已提交
3143 3144 3145
	.error_detected	= nvme_error_detected,
	.slot_reset	= nvme_slot_reset,
	.resume		= nvme_error_resume,
3146 3147
	.reset_prepare	= nvme_reset_prepare,
	.reset_done	= nvme_reset_done,
M
Matthew Wilcox 已提交
3148 3149
};

3150
static const struct pci_device_id nvme_id_table[] = {
3151
	{ PCI_VDEVICE(INTEL, 0x0953),	/* Intel 750/P3500/P3600/P3700 */
3152
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3153
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3154
	{ PCI_VDEVICE(INTEL, 0x0a53),	/* Intel P3520 */
3155
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3156
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3157
	{ PCI_VDEVICE(INTEL, 0x0a54),	/* Intel P4500/P4600 */
3158
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3159
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3160
	{ PCI_VDEVICE(INTEL, 0x0a55),	/* Dell Express Flash P4600 */
3161 3162
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3163
	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
3164
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3165
				NVME_QUIRK_MEDIUM_PRIO_SQ |
3166 3167
				NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3168 3169
	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3170
	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
3171 3172
		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3173 3174
	{ PCI_DEVICE(0x126f, 0x2263),	/* Silicon Motion unidentified */
		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
3175 3176
	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3177 3178
	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3179 3180
	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3181 3182
	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3183 3184 3185 3186
	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
C
Christoph Hellwig 已提交
3187 3188 3189 3190
	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
W
Wei Xu 已提交
3191 3192
	{ PCI_DEVICE(0x1d1d, 0x2601),	/* CNEX Granby */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
3193 3194
	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3195 3196 3197
	{ PCI_DEVICE(0x1cc1, 0x8201),   /* ADATA SX8200PNP 512GB */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3198 3199
	{ PCI_DEVICE(0x1c5c, 0x1504),   /* SK Hynix PC400 */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3200 3201
	{ PCI_DEVICE(0x15b7, 0x2001),   /*  Sandisk Skyhawk */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3202 3203
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR },
3204
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
3205 3206
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR |
3207 3208
				NVME_QUIRK_128_BYTES_SQES |
				NVME_QUIRK_SHARED_TAGS },
3209 3210

	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
M
Matthew Wilcox 已提交
3211 3212 3213 3214 3215 3216 3217 3218
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, nvme_id_table);

static struct pci_driver nvme_driver = {
	.name		= "nvme",
	.id_table	= nvme_id_table,
	.probe		= nvme_probe,
3219
	.remove		= nvme_remove,
3220
	.shutdown	= nvme_shutdown,
3221
#ifdef CONFIG_PM_SLEEP
3222 3223 3224
	.driver		= {
		.pm	= &nvme_dev_pm_ops,
	},
3225
#endif
3226
	.sriov_configure = pci_sriov_configure_simple,
M
Matthew Wilcox 已提交
3227 3228 3229 3230 3231
	.err_handler	= &nvme_err_handler,
};

static int __init nvme_init(void)
{
3232 3233 3234
	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3235
	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3236

3237
	return pci_register_driver(&nvme_driver);
M
Matthew Wilcox 已提交
3238 3239 3240 3241 3242
}

static void __exit nvme_exit(void)
{
	pci_unregister_driver(&nvme_driver);
3243
	flush_workqueue(nvme_wq);
M
Matthew Wilcox 已提交
3244 3245 3246 3247
}

MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
MODULE_LICENSE("GPL");
3248
MODULE_VERSION("1.0");
M
Matthew Wilcox 已提交
3249 3250
module_init(nvme_init);
module_exit(nvme_exit);