pci.c 86.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
M
Matthew Wilcox 已提交
2 3
/*
 * NVM Express device driver
4
 * Copyright (c) 2011-2014, Intel Corporation.
M
Matthew Wilcox 已提交
5 6
 */

7
#include <linux/acpi.h>
K
Keith Busch 已提交
8
#include <linux/aer.h>
9
#include <linux/async.h>
M
Matthew Wilcox 已提交
10
#include <linux/blkdev.h>
M
Matias Bjørling 已提交
11
#include <linux/blk-mq.h>
12
#include <linux/blk-mq-pci.h>
13
#include <linux/dmi.h>
M
Matthew Wilcox 已提交
14 15 16 17 18
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
19
#include <linux/mutex.h>
20
#include <linux/once.h>
M
Matthew Wilcox 已提交
21
#include <linux/pci.h>
22
#include <linux/suspend.h>
K
Keith Busch 已提交
23
#include <linux/t10-pi.h>
M
Matthew Wilcox 已提交
24
#include <linux/types.h>
25
#include <linux/io-64-nonatomic-lo-hi.h>
26
#include <linux/io-64-nonatomic-hi-lo.h>
27
#include <linux/sed-opal.h>
28
#include <linux/pci-p2pdma.h>
29

Y
yupeng 已提交
30
#include "trace.h"
31 32
#include "nvme.h"

33
#define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
34
#define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
35

C
Chaitanya Kulkarni 已提交
36
#define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
37

38 39 40 41 42 43 44
/*
 * These can be higher, but we need to ensure that any command doesn't
 * require an sg allocation that needs more than a page of data.
 */
#define NVME_MAX_KB_SZ	4096
#define NVME_MAX_SEGS	127

45 46 47
static int use_threaded_interrupts;
module_param(use_threaded_interrupts, int, 0);

48
static bool use_cmb_sqes = true;
49
module_param(use_cmb_sqes, bool, 0444);
50 51
MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");

52 53 54 55
static unsigned int max_host_mem_size_mb = 128;
module_param(max_host_mem_size_mb, uint, 0444);
MODULE_PARM_DESC(max_host_mem_size_mb,
	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
56

C
Chaitanya Kulkarni 已提交
57 58 59 60 61 62
static unsigned int sgl_threshold = SZ_32K;
module_param(sgl_threshold, uint, 0644);
MODULE_PARM_DESC(sgl_threshold,
		"Use SGLs when average request segment size is larger or equal to "
		"this size. Use 0 to disable SGLs.");

63 64
#define NVME_PCI_MIN_QUEUE_SIZE 2
#define NVME_PCI_MAX_QUEUE_SIZE 4095
65 66 67
static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops io_queue_depth_ops = {
	.set = io_queue_depth_set,
68
	.get = param_get_uint,
69 70
};

71
static unsigned int io_queue_depth = 1024;
72
module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
73
MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2 and < 4096");
74

75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
static int io_queue_count_set(const char *val, const struct kernel_param *kp)
{
	unsigned int n;
	int ret;

	ret = kstrtouint(val, 10, &n);
	if (ret != 0 || n > num_possible_cpus())
		return -EINVAL;
	return param_set_uint(val, kp);
}

static const struct kernel_param_ops io_queue_count_ops = {
	.set = io_queue_count_set,
	.get = param_get_uint,
};

91
static unsigned int write_queues;
92
module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
93 94 95 96
MODULE_PARM_DESC(write_queues,
	"Number of queues to use for writes. If not set, reads and writes "
	"will share a queue set.");

97
static unsigned int poll_queues;
98
module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
J
Jens Axboe 已提交
99 100
MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");

101 102 103 104
static bool noacpi;
module_param(noacpi, bool, 0444);
MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");

105 106
struct nvme_dev;
struct nvme_queue;
107

108
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
109
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
110

111 112 113 114
/*
 * Represents an NVM Express device.  Each nvme_dev is a PCI function.
 */
struct nvme_dev {
115
	struct nvme_queue *queues;
116 117 118 119 120 121 122 123
	struct blk_mq_tag_set tagset;
	struct blk_mq_tag_set admin_tagset;
	u32 __iomem *dbs;
	struct device *dev;
	struct dma_pool *prp_page_pool;
	struct dma_pool *prp_small_pool;
	unsigned online_queues;
	unsigned max_qid;
124
	unsigned io_queues[HCTX_MAX_TYPES];
125
	unsigned int num_vecs;
126
	u32 q_depth;
127
	int io_sqes;
128 129
	u32 db_stride;
	void __iomem *bar;
130
	unsigned long bar_mapped_size;
131
	struct work_struct remove_work;
132
	struct mutex shutdown_lock;
133 134
	bool subsystem;
	u64 cmb_size;
135
	bool cmb_use_sqes;
136
	u32 cmbsz;
137
	u32 cmbloc;
138
	struct nvme_ctrl ctrl;
139
	u32 last_ps;
140

141 142
	mempool_t *iod_mempool;

143
	/* shadow doorbell buffer support: */
144 145 146 147
	u32 *dbbuf_dbs;
	dma_addr_t dbbuf_dbs_dma_addr;
	u32 *dbbuf_eis;
	dma_addr_t dbbuf_eis_dma_addr;
148 149 150 151

	/* host memory buffer support: */
	u64 host_mem_size;
	u32 nr_host_mem_descs;
152
	dma_addr_t host_mem_descs_dma;
153 154
	struct nvme_host_mem_buf_desc *host_mem_descs;
	void **host_mem_desc_bufs;
155 156 157
	unsigned int nr_allocated_queues;
	unsigned int nr_write_queues;
	unsigned int nr_poll_queues;
K
Keith Busch 已提交
158
};
159

160 161
static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
{
162 163
	return param_set_uint_minmax(val, kp, NVME_PCI_MIN_QUEUE_SIZE,
			NVME_PCI_MAX_QUEUE_SIZE);
164 165
}

166 167 168 169 170 171 172 173 174 175
static inline unsigned int sq_idx(unsigned int qid, u32 stride)
{
	return qid * 2 * stride;
}

static inline unsigned int cq_idx(unsigned int qid, u32 stride)
{
	return (qid * 2 + 1) * stride;
}

176 177 178 179 180
static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
{
	return container_of(ctrl, struct nvme_dev, ctrl);
}

M
Matthew Wilcox 已提交
181 182 183 184 185
/*
 * An NVM Express queue.  Each device has at least two (one for admin
 * commands and one for I/O commands).
 */
struct nvme_queue {
M
Matthew Wilcox 已提交
186
	struct nvme_dev *dev;
187
	spinlock_t sq_lock;
188
	void *sq_cmds;
189 190
	 /* only used for poll queues: */
	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
K
Keith Busch 已提交
191
	struct nvme_completion *cqes;
M
Matthew Wilcox 已提交
192 193 194
	dma_addr_t sq_dma_addr;
	dma_addr_t cq_dma_addr;
	u32 __iomem *q_db;
195
	u32 q_depth;
196
	u16 cq_vector;
M
Matthew Wilcox 已提交
197
	u16 sq_tail;
198
	u16 last_sq_tail;
M
Matthew Wilcox 已提交
199
	u16 cq_head;
K
Keith Busch 已提交
200
	u16 qid;
201
	u8 cq_phase;
202
	u8 sqes;
203 204
	unsigned long flags;
#define NVMEQ_ENABLED		0
205
#define NVMEQ_SQ_CMB		1
206
#define NVMEQ_DELETE_ERROR	2
207
#define NVMEQ_POLLED		3
208 209 210 211
	u32 *dbbuf_sq_db;
	u32 *dbbuf_cq_db;
	u32 *dbbuf_sq_ei;
	u32 *dbbuf_cq_ei;
212
	struct completion delete_done;
M
Matthew Wilcox 已提交
213 214
};

215
/*
216 217 218 219
 * The nvme_iod describes the data in an I/O.
 *
 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
 * to the actual struct scatterlist.
220 221
 */
struct nvme_iod {
222
	struct nvme_request req;
223
	struct nvme_command cmd;
C
Christoph Hellwig 已提交
224
	struct nvme_queue *nvmeq;
C
Chaitanya Kulkarni 已提交
225
	bool use_sgl;
C
Christoph Hellwig 已提交
226
	int aborted;
227 228 229
	int npages;		/* In the PRP list. 0 means small pool in use */
	int nents;		/* Used in scatterlist */
	dma_addr_t first_dma;
230
	unsigned int dma_len;	/* length of single DMA segment mapping */
231
	dma_addr_t meta_dma;
C
Christoph Hellwig 已提交
232
	struct scatterlist *sg;
M
Matthew Wilcox 已提交
233 234
};

235
static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
236
{
237
	return dev->nr_allocated_queues * 8 * dev->db_stride;
238 239 240 241
}

static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
{
242
	unsigned int mem_size = nvme_dbbuf_size(dev);
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266

	if (dev->dbbuf_dbs)
		return 0;

	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_dbs_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_dbs)
		return -ENOMEM;
	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_eis_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
{
267
	unsigned int mem_size = nvme_dbbuf_size(dev);
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292

	if (dev->dbbuf_dbs) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
	}
	if (dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
		dev->dbbuf_eis = NULL;
	}
}

static void nvme_dbbuf_init(struct nvme_dev *dev,
			    struct nvme_queue *nvmeq, int qid)
{
	if (!dev->dbbuf_dbs || !qid)
		return;

	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
}

293 294 295 296 297 298 299 300 301 302 303
static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
{
	if (!nvmeq->qid)
		return;

	nvmeq->dbbuf_sq_db = NULL;
	nvmeq->dbbuf_cq_db = NULL;
	nvmeq->dbbuf_sq_ei = NULL;
	nvmeq->dbbuf_cq_ei = NULL;
}

304 305
static void nvme_dbbuf_set(struct nvme_dev *dev)
{
306
	struct nvme_command c = { };
307
	unsigned int i;
308 309 310 311 312 313 314 315 316

	if (!dev->dbbuf_dbs)
		return;

	c.dbbuf.opcode = nvme_admin_dbbuf;
	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);

	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
317
		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
318 319
		/* Free memory and continue on */
		nvme_dbbuf_dma_free(dev);
320 321 322

		for (i = 1; i <= dev->online_queues; i++)
			nvme_dbbuf_free(&dev->queues[i]);
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
	}
}

static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
{
	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
}

/* Update dbbuf and return true if an MMIO is required */
static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
					      volatile u32 *dbbuf_ei)
{
	if (dbbuf_db) {
		u16 old_value;

		/*
		 * Ensure that the queue is written before updating
		 * the doorbell in memory
		 */
		wmb();

		old_value = *dbbuf_db;
		*dbbuf_db = value;

347 348 349 350 351 352 353 354
		/*
		 * Ensure that the doorbell is updated before reading the event
		 * index from memory.  The controller needs to provide similar
		 * ordering to ensure the envent index is updated before reading
		 * the doorbell.
		 */
		mb();

355 356 357 358 359
		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
			return false;
	}

	return true;
M
Matthew Wilcox 已提交
360 361
}

362 363 364 365 366
/*
 * Will slightly overestimate the number of pages needed.  This is OK
 * as it only leads to a small amount of wasted memory for the lifetime of
 * the I/O.
 */
367
static int nvme_pci_npages_prp(void)
368
{
369
	unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
370
				      NVME_CTRL_PAGE_SIZE);
371 372 373
	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
}

C
Chaitanya Kulkarni 已提交
374 375 376 377
/*
 * Calculates the number of pages needed for the SGL segments. For example a 4k
 * page can accommodate 256 SGL descriptors.
 */
378
static int nvme_pci_npages_sgl(void)
379
{
380 381
	return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
			PAGE_SIZE);
C
Christoph Hellwig 已提交
382
}
383

384
static size_t nvme_pci_iod_alloc_size(void)
C
Christoph Hellwig 已提交
385
{
386
	size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
C
Chaitanya Kulkarni 已提交
387

388 389
	return sizeof(__le64 *) * npages +
		sizeof(struct scatterlist) * NVME_MAX_SEGS;
C
Christoph Hellwig 已提交
390
}
391

M
Matias Bjørling 已提交
392 393
static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
				unsigned int hctx_idx)
394
{
M
Matias Bjørling 已提交
395
	struct nvme_dev *dev = data;
396
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
397

398 399 400
	WARN_ON(hctx_idx != 0);
	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);

M
Matias Bjørling 已提交
401 402
	hctx->driver_data = nvmeq;
	return 0;
403 404
}

M
Matias Bjørling 已提交
405 406
static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
			  unsigned int hctx_idx)
M
Matthew Wilcox 已提交
407
{
M
Matias Bjørling 已提交
408
	struct nvme_dev *dev = data;
409
	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
M
Matias Bjørling 已提交
410

411
	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
M
Matias Bjørling 已提交
412 413
	hctx->driver_data = nvmeq;
	return 0;
M
Matthew Wilcox 已提交
414 415
}

416 417
static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
		unsigned int hctx_idx, unsigned int numa_node)
M
Matthew Wilcox 已提交
418
{
419
	struct nvme_dev *dev = set->driver_data;
C
Christoph Hellwig 已提交
420
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
421
	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
422
	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
M
Matias Bjørling 已提交
423 424

	BUG_ON(!nvmeq);
C
Christoph Hellwig 已提交
425
	iod->nvmeq = nvmeq;
426 427

	nvme_req(req)->ctrl = &dev->ctrl;
428
	nvme_req(req)->cmd = &iod->cmd;
M
Matias Bjørling 已提交
429 430 431
	return 0;
}

432 433 434 435 436 437 438 439 440
static int queue_irq_offset(struct nvme_dev *dev)
{
	/* if we have more than 1 vec, admin queue offsets us by 1 */
	if (dev->num_vecs > 1)
		return 1;

	return 0;
}

441 442 443
static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
{
	struct nvme_dev *dev = set->driver_data;
444 445 446 447 448 449 450 451
	int i, qoff, offset;

	offset = queue_irq_offset(dev);
	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
		struct blk_mq_queue_map *map = &set->map[i];

		map->nr_queues = dev->io_queues[i];
		if (!map->nr_queues) {
452
			BUG_ON(i == HCTX_TYPE_DEFAULT);
453
			continue;
454 455
		}

J
Jens Axboe 已提交
456 457 458 459
		/*
		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
		 * affinity), so use the regular blk-mq cpu mapping
		 */
460
		map->queue_offset = qoff;
461
		if (i != HCTX_TYPE_POLL && offset)
J
Jens Axboe 已提交
462 463 464
			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
		else
			blk_mq_map_queues(map);
465 466 467 468 469
		qoff += map->nr_queues;
		offset += map->nr_queues;
	}

	return 0;
470 471
}

472 473 474 475
/*
 * Write sq tail if we are asked to, or if the next command would wrap.
 */
static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
476
{
477 478 479 480 481 482 483 484 485
	if (!write_sq) {
		u16 next_tail = nvmeq->sq_tail + 1;

		if (next_tail == nvmeq->q_depth)
			next_tail = 0;
		if (next_tail != nvmeq->last_sq_tail)
			return;
	}

486 487 488
	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
		writel(nvmeq->sq_tail, nvmeq->q_db);
489
	nvmeq->last_sq_tail = nvmeq->sq_tail;
490 491
}

M
Matthew Wilcox 已提交
492
/**
493
 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
M
Matthew Wilcox 已提交
494 495
 * @nvmeq: The queue to use
 * @cmd: The command to send
496
 * @write_sq: whether to write to the SQ doorbell
M
Matthew Wilcox 已提交
497
 */
498 499
static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
			    bool write_sq)
M
Matthew Wilcox 已提交
500
{
501
	spin_lock(&nvmeq->sq_lock);
502 503
	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
	       cmd, sizeof(*cmd));
504 505
	if (++nvmeq->sq_tail == nvmeq->q_depth)
		nvmeq->sq_tail = 0;
506
	nvme_write_sq_db(nvmeq, write_sq);
507 508 509 510 511 512 513 514
	spin_unlock(&nvmeq->sq_lock);
}

static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	spin_lock(&nvmeq->sq_lock);
515 516
	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
		nvme_write_sq_db(nvmeq, true);
517
	spin_unlock(&nvmeq->sq_lock);
M
Matthew Wilcox 已提交
518 519
}

C
Chaitanya Kulkarni 已提交
520
static void **nvme_pci_iod_list(struct request *req)
M
Matthew Wilcox 已提交
521
{
C
Christoph Hellwig 已提交
522
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
523
	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
M
Matthew Wilcox 已提交
524 525
}

526 527 528
static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
529
	int nseg = blk_rq_nr_phys_segments(req);
530 531
	unsigned int avg_seg_size;

532
	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
533

534
	if (!nvme_ctrl_sgl_supported(&dev->ctrl))
535 536 537 538 539 540 541 542
		return false;
	if (!iod->nvmeq->qid)
		return false;
	if (!sgl_threshold || avg_seg_size < sgl_threshold)
		return false;
	return true;
}

543
static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
M
Matthew Wilcox 已提交
544
{
545
	const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
546 547
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	dma_addr_t dma_addr = iod->first_dma;
548 549
	int i;

550 551 552 553 554 555
	for (i = 0; i < iod->npages; i++) {
		__le64 *prp_list = nvme_pci_iod_list(req)[i];
		dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);

		dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
		dma_addr = next_dma_addr;
556
	}
557
}
558

559 560 561 562 563 564
static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
{
	const int last_sg = SGES_PER_PAGE - 1;
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	dma_addr_t dma_addr = iod->first_dma;
	int i;
565

566 567 568
	for (i = 0; i < iod->npages; i++) {
		struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
		dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
569

570 571 572 573
		dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
		dma_addr = next_dma_addr;
	}
}
C
Chaitanya Kulkarni 已提交
574

575 576 577
static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
578

579 580 581 582 583 584
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
		pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
				    rq_dma_dir(req));
	else
		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
}
C
Chaitanya Kulkarni 已提交
585

586 587 588
static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
589

590 591 592 593
	if (iod->dma_len) {
		dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
			       rq_dma_dir(req));
		return;
594
	}
595

596 597 598 599 600 601 602 603 604 605
	WARN_ON_ONCE(!iod->nents);

	nvme_unmap_sg(dev, req);
	if (iod->npages == 0)
		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
			      iod->first_dma);
	else if (iod->use_sgl)
		nvme_free_sgls(dev, req);
	else
		nvme_free_prps(dev, req);
606
	mempool_free(iod->sg, dev->iod_mempool);
K
Keith Busch 已提交
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622
static void nvme_print_sgl(struct scatterlist *sgl, int nents)
{
	int i;
	struct scatterlist *sg;

	for_each_sg(sgl, sg, nents, i) {
		dma_addr_t phys = sg_phys(sg);
		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
			"dma_address:%pad dma_length:%d\n",
			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
			sg_dma_len(sg));
	}
}

C
Chaitanya Kulkarni 已提交
623 624
static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd)
M
Matthew Wilcox 已提交
625
{
C
Christoph Hellwig 已提交
626
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
627
	struct dma_pool *pool;
628
	int length = blk_rq_payload_bytes(req);
629
	struct scatterlist *sg = iod->sg;
M
Matthew Wilcox 已提交
630 631
	int dma_len = sg_dma_len(sg);
	u64 dma_addr = sg_dma_address(sg);
632
	int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
633
	__le64 *prp_list;
C
Chaitanya Kulkarni 已提交
634
	void **list = nvme_pci_iod_list(req);
635
	dma_addr_t prp_dma;
636
	int nprps, i;
M
Matthew Wilcox 已提交
637

638
	length -= (NVME_CTRL_PAGE_SIZE - offset);
639 640
	if (length <= 0) {
		iod->first_dma = 0;
C
Chaitanya Kulkarni 已提交
641
		goto done;
642
	}
M
Matthew Wilcox 已提交
643

644
	dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
645
	if (dma_len) {
646
		dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
647 648 649 650 651 652
	} else {
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
	}

653
	if (length <= NVME_CTRL_PAGE_SIZE) {
654
		iod->first_dma = dma_addr;
C
Chaitanya Kulkarni 已提交
655
		goto done;
656 657
	}

658
	nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
659 660
	if (nprps <= (256 / 8)) {
		pool = dev->prp_small_pool;
661
		iod->npages = 0;
662 663
	} else {
		pool = dev->prp_page_pool;
664
		iod->npages = 1;
665 666
	}

667
	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
668
	if (!prp_list) {
669
		iod->first_dma = dma_addr;
670
		iod->npages = -1;
671
		return BLK_STS_RESOURCE;
672
	}
673 674
	list[0] = prp_list;
	iod->first_dma = prp_dma;
675 676
	i = 0;
	for (;;) {
677
		if (i == NVME_CTRL_PAGE_SIZE >> 3) {
678
			__le64 *old_prp_list = prp_list;
679
			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
680
			if (!prp_list)
681
				goto free_prps;
682
			list[iod->npages++] = prp_list;
683 684 685
			prp_list[0] = old_prp_list[i - 1];
			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
			i = 1;
686 687
		}
		prp_list[i++] = cpu_to_le64(dma_addr);
688 689 690
		dma_len -= NVME_CTRL_PAGE_SIZE;
		dma_addr += NVME_CTRL_PAGE_SIZE;
		length -= NVME_CTRL_PAGE_SIZE;
691 692 693 694
		if (length <= 0)
			break;
		if (dma_len > 0)
			continue;
695 696
		if (unlikely(dma_len < 0))
			goto bad_sgl;
697 698 699
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
M
Matthew Wilcox 已提交
700
	}
C
Chaitanya Kulkarni 已提交
701 702 703
done:
	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
704
	return BLK_STS_OK;
705 706 707 708
free_prps:
	nvme_free_prps(dev, req);
	return BLK_STS_RESOURCE;
bad_sgl:
709 710 711
	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
			"Invalid SGL for payload:%d nents:%d\n",
			blk_rq_payload_bytes(req), iod->nents);
712
	return BLK_STS_IOERR;
M
Matthew Wilcox 已提交
713 714
}

C
Chaitanya Kulkarni 已提交
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
		struct scatterlist *sg)
{
	sge->addr = cpu_to_le64(sg_dma_address(sg));
	sge->length = cpu_to_le32(sg_dma_len(sg));
	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
}

static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
		dma_addr_t dma_addr, int entries)
{
	sge->addr = cpu_to_le64(dma_addr);
	if (entries < SGES_PER_PAGE) {
		sge->length = cpu_to_le32(entries * sizeof(*sge));
		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
	} else {
		sge->length = cpu_to_le32(PAGE_SIZE);
		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
	}
}

static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
737
		struct request *req, struct nvme_rw_command *cmd, int entries)
C
Chaitanya Kulkarni 已提交
738 739 740 741 742 743
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct dma_pool *pool;
	struct nvme_sgl_desc *sg_list;
	struct scatterlist *sg = iod->sg;
	dma_addr_t sgl_dma;
744
	int i = 0;
C
Chaitanya Kulkarni 已提交
745 746 747 748

	/* setting the transfer type as SGL */
	cmd->flags = NVME_CMD_SGL_METABUF;

749
	if (entries == 1) {
C
Chaitanya Kulkarni 已提交
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
		return BLK_STS_OK;
	}

	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
		pool = dev->prp_small_pool;
		iod->npages = 0;
	} else {
		pool = dev->prp_page_pool;
		iod->npages = 1;
	}

	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
	if (!sg_list) {
		iod->npages = -1;
		return BLK_STS_RESOURCE;
	}

	nvme_pci_iod_list(req)[0] = sg_list;
	iod->first_dma = sgl_dma;

	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);

	do {
		if (i == SGES_PER_PAGE) {
			struct nvme_sgl_desc *old_sg_desc = sg_list;
			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];

			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
			if (!sg_list)
780
				goto free_sgls;
C
Chaitanya Kulkarni 已提交
781 782 783 784 785 786 787 788 789

			i = 0;
			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
			sg_list[i++] = *link;
			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
		}

		nvme_pci_sgl_set_data(&sg_list[i++], sg);
		sg = sg_next(sg);
790
	} while (--entries > 0);
C
Chaitanya Kulkarni 已提交
791 792

	return BLK_STS_OK;
793 794 795
free_sgls:
	nvme_free_sgls(dev, req);
	return BLK_STS_RESOURCE;
C
Chaitanya Kulkarni 已提交
796 797
}

798 799 800 801 802
static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
803 804
	unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
	unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
805 806 807 808 809 810 811 812 813

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
	if (bv->bv_len > first_prp_len)
		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
814
	return BLK_STS_OK;
815 816
}

817 818 819 820 821 822 823 824 825 826 827
static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

828
	cmnd->flags = NVME_CMD_SGL_METABUF;
829 830 831
	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
832
	return BLK_STS_OK;
833 834
}

835
static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
836
		struct nvme_command *cmnd)
837
{
C
Christoph Hellwig 已提交
838
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
839
	blk_status_t ret = BLK_STS_RESOURCE;
840
	int nr_mapped;
841

842 843 844 845
	if (blk_rq_nr_phys_segments(req) == 1) {
		struct bio_vec bv = req_bvec(req);

		if (!is_pci_p2pdma_page(bv.bv_page)) {
846
			if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
847 848
				return nvme_setup_prp_simple(dev, req,
							     &cmnd->rw, &bv);
849

850
			if (iod->nvmeq->qid && sgl_threshold &&
851
			    nvme_ctrl_sgl_supported(&dev->ctrl))
852 853
				return nvme_setup_sgl_simple(dev, req,
							     &cmnd->rw, &bv);
854 855 856 857
		}
	}

	iod->dma_len = 0;
858 859 860
	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
	if (!iod->sg)
		return BLK_STS_RESOURCE;
861
	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
862
	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
C
Christoph Hellwig 已提交
863
	if (!iod->nents)
864
		goto out_free_sg;
865

866
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
867 868
		nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
				iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
869 870
	else
		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
871
					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
872
	if (!nr_mapped)
873
		goto out_free_sg;
874

875
	iod->use_sgl = nvme_pci_use_sgls(dev, req);
876
	if (iod->use_sgl)
877
		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
C
Chaitanya Kulkarni 已提交
878 879
	else
		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
880
	if (ret != BLK_STS_OK)
881 882 883 884 885 886 887
		goto out_unmap_sg;
	return BLK_STS_OK;

out_unmap_sg:
	nvme_unmap_sg(dev, req);
out_free_sg:
	mempool_free(iod->sg, dev->iod_mempool);
888 889
	return ret;
}
890

891 892 893 894
static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
		struct nvme_command *cmnd)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
M
Matthew Wilcox 已提交
895

896 897 898 899 900
	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
			rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->meta_dma))
		return BLK_STS_IOERR;
	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
901
	return BLK_STS_OK;
M
Matthew Wilcox 已提交
902 903
}

904 905 906
/*
 * NOTE: ns is NULL when called on the admin queue.
 */
907
static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
M
Matias Bjørling 已提交
908
			 const struct blk_mq_queue_data *bd)
909
{
M
Matias Bjørling 已提交
910 911
	struct nvme_ns *ns = hctx->queue->queuedata;
	struct nvme_queue *nvmeq = hctx->driver_data;
912
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
913
	struct request *req = bd->rq;
914
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
915
	struct nvme_command *cmnd = &iod->cmd;
916
	blk_status_t ret;
K
Keith Busch 已提交
917

918 919 920 921
	iod->aborted = 0;
	iod->npages = -1;
	iod->nents = 0;

922 923 924 925
	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
926
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
927 928
		return BLK_STS_IOERR;

929 930 931
	if (!nvme_check_ready(&dev->ctrl, req, true))
		return nvme_fail_nonready_command(&dev->ctrl, req);

932
	ret = nvme_setup_cmd(ns, req);
933
	if (ret)
C
Christoph Hellwig 已提交
934
		return ret;
M
Matias Bjørling 已提交
935

936
	if (blk_rq_nr_phys_segments(req)) {
937
		ret = nvme_map_data(dev, req, cmnd);
938
		if (ret)
939
			goto out_free_cmd;
940
	}
M
Matias Bjørling 已提交
941

942
	if (blk_integrity_rq(req)) {
943
		ret = nvme_map_metadata(dev, req, cmnd);
944 945 946 947
		if (ret)
			goto out_unmap_data;
	}

948
	blk_mq_start_request(req);
949
	nvme_submit_cmd(nvmeq, cmnd, bd->last);
950
	return BLK_STS_OK;
951 952
out_unmap_data:
	nvme_unmap_data(dev, req);
953 954
out_free_cmd:
	nvme_cleanup_cmd(req);
C
Christoph Hellwig 已提交
955
	return ret;
M
Matthew Wilcox 已提交
956
}
K
Keith Busch 已提交
957

958
static void nvme_pci_complete_rq(struct request *req)
959
{
C
Christoph Hellwig 已提交
960
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
961
	struct nvme_dev *dev = iod->nvmeq->dev;
M
Matias Bjørling 已提交
962

963 964 965
	if (blk_integrity_rq(req))
		dma_unmap_page(dev->dev, iod->meta_dma,
			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
966
	if (blk_rq_nr_phys_segments(req))
967
		nvme_unmap_data(dev, req);
968
	nvme_complete_rq(req);
M
Matthew Wilcox 已提交
969 970
}

971
/* We read the CQE phase first to check if the rest of the entry is valid */
972
static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
973
{
K
Keith Busch 已提交
974 975 976
	struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];

	return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
977 978
}

979
static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
980
{
981
	u16 head = nvmeq->cq_head;
982

983 984 985
	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
					      nvmeq->dbbuf_cq_ei))
		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
986
}
987

C
Christoph Hellwig 已提交
988 989 990 991 992 993 994
static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
{
	if (!nvmeq->qid)
		return nvmeq->dev->admin_tagset.tags[0];
	return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
}

995
static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
996
{
K
Keith Busch 已提交
997
	struct nvme_completion *cqe = &nvmeq->cqes[idx];
998
	__u16 command_id = READ_ONCE(cqe->command_id);
999
	struct request *req;
1000

1001 1002 1003 1004 1005 1006
	/*
	 * AEN requests are special as they don't time out and can
	 * survive any kind of queue freeze and often don't respond to
	 * aborts.  We don't even bother to allocate a struct request
	 * for them but rather special case them here.
	 */
1007
	if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
1008 1009
		nvme_complete_async_event(&nvmeq->dev->ctrl,
				cqe->status, &cqe->result);
J
Jens Axboe 已提交
1010
		return;
1011
	}
M
Matthew Wilcox 已提交
1012

1013
	req = nvme_find_rq(nvme_queue_tagset(nvmeq), command_id);
1014 1015 1016
	if (unlikely(!req)) {
		dev_warn(nvmeq->dev->ctrl.device,
			"invalid id %d completed on queue %d\n",
1017
			command_id, le16_to_cpu(cqe->sq_id));
1018 1019 1020
		return;
	}

Y
yupeng 已提交
1021
	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
1022
	if (!nvme_try_complete_req(req, cqe->status, cqe->result))
1023
		nvme_pci_complete_rq(req);
1024
}
M
Matthew Wilcox 已提交
1025

1026 1027
static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
{
1028
	u32 tmp = nvmeq->cq_head + 1;
1029 1030

	if (tmp == nvmeq->q_depth) {
1031
		nvmeq->cq_head = 0;
1032
		nvmeq->cq_phase ^= 1;
1033 1034
	} else {
		nvmeq->cq_head = tmp;
M
Matthew Wilcox 已提交
1035
	}
J
Jens Axboe 已提交
1036 1037
}

1038
static inline int nvme_process_cq(struct nvme_queue *nvmeq)
J
Jens Axboe 已提交
1039
{
1040
	int found = 0;
M
Matthew Wilcox 已提交
1041

1042
	while (nvme_cqe_pending(nvmeq)) {
1043
		found++;
1044 1045 1046 1047 1048
		/*
		 * load-load control dependency between phase and the rest of
		 * the cqe requires a full read memory barrier
		 */
		dma_rmb();
1049
		nvme_handle_cqe(nvmeq, nvmeq->cq_head);
1050
		nvme_update_cq_head(nvmeq);
1051
	}
1052

1053
	if (found)
1054
		nvme_ring_cq_doorbell(nvmeq);
1055
	return found;
M
Matthew Wilcox 已提交
1056 1057 1058
}

static irqreturn_t nvme_irq(int irq, void *data)
1059 1060
{
	struct nvme_queue *nvmeq = data;
1061

1062
	if (nvme_process_cq(nvmeq))
1063 1064
		return IRQ_HANDLED;
	return IRQ_NONE;
1065 1066 1067 1068 1069
}

static irqreturn_t nvme_irq_check(int irq, void *data)
{
	struct nvme_queue *nvmeq = data;
1070

1071
	if (nvme_cqe_pending(nvmeq))
1072 1073
		return IRQ_WAKE_THREAD;
	return IRQ_NONE;
1074 1075
}

1076
/*
1077
 * Poll for completions for any interrupt driven queue
1078 1079
 * Can be called from any context.
 */
1080
static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
J
Jens Axboe 已提交
1081
{
1082
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
J
Jens Axboe 已提交
1083

1084
	WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
1085

1086 1087 1088
	disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
	nvme_process_cq(nvmeq);
	enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
J
Jens Axboe 已提交
1089 1090
}

1091
static int nvme_poll(struct blk_mq_hw_ctx *hctx)
1092 1093 1094 1095 1096 1097 1098
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	bool found;

	if (!nvme_cqe_pending(nvmeq))
		return 0;

1099
	spin_lock(&nvmeq->cq_poll_lock);
1100
	found = nvme_process_cq(nvmeq);
1101
	spin_unlock(&nvmeq->cq_poll_lock);
1102 1103 1104 1105

	return found;
}

1106
static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
M
Matthew Wilcox 已提交
1107
{
1108
	struct nvme_dev *dev = to_nvme_dev(ctrl);
1109
	struct nvme_queue *nvmeq = &dev->queues[0];
1110
	struct nvme_command c = { };
M
Matthew Wilcox 已提交
1111

M
Matias Bjørling 已提交
1112
	c.common.opcode = nvme_admin_async_event;
1113
	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1114
	nvme_submit_cmd(nvmeq, &c, true);
1115 1116
}

M
Matthew Wilcox 已提交
1117
static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1118
{
1119
	struct nvme_command c = { };
M
Matthew Wilcox 已提交
1120 1121 1122 1123

	c.delete_queue.opcode = opcode;
	c.delete_queue.qid = cpu_to_le16(id);

1124
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1125 1126 1127
}

static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1128
		struct nvme_queue *nvmeq, s16 vector)
M
Matthew Wilcox 已提交
1129
{
1130
	struct nvme_command c = { };
J
Jens Axboe 已提交
1131 1132
	int flags = NVME_QUEUE_PHYS_CONTIG;

1133
	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
J
Jens Axboe 已提交
1134
		flags |= NVME_CQ_IRQ_ENABLED;
M
Matthew Wilcox 已提交
1135

1136
	/*
M
Minwoo Im 已提交
1137
	 * Note: we (ab)use the fact that the prp fields survive if no data
1138 1139
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1140 1141 1142 1143 1144
	c.create_cq.opcode = nvme_admin_create_cq;
	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
	c.create_cq.cqid = cpu_to_le16(qid);
	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_cq.cq_flags = cpu_to_le16(flags);
1145
	c.create_cq.irq_vector = cpu_to_le16(vector);
M
Matthew Wilcox 已提交
1146

1147
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1148 1149 1150 1151 1152
}

static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
						struct nvme_queue *nvmeq)
{
1153
	struct nvme_ctrl *ctrl = &dev->ctrl;
1154
	struct nvme_command c = { };
1155
	int flags = NVME_QUEUE_PHYS_CONTIG;
M
Matthew Wilcox 已提交
1156

1157 1158 1159 1160 1161 1162 1163 1164
	/*
	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
	 * set. Since URGENT priority is zeroes, it makes all queues
	 * URGENT.
	 */
	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
		flags |= NVME_SQ_PRIO_MEDIUM;

1165
	/*
M
Minwoo Im 已提交
1166
	 * Note: we (ab)use the fact that the prp fields survive if no data
1167 1168
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1169 1170 1171 1172 1173 1174 1175
	c.create_sq.opcode = nvme_admin_create_sq;
	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
	c.create_sq.sqid = cpu_to_le16(qid);
	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_sq.sq_flags = cpu_to_le16(flags);
	c.create_sq.cqid = cpu_to_le16(qid);

1176
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
}

static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
}

static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
}

1189
static void abort_endio(struct request *req, blk_status_t error)
1190
{
C
Christoph Hellwig 已提交
1191 1192
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
1193

1194 1195
	dev_warn(nvmeq->dev->ctrl.device,
		 "Abort status: 0x%x", nvme_req(req)->status);
1196 1197
	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
	blk_mq_free_request(req);
1198 1199
}

K
Keith Busch 已提交
1200 1201 1202 1203 1204 1205 1206
static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
{
	/* If true, indicates loss of adapter communication, possibly by a
	 * NVMe Subsystem reset.
	 */
	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);

1207 1208 1209
	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
	switch (dev->ctrl.state) {
	case NVME_CTRL_RESETTING:
1210
	case NVME_CTRL_CONNECTING:
K
Keith Busch 已提交
1211
		return false;
1212 1213 1214
	default:
		break;
	}
K
Keith Busch 已提交
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242

	/* We shouldn't reset unless the controller is on fatal error state
	 * _or_ if we lost the communication with it.
	 */
	if (!(csts & NVME_CSTS_CFS) && !nssro)
		return false;

	return true;
}

static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
{
	/* Read a config register to help see what died. */
	u16 pci_status;
	int result;

	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
				      &pci_status);
	if (result == PCIBIOS_SUCCESSFUL)
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
			 csts, pci_status);
	else
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
			 csts, result);
}

1243
static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
K
Keith Busch 已提交
1244
{
C
Christoph Hellwig 已提交
1245 1246
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
K
Keith Busch 已提交
1247
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
1248
	struct request *abort_req;
1249
	struct nvme_command cmd = { };
K
Keith Busch 已提交
1250 1251
	u32 csts = readl(dev->bar + NVME_REG_CSTS);

W
Wen Xiong 已提交
1252 1253 1254 1255 1256 1257 1258
	/* If PCI error recovery process is happening, we cannot reset or
	 * the recovery mechanism will surely fail.
	 */
	mb();
	if (pci_channel_offline(to_pci_dev(dev->dev)))
		return BLK_EH_RESET_TIMER;

K
Keith Busch 已提交
1259 1260 1261 1262 1263 1264
	/*
	 * Reset immediately if the controller is failed
	 */
	if (nvme_should_reset(dev, csts)) {
		nvme_warn_reset(dev, csts);
		nvme_dev_disable(dev, false);
1265
		nvme_reset_ctrl(&dev->ctrl);
1266
		return BLK_EH_DONE;
K
Keith Busch 已提交
1267
	}
K
Keith Busch 已提交
1268

K
Keith Busch 已提交
1269 1270 1271
	/*
	 * Did we miss an interrupt?
	 */
1272 1273 1274 1275 1276
	if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
		nvme_poll(req->mq_hctx);
	else
		nvme_poll_irqdisable(nvmeq);

1277
	if (blk_mq_request_completed(req)) {
K
Keith Busch 已提交
1278 1279 1280
		dev_warn(dev->ctrl.device,
			 "I/O %d QID %d timeout, completion polled\n",
			 req->tag, nvmeq->qid);
1281
		return BLK_EH_DONE;
K
Keith Busch 已提交
1282 1283
	}

1284
	/*
1285 1286 1287
	 * Shutdown immediately if controller times out while starting. The
	 * reset work will see the pci device disabled when it gets the forced
	 * cancellation error. All outstanding requests are completed on
1288
	 * shutdown, so we return BLK_EH_DONE.
1289
	 */
1290 1291
	switch (dev->ctrl.state) {
	case NVME_CTRL_CONNECTING:
1292
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1293
		fallthrough;
1294
	case NVME_CTRL_DELETING:
1295
		dev_warn_ratelimited(dev->ctrl.device,
1296 1297
			 "I/O %d QID %d timeout, disable controller\n",
			 req->tag, nvmeq->qid);
1298
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1299
		nvme_dev_disable(dev, true);
1300
		return BLK_EH_DONE;
1301 1302
	case NVME_CTRL_RESETTING:
		return BLK_EH_RESET_TIMER;
1303 1304
	default:
		break;
K
Keith Busch 已提交
1305 1306
	}

1307
	/*
B
Baolin Wang 已提交
1308 1309 1310
	 * Shutdown the controller immediately and schedule a reset if the
	 * command was already aborted once before and still hasn't been
	 * returned to the driver, or if this is the admin queue.
1311
	 */
C
Christoph Hellwig 已提交
1312
	if (!nvmeq->qid || iod->aborted) {
1313
		dev_warn(dev->ctrl.device,
1314 1315
			 "I/O %d QID %d timeout, reset controller\n",
			 req->tag, nvmeq->qid);
1316
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1317
		nvme_dev_disable(dev, false);
1318
		nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
1319

1320
		return BLK_EH_DONE;
K
Keith Busch 已提交
1321 1322
	}

1323
	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1324
		atomic_inc(&dev->ctrl.abort_limit);
1325
		return BLK_EH_RESET_TIMER;
1326
	}
1327
	iod->aborted = 1;
M
Matias Bjørling 已提交
1328

K
Keith Busch 已提交
1329
	cmd.abort.opcode = nvme_admin_abort_cmd;
M
Matias Bjørling 已提交
1330
	cmd.abort.cid = req->tag;
K
Keith Busch 已提交
1331 1332
	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);

1333 1334 1335
	dev_warn(nvmeq->dev->ctrl.device,
		"I/O %d QID %d timeout, aborting\n",
		 req->tag, nvmeq->qid);
1336 1337

	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1338
			BLK_MQ_REQ_NOWAIT);
1339 1340 1341 1342 1343 1344
	if (IS_ERR(abort_req)) {
		atomic_inc(&dev->ctrl.abort_limit);
		return BLK_EH_RESET_TIMER;
	}

	abort_req->end_io_data = NULL;
1345
	blk_execute_rq_nowait(NULL, abort_req, 0, abort_endio);
K
Keith Busch 已提交
1346

1347 1348 1349 1350 1351 1352
	/*
	 * The aborted req will be completed on receiving the abort req.
	 * We enable the timer again. If hit twice, it'll cause a device reset,
	 * as the device then is in a faulty state.
	 */
	return BLK_EH_RESET_TIMER;
K
Keith Busch 已提交
1353 1354
}

M
Matias Bjørling 已提交
1355 1356
static void nvme_free_queue(struct nvme_queue *nvmeq)
{
1357
	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
1358
				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1359 1360
	if (!nvmeq->sq_cmds)
		return;
1361

1362
	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1363
		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1364
				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1365
	} else {
1366
		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
1367
				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1368
	}
1369 1370
}

1371
static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1372 1373 1374
{
	int i;

1375 1376
	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
		dev->ctrl.queue_count--;
1377
		nvme_free_queue(&dev->queues[i]);
1378
	}
1379 1380
}

K
Keith Busch 已提交
1381 1382
/**
 * nvme_suspend_queue - put queue into suspended state
1383
 * @nvmeq: queue to suspend
K
Keith Busch 已提交
1384 1385
 */
static int nvme_suspend_queue(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1386
{
1387
	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
K
Keith Busch 已提交
1388
		return 1;
1389

1390
	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1391
	mb();
1392

1393
	nvmeq->dev->online_queues--;
1394
	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1395
		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
1396 1397
	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
K
Keith Busch 已提交
1398 1399
	return 0;
}
M
Matthew Wilcox 已提交
1400

1401 1402 1403 1404 1405 1406 1407 1408
static void nvme_suspend_io_queues(struct nvme_dev *dev)
{
	int i;

	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
		nvme_suspend_queue(&dev->queues[i]);
}

1409
static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
K
Keith Busch 已提交
1410
{
1411
	struct nvme_queue *nvmeq = &dev->queues[0];
K
Keith Busch 已提交
1412

1413 1414 1415
	if (shutdown)
		nvme_shutdown_ctrl(&dev->ctrl);
	else
1416
		nvme_disable_ctrl(&dev->ctrl);
1417

1418
	nvme_poll_irqdisable(nvmeq);
M
Matthew Wilcox 已提交
1419 1420
}

1421 1422
/*
 * Called only on a device that has been disabled and after all other threads
1423 1424 1425
 * that can check this device's completion queues have synced, except
 * nvme_poll(). This is the last chance for the driver to see a natural
 * completion before nvme_cancel_request() terminates all incomplete requests.
1426 1427 1428 1429 1430
 */
static void nvme_reap_pending_cqes(struct nvme_dev *dev)
{
	int i;

1431 1432
	for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
		spin_lock(&dev->queues[i].cq_poll_lock);
1433
		nvme_process_cq(&dev->queues[i]);
1434 1435
		spin_unlock(&dev->queues[i].cq_poll_lock);
	}
1436 1437
}

1438 1439 1440 1441
static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
				int entry_size)
{
	int q_depth = dev->q_depth;
1442
	unsigned q_size_aligned = roundup(q_depth * entry_size,
1443
					  NVME_CTRL_PAGE_SIZE);
1444 1445

	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1446
		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1447

1448
		mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
1449
		q_depth = div_u64(mem_per_q, entry_size);
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463

		/*
		 * Ensure the reduced q_depth is above some threshold where it
		 * would be better to map queues in system memory with the
		 * original depth
		 */
		if (q_depth < 64)
			return -ENOMEM;
	}

	return q_depth;
}

static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1464
				int qid)
1465
{
1466 1467 1468
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1469
		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1470 1471 1472 1473 1474 1475 1476 1477
		if (nvmeq->sq_cmds) {
			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
							nvmeq->sq_cmds);
			if (nvmeq->sq_dma_addr) {
				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
				return 0;
			}

1478
			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1479
		}
1480
	}
1481

1482
	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
1483
				&nvmeq->sq_dma_addr, GFP_KERNEL);
1484 1485
	if (!nvmeq->sq_cmds)
		return -ENOMEM;
1486 1487 1488
	return 0;
}

1489
static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
M
Matthew Wilcox 已提交
1490
{
1491
	struct nvme_queue *nvmeq = &dev->queues[qid];
M
Matthew Wilcox 已提交
1492

1493 1494
	if (dev->ctrl.queue_count > qid)
		return 0;
M
Matthew Wilcox 已提交
1495

1496
	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
1497 1498
	nvmeq->q_depth = depth;
	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
1499
					 &nvmeq->cq_dma_addr, GFP_KERNEL);
M
Matthew Wilcox 已提交
1500 1501 1502
	if (!nvmeq->cqes)
		goto free_nvmeq;

1503
	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
M
Matthew Wilcox 已提交
1504 1505
		goto free_cqdma;

M
Matthew Wilcox 已提交
1506
	nvmeq->dev = dev;
1507
	spin_lock_init(&nvmeq->sq_lock);
1508
	spin_lock_init(&nvmeq->cq_poll_lock);
M
Matthew Wilcox 已提交
1509
	nvmeq->cq_head = 0;
M
Matthew Wilcox 已提交
1510
	nvmeq->cq_phase = 1;
1511
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
K
Keith Busch 已提交
1512
	nvmeq->qid = qid;
1513
	dev->ctrl.queue_count++;
1514

1515
	return 0;
M
Matthew Wilcox 已提交
1516 1517

 free_cqdma:
1518 1519
	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
			  nvmeq->cq_dma_addr);
M
Matthew Wilcox 已提交
1520
 free_nvmeq:
1521
	return -ENOMEM;
M
Matthew Wilcox 已提交
1522 1523
}

1524
static int queue_request_irq(struct nvme_queue *nvmeq)
1525
{
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
	int nr = nvmeq->dev->ctrl.instance;

	if (use_threaded_interrupts) {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	} else {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	}
1536 1537
}

1538
static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
M
Matthew Wilcox 已提交
1539
{
1540
	struct nvme_dev *dev = nvmeq->dev;
M
Matthew Wilcox 已提交
1541

1542
	nvmeq->sq_tail = 0;
1543
	nvmeq->last_sq_tail = 0;
1544 1545
	nvmeq->cq_head = 0;
	nvmeq->cq_phase = 1;
1546
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1547
	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1548
	nvme_dbbuf_init(dev, nvmeq, qid);
K
Keith Busch 已提交
1549
	dev->online_queues++;
1550
	wmb(); /* ensure the first interrupt sees the initialization */
1551 1552
}

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
/*
 * Try getting shutdown_lock while setting up IO queues.
 */
static int nvme_setup_io_queues_trylock(struct nvme_dev *dev)
{
	/*
	 * Give up if the lock is being held by nvme_dev_disable.
	 */
	if (!mutex_trylock(&dev->shutdown_lock))
		return -ENODEV;

	/*
	 * Controller is in wrong state, fail early.
	 */
	if (dev->ctrl.state != NVME_CTRL_CONNECTING) {
		mutex_unlock(&dev->shutdown_lock);
		return -ENODEV;
	}

	return 0;
}

J
Jens Axboe 已提交
1575
static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1576 1577 1578
{
	struct nvme_dev *dev = nvmeq->dev;
	int result;
1579
	u16 vector = 0;
1580

1581 1582
	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);

1583 1584 1585 1586
	/*
	 * A queue's vector matches the queue identifier unless the controller
	 * has only one vector available.
	 */
J
Jens Axboe 已提交
1587 1588 1589
	if (!polled)
		vector = dev->num_vecs == 1 ? 0 : qid;
	else
1590
		set_bit(NVMEQ_POLLED, &nvmeq->flags);
J
Jens Axboe 已提交
1591

1592
	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
K
Keith Busch 已提交
1593 1594
	if (result)
		return result;
M
Matthew Wilcox 已提交
1595 1596 1597

	result = adapter_alloc_sq(dev, qid, nvmeq);
	if (result < 0)
K
Keith Busch 已提交
1598
		return result;
1599
	if (result)
M
Matthew Wilcox 已提交
1600 1601
		goto release_cq;

1602
	nvmeq->cq_vector = vector;
J
Jens Axboe 已提交
1603

1604 1605 1606 1607
	result = nvme_setup_io_queues_trylock(dev);
	if (result)
		return result;
	nvme_init_queue(nvmeq, qid);
1608
	if (!polled) {
J
Jens Axboe 已提交
1609 1610 1611 1612
		result = queue_request_irq(nvmeq);
		if (result < 0)
			goto release_sq;
	}
M
Matthew Wilcox 已提交
1613

1614
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1615
	mutex_unlock(&dev->shutdown_lock);
1616
	return result;
M
Matthew Wilcox 已提交
1617

1618
release_sq:
1619
	dev->online_queues--;
1620
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
1621
	adapter_delete_sq(dev, qid);
1622
release_cq:
M
Matthew Wilcox 已提交
1623
	adapter_delete_cq(dev, qid);
1624
	return result;
M
Matthew Wilcox 已提交
1625 1626
}

1627
static const struct blk_mq_ops nvme_mq_admin_ops = {
1628
	.queue_rq	= nvme_queue_rq,
1629
	.complete	= nvme_pci_complete_rq,
M
Matias Bjørling 已提交
1630
	.init_hctx	= nvme_admin_init_hctx,
1631
	.init_request	= nvme_init_request,
M
Matias Bjørling 已提交
1632 1633 1634
	.timeout	= nvme_timeout,
};

1635
static const struct blk_mq_ops nvme_mq_ops = {
1636 1637 1638 1639 1640 1641 1642 1643
	.queue_rq	= nvme_queue_rq,
	.complete	= nvme_pci_complete_rq,
	.commit_rqs	= nvme_commit_rqs,
	.init_hctx	= nvme_init_hctx,
	.init_request	= nvme_init_request,
	.map_queues	= nvme_pci_map_queues,
	.timeout	= nvme_timeout,
	.poll		= nvme_poll,
1644 1645
};

1646 1647
static void nvme_dev_remove_admin(struct nvme_dev *dev)
{
1648
	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1649 1650 1651 1652 1653
		/*
		 * If the controller was reset during removal, it's possible
		 * user requests may be waiting on a stopped queue. Start the
		 * queue to flush these to completion.
		 */
1654
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1655
		blk_cleanup_queue(dev->ctrl.admin_q);
1656 1657 1658 1659
		blk_mq_free_tag_set(&dev->admin_tagset);
	}
}

M
Matias Bjørling 已提交
1660 1661
static int nvme_alloc_admin_tags(struct nvme_dev *dev)
{
1662
	if (!dev->ctrl.admin_q) {
M
Matias Bjørling 已提交
1663 1664
		dev->admin_tagset.ops = &nvme_mq_admin_ops;
		dev->admin_tagset.nr_hw_queues = 1;
K
Keith Busch 已提交
1665

K
Keith Busch 已提交
1666
		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
1667
		dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
1668
		dev->admin_tagset.numa_node = dev->ctrl.numa_node;
1669
		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1670
		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
M
Matias Bjørling 已提交
1671 1672 1673 1674
		dev->admin_tagset.driver_data = dev;

		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
			return -ENOMEM;
1675
		dev->ctrl.admin_tagset = &dev->admin_tagset;
M
Matias Bjørling 已提交
1676

1677 1678
		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
		if (IS_ERR(dev->ctrl.admin_q)) {
M
Matias Bjørling 已提交
1679 1680 1681
			blk_mq_free_tag_set(&dev->admin_tagset);
			return -ENOMEM;
		}
1682
		if (!blk_get_queue(dev->ctrl.admin_q)) {
1683
			nvme_dev_remove_admin(dev);
1684
			dev->ctrl.admin_q = NULL;
1685 1686
			return -ENODEV;
		}
K
Keith Busch 已提交
1687
	} else
1688
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
M
Matias Bjørling 已提交
1689 1690 1691 1692

	return 0;
}

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
{
	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
}

static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (size <= dev->bar_mapped_size)
		return 0;
	if (size > pci_resource_len(pdev, 0))
		return -ENOMEM;
	if (dev->bar)
		iounmap(dev->bar);
	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
	if (!dev->bar) {
		dev->bar_mapped_size = 0;
		return -ENOMEM;
	}
	dev->bar_mapped_size = size;
	dev->dbs = dev->bar + NVME_REG_DBS;

	return 0;
}

1719
static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
1720
{
1721
	int result;
M
Matthew Wilcox 已提交
1722 1723 1724
	u32 aqa;
	struct nvme_queue *nvmeq;

1725 1726 1727 1728
	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
	if (result < 0)
		return result;

1729
	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1730
				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1731

1732 1733 1734
	if (dev->subsystem &&
	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1735

1736
	result = nvme_disable_ctrl(&dev->ctrl);
1737 1738
	if (result < 0)
		return result;
M
Matthew Wilcox 已提交
1739

1740
	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1741 1742
	if (result)
		return result;
M
Matthew Wilcox 已提交
1743

1744 1745
	dev->ctrl.numa_node = dev_to_node(dev->dev);

1746
	nvmeq = &dev->queues[0];
M
Matthew Wilcox 已提交
1747 1748 1749
	aqa = nvmeq->q_depth - 1;
	aqa |= aqa << 16;

1750 1751 1752
	writel(aqa, dev->bar + NVME_REG_AQA);
	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
M
Matthew Wilcox 已提交
1753

1754
	result = nvme_enable_ctrl(&dev->ctrl);
1755
	if (result)
K
Keith Busch 已提交
1756
		return result;
M
Matias Bjørling 已提交
1757

K
Keith Busch 已提交
1758
	nvmeq->cq_vector = 0;
1759
	nvme_init_queue(nvmeq, 0);
1760
	result = queue_request_irq(nvmeq);
1761
	if (result) {
1762
		dev->online_queues--;
K
Keith Busch 已提交
1763
		return result;
1764
	}
1765

1766
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
M
Matthew Wilcox 已提交
1767 1768 1769
	return result;
}

1770
static int nvme_create_io_queues(struct nvme_dev *dev)
K
Keith Busch 已提交
1771
{
J
Jens Axboe 已提交
1772
	unsigned i, max, rw_queues;
1773
	int ret = 0;
K
Keith Busch 已提交
1774

1775
	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1776
		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1777
			ret = -ENOMEM;
K
Keith Busch 已提交
1778
			break;
1779 1780
		}
	}
K
Keith Busch 已提交
1781

1782
	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1783 1784 1785
	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
				dev->io_queues[HCTX_TYPE_READ];
J
Jens Axboe 已提交
1786 1787 1788 1789
	} else {
		rw_queues = max;
	}

1790
	for (i = dev->online_queues; i <= max; i++) {
J
Jens Axboe 已提交
1791 1792 1793
		bool polled = i > rw_queues;

		ret = nvme_create_queue(&dev->queues[i], i, polled);
K
Keith Busch 已提交
1794
		if (ret)
K
Keith Busch 已提交
1795
			break;
M
Matthew Wilcox 已提交
1796
	}
1797 1798 1799

	/*
	 * Ignore failing Create SQ/CQ commands, we can continue with less
1800 1801
	 * than the desired amount of queues, and even a controller without
	 * I/O queues can still be used to issue admin commands.  This might
1802 1803 1804
	 * be useful to upgrade a buggy firmware for example.
	 */
	return ret >= 0 ? 0 : ret;
M
Matthew Wilcox 已提交
1805 1806
}

1807 1808 1809 1810 1811 1812
static ssize_t nvme_cmb_show(struct device *dev,
			     struct device_attribute *attr,
			     char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

1813
	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1814 1815 1816 1817
		       ndev->cmbloc, ndev->cmbsz);
}
static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);

1818
static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1819
{
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;

	return 1ULL << (12 + 4 * szu);
}

static u32 nvme_cmb_size(struct nvme_dev *dev)
{
	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
}

1830
static void nvme_map_cmb(struct nvme_dev *dev)
1831
{
1832
	u64 size, offset;
1833 1834
	resource_size_t bar_size;
	struct pci_dev *pdev = to_pci_dev(dev->dev);
1835
	int bar;
1836

1837 1838 1839
	if (dev->cmb_size)
		return;

1840 1841 1842
	if (NVME_CAP_CMBS(dev->ctrl.cap))
		writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);

1843
	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1844 1845
	if (!dev->cmbsz)
		return;
1846
	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1847

1848 1849
	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1850 1851
	bar = NVME_CMB_BIR(dev->cmbloc);
	bar_size = pci_resource_len(pdev, bar);
1852 1853

	if (offset > bar_size)
1854
		return;
1855

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	/*
	 * Tell the controller about the host side address mapping the CMB,
	 * and enable CMB decoding for the NVMe 1.4+ scheme:
	 */
	if (NVME_CAP_CMBS(dev->ctrl.cap)) {
		hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
			     (pci_bus_address(pdev, bar) + offset),
			     dev->bar + NVME_REG_CMBMSC);
	}

1866 1867 1868 1869 1870 1871 1872 1873
	/*
	 * Controllers may support a CMB size larger than their BAR,
	 * for example, due to being behind a bridge. Reduce the CMB to
	 * the reported size of the BAR
	 */
	if (size > bar_size - offset)
		size = bar_size - offset;

1874 1875 1876
	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
		dev_warn(dev->ctrl.device,
			 "failed to register the CMB\n");
1877
		return;
1878 1879
	}

1880
	dev->cmb_size = size;
1881 1882 1883 1884 1885
	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);

	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
		pci_p2pmem_publish(pdev, true);
1886 1887 1888 1889 1890

	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
				    &dev_attr_cmb.attr, NULL))
		dev_warn(dev->ctrl.device,
			 "failed to add sysfs attribute for CMB\n");
1891 1892 1893 1894
}

static inline void nvme_release_cmb(struct nvme_dev *dev)
{
1895
	if (dev->cmb_size) {
1896 1897
		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
					     &dev_attr_cmb.attr, NULL);
1898
		dev->cmb_size = 0;
1899 1900 1901
	}
}

1902 1903
static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
{
1904
	u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
1905
	u64 dma_addr = dev->host_mem_descs_dma;
1906
	struct nvme_command c = { };
1907 1908 1909 1910 1911
	int ret;

	c.features.opcode	= nvme_admin_set_features;
	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
	c.features.dword11	= cpu_to_le32(bits);
1912
	c.features.dword12	= cpu_to_le32(host_mem_size);
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);

	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
	if (ret) {
		dev_warn(dev->ctrl.device,
			 "failed to set host mem (err %d, flags %#x).\n",
			 ret, bits);
	}
	return ret;
}

static void nvme_free_host_mem(struct nvme_dev *dev)
{
	int i;

	for (i = 0; i < dev->nr_host_mem_descs; i++) {
		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1932
		size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
1933

1934 1935 1936
		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
			       le64_to_cpu(desc->addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1937 1938 1939 1940
	}

	kfree(dev->host_mem_desc_bufs);
	dev->host_mem_desc_bufs = NULL;
1941 1942 1943
	dma_free_coherent(dev->dev,
			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
			dev->host_mem_descs, dev->host_mem_descs_dma);
1944
	dev->host_mem_descs = NULL;
1945
	dev->nr_host_mem_descs = 0;
1946 1947
}

1948 1949
static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
		u32 chunk_size)
K
Keith Busch 已提交
1950
{
1951
	struct nvme_host_mem_buf_desc *descs;
1952
	u32 max_entries, len;
1953
	dma_addr_t descs_dma;
1954
	int i = 0;
1955
	void **bufs;
1956
	u64 size, tmp;
1957 1958 1959 1960

	tmp = (preferred + chunk_size - 1);
	do_div(tmp, chunk_size);
	max_entries = tmp;
1961 1962 1963 1964

	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
		max_entries = dev->ctrl.hmmaxd;

1965 1966
	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
				   &descs_dma, GFP_KERNEL);
1967 1968 1969 1970 1971 1972 1973
	if (!descs)
		goto out;

	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
	if (!bufs)
		goto out_free_descs;

1974
	for (size = 0; size < preferred && i < max_entries; size += len) {
1975 1976
		dma_addr_t dma_addr;

1977
		len = min_t(u64, chunk_size, preferred - size);
1978 1979 1980 1981 1982 1983
		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
		if (!bufs[i])
			break;

		descs[i].addr = cpu_to_le64(dma_addr);
1984
		descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
1985 1986 1987
		i++;
	}

1988
	if (!size)
1989 1990 1991 1992 1993
		goto out_free_bufs;

	dev->nr_host_mem_descs = i;
	dev->host_mem_size = size;
	dev->host_mem_descs = descs;
1994
	dev->host_mem_descs_dma = descs_dma;
1995 1996 1997 1998 1999
	dev->host_mem_desc_bufs = bufs;
	return 0;

out_free_bufs:
	while (--i >= 0) {
2000
		size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
2001

2002 2003 2004
		dma_free_attrs(dev->dev, size, bufs[i],
			       le64_to_cpu(descs[i].addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
2005 2006 2007 2008
	}

	kfree(bufs);
out_free_descs:
2009 2010
	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
			descs_dma);
2011 2012 2013 2014 2015
out:
	dev->host_mem_descs = NULL;
	return -ENOMEM;
}

2016 2017
static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
{
2018 2019 2020
	u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
	u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
	u64 chunk_size;
2021 2022

	/* start big and work our way down */
2023
	for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
			if (!min || dev->host_mem_size >= min)
				return 0;
			nvme_free_host_mem(dev);
		}
	}

	return -ENOMEM;
}

2034
static int nvme_setup_host_mem(struct nvme_dev *dev)
2035 2036 2037 2038 2039
{
	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
	u64 min = (u64)dev->ctrl.hmmin * 4096;
	u32 enable_bits = NVME_HOST_MEM_ENABLE;
2040
	int ret;
2041 2042 2043 2044 2045 2046 2047

	preferred = min(preferred, max);
	if (min > max) {
		dev_warn(dev->ctrl.device,
			"min host memory (%lld MiB) above limit (%d MiB).\n",
			min >> ilog2(SZ_1M), max_host_mem_size_mb);
		nvme_free_host_mem(dev);
2048
		return 0;
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
	}

	/*
	 * If we already have a buffer allocated check if we can reuse it.
	 */
	if (dev->host_mem_descs) {
		if (dev->host_mem_size >= min)
			enable_bits |= NVME_HOST_MEM_RETURN;
		else
			nvme_free_host_mem(dev);
	}

	if (!dev->host_mem_descs) {
2062 2063 2064
		if (nvme_alloc_host_mem(dev, min, preferred)) {
			dev_warn(dev->ctrl.device,
				"failed to allocate host memory buffer.\n");
2065
			return 0; /* controller must work without HMB */
2066 2067 2068 2069 2070
		}

		dev_info(dev->ctrl.device,
			"allocated %lld MiB host memory buffer.\n",
			dev->host_mem_size >> ilog2(SZ_1M));
2071 2072
	}

2073 2074
	ret = nvme_set_host_mem(dev, enable_bits);
	if (ret)
2075
		nvme_free_host_mem(dev);
2076
	return ret;
K
Keith Busch 已提交
2077 2078
}

2079 2080 2081 2082 2083
/*
 * nirqs is the number of interrupts available for write and read
 * queues. The core already reserved an interrupt for the admin queue.
 */
static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2084
{
2085
	struct nvme_dev *dev = affd->priv;
2086
	unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
2087 2088

	/*
B
Baolin Wang 已提交
2089
	 * If there is no interrupt available for queues, ensure that
2090 2091 2092 2093 2094 2095 2096 2097
	 * the default queue is set to 1. The affinity set size is
	 * also set to one, but the irq core ignores it for this case.
	 *
	 * If only one interrupt is available or 'write_queue' == 0, combine
	 * write and read queues.
	 *
	 * If 'write_queues' > 0, ensure it leaves room for at least one read
	 * queue.
2098
	 */
2099 2100 2101
	if (!nrirqs) {
		nrirqs = 1;
		nr_read_queues = 0;
2102
	} else if (nrirqs == 1 || !nr_write_queues) {
2103
		nr_read_queues = 0;
2104
	} else if (nr_write_queues >= nrirqs) {
2105
		nr_read_queues = 1;
2106
	} else {
2107
		nr_read_queues = nrirqs - nr_write_queues;
2108
	}
2109 2110 2111 2112 2113 2114

	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
	affd->nr_sets = nr_read_queues ? 2 : 1;
2115 2116
}

2117
static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2118 2119 2120
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
	struct irq_affinity affd = {
2121
		.pre_vectors	= 1,
2122 2123
		.calc_sets	= nvme_calc_irq_sets,
		.priv		= dev,
2124
	};
2125
	unsigned int irq_queues, poll_queues;
2126 2127

	/*
2128 2129
	 * Poll queues don't need interrupts, but we need at least one I/O queue
	 * left over for non-polled I/O.
2130
	 */
2131 2132
	poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
	dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
2133

2134 2135 2136 2137
	/*
	 * Initialize for the single interrupt case, will be updated in
	 * nvme_calc_irq_sets().
	 */
2138 2139
	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
	dev->io_queues[HCTX_TYPE_READ] = 0;
2140

2141
	/*
2142 2143 2144
	 * We need interrupts for the admin queue and each non-polled I/O queue,
	 * but some Apple controllers require all queues to use the first
	 * vector.
2145
	 */
2146 2147 2148
	irq_queues = 1;
	if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
		irq_queues += (nr_io_queues - poll_queues);
2149 2150
	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2151 2152
}

2153 2154 2155 2156 2157 2158
static void nvme_disable_io_queues(struct nvme_dev *dev)
{
	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
}

2159 2160
static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
{
2161 2162 2163 2164 2165 2166
	/*
	 * If tags are shared with admin queue (Apple bug), then
	 * make sure we only use one IO queue.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
		return 1;
2167 2168 2169
	return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
}

2170
static int nvme_setup_io_queues(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2171
{
2172
	struct nvme_queue *adminq = &dev->queues[0];
2173
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2174
	unsigned int nr_io_queues;
2175
	unsigned long size;
2176
	int result;
M
Matthew Wilcox 已提交
2177

2178 2179 2180 2181 2182 2183
	/*
	 * Sample the module parameters once at reset time so that we have
	 * stable values to work with.
	 */
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
2184

2185
	nr_io_queues = dev->nr_allocated_queues - 1;
C
Christoph Hellwig 已提交
2186 2187
	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
	if (result < 0)
M
Matthew Wilcox 已提交
2188
		return result;
C
Christoph Hellwig 已提交
2189

2190
	if (nr_io_queues == 0)
2191
		return 0;
2192

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	/*
	 * Free IRQ resources as soon as NVMEQ_ENABLED bit transitions
	 * from set to unset. If there is a window to it is truely freed,
	 * pci_free_irq_vectors() jumping into this window will crash.
	 * And take lock to avoid racing with pci_free_irq_vectors() in
	 * nvme_dev_disable() path.
	 */
	result = nvme_setup_io_queues_trylock(dev);
	if (result)
		return result;
	if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
		pci_free_irq(pdev, 0, adminq);
M
Matthew Wilcox 已提交
2205

2206
	if (dev->cmb_use_sqes) {
2207 2208 2209 2210 2211
		result = nvme_cmb_qdepth(dev, nr_io_queues,
				sizeof(struct nvme_command));
		if (result > 0)
			dev->q_depth = result;
		else
2212
			dev->cmb_use_sqes = false;
2213 2214
	}

2215 2216 2217 2218 2219
	do {
		size = db_bar_size(dev, nr_io_queues);
		result = nvme_remap_bar(dev, size);
		if (!result)
			break;
2220 2221 2222 2223
		if (!--nr_io_queues) {
			result = -ENOMEM;
			goto out_unlock;
		}
2224 2225
	} while (1);
	adminq->q_db = dev->dbs;
2226

2227
 retry:
K
Keith Busch 已提交
2228
	/* Deregister the admin queue's interrupt */
2229 2230
	if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
		pci_free_irq(pdev, 0, adminq);
K
Keith Busch 已提交
2231

2232 2233 2234 2235
	/*
	 * If we enable msix early due to not intx, disable it again before
	 * setting up the full range we need.
	 */
2236
	pci_free_irq_vectors(pdev);
2237 2238

	result = nvme_setup_irqs(dev, nr_io_queues);
2239 2240 2241 2242
	if (result <= 0) {
		result = -EIO;
		goto out_unlock;
	}
2243

2244
	dev->num_vecs = result;
J
Jens Axboe 已提交
2245
	result = max(result - 1, 1);
2246
	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
R
Ramachandra Rao Gajula 已提交
2247

2248 2249 2250 2251 2252 2253
	/*
	 * Should investigate if there's a performance win from allocating
	 * more queues than interrupt vectors; it might allow the submission
	 * path to scale better, even if the receive path is limited by the
	 * number of interrupts.
	 */
2254
	result = queue_request_irq(adminq);
2255
	if (result)
2256
		goto out_unlock;
2257
	set_bit(NVMEQ_ENABLED, &adminq->flags);
2258
	mutex_unlock(&dev->shutdown_lock);
2259 2260 2261 2262 2263 2264 2265 2266

	result = nvme_create_io_queues(dev);
	if (result || dev->online_queues < 2)
		return result;

	if (dev->online_queues - 1 < dev->max_qid) {
		nr_io_queues = dev->online_queues - 1;
		nvme_disable_io_queues(dev);
2267 2268 2269
		result = nvme_setup_io_queues_trylock(dev);
		if (result)
			return result;
2270 2271 2272 2273 2274 2275 2276 2277
		nvme_suspend_io_queues(dev);
		goto retry;
	}
	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
					dev->io_queues[HCTX_TYPE_DEFAULT],
					dev->io_queues[HCTX_TYPE_READ],
					dev->io_queues[HCTX_TYPE_POLL]);
	return 0;
2278 2279 2280
out_unlock:
	mutex_unlock(&dev->shutdown_lock);
	return result;
M
Matthew Wilcox 已提交
2281 2282
}

2283
static void nvme_del_queue_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2284
{
K
Keith Busch 已提交
2285
	struct nvme_queue *nvmeq = req->end_io_data;
2286

K
Keith Busch 已提交
2287
	blk_mq_free_request(req);
2288
	complete(&nvmeq->delete_done);
K
Keith Busch 已提交
2289 2290
}

2291
static void nvme_del_cq_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2292
{
K
Keith Busch 已提交
2293
	struct nvme_queue *nvmeq = req->end_io_data;
K
Keith Busch 已提交
2294

2295 2296
	if (error)
		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
K
Keith Busch 已提交
2297 2298

	nvme_del_queue_end(req, error);
K
Keith Busch 已提交
2299 2300
}

K
Keith Busch 已提交
2301
static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2302
{
K
Keith Busch 已提交
2303 2304
	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
	struct request *req;
2305
	struct nvme_command cmd = { };
2306

K
Keith Busch 已提交
2307 2308
	cmd.delete_queue.opcode = opcode;
	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2309

2310
	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
K
Keith Busch 已提交
2311 2312
	if (IS_ERR(req))
		return PTR_ERR(req);
2313

K
Keith Busch 已提交
2314 2315
	req->end_io_data = nvmeq;

2316
	init_completion(&nvmeq->delete_done);
2317
	blk_execute_rq_nowait(NULL, req, false,
K
Keith Busch 已提交
2318 2319 2320
			opcode == nvme_admin_delete_cq ?
				nvme_del_cq_end : nvme_del_queue_end);
	return 0;
2321 2322
}

2323
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
K
Keith Busch 已提交
2324
{
2325
	int nr_queues = dev->online_queues - 1, sent = 0;
K
Keith Busch 已提交
2326
	unsigned long timeout;
K
Keith Busch 已提交
2327

K
Keith Busch 已提交
2328
 retry:
2329
	timeout = NVME_ADMIN_TIMEOUT;
2330 2331 2332 2333 2334
	while (nr_queues > 0) {
		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
			break;
		nr_queues--;
		sent++;
K
Keith Busch 已提交
2335
	}
2336 2337 2338 2339
	while (sent) {
		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];

		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2340 2341 2342
				timeout);
		if (timeout == 0)
			return false;
2343 2344

		sent--;
2345 2346 2347 2348
		if (nr_queues)
			goto retry;
	}
	return true;
K
Keith Busch 已提交
2349 2350
}

K
Keith Busch 已提交
2351
static void nvme_dev_add(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2352
{
2353 2354
	int ret;

2355
	if (!dev->ctrl.tagset) {
2356
		dev->tagset.ops = &nvme_mq_ops;
2357
		dev->tagset.nr_hw_queues = dev->online_queues - 1;
2358
		dev->tagset.nr_maps = 2; /* default + read */
2359 2360
		if (dev->io_queues[HCTX_TYPE_POLL])
			dev->tagset.nr_maps++;
2361
		dev->tagset.timeout = NVME_IO_TIMEOUT;
2362
		dev->tagset.numa_node = dev->ctrl.numa_node;
2363 2364
		dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
						BLK_MQ_MAX_DEPTH) - 1;
2365
		dev->tagset.cmd_size = sizeof(struct nvme_iod);
2366 2367
		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
		dev->tagset.driver_data = dev;
M
Matthew Wilcox 已提交
2368

2369 2370 2371 2372 2373 2374 2375 2376
		/*
		 * Some Apple controllers requires tags to be unique
		 * across admin and IO queue, so reserve the first 32
		 * tags of the IO queue.
		 */
		if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
			dev->tagset.reserved_tags = NVME_AQ_DEPTH;

2377 2378 2379 2380
		ret = blk_mq_alloc_tag_set(&dev->tagset);
		if (ret) {
			dev_warn(dev->ctrl.device,
				"IO queues tagset allocation failed %d\n", ret);
K
Keith Busch 已提交
2381
			return;
2382
		}
2383
		dev->ctrl.tagset = &dev->tagset;
2384 2385 2386 2387 2388
	} else {
		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);

		/* Free previously allocated queues that are no longer usable */
		nvme_free_queues(dev, dev->online_queues);
2389
	}
2390

2391
	nvme_dbbuf_set(dev);
M
Matthew Wilcox 已提交
2392 2393
}

2394
static int nvme_pci_enable(struct nvme_dev *dev)
2395
{
2396
	int result = -ENOMEM;
2397
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2398
	int dma_address_bits = 64;
2399 2400 2401 2402 2403 2404

	if (pci_enable_device_mem(pdev))
		return result;

	pci_set_master(pdev);

2405 2406 2407
	if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48)
		dma_address_bits = 48;
	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits)))
2408
		goto disable;
2409

2410
	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
K
Keith Busch 已提交
2411
		result = -ENODEV;
2412
		goto disable;
K
Keith Busch 已提交
2413
	}
2414 2415

	/*
2416 2417 2418
	 * Some devices and/or platforms don't advertise or work with INTx
	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
	 * adjust this later.
2419
	 */
2420 2421 2422
	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
	if (result < 0)
		return result;
2423

2424
	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2425

2426
	dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2427
				io_queue_depth);
2428
	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
2429
	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2430
	dev->dbs = dev->bar + 4096;
2431

2432 2433 2434 2435 2436 2437 2438 2439 2440
	/*
	 * Some Apple controllers require a non-standard SQE size.
	 * Interestingly they also seem to ignore the CC:IOSQES register
	 * so we don't bother updating it here.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
		dev->io_sqes = 7;
	else
		dev->io_sqes = NVME_NVM_IOSQES;
2441 2442 2443 2444 2445 2446 2447

	/*
	 * Temporary fix for the Apple controller found in the MacBook8,1 and
	 * some MacBook7,1 to avoid controller resets and data loss.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
		dev->q_depth = 2;
2448 2449
		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
			"set queue depth=%u to work around controller resets\n",
2450
			dev->q_depth);
2451 2452
	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2453
		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2454 2455 2456
		dev->q_depth = 64;
		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
                        "set queue depth=%u\n", dev->q_depth);
2457 2458
	}

2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
	/*
	 * Controllers with the shared tags quirk need the IO queue to be
	 * big enough so that we get 32 tags for the admin queue
	 */
	if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
	    (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
		dev->q_depth = NVME_AQ_DEPTH + 2;
		dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
			 dev->q_depth);
	}


2471
	nvme_map_cmb(dev);
2472

K
Keith Busch 已提交
2473 2474
	pci_enable_pcie_error_reporting(pdev);
	pci_save_state(pdev);
2475 2476 2477 2478 2479 2480 2481 2482
	return 0;

 disable:
	pci_disable_device(pdev);
	return result;
}

static void nvme_dev_unmap(struct nvme_dev *dev)
2483 2484 2485
{
	if (dev->bar)
		iounmap(dev->bar);
2486
	pci_release_mem_regions(to_pci_dev(dev->dev));
2487 2488 2489
}

static void nvme_pci_disable(struct nvme_dev *dev)
2490
{
2491 2492
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2493
	pci_free_irq_vectors(pdev);
2494

K
Keith Busch 已提交
2495 2496
	if (pci_is_enabled(pdev)) {
		pci_disable_pcie_error_reporting(pdev);
2497
		pci_disable_device(pdev);
K
Keith Busch 已提交
2498 2499 2500
	}
}

2501
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
M
Matthew Wilcox 已提交
2502
{
2503
	bool dead = true, freeze = false;
K
Keith Busch 已提交
2504
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2505

2506
	mutex_lock(&dev->shutdown_lock);
K
Keith Busch 已提交
2507 2508 2509
	if (pci_is_enabled(pdev)) {
		u32 csts = readl(dev->bar + NVME_REG_CSTS);

K
Keith Busch 已提交
2510
		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2511 2512
		    dev->ctrl.state == NVME_CTRL_RESETTING) {
			freeze = true;
K
Keith Busch 已提交
2513
			nvme_start_freeze(&dev->ctrl);
2514
		}
K
Keith Busch 已提交
2515 2516
		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
			pdev->error_state  != pci_channel_io_normal);
2517
	}
2518

K
Keith Busch 已提交
2519 2520 2521 2522
	/*
	 * Give the controller a chance to complete all entered requests if
	 * doing a safe shutdown.
	 */
2523 2524
	if (!dead && shutdown && freeze)
		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2525 2526

	nvme_stop_queues(&dev->ctrl);
2527

2528
	if (!dead && dev->ctrl.queue_count > 0) {
2529
		nvme_disable_io_queues(dev);
2530
		nvme_disable_admin_queue(dev, shutdown);
K
Keith Busch 已提交
2531
	}
2532 2533
	nvme_suspend_io_queues(dev);
	nvme_suspend_queue(&dev->queues[0]);
2534
	nvme_pci_disable(dev);
2535
	nvme_reap_pending_cqes(dev);
2536

2537 2538
	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2539 2540
	blk_mq_tagset_wait_completed_request(&dev->tagset);
	blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
K
Keith Busch 已提交
2541 2542 2543 2544 2545 2546

	/*
	 * The driver will not be starting up queues again if shutting down so
	 * must flush all entered requests to their failed completion to avoid
	 * deadlocking blk-mq hot-cpu notifier.
	 */
2547
	if (shutdown) {
K
Keith Busch 已提交
2548
		nvme_start_queues(&dev->ctrl);
2549 2550 2551
		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
			blk_mq_unquiesce_queue(dev->ctrl.admin_q);
	}
2552
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2553 2554
}

2555 2556 2557 2558 2559 2560 2561 2562
static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
{
	if (!nvme_wait_reset(&dev->ctrl))
		return -EBUSY;
	nvme_dev_disable(dev, shutdown);
	return 0;
}

M
Matthew Wilcox 已提交
2563 2564
static int nvme_setup_prp_pools(struct nvme_dev *dev)
{
2565
	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
C
Christoph Hellwig 已提交
2566 2567
						NVME_CTRL_PAGE_SIZE,
						NVME_CTRL_PAGE_SIZE, 0);
M
Matthew Wilcox 已提交
2568 2569 2570
	if (!dev->prp_page_pool)
		return -ENOMEM;

2571
	/* Optimisation for I/Os between 4k and 128k */
2572
	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2573 2574 2575 2576 2577
						256, 256, 0);
	if (!dev->prp_small_pool) {
		dma_pool_destroy(dev->prp_page_pool);
		return -ENOMEM;
	}
M
Matthew Wilcox 已提交
2578 2579 2580 2581 2582 2583
	return 0;
}

static void nvme_release_prp_pools(struct nvme_dev *dev)
{
	dma_pool_destroy(dev->prp_page_pool);
2584
	dma_pool_destroy(dev->prp_small_pool);
M
Matthew Wilcox 已提交
2585 2586
}

2587 2588 2589 2590 2591 2592 2593
static void nvme_free_tagset(struct nvme_dev *dev)
{
	if (dev->tagset.tags)
		blk_mq_free_tag_set(&dev->tagset);
	dev->ctrl.tagset = NULL;
}

2594
static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2595
{
2596
	struct nvme_dev *dev = to_nvme_dev(ctrl);
2597

2598
	nvme_dbbuf_dma_free(dev);
2599
	nvme_free_tagset(dev);
2600 2601
	if (dev->ctrl.admin_q)
		blk_put_queue(dev->ctrl.admin_q);
2602
	free_opal_dev(dev->ctrl.opal_dev);
2603
	mempool_destroy(dev->iod_mempool);
2604 2605
	put_device(dev->dev);
	kfree(dev->queues);
2606 2607 2608
	kfree(dev);
}

2609
static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2610
{
2611 2612 2613 2614 2615
	/*
	 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
	 * may be holding this pci_dev's device lock.
	 */
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2616
	nvme_get_ctrl(&dev->ctrl);
2617
	nvme_dev_disable(dev, false);
2618
	nvme_kill_queues(&dev->ctrl);
2619
	if (!queue_work(nvme_wq, &dev->remove_work))
2620 2621 2622
		nvme_put_ctrl(&dev->ctrl);
}

2623
static void nvme_reset_work(struct work_struct *work)
2624
{
2625 2626
	struct nvme_dev *dev =
		container_of(work, struct nvme_dev, ctrl.reset_work);
2627
	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2628
	int result;
2629

2630 2631 2632
	if (dev->ctrl.state != NVME_CTRL_RESETTING) {
		dev_warn(dev->ctrl.device, "ctrl state %d is not RESETTING\n",
			 dev->ctrl.state);
2633
		result = -ENODEV;
2634
		goto out;
2635
	}
2636

2637 2638 2639 2640
	/*
	 * If we're called to reset a live controller first shut it down before
	 * moving on.
	 */
2641
	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2642
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2643
	nvme_sync_queues(&dev->ctrl);
2644

2645
	mutex_lock(&dev->shutdown_lock);
2646
	result = nvme_pci_enable(dev);
2647
	if (result)
2648
		goto out_unlock;
2649

2650
	result = nvme_pci_configure_admin_queue(dev);
2651
	if (result)
2652
		goto out_unlock;
2653

K
Keith Busch 已提交
2654 2655
	result = nvme_alloc_admin_tags(dev);
	if (result)
2656
		goto out_unlock;
2657

2658 2659 2660 2661
	/*
	 * Limit the max command size to prevent iod->sg allocations going
	 * over a single page.
	 */
2662 2663
	dev->ctrl.max_hw_sectors = min_t(u32,
		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2664
	dev->ctrl.max_segments = NVME_MAX_SEGS;
2665 2666 2667 2668 2669

	/*
	 * Don't limit the IOMMU merged segment size.
	 */
	dma_set_max_seg_size(dev->dev, 0xffffffff);
J
Jianxiong Gao 已提交
2670
	dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
2671

2672 2673 2674 2675 2676 2677 2678 2679 2680
	mutex_unlock(&dev->shutdown_lock);

	/*
	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
	 * initializing procedure here.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller CONNECTING\n");
2681
		result = -EBUSY;
2682 2683
		goto out;
	}
2684

2685 2686 2687 2688 2689 2690
	/*
	 * We do not support an SGL for metadata (yet), so we are limited to a
	 * single integrity segment for the separate metadata pointer.
	 */
	dev->ctrl.max_integrity_segments = 1;

2691
	result = nvme_init_ctrl_finish(&dev->ctrl);
2692
	if (result)
2693
		goto out;
2694

2695 2696 2697 2698 2699 2700 2701 2702 2703
	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
		if (!dev->ctrl.opal_dev)
			dev->ctrl.opal_dev =
				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
		else if (was_suspend)
			opal_unlock_from_suspend(dev->ctrl.opal_dev);
	} else {
		free_opal_dev(dev->ctrl.opal_dev);
		dev->ctrl.opal_dev = NULL;
2704
	}
2705

2706 2707 2708 2709 2710 2711 2712
	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
		result = nvme_dbbuf_dma_alloc(dev);
		if (result)
			dev_warn(dev->dev,
				 "unable to allocate dma for dbbuf\n");
	}

2713 2714 2715 2716 2717
	if (dev->ctrl.hmpre) {
		result = nvme_setup_host_mem(dev);
		if (result < 0)
			goto out;
	}
2718

2719
	result = nvme_setup_io_queues(dev);
2720
	if (result)
2721
		goto out;
2722

2723 2724 2725 2726
	/*
	 * Keep the controller around but remove all namespaces if we don't have
	 * any working I/O queue.
	 */
2727
	if (dev->online_queues < 2) {
2728
		dev_warn(dev->ctrl.device, "IO queues not created\n");
2729
		nvme_kill_queues(&dev->ctrl);
2730
		nvme_remove_namespaces(&dev->ctrl);
2731
		nvme_free_tagset(dev);
2732
	} else {
2733
		nvme_start_queues(&dev->ctrl);
K
Keith Busch 已提交
2734
		nvme_wait_freeze(&dev->ctrl);
K
Keith Busch 已提交
2735
		nvme_dev_add(dev);
K
Keith Busch 已提交
2736
		nvme_unfreeze(&dev->ctrl);
2737 2738
	}

2739 2740 2741 2742
	/*
	 * If only admin queue live, keep it to do further investigation or
	 * recovery.
	 */
K
Keith Busch 已提交
2743
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2744
		dev_warn(dev->ctrl.device,
K
Keith Busch 已提交
2745
			"failed to mark controller live state\n");
2746
		result = -ENODEV;
2747 2748
		goto out;
	}
2749

2750
	nvme_start_ctrl(&dev->ctrl);
2751
	return;
2752

2753 2754
 out_unlock:
	mutex_unlock(&dev->shutdown_lock);
2755
 out:
2756 2757 2758 2759
	if (result)
		dev_warn(dev->ctrl.device,
			 "Removing after probe failure status: %d\n", result);
	nvme_remove_dead_ctrl(dev);
2760 2761
}

2762
static void nvme_remove_dead_ctrl_work(struct work_struct *work)
K
Keith Busch 已提交
2763
{
2764
	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2765
	struct pci_dev *pdev = to_pci_dev(dev->dev);
K
Keith Busch 已提交
2766 2767

	if (pci_get_drvdata(pdev))
K
Keith Busch 已提交
2768
		device_release_driver(&pdev->dev);
2769
	nvme_put_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2770 2771
}

2772
static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
T
Tejun Heo 已提交
2773
{
2774
	*val = readl(to_nvme_dev(ctrl)->bar + off);
2775
	return 0;
T
Tejun Heo 已提交
2776 2777
}

2778
static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2779
{
2780 2781 2782
	writel(val, to_nvme_dev(ctrl)->bar + off);
	return 0;
}
2783

2784 2785
static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
{
2786
	*val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
2787
	return 0;
2788 2789
}

2790 2791 2792 2793
static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);

2794
	return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
2795 2796
}

2797
static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
M
Ming Lin 已提交
2798
	.name			= "pcie",
2799
	.module			= THIS_MODULE,
2800 2801
	.flags			= NVME_F_METADATA_SUPPORTED |
				  NVME_F_PCI_P2PDMA,
2802
	.reg_read32		= nvme_pci_reg_read32,
2803
	.reg_write32		= nvme_pci_reg_write32,
2804
	.reg_read64		= nvme_pci_reg_read64,
2805
	.free_ctrl		= nvme_pci_free_ctrl,
2806
	.submit_async_event	= nvme_pci_submit_async_event,
2807
	.get_address		= nvme_pci_get_address,
2808
};
2809

2810 2811 2812 2813
static int nvme_dev_map(struct nvme_dev *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2814
	if (pci_request_mem_regions(pdev, "nvme"))
2815 2816
		return -ENODEV;

2817
	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2818 2819
		goto release;

M
Max Gurtovoy 已提交
2820
	return 0;
2821
  release:
M
Max Gurtovoy 已提交
2822 2823
	pci_release_mem_regions(pdev);
	return -ENODEV;
2824 2825
}

2826
static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
{
	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
		/*
		 * Several Samsung devices seem to drop off the PCIe bus
		 * randomly when APST is on and uses the deepest sleep state.
		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
		 * 950 PRO 256GB", but it seems to be restricted to two Dell
		 * laptops.
		 */
		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
			return NVME_QUIRK_NO_DEEPEST_PS;
2841 2842 2843
	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
		/*
		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2844 2845 2846
		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
		 * within few minutes after bootup on a Coffee Lake board -
		 * ASUS PRIME Z370-A
2847 2848
		 */
		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2849 2850
		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
2851
			return NVME_QUIRK_NO_APST;
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
	} else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
		    pdev->device == 0xa808 || pdev->device == 0xa809)) ||
		   (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
		/*
		 * Forcing to use host managed nvme power settings for
		 * lowest idle power with quick resume latency on
		 * Samsung and Toshiba SSDs based on suspend behavior
		 * on Coffee Lake board for LENOVO C640
		 */
		if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
		     dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
			return NVME_QUIRK_SIMPLE_SUSPEND;
2864 2865 2866 2867 2868
	}

	return 0;
}

2869 2870 2871
static void nvme_async_probe(void *data, async_cookie_t cookie)
{
	struct nvme_dev *dev = data;
2872

2873
	flush_work(&dev->ctrl.reset_work);
2874
	flush_work(&dev->ctrl.scan_work);
2875
	nvme_put_ctrl(&dev->ctrl);
2876 2877
}

2878
static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
M
Matthew Wilcox 已提交
2879
{
M
Matias Bjørling 已提交
2880
	int node, result = -ENOMEM;
M
Matthew Wilcox 已提交
2881
	struct nvme_dev *dev;
2882
	unsigned long quirks = id->driver_data;
2883
	size_t alloc_size;
M
Matthew Wilcox 已提交
2884

M
Matias Bjørling 已提交
2885 2886
	node = dev_to_node(&pdev->dev);
	if (node == NUMA_NO_NODE)
2887
		set_dev_node(&pdev->dev, first_memory_node);
M
Matias Bjørling 已提交
2888 2889

	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2890 2891
	if (!dev)
		return -ENOMEM;
2892

2893 2894 2895 2896 2897
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
	dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
	dev->queues = kcalloc_node(dev->nr_allocated_queues,
			sizeof(struct nvme_queue), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2898 2899 2900
	if (!dev->queues)
		goto free;

2901
	dev->dev = get_device(&pdev->dev);
K
Keith Busch 已提交
2902
	pci_set_drvdata(pdev, dev);
2903

2904 2905
	result = nvme_dev_map(dev);
	if (result)
2906
		goto put_pci;
2907

2908
	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
2909
	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
2910
	mutex_init(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2911

M
Matthew Wilcox 已提交
2912 2913
	result = nvme_setup_prp_pools(dev);
	if (result)
2914
		goto unmap;
2915

2916
	quirks |= check_vendor_combination_bug(pdev);
2917

2918
	if (!noacpi && acpi_storage_d3(&pdev->dev)) {
2919 2920 2921 2922 2923 2924 2925 2926 2927
		/*
		 * Some systems use a bios work around to ask for D3 on
		 * platforms that support kernel managed suspend.
		 */
		dev_info(&pdev->dev,
			 "platform quirk: setting simple suspend\n");
		quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
	}

2928 2929 2930 2931
	/*
	 * Double check that our mempool alloc size will cover the biggest
	 * command we support.
	 */
2932
	alloc_size = nvme_pci_iod_alloc_size();
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
	WARN_ON_ONCE(alloc_size > PAGE_SIZE);

	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
						mempool_kfree,
						(void *) alloc_size,
						GFP_KERNEL, node);
	if (!dev->iod_mempool) {
		result = -ENOMEM;
		goto release_pools;
	}

2944 2945 2946 2947 2948
	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
			quirks);
	if (result)
		goto release_mempool;

2949 2950
	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));

2951
	nvme_reset_ctrl(&dev->ctrl);
2952
	async_schedule(nvme_async_probe, dev);
2953

M
Matthew Wilcox 已提交
2954 2955
	return 0;

2956 2957
 release_mempool:
	mempool_destroy(dev->iod_mempool);
2958
 release_pools:
M
Matthew Wilcox 已提交
2959
	nvme_release_prp_pools(dev);
2960 2961
 unmap:
	nvme_dev_unmap(dev);
K
Keith Busch 已提交
2962
 put_pci:
2963
	put_device(dev->dev);
M
Matthew Wilcox 已提交
2964 2965 2966 2967 2968 2969
 free:
	kfree(dev->queues);
	kfree(dev);
	return result;
}

2970
static void nvme_reset_prepare(struct pci_dev *pdev)
2971
{
K
Keith Busch 已提交
2972
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2973 2974 2975 2976 2977 2978 2979 2980

	/*
	 * We don't need to check the return value from waiting for the reset
	 * state as pci_dev device lock is held, making it impossible to race
	 * with ->remove().
	 */
	nvme_disable_prepare_reset(dev, false);
	nvme_sync_queues(&dev->ctrl);
2981
}
2982

2983 2984
static void nvme_reset_done(struct pci_dev *pdev)
{
2985
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2986 2987 2988

	if (!nvme_try_sched_reset(&dev->ctrl))
		flush_work(&dev->ctrl.reset_work);
2989 2990
}

2991 2992 2993
static void nvme_shutdown(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2994

2995
	nvme_disable_prepare_reset(dev, true);
2996 2997
}

2998 2999 3000 3001 3002
/*
 * The driver's remove may be called on a device in a partially initialized
 * state. This function must not have any dependencies on the device state in
 * order to proceed.
 */
3003
static void nvme_remove(struct pci_dev *pdev)
M
Matthew Wilcox 已提交
3004 3005
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
K
Keith Busch 已提交
3006

3007
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
K
Keith Busch 已提交
3008
	pci_set_drvdata(pdev, NULL);
3009

3010
	if (!pci_device_is_present(pdev)) {
3011
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
3012
		nvme_dev_disable(dev, true);
3013
	}
3014

3015
	flush_work(&dev->ctrl.reset_work);
3016 3017
	nvme_stop_ctrl(&dev->ctrl);
	nvme_remove_namespaces(&dev->ctrl);
3018
	nvme_dev_disable(dev, true);
3019
	nvme_release_cmb(dev);
3020
	nvme_free_host_mem(dev);
M
Matias Bjørling 已提交
3021
	nvme_dev_remove_admin(dev);
3022
	nvme_free_queues(dev, 0);
K
Keith Busch 已提交
3023
	nvme_release_prp_pools(dev);
3024
	nvme_dev_unmap(dev);
3025
	nvme_uninit_ctrl(&dev->ctrl);
M
Matthew Wilcox 已提交
3026 3027
}

3028
#ifdef CONFIG_PM_SLEEP
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
{
	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
}

static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
{
	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
}

static int nvme_resume(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
	struct nvme_ctrl *ctrl = &ndev->ctrl;

3044
	if (ndev->last_ps == U32_MAX ||
3045
	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
3046
		return nvme_try_sched_reset(&ndev->ctrl);
3047 3048 3049
	return 0;
}

3050 3051 3052 3053
static int nvme_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);
3054 3055 3056
	struct nvme_ctrl *ctrl = &ndev->ctrl;
	int ret = -EBUSY;

3057 3058
	ndev->last_ps = U32_MAX;

3059 3060 3061 3062 3063 3064 3065
	/*
	 * The platform does not remove power for a kernel managed suspend so
	 * use host managed nvme power settings for lowest idle power if
	 * possible. This should have quicker resume latency than a full device
	 * shutdown.  But if the firmware is involved after the suspend or the
	 * device does not support any non-default power states, shut down the
	 * device fully.
3066 3067 3068 3069 3070
	 *
	 * If ASPM is not enabled for the device, shut down the device and allow
	 * the PCI bus layer to put it into D3 in order to take the PCIe link
	 * down, so as to allow the platform to achieve its minimum low-power
	 * state (which may not be possible if the link is up).
3071 3072 3073 3074 3075
	 *
	 * If a host memory buffer is enabled, shut down the device as the NVMe
	 * specification allows the device to access the host memory buffer in
	 * host DRAM from all power states, but hosts will fail access to DRAM
	 * during S3.
3076
	 */
3077
	if (pm_suspend_via_firmware() || !ctrl->npss ||
3078
	    !pcie_aspm_enabled(pdev) ||
3079
	    ndev->nr_host_mem_descs ||
3080 3081
	    (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
		return nvme_disable_prepare_reset(ndev, true);
3082 3083 3084 3085 3086

	nvme_start_freeze(ctrl);
	nvme_wait_freeze(ctrl);
	nvme_sync_queues(ctrl);

K
Keith Busch 已提交
3087
	if (ctrl->state != NVME_CTRL_LIVE)
3088 3089 3090 3091 3092 3093
		goto unfreeze;

	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
	if (ret < 0)
		goto unfreeze;

3094 3095 3096 3097 3098 3099 3100
	/*
	 * A saved state prevents pci pm from generically controlling the
	 * device's power. If we're using protocol specific settings, we don't
	 * want pci interfering.
	 */
	pci_save_state(pdev);

3101 3102 3103 3104 3105
	ret = nvme_set_power_state(ctrl, ctrl->npss);
	if (ret < 0)
		goto unfreeze;

	if (ret) {
3106 3107 3108
		/* discard the saved state */
		pci_load_saved_state(pdev, NULL);

3109 3110
		/*
		 * Clearing npss forces a controller reset on resume. The
3111
		 * correct value will be rediscovered then.
3112
		 */
3113
		ret = nvme_disable_prepare_reset(ndev, true);
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
		ctrl->npss = 0;
	}
unfreeze:
	nvme_unfreeze(ctrl);
	return ret;
}

static int nvme_simple_suspend(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3124

3125
	return nvme_disable_prepare_reset(ndev, true);
3126 3127
}

3128
static int nvme_simple_resume(struct device *dev)
3129 3130 3131 3132
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);

3133
	return nvme_try_sched_reset(&ndev->ctrl);
3134 3135
}

3136
static const struct dev_pm_ops nvme_dev_pm_ops = {
3137 3138 3139 3140 3141 3142 3143 3144
	.suspend	= nvme_suspend,
	.resume		= nvme_resume,
	.freeze		= nvme_simple_suspend,
	.thaw		= nvme_simple_resume,
	.poweroff	= nvme_simple_suspend,
	.restore	= nvme_simple_resume,
};
#endif /* CONFIG_PM_SLEEP */
M
Matthew Wilcox 已提交
3145

K
Keith Busch 已提交
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	/*
	 * A frozen channel requires a reset. When detected, this method will
	 * shutdown the controller to quiesce. The controller will be restarted
	 * after the slot reset through driver's slot_reset callback.
	 */
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
	case pci_channel_io_frozen:
K
Keith Busch 已提交
3160 3161
		dev_warn(dev->ctrl.device,
			"frozen state error detected, reset controller\n");
3162
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
3163 3164
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
K
Keith Busch 已提交
3165 3166
		dev_warn(dev->ctrl.device,
			"failure state error detected, request disconnect\n");
K
Keith Busch 已提交
3167 3168 3169 3170 3171 3172 3173 3174 3175
		return PCI_ERS_RESULT_DISCONNECT;
	}
	return PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

3176
	dev_info(dev->ctrl.device, "restart after slot reset\n");
K
Keith Busch 已提交
3177
	pci_restore_state(pdev);
3178
	nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
3179 3180 3181 3182 3183
	return PCI_ERS_RESULT_RECOVERED;
}

static void nvme_error_resume(struct pci_dev *pdev)
{
K
Keith Busch 已提交
3184 3185 3186
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	flush_work(&dev->ctrl.reset_work);
K
Keith Busch 已提交
3187 3188
}

3189
static const struct pci_error_handlers nvme_err_handler = {
M
Matthew Wilcox 已提交
3190 3191 3192
	.error_detected	= nvme_error_detected,
	.slot_reset	= nvme_slot_reset,
	.resume		= nvme_error_resume,
3193 3194
	.reset_prepare	= nvme_reset_prepare,
	.reset_done	= nvme_reset_done,
M
Matthew Wilcox 已提交
3195 3196
};

3197
static const struct pci_device_id nvme_id_table[] = {
3198
	{ PCI_VDEVICE(INTEL, 0x0953),	/* Intel 750/P3500/P3600/P3700 */
3199
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3200
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3201
	{ PCI_VDEVICE(INTEL, 0x0a53),	/* Intel P3520 */
3202
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3203
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3204
	{ PCI_VDEVICE(INTEL, 0x0a54),	/* Intel P4500/P4600 */
3205
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3206
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3207
	{ PCI_VDEVICE(INTEL, 0x0a55),	/* Dell Express Flash P4600 */
3208 3209
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3210
	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
3211
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3212
				NVME_QUIRK_MEDIUM_PRIO_SQ |
3213 3214
				NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3215 3216
	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3217
	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
3218 3219
		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3220 3221
	{ PCI_DEVICE(0x126f, 0x2263),	/* Silicon Motion unidentified */
		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
3222
	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
3223 3224
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
				NVME_QUIRK_NO_NS_DESC_LIST, },
3225 3226
	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3227 3228
	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3229 3230
	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3231 3232 3233
	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
3234
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3235
				NVME_QUIRK_DISABLE_WRITE_ZEROES|
3236
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3237 3238
	{ PCI_DEVICE(0x1987, 0x5016),	/* Phison E16 */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3239 3240 3241
	{ PCI_DEVICE(0x1b4b, 0x1092),	/* Lexar 256 GB SSD */
		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3242 3243
	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3244 3245 3246
	{ PCI_DEVICE(0x1cc1, 0x8201),   /* ADATA SX8200PNP 512GB */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3247 3248
	{ PCI_DEVICE(0x1c5c, 0x1504),   /* SK Hynix PC400 */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3249 3250
	{ PCI_DEVICE(0x15b7, 0x2001),   /*  Sandisk Skyhawk */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3251 3252
	{ PCI_DEVICE(0x1d97, 0x2263),   /* SPCC */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3253 3254
	{ PCI_DEVICE(0x2646, 0x2262),   /* KINGSTON SKC2000 NVMe SSD */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3255 3256
	{ PCI_DEVICE(0x2646, 0x2263),   /* KINGSTON A2000 NVMe SSD  */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02),
		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
3269 3270
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR },
3271
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
3272 3273
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR |
3274 3275
				NVME_QUIRK_128_BYTES_SQES |
				NVME_QUIRK_SHARED_TAGS },
3276 3277

	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
M
Matthew Wilcox 已提交
3278 3279 3280 3281 3282 3283 3284 3285
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, nvme_id_table);

static struct pci_driver nvme_driver = {
	.name		= "nvme",
	.id_table	= nvme_id_table,
	.probe		= nvme_probe,
3286
	.remove		= nvme_remove,
3287
	.shutdown	= nvme_shutdown,
3288
#ifdef CONFIG_PM_SLEEP
3289 3290 3291
	.driver		= {
		.pm	= &nvme_dev_pm_ops,
	},
3292
#endif
3293
	.sriov_configure = pci_sriov_configure_simple,
M
Matthew Wilcox 已提交
3294 3295 3296 3297 3298
	.err_handler	= &nvme_err_handler,
};

static int __init nvme_init(void)
{
3299 3300 3301
	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3302
	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3303

3304
	return pci_register_driver(&nvme_driver);
M
Matthew Wilcox 已提交
3305 3306 3307 3308 3309
}

static void __exit nvme_exit(void)
{
	pci_unregister_driver(&nvme_driver);
3310
	flush_workqueue(nvme_wq);
M
Matthew Wilcox 已提交
3311 3312 3313 3314
}

MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
MODULE_LICENSE("GPL");
3315
MODULE_VERSION("1.0");
M
Matthew Wilcox 已提交
3316 3317
module_init(nvme_init);
module_exit(nvme_exit);