pci.c 80.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
M
Matthew Wilcox 已提交
2 3
/*
 * NVM Express device driver
4
 * Copyright (c) 2011-2014, Intel Corporation.
M
Matthew Wilcox 已提交
5 6
 */

K
Keith Busch 已提交
7
#include <linux/aer.h>
8
#include <linux/async.h>
M
Matthew Wilcox 已提交
9
#include <linux/blkdev.h>
M
Matias Bjørling 已提交
10
#include <linux/blk-mq.h>
11
#include <linux/blk-mq-pci.h>
12
#include <linux/dmi.h>
M
Matthew Wilcox 已提交
13 14 15 16 17
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
18
#include <linux/mutex.h>
19
#include <linux/once.h>
M
Matthew Wilcox 已提交
20
#include <linux/pci.h>
21
#include <linux/suspend.h>
K
Keith Busch 已提交
22
#include <linux/t10-pi.h>
M
Matthew Wilcox 已提交
23
#include <linux/types.h>
24
#include <linux/io-64-nonatomic-lo-hi.h>
25
#include <linux/sed-opal.h>
26
#include <linux/pci-p2pdma.h>
27

Y
yupeng 已提交
28
#include "trace.h"
29 30
#include "nvme.h"

31
#define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
32
#define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
33

C
Chaitanya Kulkarni 已提交
34
#define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
35

36 37 38 39 40 41 42
/*
 * These can be higher, but we need to ensure that any command doesn't
 * require an sg allocation that needs more than a page of data.
 */
#define NVME_MAX_KB_SZ	4096
#define NVME_MAX_SEGS	127

43 44 45
static int use_threaded_interrupts;
module_param(use_threaded_interrupts, int, 0);

46
static bool use_cmb_sqes = true;
47
module_param(use_cmb_sqes, bool, 0444);
48 49
MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");

50 51 52 53
static unsigned int max_host_mem_size_mb = 128;
module_param(max_host_mem_size_mb, uint, 0444);
MODULE_PARM_DESC(max_host_mem_size_mb,
	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
54

C
Chaitanya Kulkarni 已提交
55 56 57 58 59 60
static unsigned int sgl_threshold = SZ_32K;
module_param(sgl_threshold, uint, 0644);
MODULE_PARM_DESC(sgl_threshold,
		"Use SGLs when average request segment size is larger or equal to "
		"this size. Use 0 to disable SGLs.");

61 62 63 64 65 66 67 68 69 70
static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops io_queue_depth_ops = {
	.set = io_queue_depth_set,
	.get = param_get_int,
};

static int io_queue_depth = 1024;
module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");

71
static int write_queues;
72
module_param(write_queues, int, 0644);
73 74 75 76
MODULE_PARM_DESC(write_queues,
	"Number of queues to use for writes. If not set, reads and writes "
	"will share a queue set.");

77
static int poll_queues;
78
module_param(poll_queues, int, 0644);
J
Jens Axboe 已提交
79 80
MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");

81 82
struct nvme_dev;
struct nvme_queue;
83

84
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
85
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
86

87 88 89 90
/*
 * Represents an NVM Express device.  Each nvme_dev is a PCI function.
 */
struct nvme_dev {
91
	struct nvme_queue *queues;
92 93 94 95 96 97 98 99
	struct blk_mq_tag_set tagset;
	struct blk_mq_tag_set admin_tagset;
	u32 __iomem *dbs;
	struct device *dev;
	struct dma_pool *prp_page_pool;
	struct dma_pool *prp_small_pool;
	unsigned online_queues;
	unsigned max_qid;
100
	unsigned io_queues[HCTX_MAX_TYPES];
101
	unsigned int num_vecs;
102
	int q_depth;
103
	int io_sqes;
104 105
	u32 db_stride;
	void __iomem *bar;
106
	unsigned long bar_mapped_size;
107
	struct work_struct remove_work;
108
	struct mutex shutdown_lock;
109 110
	bool subsystem;
	u64 cmb_size;
111
	bool cmb_use_sqes;
112
	u32 cmbsz;
113
	u32 cmbloc;
114
	struct nvme_ctrl ctrl;
115
	u32 last_ps;
116

117 118
	mempool_t *iod_mempool;

119
	/* shadow doorbell buffer support: */
120 121 122 123
	u32 *dbbuf_dbs;
	dma_addr_t dbbuf_dbs_dma_addr;
	u32 *dbbuf_eis;
	dma_addr_t dbbuf_eis_dma_addr;
124 125 126 127

	/* host memory buffer support: */
	u64 host_mem_size;
	u32 nr_host_mem_descs;
128
	dma_addr_t host_mem_descs_dma;
129 130
	struct nvme_host_mem_buf_desc *host_mem_descs;
	void **host_mem_desc_bufs;
K
Keith Busch 已提交
131
};
132

133 134 135 136 137 138 139 140 141 142 143
static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
{
	int n = 0, ret;

	ret = kstrtoint(val, 10, &n);
	if (ret != 0 || n < 2)
		return -EINVAL;

	return param_set_int(val, kp);
}

144 145 146 147 148 149 150 151 152 153
static inline unsigned int sq_idx(unsigned int qid, u32 stride)
{
	return qid * 2 * stride;
}

static inline unsigned int cq_idx(unsigned int qid, u32 stride)
{
	return (qid * 2 + 1) * stride;
}

154 155 156 157 158
static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
{
	return container_of(ctrl, struct nvme_dev, ctrl);
}

M
Matthew Wilcox 已提交
159 160 161 162 163
/*
 * An NVM Express queue.  Each device has at least two (one for admin
 * commands and one for I/O commands).
 */
struct nvme_queue {
M
Matthew Wilcox 已提交
164
	struct nvme_dev *dev;
165
	spinlock_t sq_lock;
166
	void *sq_cmds;
167 168
	 /* only used for poll queues: */
	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
M
Matthew Wilcox 已提交
169
	volatile struct nvme_completion *cqes;
170
	struct blk_mq_tags **tags;
M
Matthew Wilcox 已提交
171 172 173 174
	dma_addr_t sq_dma_addr;
	dma_addr_t cq_dma_addr;
	u32 __iomem *q_db;
	u16 q_depth;
175
	u16 cq_vector;
M
Matthew Wilcox 已提交
176
	u16 sq_tail;
177
	u16 last_sq_tail;
M
Matthew Wilcox 已提交
178
	u16 cq_head;
179
	u16 last_cq_head;
K
Keith Busch 已提交
180
	u16 qid;
181
	u8 cq_phase;
182
	u8 sqes;
183 184
	unsigned long flags;
#define NVMEQ_ENABLED		0
185
#define NVMEQ_SQ_CMB		1
186
#define NVMEQ_DELETE_ERROR	2
187
#define NVMEQ_POLLED		3
188 189 190 191
	u32 *dbbuf_sq_db;
	u32 *dbbuf_cq_db;
	u32 *dbbuf_sq_ei;
	u32 *dbbuf_cq_ei;
192
	struct completion delete_done;
M
Matthew Wilcox 已提交
193 194
};

195
/*
196 197 198 199
 * The nvme_iod describes the data in an I/O.
 *
 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
 * to the actual struct scatterlist.
200 201
 */
struct nvme_iod {
202
	struct nvme_request req;
C
Christoph Hellwig 已提交
203
	struct nvme_queue *nvmeq;
C
Chaitanya Kulkarni 已提交
204
	bool use_sgl;
C
Christoph Hellwig 已提交
205
	int aborted;
206 207 208
	int npages;		/* In the PRP list. 0 means small pool in use */
	int nents;		/* Used in scatterlist */
	dma_addr_t first_dma;
209
	unsigned int dma_len;	/* length of single DMA segment mapping */
210
	dma_addr_t meta_dma;
C
Christoph Hellwig 已提交
211
	struct scatterlist *sg;
M
Matthew Wilcox 已提交
212 213
};

214 215
static unsigned int max_io_queues(void)
{
J
Jens Axboe 已提交
216
	return num_possible_cpus() + write_queues + poll_queues;
217 218 219 220 221 222 223 224
}

static unsigned int max_queue_count(void)
{
	/* IO queues + admin queue */
	return 1 + max_io_queues();
}

225 226
static inline unsigned int nvme_dbbuf_size(u32 stride)
{
227
	return (max_queue_count() * 8 * stride);
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
}

static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
{
	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);

	if (dev->dbbuf_dbs)
		return 0;

	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_dbs_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_dbs)
		return -ENOMEM;
	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_eis_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
{
	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);

	if (dev->dbbuf_dbs) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
	}
	if (dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
		dev->dbbuf_eis = NULL;
	}
}

static void nvme_dbbuf_init(struct nvme_dev *dev,
			    struct nvme_queue *nvmeq, int qid)
{
	if (!dev->dbbuf_dbs || !qid)
		return;

	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
}

static void nvme_dbbuf_set(struct nvme_dev *dev)
{
	struct nvme_command c;

	if (!dev->dbbuf_dbs)
		return;

	memset(&c, 0, sizeof(c));
	c.dbbuf.opcode = nvme_admin_dbbuf;
	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);

	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
296
		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
		/* Free memory and continue on */
		nvme_dbbuf_dma_free(dev);
	}
}

static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
{
	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
}

/* Update dbbuf and return true if an MMIO is required */
static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
					      volatile u32 *dbbuf_ei)
{
	if (dbbuf_db) {
		u16 old_value;

		/*
		 * Ensure that the queue is written before updating
		 * the doorbell in memory
		 */
		wmb();

		old_value = *dbbuf_db;
		*dbbuf_db = value;

323 324 325 326 327 328 329 330
		/*
		 * Ensure that the doorbell is updated before reading the event
		 * index from memory.  The controller needs to provide similar
		 * ordering to ensure the envent index is updated before reading
		 * the doorbell.
		 */
		mb();

331 332 333 334 335
		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
			return false;
	}

	return true;
M
Matthew Wilcox 已提交
336 337
}

338 339 340 341 342 343 344
/*
 * Will slightly overestimate the number of pages needed.  This is OK
 * as it only leads to a small amount of wasted memory for the lifetime of
 * the I/O.
 */
static int nvme_npages(unsigned size, struct nvme_dev *dev)
{
345 346
	unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
				      dev->ctrl.page_size);
347 348 349
	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
}

C
Chaitanya Kulkarni 已提交
350 351 352 353 354
/*
 * Calculates the number of pages needed for the SGL segments. For example a 4k
 * page can accommodate 256 SGL descriptors.
 */
static int nvme_pci_npages_sgl(unsigned int num_seg)
355
{
C
Chaitanya Kulkarni 已提交
356
	return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
C
Christoph Hellwig 已提交
357
}
358

C
Chaitanya Kulkarni 已提交
359 360
static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
		unsigned int size, unsigned int nseg, bool use_sgl)
C
Christoph Hellwig 已提交
361
{
C
Chaitanya Kulkarni 已提交
362 363 364 365 366 367 368 369
	size_t alloc_size;

	if (use_sgl)
		alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
	else
		alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);

	return alloc_size + sizeof(struct scatterlist) * nseg;
C
Christoph Hellwig 已提交
370
}
371

M
Matias Bjørling 已提交
372 373
static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
				unsigned int hctx_idx)
374
{
M
Matias Bjørling 已提交
375
	struct nvme_dev *dev = data;
376
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
377

378 379 380 381
	WARN_ON(hctx_idx != 0);
	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
	WARN_ON(nvmeq->tags);

M
Matias Bjørling 已提交
382
	hctx->driver_data = nvmeq;
383
	nvmeq->tags = &dev->admin_tagset.tags[0];
M
Matias Bjørling 已提交
384
	return 0;
385 386
}

387 388 389 390 391 392 393
static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	nvmeq->tags = NULL;
}

M
Matias Bjørling 已提交
394 395
static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
			  unsigned int hctx_idx)
M
Matthew Wilcox 已提交
396
{
M
Matias Bjørling 已提交
397
	struct nvme_dev *dev = data;
398
	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
M
Matias Bjørling 已提交
399

400 401
	if (!nvmeq->tags)
		nvmeq->tags = &dev->tagset.tags[hctx_idx];
M
Matthew Wilcox 已提交
402

403
	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
M
Matias Bjørling 已提交
404 405
	hctx->driver_data = nvmeq;
	return 0;
M
Matthew Wilcox 已提交
406 407
}

408 409
static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
		unsigned int hctx_idx, unsigned int numa_node)
M
Matthew Wilcox 已提交
410
{
411
	struct nvme_dev *dev = set->driver_data;
C
Christoph Hellwig 已提交
412
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
413
	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
414
	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
M
Matias Bjørling 已提交
415 416

	BUG_ON(!nvmeq);
C
Christoph Hellwig 已提交
417
	iod->nvmeq = nvmeq;
418 419

	nvme_req(req)->ctrl = &dev->ctrl;
M
Matias Bjørling 已提交
420 421 422
	return 0;
}

423 424 425 426 427 428 429 430 431
static int queue_irq_offset(struct nvme_dev *dev)
{
	/* if we have more than 1 vec, admin queue offsets us by 1 */
	if (dev->num_vecs > 1)
		return 1;

	return 0;
}

432 433 434
static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
{
	struct nvme_dev *dev = set->driver_data;
435 436 437 438 439 440 441 442
	int i, qoff, offset;

	offset = queue_irq_offset(dev);
	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
		struct blk_mq_queue_map *map = &set->map[i];

		map->nr_queues = dev->io_queues[i];
		if (!map->nr_queues) {
443
			BUG_ON(i == HCTX_TYPE_DEFAULT);
444
			continue;
445 446
		}

J
Jens Axboe 已提交
447 448 449 450
		/*
		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
		 * affinity), so use the regular blk-mq cpu mapping
		 */
451
		map->queue_offset = qoff;
452
		if (i != HCTX_TYPE_POLL && offset)
J
Jens Axboe 已提交
453 454 455
			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
		else
			blk_mq_map_queues(map);
456 457 458 459 460
		qoff += map->nr_queues;
		offset += map->nr_queues;
	}

	return 0;
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
/*
 * Write sq tail if we are asked to, or if the next command would wrap.
 */
static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
{
	if (!write_sq) {
		u16 next_tail = nvmeq->sq_tail + 1;

		if (next_tail == nvmeq->q_depth)
			next_tail = 0;
		if (next_tail != nvmeq->last_sq_tail)
			return;
	}

	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
		writel(nvmeq->sq_tail, nvmeq->q_db);
	nvmeq->last_sq_tail = nvmeq->sq_tail;
}

M
Matthew Wilcox 已提交
483
/**
484
 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
M
Matthew Wilcox 已提交
485 486
 * @nvmeq: The queue to use
 * @cmd: The command to send
487
 * @write_sq: whether to write to the SQ doorbell
M
Matthew Wilcox 已提交
488
 */
489 490
static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
			    bool write_sq)
M
Matthew Wilcox 已提交
491
{
492
	spin_lock(&nvmeq->sq_lock);
493 494
	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
	       cmd, sizeof(*cmd));
495 496
	if (++nvmeq->sq_tail == nvmeq->q_depth)
		nvmeq->sq_tail = 0;
497 498 499 500 501 502 503 504 505 506 507
	nvme_write_sq_db(nvmeq, write_sq);
	spin_unlock(&nvmeq->sq_lock);
}

static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	spin_lock(&nvmeq->sq_lock);
	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
		nvme_write_sq_db(nvmeq, true);
508
	spin_unlock(&nvmeq->sq_lock);
M
Matthew Wilcox 已提交
509 510
}

C
Chaitanya Kulkarni 已提交
511
static void **nvme_pci_iod_list(struct request *req)
M
Matthew Wilcox 已提交
512
{
C
Christoph Hellwig 已提交
513
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
514
	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
M
Matthew Wilcox 已提交
515 516
}

517 518 519
static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
520
	int nseg = blk_rq_nr_phys_segments(req);
521 522
	unsigned int avg_seg_size;

523 524 525 526
	if (nseg == 0)
		return false;

	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
527 528 529 530 531 532 533 534 535 536

	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
		return false;
	if (!iod->nvmeq->qid)
		return false;
	if (!sgl_threshold || avg_seg_size < sgl_threshold)
		return false;
	return true;
}

537
static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
M
Matthew Wilcox 已提交
538
{
C
Christoph Hellwig 已提交
539
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
540 541
	const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
	dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
542 543
	int i;

544
	if (iod->dma_len) {
545 546
		dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
			       rq_dma_dir(req));
547
		return;
548 549
	}

550 551 552 553 554 555 556
	WARN_ON_ONCE(!iod->nents);

	/* P2PDMA requests do not need to be unmapped */
	if (!is_pci_p2pdma_page(sg_page(iod->sg)))
		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));


557
	if (iod->npages == 0)
C
Chaitanya Kulkarni 已提交
558 559 560
		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
			dma_addr);

561
	for (i = 0; i < iod->npages; i++) {
C
Chaitanya Kulkarni 已提交
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
		void *addr = nvme_pci_iod_list(req)[i];

		if (iod->use_sgl) {
			struct nvme_sgl_desc *sg_list = addr;

			next_dma_addr =
			    le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
		} else {
			__le64 *prp_list = addr;

			next_dma_addr = le64_to_cpu(prp_list[last_prp]);
		}

		dma_pool_free(dev->prp_page_pool, addr, dma_addr);
		dma_addr = next_dma_addr;
577
	}
578

579
	mempool_free(iod->sg, dev->iod_mempool);
K
Keith Busch 已提交
580 581
}

582 583 584 585 586 587 588 589 590 591 592 593 594 595
static void nvme_print_sgl(struct scatterlist *sgl, int nents)
{
	int i;
	struct scatterlist *sg;

	for_each_sg(sgl, sg, nents, i) {
		dma_addr_t phys = sg_phys(sg);
		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
			"dma_address:%pad dma_length:%d\n",
			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
			sg_dma_len(sg));
	}
}

C
Chaitanya Kulkarni 已提交
596 597
static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd)
M
Matthew Wilcox 已提交
598
{
C
Christoph Hellwig 已提交
599
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
600
	struct dma_pool *pool;
601
	int length = blk_rq_payload_bytes(req);
602
	struct scatterlist *sg = iod->sg;
M
Matthew Wilcox 已提交
603 604
	int dma_len = sg_dma_len(sg);
	u64 dma_addr = sg_dma_address(sg);
605
	u32 page_size = dev->ctrl.page_size;
606
	int offset = dma_addr & (page_size - 1);
607
	__le64 *prp_list;
C
Chaitanya Kulkarni 已提交
608
	void **list = nvme_pci_iod_list(req);
609
	dma_addr_t prp_dma;
610
	int nprps, i;
M
Matthew Wilcox 已提交
611

612
	length -= (page_size - offset);
613 614
	if (length <= 0) {
		iod->first_dma = 0;
C
Chaitanya Kulkarni 已提交
615
		goto done;
616
	}
M
Matthew Wilcox 已提交
617

618
	dma_len -= (page_size - offset);
M
Matthew Wilcox 已提交
619
	if (dma_len) {
620
		dma_addr += (page_size - offset);
M
Matthew Wilcox 已提交
621 622 623 624 625 626
	} else {
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
	}

627
	if (length <= page_size) {
628
		iod->first_dma = dma_addr;
C
Chaitanya Kulkarni 已提交
629
		goto done;
630 631
	}

632
	nprps = DIV_ROUND_UP(length, page_size);
633 634
	if (nprps <= (256 / 8)) {
		pool = dev->prp_small_pool;
635
		iod->npages = 0;
636 637
	} else {
		pool = dev->prp_page_pool;
638
		iod->npages = 1;
639 640
	}

641
	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
642
	if (!prp_list) {
643
		iod->first_dma = dma_addr;
644
		iod->npages = -1;
645
		return BLK_STS_RESOURCE;
646
	}
647 648
	list[0] = prp_list;
	iod->first_dma = prp_dma;
649 650
	i = 0;
	for (;;) {
651
		if (i == page_size >> 3) {
652
			__le64 *old_prp_list = prp_list;
653
			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
654
			if (!prp_list)
655
				return BLK_STS_RESOURCE;
656
			list[iod->npages++] = prp_list;
657 658 659
			prp_list[0] = old_prp_list[i - 1];
			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
			i = 1;
660 661
		}
		prp_list[i++] = cpu_to_le64(dma_addr);
662 663 664
		dma_len -= page_size;
		dma_addr += page_size;
		length -= page_size;
665 666 667 668
		if (length <= 0)
			break;
		if (dma_len > 0)
			continue;
669 670
		if (unlikely(dma_len < 0))
			goto bad_sgl;
671 672 673
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
M
Matthew Wilcox 已提交
674 675
	}

C
Chaitanya Kulkarni 已提交
676 677 678 679
done:
	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);

680 681 682
	return BLK_STS_OK;

 bad_sgl:
683 684 685
	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
			"Invalid SGL for payload:%d nents:%d\n",
			blk_rq_payload_bytes(req), iod->nents);
686
	return BLK_STS_IOERR;
M
Matthew Wilcox 已提交
687 688
}

C
Chaitanya Kulkarni 已提交
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
		struct scatterlist *sg)
{
	sge->addr = cpu_to_le64(sg_dma_address(sg));
	sge->length = cpu_to_le32(sg_dma_len(sg));
	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
}

static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
		dma_addr_t dma_addr, int entries)
{
	sge->addr = cpu_to_le64(dma_addr);
	if (entries < SGES_PER_PAGE) {
		sge->length = cpu_to_le32(entries * sizeof(*sge));
		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
	} else {
		sge->length = cpu_to_le32(PAGE_SIZE);
		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
	}
}

static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
711
		struct request *req, struct nvme_rw_command *cmd, int entries)
C
Chaitanya Kulkarni 已提交
712 713 714 715 716 717
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct dma_pool *pool;
	struct nvme_sgl_desc *sg_list;
	struct scatterlist *sg = iod->sg;
	dma_addr_t sgl_dma;
718
	int i = 0;
C
Chaitanya Kulkarni 已提交
719 720 721 722

	/* setting the transfer type as SGL */
	cmd->flags = NVME_CMD_SGL_METABUF;

723
	if (entries == 1) {
C
Chaitanya Kulkarni 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
		return BLK_STS_OK;
	}

	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
		pool = dev->prp_small_pool;
		iod->npages = 0;
	} else {
		pool = dev->prp_page_pool;
		iod->npages = 1;
	}

	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
	if (!sg_list) {
		iod->npages = -1;
		return BLK_STS_RESOURCE;
	}

	nvme_pci_iod_list(req)[0] = sg_list;
	iod->first_dma = sgl_dma;

	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);

	do {
		if (i == SGES_PER_PAGE) {
			struct nvme_sgl_desc *old_sg_desc = sg_list;
			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];

			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
			if (!sg_list)
				return BLK_STS_RESOURCE;

			i = 0;
			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
			sg_list[i++] = *link;
			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
		}

		nvme_pci_sgl_set_data(&sg_list[i++], sg);
		sg = sg_next(sg);
764
	} while (--entries > 0);
C
Chaitanya Kulkarni 已提交
765 766 767 768

	return BLK_STS_OK;
}

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
	if (bv->bv_len > first_prp_len)
		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
	return 0;
}

787 788 789 790 791 792 793 794 795 796 797
static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

798
	cmnd->flags = NVME_CMD_SGL_METABUF;
799 800 801 802 803 804
	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
	return 0;
}

805
static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
806
		struct nvme_command *cmnd)
807
{
C
Christoph Hellwig 已提交
808
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
809
	blk_status_t ret = BLK_STS_RESOURCE;
810
	int nr_mapped;
811

812 813 814 815 816 817 818
	if (blk_rq_nr_phys_segments(req) == 1) {
		struct bio_vec bv = req_bvec(req);

		if (!is_pci_p2pdma_page(bv.bv_page)) {
			if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
				return nvme_setup_prp_simple(dev, req,
							     &cmnd->rw, &bv);
819 820 821 822 823

			if (iod->nvmeq->qid &&
			    dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
				return nvme_setup_sgl_simple(dev, req,
							     &cmnd->rw, &bv);
824 825 826 827
		}
	}

	iod->dma_len = 0;
828 829 830
	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
	if (!iod->sg)
		return BLK_STS_RESOURCE;
831
	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
832
	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
C
Christoph Hellwig 已提交
833 834
	if (!iod->nents)
		goto out;
835

836 837
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
		nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
838
					      rq_dma_dir(req));
839 840
	else
		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
841
					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
842
	if (!nr_mapped)
C
Christoph Hellwig 已提交
843
		goto out;
844

845
	iod->use_sgl = nvme_pci_use_sgls(dev, req);
846
	if (iod->use_sgl)
847
		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
C
Chaitanya Kulkarni 已提交
848 849
	else
		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
850
out:
851
	if (ret != BLK_STS_OK)
852 853 854
		nvme_unmap_data(dev, req);
	return ret;
}
855

856 857 858 859
static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
		struct nvme_command *cmnd)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
M
Matthew Wilcox 已提交
860

861 862 863 864 865 866
	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
			rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->meta_dma))
		return BLK_STS_IOERR;
	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
	return 0;
M
Matthew Wilcox 已提交
867 868
}

869 870 871
/*
 * NOTE: ns is NULL when called on the admin queue.
 */
872
static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
M
Matias Bjørling 已提交
873
			 const struct blk_mq_queue_data *bd)
874
{
M
Matias Bjørling 已提交
875 876
	struct nvme_ns *ns = hctx->queue->queuedata;
	struct nvme_queue *nvmeq = hctx->driver_data;
877
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
878
	struct request *req = bd->rq;
879
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Christoph Hellwig 已提交
880
	struct nvme_command cmnd;
881
	blk_status_t ret;
K
Keith Busch 已提交
882

883 884 885 886
	iod->aborted = 0;
	iod->npages = -1;
	iod->nents = 0;

887 888 889 890
	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
891
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
892 893
		return BLK_STS_IOERR;

894
	ret = nvme_setup_cmd(ns, req, &cmnd);
895
	if (ret)
C
Christoph Hellwig 已提交
896
		return ret;
M
Matias Bjørling 已提交
897

898
	if (blk_rq_nr_phys_segments(req)) {
899
		ret = nvme_map_data(dev, req, &cmnd);
900
		if (ret)
901
			goto out_free_cmd;
902
	}
M
Matias Bjørling 已提交
903

904 905 906 907 908 909
	if (blk_integrity_rq(req)) {
		ret = nvme_map_metadata(dev, req, &cmnd);
		if (ret)
			goto out_unmap_data;
	}

910
	blk_mq_start_request(req);
911
	nvme_submit_cmd(nvmeq, &cmnd, bd->last);
912
	return BLK_STS_OK;
913 914
out_unmap_data:
	nvme_unmap_data(dev, req);
915 916
out_free_cmd:
	nvme_cleanup_cmd(req);
C
Christoph Hellwig 已提交
917
	return ret;
M
Matthew Wilcox 已提交
918
}
K
Keith Busch 已提交
919

920
static void nvme_pci_complete_rq(struct request *req)
921
{
C
Christoph Hellwig 已提交
922
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
923
	struct nvme_dev *dev = iod->nvmeq->dev;
M
Matias Bjørling 已提交
924

925
	nvme_cleanup_cmd(req);
926 927 928
	if (blk_integrity_rq(req))
		dma_unmap_page(dev->dev, iod->meta_dma,
			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
929
	if (blk_rq_nr_phys_segments(req))
930
		nvme_unmap_data(dev, req);
931
	nvme_complete_rq(req);
M
Matthew Wilcox 已提交
932 933
}

934
/* We read the CQE phase first to check if the rest of the entry is valid */
935
static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
936
{
937 938
	return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
			nvmeq->cq_phase;
939 940
}

941
static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
942
{
943
	u16 head = nvmeq->cq_head;
944

945 946 947
	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
					      nvmeq->dbbuf_cq_ei))
		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
948
}
949

950
static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
951
{
952
	volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
953
	struct request *req;
954

955 956 957 958 959
	if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
		dev_warn(nvmeq->dev->ctrl.device,
			"invalid id %d completed on queue %d\n",
			cqe->command_id, le16_to_cpu(cqe->sq_id));
		return;
M
Matthew Wilcox 已提交
960 961
	}

962 963 964 965 966 967 968
	/*
	 * AEN requests are special as they don't time out and can
	 * survive any kind of queue freeze and often don't respond to
	 * aborts.  We don't even bother to allocate a struct request
	 * for them but rather special case them here.
	 */
	if (unlikely(nvmeq->qid == 0 &&
K
Keith Busch 已提交
969
			cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
970 971
		nvme_complete_async_event(&nvmeq->dev->ctrl,
				cqe->status, &cqe->result);
J
Jens Axboe 已提交
972
		return;
973
	}
M
Matthew Wilcox 已提交
974

975
	req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
Y
yupeng 已提交
976
	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
977 978
	nvme_end_request(req, cqe->status, cqe->result);
}
M
Matthew Wilcox 已提交
979

980
static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
M
Matthew Wilcox 已提交
981
{
982 983 984 985 986 987
	while (start != end) {
		nvme_handle_cqe(nvmeq, start);
		if (++start == nvmeq->q_depth)
			start = 0;
	}
}
988

989 990
static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
{
991
	if (nvmeq->cq_head == nvmeq->q_depth - 1) {
992 993
		nvmeq->cq_head = 0;
		nvmeq->cq_phase = !nvmeq->cq_phase;
994 995
	} else {
		nvmeq->cq_head++;
M
Matthew Wilcox 已提交
996
	}
J
Jens Axboe 已提交
997 998
}

999 1000
static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
				  u16 *end, unsigned int tag)
J
Jens Axboe 已提交
1001
{
1002
	int found = 0;
M
Matthew Wilcox 已提交
1003

1004
	*start = nvmeq->cq_head;
1005 1006 1007
	while (nvme_cqe_pending(nvmeq)) {
		if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
			found++;
1008
		nvme_update_cq_head(nvmeq);
1009
	}
1010
	*end = nvmeq->cq_head;
1011

1012
	if (*start != *end)
1013
		nvme_ring_cq_doorbell(nvmeq);
1014
	return found;
M
Matthew Wilcox 已提交
1015 1016 1017
}

static irqreturn_t nvme_irq(int irq, void *data)
1018 1019
{
	struct nvme_queue *nvmeq = data;
1020
	irqreturn_t ret = IRQ_NONE;
1021 1022
	u16 start, end;

1023 1024 1025 1026 1027
	/*
	 * The rmb/wmb pair ensures we see all updates from a previous run of
	 * the irq handler, even if that was on another CPU.
	 */
	rmb();
1028 1029
	if (nvmeq->cq_head != nvmeq->last_cq_head)
		ret = IRQ_HANDLED;
1030
	nvme_process_cq(nvmeq, &start, &end, -1);
1031
	nvmeq->last_cq_head = nvmeq->cq_head;
1032
	wmb();
1033

1034 1035 1036 1037 1038 1039
	if (start != end) {
		nvme_complete_cqes(nvmeq, start, end);
		return IRQ_HANDLED;
	}

	return ret;
1040 1041 1042 1043 1044
}

static irqreturn_t nvme_irq_check(int irq, void *data)
{
	struct nvme_queue *nvmeq = data;
1045
	if (nvme_cqe_pending(nvmeq))
1046 1047
		return IRQ_WAKE_THREAD;
	return IRQ_NONE;
1048 1049
}

1050 1051 1052 1053 1054
/*
 * Poll for completions any queue, including those not dedicated to polling.
 * Can be called from any context.
 */
static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
J
Jens Axboe 已提交
1055
{
1056
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1057
	u16 start, end;
1058
	int found;
J
Jens Axboe 已提交
1059

1060 1061 1062 1063 1064
	/*
	 * For a poll queue we need to protect against the polling thread
	 * using the CQ lock.  For normal interrupt driven threads we have
	 * to disable the interrupt to avoid racing with it.
	 */
1065
	if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
1066
		spin_lock(&nvmeq->cq_poll_lock);
1067
		found = nvme_process_cq(nvmeq, &start, &end, tag);
1068
		spin_unlock(&nvmeq->cq_poll_lock);
1069 1070 1071
	} else {
		disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
		found = nvme_process_cq(nvmeq, &start, &end, tag);
1072
		enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1073
	}
1074

1075
	nvme_complete_cqes(nvmeq, start, end);
1076
	return found;
J
Jens Axboe 已提交
1077 1078
}

1079
static int nvme_poll(struct blk_mq_hw_ctx *hctx)
1080 1081 1082 1083 1084 1085 1086 1087
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	u16 start, end;
	bool found;

	if (!nvme_cqe_pending(nvmeq))
		return 0;

1088
	spin_lock(&nvmeq->cq_poll_lock);
1089
	found = nvme_process_cq(nvmeq, &start, &end, -1);
1090
	spin_unlock(&nvmeq->cq_poll_lock);
1091 1092 1093 1094 1095

	nvme_complete_cqes(nvmeq, start, end);
	return found;
}

1096
static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
M
Matthew Wilcox 已提交
1097
{
1098
	struct nvme_dev *dev = to_nvme_dev(ctrl);
1099
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
1100
	struct nvme_command c;
M
Matthew Wilcox 已提交
1101

M
Matias Bjørling 已提交
1102 1103
	memset(&c, 0, sizeof(c));
	c.common.opcode = nvme_admin_async_event;
1104
	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1105
	nvme_submit_cmd(nvmeq, &c, true);
1106 1107
}

M
Matthew Wilcox 已提交
1108
static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1109
{
M
Matthew Wilcox 已提交
1110 1111 1112 1113 1114 1115
	struct nvme_command c;

	memset(&c, 0, sizeof(c));
	c.delete_queue.opcode = opcode;
	c.delete_queue.qid = cpu_to_le16(id);

1116
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1117 1118 1119
}

static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1120
		struct nvme_queue *nvmeq, s16 vector)
M
Matthew Wilcox 已提交
1121 1122
{
	struct nvme_command c;
J
Jens Axboe 已提交
1123 1124
	int flags = NVME_QUEUE_PHYS_CONTIG;

1125
	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
J
Jens Axboe 已提交
1126
		flags |= NVME_CQ_IRQ_ENABLED;
M
Matthew Wilcox 已提交
1127

1128
	/*
M
Minwoo Im 已提交
1129
	 * Note: we (ab)use the fact that the prp fields survive if no data
1130 1131
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1132 1133 1134 1135 1136 1137
	memset(&c, 0, sizeof(c));
	c.create_cq.opcode = nvme_admin_create_cq;
	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
	c.create_cq.cqid = cpu_to_le16(qid);
	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_cq.cq_flags = cpu_to_le16(flags);
1138
	c.create_cq.irq_vector = cpu_to_le16(vector);
M
Matthew Wilcox 已提交
1139

1140
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1141 1142 1143 1144 1145
}

static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
						struct nvme_queue *nvmeq)
{
1146
	struct nvme_ctrl *ctrl = &dev->ctrl;
M
Matthew Wilcox 已提交
1147
	struct nvme_command c;
1148
	int flags = NVME_QUEUE_PHYS_CONTIG;
M
Matthew Wilcox 已提交
1149

1150 1151 1152 1153 1154 1155 1156 1157
	/*
	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
	 * set. Since URGENT priority is zeroes, it makes all queues
	 * URGENT.
	 */
	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
		flags |= NVME_SQ_PRIO_MEDIUM;

1158
	/*
M
Minwoo Im 已提交
1159
	 * Note: we (ab)use the fact that the prp fields survive if no data
1160 1161
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1162 1163 1164 1165 1166 1167 1168 1169
	memset(&c, 0, sizeof(c));
	c.create_sq.opcode = nvme_admin_create_sq;
	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
	c.create_sq.sqid = cpu_to_le16(qid);
	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_sq.sq_flags = cpu_to_le16(flags);
	c.create_sq.cqid = cpu_to_le16(qid);

1170
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
}

static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
}

static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
}

1183
static void abort_endio(struct request *req, blk_status_t error)
1184
{
C
Christoph Hellwig 已提交
1185 1186
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
1187

1188 1189
	dev_warn(nvmeq->dev->ctrl.device,
		 "Abort status: 0x%x", nvme_req(req)->status);
1190 1191
	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
	blk_mq_free_request(req);
1192 1193
}

K
Keith Busch 已提交
1194 1195 1196 1197 1198 1199 1200 1201
static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
{

	/* If true, indicates loss of adapter communication, possibly by a
	 * NVMe Subsystem reset.
	 */
	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);

1202 1203 1204
	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
	switch (dev->ctrl.state) {
	case NVME_CTRL_RESETTING:
1205
	case NVME_CTRL_CONNECTING:
K
Keith Busch 已提交
1206
		return false;
1207 1208 1209
	default:
		break;
	}
K
Keith Busch 已提交
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237

	/* We shouldn't reset unless the controller is on fatal error state
	 * _or_ if we lost the communication with it.
	 */
	if (!(csts & NVME_CSTS_CFS) && !nssro)
		return false;

	return true;
}

static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
{
	/* Read a config register to help see what died. */
	u16 pci_status;
	int result;

	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
				      &pci_status);
	if (result == PCIBIOS_SUCCESSFUL)
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
			 csts, pci_status);
	else
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
			 csts, result);
}

1238
static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
K
Keith Busch 已提交
1239
{
C
Christoph Hellwig 已提交
1240 1241
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
K
Keith Busch 已提交
1242
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
1243 1244
	struct request *abort_req;
	struct nvme_command cmd;
K
Keith Busch 已提交
1245 1246
	u32 csts = readl(dev->bar + NVME_REG_CSTS);

W
Wen Xiong 已提交
1247 1248 1249 1250 1251 1252 1253
	/* If PCI error recovery process is happening, we cannot reset or
	 * the recovery mechanism will surely fail.
	 */
	mb();
	if (pci_channel_offline(to_pci_dev(dev->dev)))
		return BLK_EH_RESET_TIMER;

K
Keith Busch 已提交
1254 1255 1256 1257 1258 1259
	/*
	 * Reset immediately if the controller is failed
	 */
	if (nvme_should_reset(dev, csts)) {
		nvme_warn_reset(dev, csts);
		nvme_dev_disable(dev, false);
1260
		nvme_reset_ctrl(&dev->ctrl);
1261
		return BLK_EH_DONE;
K
Keith Busch 已提交
1262
	}
K
Keith Busch 已提交
1263

K
Keith Busch 已提交
1264 1265 1266
	/*
	 * Did we miss an interrupt?
	 */
1267
	if (nvme_poll_irqdisable(nvmeq, req->tag)) {
K
Keith Busch 已提交
1268 1269 1270
		dev_warn(dev->ctrl.device,
			 "I/O %d QID %d timeout, completion polled\n",
			 req->tag, nvmeq->qid);
1271
		return BLK_EH_DONE;
K
Keith Busch 已提交
1272 1273
	}

1274
	/*
1275 1276 1277
	 * Shutdown immediately if controller times out while starting. The
	 * reset work will see the pci device disabled when it gets the forced
	 * cancellation error. All outstanding requests are completed on
1278
	 * shutdown, so we return BLK_EH_DONE.
1279
	 */
1280 1281
	switch (dev->ctrl.state) {
	case NVME_CTRL_CONNECTING:
1282 1283 1284
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
		/* fall through */
	case NVME_CTRL_DELETING:
1285
		dev_warn_ratelimited(dev->ctrl.device,
1286 1287
			 "I/O %d QID %d timeout, disable controller\n",
			 req->tag, nvmeq->qid);
1288
		nvme_dev_disable(dev, true);
1289
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1290
		return BLK_EH_DONE;
1291 1292
	case NVME_CTRL_RESETTING:
		return BLK_EH_RESET_TIMER;
1293 1294
	default:
		break;
K
Keith Busch 已提交
1295 1296
	}

1297 1298 1299 1300
	/*
 	 * Shutdown the controller immediately and schedule a reset if the
 	 * command was already aborted once before and still hasn't been
 	 * returned to the driver, or if this is the admin queue.
1301
	 */
C
Christoph Hellwig 已提交
1302
	if (!nvmeq->qid || iod->aborted) {
1303
		dev_warn(dev->ctrl.device,
1304 1305
			 "I/O %d QID %d timeout, reset controller\n",
			 req->tag, nvmeq->qid);
1306
		nvme_dev_disable(dev, false);
1307
		nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
1308

1309
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1310
		return BLK_EH_DONE;
K
Keith Busch 已提交
1311 1312
	}

1313
	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1314
		atomic_inc(&dev->ctrl.abort_limit);
1315
		return BLK_EH_RESET_TIMER;
1316
	}
1317
	iod->aborted = 1;
M
Matias Bjørling 已提交
1318

K
Keith Busch 已提交
1319 1320
	memset(&cmd, 0, sizeof(cmd));
	cmd.abort.opcode = nvme_admin_abort_cmd;
M
Matias Bjørling 已提交
1321
	cmd.abort.cid = req->tag;
K
Keith Busch 已提交
1322 1323
	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);

1324 1325 1326
	dev_warn(nvmeq->dev->ctrl.device,
		"I/O %d QID %d timeout, aborting\n",
		 req->tag, nvmeq->qid);
1327 1328

	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1329
			BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
1330 1331 1332 1333 1334 1335 1336 1337
	if (IS_ERR(abort_req)) {
		atomic_inc(&dev->ctrl.abort_limit);
		return BLK_EH_RESET_TIMER;
	}

	abort_req->timeout = ADMIN_TIMEOUT;
	abort_req->end_io_data = NULL;
	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
K
Keith Busch 已提交
1338

1339 1340 1341 1342 1343 1344
	/*
	 * The aborted req will be completed on receiving the abort req.
	 * We enable the timer again. If hit twice, it'll cause a device reset,
	 * as the device then is in a faulty state.
	 */
	return BLK_EH_RESET_TIMER;
K
Keith Busch 已提交
1345 1346
}

M
Matias Bjørling 已提交
1347 1348
static void nvme_free_queue(struct nvme_queue *nvmeq)
{
1349
	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
1350
				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1351 1352
	if (!nvmeq->sq_cmds)
		return;
1353

1354
	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1355
		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1356
				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1357
	} else {
1358
		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
1359
				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1360
	}
1361 1362
}

1363
static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1364 1365 1366
{
	int i;

1367 1368
	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
		dev->ctrl.queue_count--;
1369
		nvme_free_queue(&dev->queues[i]);
1370
	}
1371 1372
}

K
Keith Busch 已提交
1373 1374
/**
 * nvme_suspend_queue - put queue into suspended state
1375
 * @nvmeq: queue to suspend
K
Keith Busch 已提交
1376 1377
 */
static int nvme_suspend_queue(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1378
{
1379
	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
K
Keith Busch 已提交
1380
		return 1;
1381

1382
	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1383
	mb();
1384

1385
	nvmeq->dev->online_queues--;
1386
	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1387
		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
1388 1389
	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
K
Keith Busch 已提交
1390 1391
	return 0;
}
M
Matthew Wilcox 已提交
1392

1393 1394 1395 1396 1397 1398 1399 1400
static void nvme_suspend_io_queues(struct nvme_dev *dev)
{
	int i;

	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
		nvme_suspend_queue(&dev->queues[i]);
}

1401
static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
K
Keith Busch 已提交
1402
{
1403
	struct nvme_queue *nvmeq = &dev->queues[0];
K
Keith Busch 已提交
1404

1405 1406 1407
	if (shutdown)
		nvme_shutdown_ctrl(&dev->ctrl);
	else
1408
		nvme_disable_ctrl(&dev->ctrl);
1409

1410
	nvme_poll_irqdisable(nvmeq, -1);
M
Matthew Wilcox 已提交
1411 1412
}

1413 1414 1415 1416
static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
				int entry_size)
{
	int q_depth = dev->q_depth;
1417 1418
	unsigned q_size_aligned = roundup(q_depth * entry_size,
					  dev->ctrl.page_size);
1419 1420

	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1421
		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1422
		mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
1423
		q_depth = div_u64(mem_per_q, entry_size);
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437

		/*
		 * Ensure the reduced q_depth is above some threshold where it
		 * would be better to map queues in system memory with the
		 * original depth
		 */
		if (q_depth < 64)
			return -ENOMEM;
	}

	return q_depth;
}

static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1438
				int qid)
1439
{
1440 1441 1442
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1443
		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1444 1445 1446 1447 1448 1449 1450 1451
		if (nvmeq->sq_cmds) {
			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
							nvmeq->sq_cmds);
			if (nvmeq->sq_dma_addr) {
				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
				return 0;
			}

1452
			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1453
		}
1454
	}
1455

1456
	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
1457
				&nvmeq->sq_dma_addr, GFP_KERNEL);
1458 1459
	if (!nvmeq->sq_cmds)
		return -ENOMEM;
1460 1461 1462
	return 0;
}

1463
static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
M
Matthew Wilcox 已提交
1464
{
1465
	struct nvme_queue *nvmeq = &dev->queues[qid];
M
Matthew Wilcox 已提交
1466

1467 1468
	if (dev->ctrl.queue_count > qid)
		return 0;
M
Matthew Wilcox 已提交
1469

1470
	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
1471 1472
	nvmeq->q_depth = depth;
	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
1473
					 &nvmeq->cq_dma_addr, GFP_KERNEL);
M
Matthew Wilcox 已提交
1474 1475 1476
	if (!nvmeq->cqes)
		goto free_nvmeq;

1477
	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
M
Matthew Wilcox 已提交
1478 1479
		goto free_cqdma;

M
Matthew Wilcox 已提交
1480
	nvmeq->dev = dev;
1481
	spin_lock_init(&nvmeq->sq_lock);
1482
	spin_lock_init(&nvmeq->cq_poll_lock);
M
Matthew Wilcox 已提交
1483
	nvmeq->cq_head = 0;
M
Matthew Wilcox 已提交
1484
	nvmeq->cq_phase = 1;
1485
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
K
Keith Busch 已提交
1486
	nvmeq->qid = qid;
1487
	dev->ctrl.queue_count++;
1488

1489
	return 0;
M
Matthew Wilcox 已提交
1490 1491

 free_cqdma:
1492 1493
	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
			  nvmeq->cq_dma_addr);
M
Matthew Wilcox 已提交
1494
 free_nvmeq:
1495
	return -ENOMEM;
M
Matthew Wilcox 已提交
1496 1497
}

1498
static int queue_request_irq(struct nvme_queue *nvmeq)
1499
{
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
	int nr = nvmeq->dev->ctrl.instance;

	if (use_threaded_interrupts) {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	} else {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	}
1510 1511
}

1512
static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
M
Matthew Wilcox 已提交
1513
{
1514
	struct nvme_dev *dev = nvmeq->dev;
M
Matthew Wilcox 已提交
1515

1516
	nvmeq->sq_tail = 0;
1517
	nvmeq->last_sq_tail = 0;
1518 1519
	nvmeq->cq_head = 0;
	nvmeq->cq_phase = 1;
1520
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1521
	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1522
	nvme_dbbuf_init(dev, nvmeq, qid);
K
Keith Busch 已提交
1523
	dev->online_queues++;
1524
	wmb(); /* ensure the first interrupt sees the initialization */
1525 1526
}

J
Jens Axboe 已提交
1527
static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1528 1529 1530
{
	struct nvme_dev *dev = nvmeq->dev;
	int result;
1531
	u16 vector = 0;
1532

1533 1534
	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);

1535 1536 1537 1538
	/*
	 * A queue's vector matches the queue identifier unless the controller
	 * has only one vector available.
	 */
J
Jens Axboe 已提交
1539 1540 1541
	if (!polled)
		vector = dev->num_vecs == 1 ? 0 : qid;
	else
1542
		set_bit(NVMEQ_POLLED, &nvmeq->flags);
J
Jens Axboe 已提交
1543

1544
	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
K
Keith Busch 已提交
1545 1546
	if (result)
		return result;
M
Matthew Wilcox 已提交
1547 1548 1549

	result = adapter_alloc_sq(dev, qid, nvmeq);
	if (result < 0)
K
Keith Busch 已提交
1550 1551
		return result;
	else if (result)
M
Matthew Wilcox 已提交
1552 1553
		goto release_cq;

1554
	nvmeq->cq_vector = vector;
1555
	nvme_init_queue(nvmeq, qid);
J
Jens Axboe 已提交
1556

1557
	if (!polled) {
J
Jens Axboe 已提交
1558 1559 1560 1561
		result = queue_request_irq(nvmeq);
		if (result < 0)
			goto release_sq;
	}
M
Matthew Wilcox 已提交
1562

1563
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1564
	return result;
M
Matthew Wilcox 已提交
1565

1566
release_sq:
1567
	dev->online_queues--;
M
Matthew Wilcox 已提交
1568
	adapter_delete_sq(dev, qid);
1569
release_cq:
M
Matthew Wilcox 已提交
1570
	adapter_delete_cq(dev, qid);
1571
	return result;
M
Matthew Wilcox 已提交
1572 1573
}

1574
static const struct blk_mq_ops nvme_mq_admin_ops = {
1575
	.queue_rq	= nvme_queue_rq,
1576
	.complete	= nvme_pci_complete_rq,
M
Matias Bjørling 已提交
1577
	.init_hctx	= nvme_admin_init_hctx,
1578
	.exit_hctx      = nvme_admin_exit_hctx,
1579
	.init_request	= nvme_init_request,
M
Matias Bjørling 已提交
1580 1581 1582
	.timeout	= nvme_timeout,
};

1583
static const struct blk_mq_ops nvme_mq_ops = {
1584 1585 1586 1587 1588 1589 1590 1591
	.queue_rq	= nvme_queue_rq,
	.complete	= nvme_pci_complete_rq,
	.commit_rqs	= nvme_commit_rqs,
	.init_hctx	= nvme_init_hctx,
	.init_request	= nvme_init_request,
	.map_queues	= nvme_pci_map_queues,
	.timeout	= nvme_timeout,
	.poll		= nvme_poll,
1592 1593
};

1594 1595
static void nvme_dev_remove_admin(struct nvme_dev *dev)
{
1596
	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1597 1598 1599 1600 1601
		/*
		 * If the controller was reset during removal, it's possible
		 * user requests may be waiting on a stopped queue. Start the
		 * queue to flush these to completion.
		 */
1602
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1603
		blk_cleanup_queue(dev->ctrl.admin_q);
1604 1605 1606 1607
		blk_mq_free_tag_set(&dev->admin_tagset);
	}
}

M
Matias Bjørling 已提交
1608 1609
static int nvme_alloc_admin_tags(struct nvme_dev *dev)
{
1610
	if (!dev->ctrl.admin_q) {
M
Matias Bjørling 已提交
1611 1612
		dev->admin_tagset.ops = &nvme_mq_admin_ops;
		dev->admin_tagset.nr_hw_queues = 1;
K
Keith Busch 已提交
1613

K
Keith Busch 已提交
1614
		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
M
Matias Bjørling 已提交
1615
		dev->admin_tagset.timeout = ADMIN_TIMEOUT;
1616
		dev->admin_tagset.numa_node = dev_to_node(dev->dev);
1617
		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1618
		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
M
Matias Bjørling 已提交
1619 1620 1621 1622
		dev->admin_tagset.driver_data = dev;

		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
			return -ENOMEM;
1623
		dev->ctrl.admin_tagset = &dev->admin_tagset;
M
Matias Bjørling 已提交
1624

1625 1626
		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
		if (IS_ERR(dev->ctrl.admin_q)) {
M
Matias Bjørling 已提交
1627 1628 1629
			blk_mq_free_tag_set(&dev->admin_tagset);
			return -ENOMEM;
		}
1630
		if (!blk_get_queue(dev->ctrl.admin_q)) {
1631
			nvme_dev_remove_admin(dev);
1632
			dev->ctrl.admin_q = NULL;
1633 1634
			return -ENODEV;
		}
K
Keith Busch 已提交
1635
	} else
1636
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
M
Matias Bjørling 已提交
1637 1638 1639 1640

	return 0;
}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
{
	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
}

static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (size <= dev->bar_mapped_size)
		return 0;
	if (size > pci_resource_len(pdev, 0))
		return -ENOMEM;
	if (dev->bar)
		iounmap(dev->bar);
	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
	if (!dev->bar) {
		dev->bar_mapped_size = 0;
		return -ENOMEM;
	}
	dev->bar_mapped_size = size;
	dev->dbs = dev->bar + NVME_REG_DBS;

	return 0;
}

1667
static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
1668
{
1669
	int result;
M
Matthew Wilcox 已提交
1670 1671 1672
	u32 aqa;
	struct nvme_queue *nvmeq;

1673 1674 1675 1676
	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
	if (result < 0)
		return result;

1677
	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1678
				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1679

1680 1681 1682
	if (dev->subsystem &&
	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1683

1684
	result = nvme_disable_ctrl(&dev->ctrl);
1685 1686
	if (result < 0)
		return result;
M
Matthew Wilcox 已提交
1687

1688
	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1689 1690
	if (result)
		return result;
M
Matthew Wilcox 已提交
1691

1692
	nvmeq = &dev->queues[0];
M
Matthew Wilcox 已提交
1693 1694 1695
	aqa = nvmeq->q_depth - 1;
	aqa |= aqa << 16;

1696 1697 1698
	writel(aqa, dev->bar + NVME_REG_AQA);
	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
M
Matthew Wilcox 已提交
1699

1700
	result = nvme_enable_ctrl(&dev->ctrl);
1701
	if (result)
K
Keith Busch 已提交
1702
		return result;
M
Matias Bjørling 已提交
1703

K
Keith Busch 已提交
1704
	nvmeq->cq_vector = 0;
1705
	nvme_init_queue(nvmeq, 0);
1706
	result = queue_request_irq(nvmeq);
1707
	if (result) {
1708
		dev->online_queues--;
K
Keith Busch 已提交
1709
		return result;
1710
	}
1711

1712
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
M
Matthew Wilcox 已提交
1713 1714 1715
	return result;
}

1716
static int nvme_create_io_queues(struct nvme_dev *dev)
K
Keith Busch 已提交
1717
{
J
Jens Axboe 已提交
1718
	unsigned i, max, rw_queues;
1719
	int ret = 0;
K
Keith Busch 已提交
1720

1721
	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1722
		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1723
			ret = -ENOMEM;
K
Keith Busch 已提交
1724
			break;
1725 1726
		}
	}
K
Keith Busch 已提交
1727

1728
	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1729 1730 1731
	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
				dev->io_queues[HCTX_TYPE_READ];
J
Jens Axboe 已提交
1732 1733 1734 1735
	} else {
		rw_queues = max;
	}

1736
	for (i = dev->online_queues; i <= max; i++) {
J
Jens Axboe 已提交
1737 1738 1739
		bool polled = i > rw_queues;

		ret = nvme_create_queue(&dev->queues[i], i, polled);
K
Keith Busch 已提交
1740
		if (ret)
K
Keith Busch 已提交
1741
			break;
M
Matthew Wilcox 已提交
1742
	}
1743 1744 1745

	/*
	 * Ignore failing Create SQ/CQ commands, we can continue with less
1746 1747
	 * than the desired amount of queues, and even a controller without
	 * I/O queues can still be used to issue admin commands.  This might
1748 1749 1750
	 * be useful to upgrade a buggy firmware for example.
	 */
	return ret >= 0 ? 0 : ret;
M
Matthew Wilcox 已提交
1751 1752
}

1753 1754 1755 1756 1757 1758
static ssize_t nvme_cmb_show(struct device *dev,
			     struct device_attribute *attr,
			     char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

1759
	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1760 1761 1762 1763
		       ndev->cmbloc, ndev->cmbsz);
}
static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);

1764
static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1765
{
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;

	return 1ULL << (12 + 4 * szu);
}

static u32 nvme_cmb_size(struct nvme_dev *dev)
{
	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
}

1776
static void nvme_map_cmb(struct nvme_dev *dev)
1777
{
1778
	u64 size, offset;
1779 1780
	resource_size_t bar_size;
	struct pci_dev *pdev = to_pci_dev(dev->dev);
1781
	int bar;
1782

1783 1784 1785
	if (dev->cmb_size)
		return;

1786
	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1787 1788
	if (!dev->cmbsz)
		return;
1789
	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1790

1791 1792
	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1793 1794
	bar = NVME_CMB_BIR(dev->cmbloc);
	bar_size = pci_resource_len(pdev, bar);
1795 1796

	if (offset > bar_size)
1797
		return;
1798 1799 1800 1801 1802 1803 1804 1805 1806

	/*
	 * Controllers may support a CMB size larger than their BAR,
	 * for example, due to being behind a bridge. Reduce the CMB to
	 * the reported size of the BAR
	 */
	if (size > bar_size - offset)
		size = bar_size - offset;

1807 1808 1809
	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
		dev_warn(dev->ctrl.device,
			 "failed to register the CMB\n");
1810
		return;
1811 1812
	}

1813
	dev->cmb_size = size;
1814 1815 1816 1817 1818
	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);

	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
		pci_p2pmem_publish(pdev, true);
1819 1820 1821 1822 1823

	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
				    &dev_attr_cmb.attr, NULL))
		dev_warn(dev->ctrl.device,
			 "failed to add sysfs attribute for CMB\n");
1824 1825 1826 1827
}

static inline void nvme_release_cmb(struct nvme_dev *dev)
{
1828
	if (dev->cmb_size) {
1829 1830
		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
					     &dev_attr_cmb.attr, NULL);
1831
		dev->cmb_size = 0;
1832 1833 1834
	}
}

1835 1836
static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
{
1837
	u64 dma_addr = dev->host_mem_descs_dma;
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
	struct nvme_command c;
	int ret;

	memset(&c, 0, sizeof(c));
	c.features.opcode	= nvme_admin_set_features;
	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
	c.features.dword11	= cpu_to_le32(bits);
	c.features.dword12	= cpu_to_le32(dev->host_mem_size >>
					      ilog2(dev->ctrl.page_size));
	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);

	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
	if (ret) {
		dev_warn(dev->ctrl.device,
			 "failed to set host mem (err %d, flags %#x).\n",
			 ret, bits);
	}
	return ret;
}

static void nvme_free_host_mem(struct nvme_dev *dev)
{
	int i;

	for (i = 0; i < dev->nr_host_mem_descs; i++) {
		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
		size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;

1868 1869 1870
		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
			       le64_to_cpu(desc->addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1871 1872 1873 1874
	}

	kfree(dev->host_mem_desc_bufs);
	dev->host_mem_desc_bufs = NULL;
1875 1876 1877
	dma_free_coherent(dev->dev,
			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
			dev->host_mem_descs, dev->host_mem_descs_dma);
1878
	dev->host_mem_descs = NULL;
1879
	dev->nr_host_mem_descs = 0;
1880 1881
}

1882 1883
static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
		u32 chunk_size)
K
Keith Busch 已提交
1884
{
1885
	struct nvme_host_mem_buf_desc *descs;
1886
	u32 max_entries, len;
1887
	dma_addr_t descs_dma;
1888
	int i = 0;
1889
	void **bufs;
1890
	u64 size, tmp;
1891 1892 1893 1894

	tmp = (preferred + chunk_size - 1);
	do_div(tmp, chunk_size);
	max_entries = tmp;
1895 1896 1897 1898

	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
		max_entries = dev->ctrl.hmmaxd;

1899 1900
	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
				   &descs_dma, GFP_KERNEL);
1901 1902 1903 1904 1905 1906 1907
	if (!descs)
		goto out;

	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
	if (!bufs)
		goto out_free_descs;

1908
	for (size = 0; size < preferred && i < max_entries; size += len) {
1909 1910
		dma_addr_t dma_addr;

1911
		len = min_t(u64, chunk_size, preferred - size);
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
		if (!bufs[i])
			break;

		descs[i].addr = cpu_to_le64(dma_addr);
		descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
		i++;
	}

1922
	if (!size)
1923 1924 1925 1926 1927
		goto out_free_bufs;

	dev->nr_host_mem_descs = i;
	dev->host_mem_size = size;
	dev->host_mem_descs = descs;
1928
	dev->host_mem_descs_dma = descs_dma;
1929 1930 1931 1932 1933 1934 1935
	dev->host_mem_desc_bufs = bufs;
	return 0;

out_free_bufs:
	while (--i >= 0) {
		size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;

1936 1937 1938
		dma_free_attrs(dev->dev, size, bufs[i],
			       le64_to_cpu(descs[i].addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1939 1940 1941 1942
	}

	kfree(bufs);
out_free_descs:
1943 1944
	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
			descs_dma);
1945 1946 1947 1948 1949
out:
	dev->host_mem_descs = NULL;
	return -ENOMEM;
}

1950 1951 1952 1953 1954
static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
{
	u32 chunk_size;

	/* start big and work our way down */
1955
	for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1956
	     chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	     chunk_size /= 2) {
		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
			if (!min || dev->host_mem_size >= min)
				return 0;
			nvme_free_host_mem(dev);
		}
	}

	return -ENOMEM;
}

1968
static int nvme_setup_host_mem(struct nvme_dev *dev)
1969 1970 1971 1972 1973
{
	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
	u64 min = (u64)dev->ctrl.hmmin * 4096;
	u32 enable_bits = NVME_HOST_MEM_ENABLE;
1974
	int ret;
1975 1976 1977 1978 1979 1980 1981

	preferred = min(preferred, max);
	if (min > max) {
		dev_warn(dev->ctrl.device,
			"min host memory (%lld MiB) above limit (%d MiB).\n",
			min >> ilog2(SZ_1M), max_host_mem_size_mb);
		nvme_free_host_mem(dev);
1982
		return 0;
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
	}

	/*
	 * If we already have a buffer allocated check if we can reuse it.
	 */
	if (dev->host_mem_descs) {
		if (dev->host_mem_size >= min)
			enable_bits |= NVME_HOST_MEM_RETURN;
		else
			nvme_free_host_mem(dev);
	}

	if (!dev->host_mem_descs) {
1996 1997 1998
		if (nvme_alloc_host_mem(dev, min, preferred)) {
			dev_warn(dev->ctrl.device,
				"failed to allocate host memory buffer.\n");
1999
			return 0; /* controller must work without HMB */
2000 2001 2002 2003 2004
		}

		dev_info(dev->ctrl.device,
			"allocated %lld MiB host memory buffer.\n",
			dev->host_mem_size >> ilog2(SZ_1M));
2005 2006
	}

2007 2008
	ret = nvme_set_host_mem(dev, enable_bits);
	if (ret)
2009
		nvme_free_host_mem(dev);
2010
	return ret;
K
Keith Busch 已提交
2011 2012
}

2013 2014 2015 2016 2017
/*
 * nirqs is the number of interrupts available for write and read
 * queues. The core already reserved an interrupt for the admin queue.
 */
static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2018
{
2019 2020
	struct nvme_dev *dev = affd->priv;
	unsigned int nr_read_queues;
2021 2022

	/*
2023 2024 2025 2026 2027 2028 2029 2030 2031
	 * If there is no interupt available for queues, ensure that
	 * the default queue is set to 1. The affinity set size is
	 * also set to one, but the irq core ignores it for this case.
	 *
	 * If only one interrupt is available or 'write_queue' == 0, combine
	 * write and read queues.
	 *
	 * If 'write_queues' > 0, ensure it leaves room for at least one read
	 * queue.
2032
	 */
2033 2034 2035 2036 2037 2038 2039
	if (!nrirqs) {
		nrirqs = 1;
		nr_read_queues = 0;
	} else if (nrirqs == 1 || !write_queues) {
		nr_read_queues = 0;
	} else if (write_queues >= nrirqs) {
		nr_read_queues = 1;
2040
	} else {
2041
		nr_read_queues = nrirqs - write_queues;
2042
	}
2043 2044 2045 2046 2047 2048

	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
	affd->nr_sets = nr_read_queues ? 2 : 1;
2049 2050
}

2051
static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2052 2053 2054
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
	struct irq_affinity affd = {
2055
		.pre_vectors	= 1,
2056 2057
		.calc_sets	= nvme_calc_irq_sets,
		.priv		= dev,
2058
	};
2059
	unsigned int irq_queues, this_p_queues;
2060
	unsigned int nr_cpus = num_possible_cpus();
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

	/*
	 * Poll queues don't need interrupts, but we need at least one IO
	 * queue left over for non-polled IO.
	 */
	this_p_queues = poll_queues;
	if (this_p_queues >= nr_io_queues) {
		this_p_queues = nr_io_queues - 1;
		irq_queues = 1;
	} else {
2071 2072 2073 2074
		if (nr_cpus < nr_io_queues - this_p_queues)
			irq_queues = nr_cpus + 1;
		else
			irq_queues = nr_io_queues - this_p_queues + 1;
2075 2076
	}
	dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
2077

2078 2079 2080
	/* Initialize for the single interrupt case */
	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
	dev->io_queues[HCTX_TYPE_READ] = 0;
2081

2082 2083 2084 2085 2086 2087 2088
	/*
	 * Some Apple controllers require all queues to use the
	 * first vector.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
		irq_queues = 1;

2089 2090
	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2091 2092
}

2093 2094 2095 2096 2097 2098
static void nvme_disable_io_queues(struct nvme_dev *dev)
{
	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
}

2099
static int nvme_setup_io_queues(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2100
{
2101
	struct nvme_queue *adminq = &dev->queues[0];
2102
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2103 2104
	int result, nr_io_queues;
	unsigned long size;
M
Matthew Wilcox 已提交
2105

2106
	nr_io_queues = max_io_queues();
2107 2108 2109 2110 2111 2112 2113 2114

	/*
	 * If tags are shared with admin queue (Apple bug), then
	 * make sure we only use one IO queue.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
		nr_io_queues = 1;

C
Christoph Hellwig 已提交
2115 2116
	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
	if (result < 0)
M
Matthew Wilcox 已提交
2117
		return result;
C
Christoph Hellwig 已提交
2118

2119
	if (nr_io_queues == 0)
2120
		return 0;
2121 2122
	
	clear_bit(NVMEQ_ENABLED, &adminq->flags);
M
Matthew Wilcox 已提交
2123

2124
	if (dev->cmb_use_sqes) {
2125 2126 2127 2128 2129
		result = nvme_cmb_qdepth(dev, nr_io_queues,
				sizeof(struct nvme_command));
		if (result > 0)
			dev->q_depth = result;
		else
2130
			dev->cmb_use_sqes = false;
2131 2132
	}

2133 2134 2135 2136 2137 2138 2139 2140 2141
	do {
		size = db_bar_size(dev, nr_io_queues);
		result = nvme_remap_bar(dev, size);
		if (!result)
			break;
		if (!--nr_io_queues)
			return -ENOMEM;
	} while (1);
	adminq->q_db = dev->dbs;
2142

2143
 retry:
K
Keith Busch 已提交
2144
	/* Deregister the admin queue's interrupt */
2145
	pci_free_irq(pdev, 0, adminq);
K
Keith Busch 已提交
2146

2147 2148 2149 2150
	/*
	 * If we enable msix early due to not intx, disable it again before
	 * setting up the full range we need.
	 */
2151
	pci_free_irq_vectors(pdev);
2152 2153

	result = nvme_setup_irqs(dev, nr_io_queues);
2154
	if (result <= 0)
2155
		return -EIO;
2156

2157
	dev->num_vecs = result;
J
Jens Axboe 已提交
2158
	result = max(result - 1, 1);
2159
	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
R
Ramachandra Rao Gajula 已提交
2160

2161 2162 2163 2164 2165 2166
	/*
	 * Should investigate if there's a performance win from allocating
	 * more queues than interrupt vectors; it might allow the submission
	 * path to scale better, even if the receive path is limited by the
	 * number of interrupts.
	 */
2167
	result = queue_request_irq(adminq);
2168
	if (result)
K
Keith Busch 已提交
2169
		return result;
2170
	set_bit(NVMEQ_ENABLED, &adminq->flags);
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186

	result = nvme_create_io_queues(dev);
	if (result || dev->online_queues < 2)
		return result;

	if (dev->online_queues - 1 < dev->max_qid) {
		nr_io_queues = dev->online_queues - 1;
		nvme_disable_io_queues(dev);
		nvme_suspend_io_queues(dev);
		goto retry;
	}
	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
					dev->io_queues[HCTX_TYPE_DEFAULT],
					dev->io_queues[HCTX_TYPE_READ],
					dev->io_queues[HCTX_TYPE_POLL]);
	return 0;
M
Matthew Wilcox 已提交
2187 2188
}

2189
static void nvme_del_queue_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2190
{
K
Keith Busch 已提交
2191
	struct nvme_queue *nvmeq = req->end_io_data;
2192

K
Keith Busch 已提交
2193
	blk_mq_free_request(req);
2194
	complete(&nvmeq->delete_done);
K
Keith Busch 已提交
2195 2196
}

2197
static void nvme_del_cq_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2198
{
K
Keith Busch 已提交
2199
	struct nvme_queue *nvmeq = req->end_io_data;
K
Keith Busch 已提交
2200

2201 2202
	if (error)
		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
K
Keith Busch 已提交
2203 2204

	nvme_del_queue_end(req, error);
K
Keith Busch 已提交
2205 2206
}

K
Keith Busch 已提交
2207
static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2208
{
K
Keith Busch 已提交
2209 2210 2211
	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
	struct request *req;
	struct nvme_command cmd;
2212

K
Keith Busch 已提交
2213 2214 2215
	memset(&cmd, 0, sizeof(cmd));
	cmd.delete_queue.opcode = opcode;
	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2216

2217
	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
K
Keith Busch 已提交
2218 2219
	if (IS_ERR(req))
		return PTR_ERR(req);
2220

K
Keith Busch 已提交
2221 2222 2223
	req->timeout = ADMIN_TIMEOUT;
	req->end_io_data = nvmeq;

2224
	init_completion(&nvmeq->delete_done);
K
Keith Busch 已提交
2225 2226 2227 2228
	blk_execute_rq_nowait(q, NULL, req, false,
			opcode == nvme_admin_delete_cq ?
				nvme_del_cq_end : nvme_del_queue_end);
	return 0;
2229 2230
}

2231
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
K
Keith Busch 已提交
2232
{
2233
	int nr_queues = dev->online_queues - 1, sent = 0;
K
Keith Busch 已提交
2234
	unsigned long timeout;
K
Keith Busch 已提交
2235

K
Keith Busch 已提交
2236
 retry:
2237 2238 2239 2240 2241 2242
	timeout = ADMIN_TIMEOUT;
	while (nr_queues > 0) {
		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
			break;
		nr_queues--;
		sent++;
K
Keith Busch 已提交
2243
	}
2244 2245 2246 2247
	while (sent) {
		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];

		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2248 2249 2250
				timeout);
		if (timeout == 0)
			return false;
2251 2252 2253 2254 2255 2256 2257

		/* handle any remaining CQEs */
		if (opcode == nvme_admin_delete_cq &&
		    !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
			nvme_poll_irqdisable(nvmeq, -1);

		sent--;
2258 2259 2260 2261
		if (nr_queues)
			goto retry;
	}
	return true;
K
Keith Busch 已提交
2262 2263
}

2264
/*
2265
 * return error value only when tagset allocation failed
2266
 */
2267
static int nvme_dev_add(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2268
{
2269 2270
	int ret;

2271
	if (!dev->ctrl.tagset) {
2272
		dev->tagset.ops = &nvme_mq_ops;
2273
		dev->tagset.nr_hw_queues = dev->online_queues - 1;
2274
		dev->tagset.nr_maps = 2; /* default + read */
2275 2276
		if (dev->io_queues[HCTX_TYPE_POLL])
			dev->tagset.nr_maps++;
2277 2278 2279
		dev->tagset.timeout = NVME_IO_TIMEOUT;
		dev->tagset.numa_node = dev_to_node(dev->dev);
		dev->tagset.queue_depth =
M
Matias Bjørling 已提交
2280
				min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
2281
		dev->tagset.cmd_size = sizeof(struct nvme_iod);
2282 2283
		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
		dev->tagset.driver_data = dev;
M
Matthew Wilcox 已提交
2284

2285 2286 2287 2288 2289 2290 2291 2292
		/*
		 * Some Apple controllers requires tags to be unique
		 * across admin and IO queue, so reserve the first 32
		 * tags of the IO queue.
		 */
		if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
			dev->tagset.reserved_tags = NVME_AQ_DEPTH;

2293 2294 2295 2296 2297 2298
		ret = blk_mq_alloc_tag_set(&dev->tagset);
		if (ret) {
			dev_warn(dev->ctrl.device,
				"IO queues tagset allocation failed %d\n", ret);
			return ret;
		}
2299
		dev->ctrl.tagset = &dev->tagset;
2300 2301 2302 2303 2304
	} else {
		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);

		/* Free previously allocated queues that are no longer usable */
		nvme_free_queues(dev, dev->online_queues);
2305
	}
2306

2307
	nvme_dbbuf_set(dev);
K
Keith Busch 已提交
2308
	return 0;
M
Matthew Wilcox 已提交
2309 2310
}

2311
static int nvme_pci_enable(struct nvme_dev *dev)
2312
{
2313
	int result = -ENOMEM;
2314
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2315 2316 2317 2318 2319 2320

	if (pci_enable_device_mem(pdev))
		return result;

	pci_set_master(pdev);

2321
	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
2322
		goto disable;
2323

2324
	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
K
Keith Busch 已提交
2325
		result = -ENODEV;
2326
		goto disable;
K
Keith Busch 已提交
2327
	}
2328 2329

	/*
2330 2331 2332
	 * Some devices and/or platforms don't advertise or work with INTx
	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
	 * adjust this later.
2333
	 */
2334 2335 2336
	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
	if (result < 0)
		return result;
2337

2338
	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2339

2340
	dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2341
				io_queue_depth);
2342
	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
2343
	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2344
	dev->dbs = dev->bar + 4096;
2345

2346 2347 2348 2349 2350 2351 2352 2353 2354
	/*
	 * Some Apple controllers require a non-standard SQE size.
	 * Interestingly they also seem to ignore the CC:IOSQES register
	 * so we don't bother updating it here.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
		dev->io_sqes = 7;
	else
		dev->io_sqes = NVME_NVM_IOSQES;
2355 2356 2357 2358 2359 2360 2361

	/*
	 * Temporary fix for the Apple controller found in the MacBook8,1 and
	 * some MacBook7,1 to avoid controller resets and data loss.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
		dev->q_depth = 2;
2362 2363
		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
			"set queue depth=%u to work around controller resets\n",
2364
			dev->q_depth);
2365 2366
	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2367
		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2368 2369 2370
		dev->q_depth = 64;
		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
                        "set queue depth=%u\n", dev->q_depth);
2371 2372
	}

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
	/*
	 * Controllers with the shared tags quirk need the IO queue to be
	 * big enough so that we get 32 tags for the admin queue
	 */
	if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
	    (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
		dev->q_depth = NVME_AQ_DEPTH + 2;
		dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
			 dev->q_depth);
	}


2385
	nvme_map_cmb(dev);
2386

K
Keith Busch 已提交
2387 2388
	pci_enable_pcie_error_reporting(pdev);
	pci_save_state(pdev);
2389 2390 2391 2392 2393 2394 2395 2396
	return 0;

 disable:
	pci_disable_device(pdev);
	return result;
}

static void nvme_dev_unmap(struct nvme_dev *dev)
2397 2398 2399
{
	if (dev->bar)
		iounmap(dev->bar);
2400
	pci_release_mem_regions(to_pci_dev(dev->dev));
2401 2402 2403
}

static void nvme_pci_disable(struct nvme_dev *dev)
2404
{
2405 2406
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2407
	pci_free_irq_vectors(pdev);
2408

K
Keith Busch 已提交
2409 2410
	if (pci_is_enabled(pdev)) {
		pci_disable_pcie_error_reporting(pdev);
2411
		pci_disable_device(pdev);
K
Keith Busch 已提交
2412 2413 2414
	}
}

2415
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
M
Matthew Wilcox 已提交
2416
{
2417
	bool dead = true, freeze = false;
K
Keith Busch 已提交
2418
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2419

2420
	mutex_lock(&dev->shutdown_lock);
K
Keith Busch 已提交
2421 2422 2423
	if (pci_is_enabled(pdev)) {
		u32 csts = readl(dev->bar + NVME_REG_CSTS);

K
Keith Busch 已提交
2424
		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2425 2426
		    dev->ctrl.state == NVME_CTRL_RESETTING) {
			freeze = true;
K
Keith Busch 已提交
2427
			nvme_start_freeze(&dev->ctrl);
2428
		}
K
Keith Busch 已提交
2429 2430
		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
			pdev->error_state  != pci_channel_io_normal);
2431
	}
2432

K
Keith Busch 已提交
2433 2434 2435 2436
	/*
	 * Give the controller a chance to complete all entered requests if
	 * doing a safe shutdown.
	 */
2437 2438
	if (!dead && shutdown && freeze)
		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2439 2440

	nvme_stop_queues(&dev->ctrl);
2441

2442
	if (!dead && dev->ctrl.queue_count > 0) {
2443
		nvme_disable_io_queues(dev);
2444
		nvme_disable_admin_queue(dev, shutdown);
K
Keith Busch 已提交
2445
	}
2446 2447
	nvme_suspend_io_queues(dev);
	nvme_suspend_queue(&dev->queues[0]);
2448
	nvme_pci_disable(dev);
2449

2450 2451
	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2452 2453
	blk_mq_tagset_wait_completed_request(&dev->tagset);
	blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
K
Keith Busch 已提交
2454 2455 2456 2457 2458 2459

	/*
	 * The driver will not be starting up queues again if shutting down so
	 * must flush all entered requests to their failed completion to avoid
	 * deadlocking blk-mq hot-cpu notifier.
	 */
2460
	if (shutdown) {
K
Keith Busch 已提交
2461
		nvme_start_queues(&dev->ctrl);
2462 2463 2464
		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
			blk_mq_unquiesce_queue(dev->ctrl.admin_q);
	}
2465
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2466 2467
}

M
Matthew Wilcox 已提交
2468 2469
static int nvme_setup_prp_pools(struct nvme_dev *dev)
{
2470
	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
M
Matthew Wilcox 已提交
2471 2472 2473 2474
						PAGE_SIZE, PAGE_SIZE, 0);
	if (!dev->prp_page_pool)
		return -ENOMEM;

2475
	/* Optimisation for I/Os between 4k and 128k */
2476
	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2477 2478 2479 2480 2481
						256, 256, 0);
	if (!dev->prp_small_pool) {
		dma_pool_destroy(dev->prp_page_pool);
		return -ENOMEM;
	}
M
Matthew Wilcox 已提交
2482 2483 2484 2485 2486 2487
	return 0;
}

static void nvme_release_prp_pools(struct nvme_dev *dev)
{
	dma_pool_destroy(dev->prp_page_pool);
2488
	dma_pool_destroy(dev->prp_small_pool);
M
Matthew Wilcox 已提交
2489 2490
}

2491
static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2492
{
2493
	struct nvme_dev *dev = to_nvme_dev(ctrl);
2494

2495
	nvme_dbbuf_dma_free(dev);
2496
	put_device(dev->dev);
2497 2498
	if (dev->tagset.tags)
		blk_mq_free_tag_set(&dev->tagset);
2499 2500
	if (dev->ctrl.admin_q)
		blk_put_queue(dev->ctrl.admin_q);
2501
	kfree(dev->queues);
2502
	free_opal_dev(dev->ctrl.opal_dev);
2503
	mempool_destroy(dev->iod_mempool);
2504 2505 2506
	kfree(dev);
}

2507
static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2508
{
2509
	nvme_get_ctrl(&dev->ctrl);
2510
	nvme_dev_disable(dev, false);
2511
	nvme_kill_queues(&dev->ctrl);
2512
	if (!queue_work(nvme_wq, &dev->remove_work))
2513 2514 2515
		nvme_put_ctrl(&dev->ctrl);
}

2516
static void nvme_reset_work(struct work_struct *work)
2517
{
2518 2519
	struct nvme_dev *dev =
		container_of(work, struct nvme_dev, ctrl.reset_work);
2520
	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2521
	int result;
2522
	enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
2523

2524 2525
	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
		result = -ENODEV;
2526
		goto out;
2527
	}
2528

2529 2530 2531 2532
	/*
	 * If we're called to reset a live controller first shut it down before
	 * moving on.
	 */
2533
	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2534
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2535
	nvme_sync_queues(&dev->ctrl);
2536

2537
	mutex_lock(&dev->shutdown_lock);
2538
	result = nvme_pci_enable(dev);
2539
	if (result)
2540
		goto out_unlock;
2541

2542
	result = nvme_pci_configure_admin_queue(dev);
2543
	if (result)
2544
		goto out_unlock;
2545

K
Keith Busch 已提交
2546 2547
	result = nvme_alloc_admin_tags(dev);
	if (result)
2548
		goto out_unlock;
2549

2550 2551 2552 2553
	/*
	 * Limit the max command size to prevent iod->sg allocations going
	 * over a single page.
	 */
2554 2555
	dev->ctrl.max_hw_sectors = min_t(u32,
		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2556
	dev->ctrl.max_segments = NVME_MAX_SEGS;
2557 2558 2559 2560 2561 2562

	/*
	 * Don't limit the IOMMU merged segment size.
	 */
	dma_set_max_seg_size(dev->dev, 0xffffffff);

2563 2564 2565 2566 2567 2568 2569 2570 2571
	mutex_unlock(&dev->shutdown_lock);

	/*
	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
	 * initializing procedure here.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller CONNECTING\n");
2572
		result = -EBUSY;
2573 2574
		goto out;
	}
2575

2576 2577
	result = nvme_init_identify(&dev->ctrl);
	if (result)
2578
		goto out;
2579

2580 2581 2582 2583 2584 2585 2586 2587 2588
	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
		if (!dev->ctrl.opal_dev)
			dev->ctrl.opal_dev =
				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
		else if (was_suspend)
			opal_unlock_from_suspend(dev->ctrl.opal_dev);
	} else {
		free_opal_dev(dev->ctrl.opal_dev);
		dev->ctrl.opal_dev = NULL;
2589
	}
2590

2591 2592 2593 2594 2595 2596 2597
	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
		result = nvme_dbbuf_dma_alloc(dev);
		if (result)
			dev_warn(dev->dev,
				 "unable to allocate dma for dbbuf\n");
	}

2598 2599 2600 2601 2602
	if (dev->ctrl.hmpre) {
		result = nvme_setup_host_mem(dev);
		if (result < 0)
			goto out;
	}
2603

2604
	result = nvme_setup_io_queues(dev);
2605
	if (result)
2606
		goto out;
2607

2608 2609 2610 2611
	/*
	 * Keep the controller around but remove all namespaces if we don't have
	 * any working I/O queue.
	 */
2612
	if (dev->online_queues < 2) {
2613
		dev_warn(dev->ctrl.device, "IO queues not created\n");
2614
		nvme_kill_queues(&dev->ctrl);
2615
		nvme_remove_namespaces(&dev->ctrl);
2616
		new_state = NVME_CTRL_ADMIN_ONLY;
2617
	} else {
2618
		nvme_start_queues(&dev->ctrl);
K
Keith Busch 已提交
2619
		nvme_wait_freeze(&dev->ctrl);
2620 2621 2622
		/* hit this only when allocate tagset fails */
		if (nvme_dev_add(dev))
			new_state = NVME_CTRL_ADMIN_ONLY;
K
Keith Busch 已提交
2623
		nvme_unfreeze(&dev->ctrl);
2624 2625
	}

2626 2627 2628 2629 2630 2631 2632
	/*
	 * If only admin queue live, keep it to do further investigation or
	 * recovery.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller state %d\n", new_state);
2633
		result = -ENODEV;
2634 2635
		goto out;
	}
2636

2637
	nvme_start_ctrl(&dev->ctrl);
2638
	return;
2639

2640 2641
 out_unlock:
	mutex_unlock(&dev->shutdown_lock);
2642
 out:
2643 2644 2645 2646
	if (result)
		dev_warn(dev->ctrl.device,
			 "Removing after probe failure status: %d\n", result);
	nvme_remove_dead_ctrl(dev);
2647 2648
}

2649
static void nvme_remove_dead_ctrl_work(struct work_struct *work)
K
Keith Busch 已提交
2650
{
2651
	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2652
	struct pci_dev *pdev = to_pci_dev(dev->dev);
K
Keith Busch 已提交
2653 2654

	if (pci_get_drvdata(pdev))
K
Keith Busch 已提交
2655
		device_release_driver(&pdev->dev);
2656
	nvme_put_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2657 2658
}

2659
static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
T
Tejun Heo 已提交
2660
{
2661
	*val = readl(to_nvme_dev(ctrl)->bar + off);
2662
	return 0;
T
Tejun Heo 已提交
2663 2664
}

2665
static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2666
{
2667 2668 2669
	writel(val, to_nvme_dev(ctrl)->bar + off);
	return 0;
}
2670

2671 2672 2673 2674
static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
{
	*val = readq(to_nvme_dev(ctrl)->bar + off);
	return 0;
2675 2676
}

2677 2678 2679 2680 2681 2682 2683
static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);

	return snprintf(buf, size, "%s", dev_name(&pdev->dev));
}

2684
static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
M
Ming Lin 已提交
2685
	.name			= "pcie",
2686
	.module			= THIS_MODULE,
2687 2688
	.flags			= NVME_F_METADATA_SUPPORTED |
				  NVME_F_PCI_P2PDMA,
2689
	.reg_read32		= nvme_pci_reg_read32,
2690
	.reg_write32		= nvme_pci_reg_write32,
2691
	.reg_read64		= nvme_pci_reg_read64,
2692
	.free_ctrl		= nvme_pci_free_ctrl,
2693
	.submit_async_event	= nvme_pci_submit_async_event,
2694
	.get_address		= nvme_pci_get_address,
2695
};
2696

2697 2698 2699 2700
static int nvme_dev_map(struct nvme_dev *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2701
	if (pci_request_mem_regions(pdev, "nvme"))
2702 2703
		return -ENODEV;

2704
	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2705 2706
		goto release;

M
Max Gurtovoy 已提交
2707
	return 0;
2708
  release:
M
Max Gurtovoy 已提交
2709 2710
	pci_release_mem_regions(pdev);
	return -ENODEV;
2711 2712
}

2713
static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
{
	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
		/*
		 * Several Samsung devices seem to drop off the PCIe bus
		 * randomly when APST is on and uses the deepest sleep state.
		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
		 * 950 PRO 256GB", but it seems to be restricted to two Dell
		 * laptops.
		 */
		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
			return NVME_QUIRK_NO_DEEPEST_PS;
2728 2729 2730
	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
		/*
		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2731 2732 2733
		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
		 * within few minutes after bootup on a Coffee Lake board -
		 * ASUS PRIME Z370-A
2734 2735
		 */
		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2736 2737
		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
2738
			return NVME_QUIRK_NO_APST;
2739 2740 2741 2742 2743
	}

	return 0;
}

2744 2745 2746
static void nvme_async_probe(void *data, async_cookie_t cookie)
{
	struct nvme_dev *dev = data;
2747

2748
	flush_work(&dev->ctrl.reset_work);
2749
	flush_work(&dev->ctrl.scan_work);
2750
	nvme_put_ctrl(&dev->ctrl);
2751 2752
}

2753
static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
M
Matthew Wilcox 已提交
2754
{
M
Matias Bjørling 已提交
2755
	int node, result = -ENOMEM;
M
Matthew Wilcox 已提交
2756
	struct nvme_dev *dev;
2757
	unsigned long quirks = id->driver_data;
2758
	size_t alloc_size;
M
Matthew Wilcox 已提交
2759

M
Matias Bjørling 已提交
2760 2761
	node = dev_to_node(&pdev->dev);
	if (node == NUMA_NO_NODE)
2762
		set_dev_node(&pdev->dev, first_memory_node);
M
Matias Bjørling 已提交
2763 2764

	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2765 2766
	if (!dev)
		return -ENOMEM;
2767

2768 2769
	dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
					GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2770 2771 2772
	if (!dev->queues)
		goto free;

2773
	dev->dev = get_device(&pdev->dev);
K
Keith Busch 已提交
2774
	pci_set_drvdata(pdev, dev);
2775

2776 2777
	result = nvme_dev_map(dev);
	if (result)
2778
		goto put_pci;
2779

2780
	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
2781
	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
2782
	mutex_init(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2783

M
Matthew Wilcox 已提交
2784 2785
	result = nvme_setup_prp_pools(dev);
	if (result)
2786
		goto unmap;
2787

2788
	quirks |= check_vendor_combination_bug(pdev);
2789

2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
	/*
	 * Double check that our mempool alloc size will cover the biggest
	 * command we support.
	 */
	alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
						NVME_MAX_SEGS, true);
	WARN_ON_ONCE(alloc_size > PAGE_SIZE);

	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
						mempool_kfree,
						(void *) alloc_size,
						GFP_KERNEL, node);
	if (!dev->iod_mempool) {
		result = -ENOMEM;
		goto release_pools;
	}

2807 2808 2809 2810 2811
	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
			quirks);
	if (result)
		goto release_mempool;

2812 2813
	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));

2814
	nvme_reset_ctrl(&dev->ctrl);
2815
	nvme_get_ctrl(&dev->ctrl);
2816
	async_schedule(nvme_async_probe, dev);
2817

M
Matthew Wilcox 已提交
2818 2819
	return 0;

2820 2821
 release_mempool:
	mempool_destroy(dev->iod_mempool);
2822
 release_pools:
M
Matthew Wilcox 已提交
2823
	nvme_release_prp_pools(dev);
2824 2825
 unmap:
	nvme_dev_unmap(dev);
K
Keith Busch 已提交
2826
 put_pci:
2827
	put_device(dev->dev);
M
Matthew Wilcox 已提交
2828 2829 2830 2831 2832 2833
 free:
	kfree(dev->queues);
	kfree(dev);
	return result;
}

2834
static void nvme_reset_prepare(struct pci_dev *pdev)
2835
{
K
Keith Busch 已提交
2836
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2837
	nvme_dev_disable(dev, false);
2838
}
2839

2840 2841
static void nvme_reset_done(struct pci_dev *pdev)
{
2842
	struct nvme_dev *dev = pci_get_drvdata(pdev);
S
Sagi Grimberg 已提交
2843
	nvme_reset_ctrl_sync(&dev->ctrl);
2844 2845
}

2846 2847 2848
static void nvme_shutdown(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2849
	nvme_dev_disable(dev, true);
2850 2851
}

2852 2853 2854 2855 2856
/*
 * The driver's remove may be called on a device in a partially initialized
 * state. This function must not have any dependencies on the device state in
 * order to proceed.
 */
2857
static void nvme_remove(struct pci_dev *pdev)
M
Matthew Wilcox 已提交
2858 2859
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
K
Keith Busch 已提交
2860

2861
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
K
Keith Busch 已提交
2862
	pci_set_drvdata(pdev, NULL);
2863

2864
	if (!pci_device_is_present(pdev)) {
2865
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
2866
		nvme_dev_disable(dev, true);
2867
		nvme_dev_remove_admin(dev);
2868
	}
2869

2870
	flush_work(&dev->ctrl.reset_work);
2871 2872
	nvme_stop_ctrl(&dev->ctrl);
	nvme_remove_namespaces(&dev->ctrl);
2873
	nvme_dev_disable(dev, true);
2874
	nvme_release_cmb(dev);
2875
	nvme_free_host_mem(dev);
M
Matias Bjørling 已提交
2876
	nvme_dev_remove_admin(dev);
2877
	nvme_free_queues(dev, 0);
2878
	nvme_uninit_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2879
	nvme_release_prp_pools(dev);
2880
	nvme_dev_unmap(dev);
2881
	nvme_put_ctrl(&dev->ctrl);
M
Matthew Wilcox 已提交
2882 2883
}

2884
#ifdef CONFIG_PM_SLEEP
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
{
	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
}

static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
{
	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
}

static int nvme_resume(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
	struct nvme_ctrl *ctrl = &ndev->ctrl;

2900
	if (ndev->last_ps == U32_MAX ||
2901 2902 2903 2904 2905
	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
		nvme_reset_ctrl(ctrl);
	return 0;
}

2906 2907 2908 2909
static int nvme_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);
2910 2911 2912
	struct nvme_ctrl *ctrl = &ndev->ctrl;
	int ret = -EBUSY;

2913 2914
	ndev->last_ps = U32_MAX;

2915 2916 2917 2918 2919 2920 2921
	/*
	 * The platform does not remove power for a kernel managed suspend so
	 * use host managed nvme power settings for lowest idle power if
	 * possible. This should have quicker resume latency than a full device
	 * shutdown.  But if the firmware is involved after the suspend or the
	 * device does not support any non-default power states, shut down the
	 * device fully.
2922 2923 2924 2925 2926
	 *
	 * If ASPM is not enabled for the device, shut down the device and allow
	 * the PCI bus layer to put it into D3 in order to take the PCIe link
	 * down, so as to allow the platform to achieve its minimum low-power
	 * state (which may not be possible if the link is up).
2927
	 */
2928
	if (pm_suspend_via_firmware() || !ctrl->npss ||
2929 2930
	    !pcie_aspm_enabled(pdev) ||
	    (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND)) {
2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
		nvme_dev_disable(ndev, true);
		return 0;
	}

	nvme_start_freeze(ctrl);
	nvme_wait_freeze(ctrl);
	nvme_sync_queues(ctrl);

	if (ctrl->state != NVME_CTRL_LIVE &&
	    ctrl->state != NVME_CTRL_ADMIN_ONLY)
		goto unfreeze;

	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
	if (ret < 0)
		goto unfreeze;

	ret = nvme_set_power_state(ctrl, ctrl->npss);
	if (ret < 0)
		goto unfreeze;

	if (ret) {
		/*
		 * Clearing npss forces a controller reset on resume. The
		 * correct value will be resdicovered then.
		 */
		nvme_dev_disable(ndev, true);
		ctrl->npss = 0;
		ret = 0;
		goto unfreeze;
	}
	/*
	 * A saved state prevents pci pm from generically controlling the
	 * device's power. If we're using protocol specific settings, we don't
	 * want pci interfering.
	 */
	pci_save_state(pdev);
unfreeze:
	nvme_unfreeze(ctrl);
	return ret;
}

static int nvme_simple_suspend(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2975

2976
	nvme_dev_disable(ndev, true);
2977 2978 2979
	return 0;
}

2980
static int nvme_simple_resume(struct device *dev)
2981 2982 2983 2984
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);

2985
	nvme_reset_ctrl(&ndev->ctrl);
K
Keith Busch 已提交
2986
	return 0;
2987 2988
}

2989
static const struct dev_pm_ops nvme_dev_pm_ops = {
2990 2991 2992 2993 2994 2995 2996 2997
	.suspend	= nvme_suspend,
	.resume		= nvme_resume,
	.freeze		= nvme_simple_suspend,
	.thaw		= nvme_simple_resume,
	.poweroff	= nvme_simple_suspend,
	.restore	= nvme_simple_resume,
};
#endif /* CONFIG_PM_SLEEP */
M
Matthew Wilcox 已提交
2998

K
Keith Busch 已提交
2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	/*
	 * A frozen channel requires a reset. When detected, this method will
	 * shutdown the controller to quiesce. The controller will be restarted
	 * after the slot reset through driver's slot_reset callback.
	 */
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
	case pci_channel_io_frozen:
K
Keith Busch 已提交
3013 3014
		dev_warn(dev->ctrl.device,
			"frozen state error detected, reset controller\n");
3015
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
3016 3017
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
K
Keith Busch 已提交
3018 3019
		dev_warn(dev->ctrl.device,
			"failure state error detected, request disconnect\n");
K
Keith Busch 已提交
3020 3021 3022 3023 3024 3025 3026 3027 3028
		return PCI_ERS_RESULT_DISCONNECT;
	}
	return PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

3029
	dev_info(dev->ctrl.device, "restart after slot reset\n");
K
Keith Busch 已提交
3030
	pci_restore_state(pdev);
3031
	nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
3032 3033 3034 3035 3036
	return PCI_ERS_RESULT_RECOVERED;
}

static void nvme_error_resume(struct pci_dev *pdev)
{
K
Keith Busch 已提交
3037 3038 3039
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	flush_work(&dev->ctrl.reset_work);
K
Keith Busch 已提交
3040 3041
}

3042
static const struct pci_error_handlers nvme_err_handler = {
M
Matthew Wilcox 已提交
3043 3044 3045
	.error_detected	= nvme_error_detected,
	.slot_reset	= nvme_slot_reset,
	.resume		= nvme_error_resume,
3046 3047
	.reset_prepare	= nvme_reset_prepare,
	.reset_done	= nvme_reset_done,
M
Matthew Wilcox 已提交
3048 3049
};

3050
static const struct pci_device_id nvme_id_table[] = {
3051
	{ PCI_VDEVICE(INTEL, 0x0953),
3052
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3053
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3054 3055
	{ PCI_VDEVICE(INTEL, 0x0a53),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3056
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3057 3058
	{ PCI_VDEVICE(INTEL, 0x0a54),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3059
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3060 3061 3062
	{ PCI_VDEVICE(INTEL, 0x0a55),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3063
	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
3064 3065
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_MEDIUM_PRIO_SQ },
3066 3067
	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3068
	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
3069 3070
		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3071 3072
	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3073 3074
	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3075 3076
	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3077 3078
	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3079 3080 3081 3082
	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
C
Christoph Hellwig 已提交
3083 3084 3085 3086
	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
W
Wei Xu 已提交
3087 3088
	{ PCI_DEVICE(0x1d1d, 0x2601),	/* CNEX Granby */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
3089 3090
	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
M
Matthew Wilcox 已提交
3091
	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
3092
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
3093
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
3094 3095
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR |
3096 3097
				NVME_QUIRK_128_BYTES_SQES |
				NVME_QUIRK_SHARED_TAGS },
M
Matthew Wilcox 已提交
3098 3099 3100 3101 3102 3103 3104 3105
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, nvme_id_table);

static struct pci_driver nvme_driver = {
	.name		= "nvme",
	.id_table	= nvme_id_table,
	.probe		= nvme_probe,
3106
	.remove		= nvme_remove,
3107
	.shutdown	= nvme_shutdown,
3108
#ifdef CONFIG_PM_SLEEP
3109 3110 3111
	.driver		= {
		.pm	= &nvme_dev_pm_ops,
	},
3112
#endif
3113
	.sriov_configure = pci_sriov_configure_simple,
M
Matthew Wilcox 已提交
3114 3115 3116 3117 3118
	.err_handler	= &nvme_err_handler,
};

static int __init nvme_init(void)
{
3119 3120 3121
	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3122
	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3123
	return pci_register_driver(&nvme_driver);
M
Matthew Wilcox 已提交
3124 3125 3126 3127 3128
}

static void __exit nvme_exit(void)
{
	pci_unregister_driver(&nvme_driver);
3129
	flush_workqueue(nvme_wq);
M
Matthew Wilcox 已提交
3130 3131 3132 3133
}

MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
MODULE_LICENSE("GPL");
3134
MODULE_VERSION("1.0");
M
Matthew Wilcox 已提交
3135 3136
module_init(nvme_init);
module_exit(nvme_exit);