pci.c 80.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
M
Matthew Wilcox 已提交
2 3
/*
 * NVM Express device driver
4
 * Copyright (c) 2011-2014, Intel Corporation.
M
Matthew Wilcox 已提交
5 6
 */

K
Keith Busch 已提交
7
#include <linux/aer.h>
8
#include <linux/async.h>
M
Matthew Wilcox 已提交
9
#include <linux/blkdev.h>
M
Matias Bjørling 已提交
10
#include <linux/blk-mq.h>
11
#include <linux/blk-mq-pci.h>
12
#include <linux/dmi.h>
M
Matthew Wilcox 已提交
13 14 15 16 17
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
18
#include <linux/mutex.h>
19
#include <linux/once.h>
M
Matthew Wilcox 已提交
20
#include <linux/pci.h>
21
#include <linux/suspend.h>
K
Keith Busch 已提交
22
#include <linux/t10-pi.h>
M
Matthew Wilcox 已提交
23
#include <linux/types.h>
24
#include <linux/io-64-nonatomic-lo-hi.h>
25
#include <linux/sed-opal.h>
26
#include <linux/pci-p2pdma.h>
27

Y
yupeng 已提交
28
#include "trace.h"
29 30
#include "nvme.h"

31
#define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
32
#define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
33

C
Chaitanya Kulkarni 已提交
34
#define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
35

36 37 38 39 40 41 42
/*
 * These can be higher, but we need to ensure that any command doesn't
 * require an sg allocation that needs more than a page of data.
 */
#define NVME_MAX_KB_SZ	4096
#define NVME_MAX_SEGS	127

43 44 45
static int use_threaded_interrupts;
module_param(use_threaded_interrupts, int, 0);

46
static bool use_cmb_sqes = true;
47
module_param(use_cmb_sqes, bool, 0444);
48 49
MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");

50 51 52 53
static unsigned int max_host_mem_size_mb = 128;
module_param(max_host_mem_size_mb, uint, 0444);
MODULE_PARM_DESC(max_host_mem_size_mb,
	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
54

C
Chaitanya Kulkarni 已提交
55 56 57 58 59 60
static unsigned int sgl_threshold = SZ_32K;
module_param(sgl_threshold, uint, 0644);
MODULE_PARM_DESC(sgl_threshold,
		"Use SGLs when average request segment size is larger or equal to "
		"this size. Use 0 to disable SGLs.");

61 62 63 64 65 66 67 68 69 70
static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops io_queue_depth_ops = {
	.set = io_queue_depth_set,
	.get = param_get_int,
};

static int io_queue_depth = 1024;
module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");

71
static int write_queues;
72
module_param(write_queues, int, 0644);
73 74 75 76
MODULE_PARM_DESC(write_queues,
	"Number of queues to use for writes. If not set, reads and writes "
	"will share a queue set.");

77
static int poll_queues;
78
module_param(poll_queues, int, 0644);
J
Jens Axboe 已提交
79 80
MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");

81 82
struct nvme_dev;
struct nvme_queue;
83

84
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
85
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
86

87 88 89 90
/*
 * Represents an NVM Express device.  Each nvme_dev is a PCI function.
 */
struct nvme_dev {
91
	struct nvme_queue *queues;
92 93 94 95 96 97 98 99
	struct blk_mq_tag_set tagset;
	struct blk_mq_tag_set admin_tagset;
	u32 __iomem *dbs;
	struct device *dev;
	struct dma_pool *prp_page_pool;
	struct dma_pool *prp_small_pool;
	unsigned online_queues;
	unsigned max_qid;
100
	unsigned io_queues[HCTX_MAX_TYPES];
101
	unsigned int num_vecs;
102
	int q_depth;
103
	int io_sqes;
104 105
	u32 db_stride;
	void __iomem *bar;
106
	unsigned long bar_mapped_size;
107
	struct work_struct remove_work;
108
	struct mutex shutdown_lock;
109 110
	bool subsystem;
	u64 cmb_size;
111
	bool cmb_use_sqes;
112
	u32 cmbsz;
113
	u32 cmbloc;
114
	struct nvme_ctrl ctrl;
115
	u32 last_ps;
116

117 118
	mempool_t *iod_mempool;

119
	/* shadow doorbell buffer support: */
120 121 122 123
	u32 *dbbuf_dbs;
	dma_addr_t dbbuf_dbs_dma_addr;
	u32 *dbbuf_eis;
	dma_addr_t dbbuf_eis_dma_addr;
124 125 126 127

	/* host memory buffer support: */
	u64 host_mem_size;
	u32 nr_host_mem_descs;
128
	dma_addr_t host_mem_descs_dma;
129 130
	struct nvme_host_mem_buf_desc *host_mem_descs;
	void **host_mem_desc_bufs;
K
Keith Busch 已提交
131
};
132

133 134 135 136 137 138 139 140 141 142 143
static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
{
	int n = 0, ret;

	ret = kstrtoint(val, 10, &n);
	if (ret != 0 || n < 2)
		return -EINVAL;

	return param_set_int(val, kp);
}

144 145 146 147 148 149 150 151 152 153
static inline unsigned int sq_idx(unsigned int qid, u32 stride)
{
	return qid * 2 * stride;
}

static inline unsigned int cq_idx(unsigned int qid, u32 stride)
{
	return (qid * 2 + 1) * stride;
}

154 155 156 157 158
static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
{
	return container_of(ctrl, struct nvme_dev, ctrl);
}

M
Matthew Wilcox 已提交
159 160 161 162 163
/*
 * An NVM Express queue.  Each device has at least two (one for admin
 * commands and one for I/O commands).
 */
struct nvme_queue {
M
Matthew Wilcox 已提交
164
	struct nvme_dev *dev;
165
	spinlock_t sq_lock;
166
	void *sq_cmds;
167 168
	 /* only used for poll queues: */
	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
M
Matthew Wilcox 已提交
169
	volatile struct nvme_completion *cqes;
170
	struct blk_mq_tags **tags;
M
Matthew Wilcox 已提交
171 172 173 174
	dma_addr_t sq_dma_addr;
	dma_addr_t cq_dma_addr;
	u32 __iomem *q_db;
	u16 q_depth;
175
	u16 cq_vector;
M
Matthew Wilcox 已提交
176
	u16 sq_tail;
177
	u16 last_sq_tail;
M
Matthew Wilcox 已提交
178
	u16 cq_head;
179
	u16 last_cq_head;
K
Keith Busch 已提交
180
	u16 qid;
181
	u8 cq_phase;
182
	u8 sqes;
183 184
	unsigned long flags;
#define NVMEQ_ENABLED		0
185
#define NVMEQ_SQ_CMB		1
186
#define NVMEQ_DELETE_ERROR	2
187
#define NVMEQ_POLLED		3
188 189 190 191
	u32 *dbbuf_sq_db;
	u32 *dbbuf_cq_db;
	u32 *dbbuf_sq_ei;
	u32 *dbbuf_cq_ei;
192
	struct completion delete_done;
M
Matthew Wilcox 已提交
193 194
};

195
/*
196 197 198 199
 * The nvme_iod describes the data in an I/O.
 *
 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
 * to the actual struct scatterlist.
200 201
 */
struct nvme_iod {
202
	struct nvme_request req;
C
Christoph Hellwig 已提交
203
	struct nvme_queue *nvmeq;
C
Chaitanya Kulkarni 已提交
204
	bool use_sgl;
C
Christoph Hellwig 已提交
205
	int aborted;
206 207 208
	int npages;		/* In the PRP list. 0 means small pool in use */
	int nents;		/* Used in scatterlist */
	dma_addr_t first_dma;
209
	unsigned int dma_len;	/* length of single DMA segment mapping */
210
	dma_addr_t meta_dma;
C
Christoph Hellwig 已提交
211
	struct scatterlist *sg;
M
Matthew Wilcox 已提交
212 213
};

214 215
static unsigned int max_io_queues(void)
{
J
Jens Axboe 已提交
216
	return num_possible_cpus() + write_queues + poll_queues;
217 218 219 220 221 222 223 224
}

static unsigned int max_queue_count(void)
{
	/* IO queues + admin queue */
	return 1 + max_io_queues();
}

225 226
static inline unsigned int nvme_dbbuf_size(u32 stride)
{
227
	return (max_queue_count() * 8 * stride);
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
}

static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
{
	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);

	if (dev->dbbuf_dbs)
		return 0;

	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_dbs_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_dbs)
		return -ENOMEM;
	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_eis_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
{
	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);

	if (dev->dbbuf_dbs) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
	}
	if (dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
		dev->dbbuf_eis = NULL;
	}
}

static void nvme_dbbuf_init(struct nvme_dev *dev,
			    struct nvme_queue *nvmeq, int qid)
{
	if (!dev->dbbuf_dbs || !qid)
		return;

	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
}

static void nvme_dbbuf_set(struct nvme_dev *dev)
{
	struct nvme_command c;

	if (!dev->dbbuf_dbs)
		return;

	memset(&c, 0, sizeof(c));
	c.dbbuf.opcode = nvme_admin_dbbuf;
	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);

	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
296
		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
		/* Free memory and continue on */
		nvme_dbbuf_dma_free(dev);
	}
}

static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
{
	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
}

/* Update dbbuf and return true if an MMIO is required */
static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
					      volatile u32 *dbbuf_ei)
{
	if (dbbuf_db) {
		u16 old_value;

		/*
		 * Ensure that the queue is written before updating
		 * the doorbell in memory
		 */
		wmb();

		old_value = *dbbuf_db;
		*dbbuf_db = value;

323 324 325 326 327 328 329 330
		/*
		 * Ensure that the doorbell is updated before reading the event
		 * index from memory.  The controller needs to provide similar
		 * ordering to ensure the envent index is updated before reading
		 * the doorbell.
		 */
		mb();

331 332 333 334 335
		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
			return false;
	}

	return true;
M
Matthew Wilcox 已提交
336 337
}

338 339 340 341 342 343 344
/*
 * Will slightly overestimate the number of pages needed.  This is OK
 * as it only leads to a small amount of wasted memory for the lifetime of
 * the I/O.
 */
static int nvme_npages(unsigned size, struct nvme_dev *dev)
{
345 346
	unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
				      dev->ctrl.page_size);
347 348 349
	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
}

C
Chaitanya Kulkarni 已提交
350 351 352 353 354
/*
 * Calculates the number of pages needed for the SGL segments. For example a 4k
 * page can accommodate 256 SGL descriptors.
 */
static int nvme_pci_npages_sgl(unsigned int num_seg)
355
{
C
Chaitanya Kulkarni 已提交
356
	return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
C
Christoph Hellwig 已提交
357
}
358

C
Chaitanya Kulkarni 已提交
359 360
static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
		unsigned int size, unsigned int nseg, bool use_sgl)
C
Christoph Hellwig 已提交
361
{
C
Chaitanya Kulkarni 已提交
362 363 364 365 366 367 368 369
	size_t alloc_size;

	if (use_sgl)
		alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
	else
		alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);

	return alloc_size + sizeof(struct scatterlist) * nseg;
C
Christoph Hellwig 已提交
370
}
371

M
Matias Bjørling 已提交
372 373
static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
				unsigned int hctx_idx)
374
{
M
Matias Bjørling 已提交
375
	struct nvme_dev *dev = data;
376
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
377

378 379 380 381
	WARN_ON(hctx_idx != 0);
	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
	WARN_ON(nvmeq->tags);

M
Matias Bjørling 已提交
382
	hctx->driver_data = nvmeq;
383
	nvmeq->tags = &dev->admin_tagset.tags[0];
M
Matias Bjørling 已提交
384
	return 0;
385 386
}

387 388 389 390 391 392 393
static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	nvmeq->tags = NULL;
}

M
Matias Bjørling 已提交
394 395
static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
			  unsigned int hctx_idx)
M
Matthew Wilcox 已提交
396
{
M
Matias Bjørling 已提交
397
	struct nvme_dev *dev = data;
398
	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
M
Matias Bjørling 已提交
399

400 401
	if (!nvmeq->tags)
		nvmeq->tags = &dev->tagset.tags[hctx_idx];
M
Matthew Wilcox 已提交
402

403
	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
M
Matias Bjørling 已提交
404 405
	hctx->driver_data = nvmeq;
	return 0;
M
Matthew Wilcox 已提交
406 407
}

408 409
static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
		unsigned int hctx_idx, unsigned int numa_node)
M
Matthew Wilcox 已提交
410
{
411
	struct nvme_dev *dev = set->driver_data;
C
Christoph Hellwig 已提交
412
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
413
	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
414
	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
M
Matias Bjørling 已提交
415 416

	BUG_ON(!nvmeq);
C
Christoph Hellwig 已提交
417
	iod->nvmeq = nvmeq;
418 419

	nvme_req(req)->ctrl = &dev->ctrl;
M
Matias Bjørling 已提交
420 421 422
	return 0;
}

423 424 425 426 427 428 429 430 431
static int queue_irq_offset(struct nvme_dev *dev)
{
	/* if we have more than 1 vec, admin queue offsets us by 1 */
	if (dev->num_vecs > 1)
		return 1;

	return 0;
}

432 433 434
static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
{
	struct nvme_dev *dev = set->driver_data;
435 436 437 438 439 440 441 442
	int i, qoff, offset;

	offset = queue_irq_offset(dev);
	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
		struct blk_mq_queue_map *map = &set->map[i];

		map->nr_queues = dev->io_queues[i];
		if (!map->nr_queues) {
443
			BUG_ON(i == HCTX_TYPE_DEFAULT);
444
			continue;
445 446
		}

J
Jens Axboe 已提交
447 448 449 450
		/*
		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
		 * affinity), so use the regular blk-mq cpu mapping
		 */
451
		map->queue_offset = qoff;
452
		if (i != HCTX_TYPE_POLL && offset)
J
Jens Axboe 已提交
453 454 455
			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
		else
			blk_mq_map_queues(map);
456 457 458 459 460
		qoff += map->nr_queues;
		offset += map->nr_queues;
	}

	return 0;
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
/*
 * Write sq tail if we are asked to, or if the next command would wrap.
 */
static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
{
	if (!write_sq) {
		u16 next_tail = nvmeq->sq_tail + 1;

		if (next_tail == nvmeq->q_depth)
			next_tail = 0;
		if (next_tail != nvmeq->last_sq_tail)
			return;
	}

	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
		writel(nvmeq->sq_tail, nvmeq->q_db);
	nvmeq->last_sq_tail = nvmeq->sq_tail;
}

M
Matthew Wilcox 已提交
483
/**
484
 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
M
Matthew Wilcox 已提交
485 486
 * @nvmeq: The queue to use
 * @cmd: The command to send
487
 * @write_sq: whether to write to the SQ doorbell
M
Matthew Wilcox 已提交
488
 */
489 490
static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
			    bool write_sq)
M
Matthew Wilcox 已提交
491
{
492
	spin_lock(&nvmeq->sq_lock);
493 494
	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
	       cmd, sizeof(*cmd));
495 496
	if (++nvmeq->sq_tail == nvmeq->q_depth)
		nvmeq->sq_tail = 0;
497 498 499 500 501 502 503 504 505 506 507
	nvme_write_sq_db(nvmeq, write_sq);
	spin_unlock(&nvmeq->sq_lock);
}

static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	spin_lock(&nvmeq->sq_lock);
	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
		nvme_write_sq_db(nvmeq, true);
508
	spin_unlock(&nvmeq->sq_lock);
M
Matthew Wilcox 已提交
509 510
}

C
Chaitanya Kulkarni 已提交
511
static void **nvme_pci_iod_list(struct request *req)
M
Matthew Wilcox 已提交
512
{
C
Christoph Hellwig 已提交
513
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
514
	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
M
Matthew Wilcox 已提交
515 516
}

517 518 519
static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
520
	int nseg = blk_rq_nr_phys_segments(req);
521 522
	unsigned int avg_seg_size;

523 524 525 526
	if (nseg == 0)
		return false;

	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
527 528 529 530 531 532 533 534 535 536

	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
		return false;
	if (!iod->nvmeq->qid)
		return false;
	if (!sgl_threshold || avg_seg_size < sgl_threshold)
		return false;
	return true;
}

537
static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
M
Matthew Wilcox 已提交
538
{
C
Christoph Hellwig 已提交
539
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
540 541
	const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
	dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
542 543
	int i;

544
	if (iod->dma_len) {
545 546
		dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
			       rq_dma_dir(req));
547
		return;
548 549
	}

550 551
	WARN_ON_ONCE(!iod->nents);

552 553 554 555
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
		pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
				    rq_dma_dir(req));
	else
556 557 558
		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));


559
	if (iod->npages == 0)
C
Chaitanya Kulkarni 已提交
560 561 562
		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
			dma_addr);

563
	for (i = 0; i < iod->npages; i++) {
C
Chaitanya Kulkarni 已提交
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
		void *addr = nvme_pci_iod_list(req)[i];

		if (iod->use_sgl) {
			struct nvme_sgl_desc *sg_list = addr;

			next_dma_addr =
			    le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
		} else {
			__le64 *prp_list = addr;

			next_dma_addr = le64_to_cpu(prp_list[last_prp]);
		}

		dma_pool_free(dev->prp_page_pool, addr, dma_addr);
		dma_addr = next_dma_addr;
579
	}
580

581
	mempool_free(iod->sg, dev->iod_mempool);
K
Keith Busch 已提交
582 583
}

584 585 586 587 588 589 590 591 592 593 594 595 596 597
static void nvme_print_sgl(struct scatterlist *sgl, int nents)
{
	int i;
	struct scatterlist *sg;

	for_each_sg(sgl, sg, nents, i) {
		dma_addr_t phys = sg_phys(sg);
		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
			"dma_address:%pad dma_length:%d\n",
			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
			sg_dma_len(sg));
	}
}

C
Chaitanya Kulkarni 已提交
598 599
static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd)
M
Matthew Wilcox 已提交
600
{
C
Christoph Hellwig 已提交
601
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
602
	struct dma_pool *pool;
603
	int length = blk_rq_payload_bytes(req);
604
	struct scatterlist *sg = iod->sg;
M
Matthew Wilcox 已提交
605 606
	int dma_len = sg_dma_len(sg);
	u64 dma_addr = sg_dma_address(sg);
607
	u32 page_size = dev->ctrl.page_size;
608
	int offset = dma_addr & (page_size - 1);
609
	__le64 *prp_list;
C
Chaitanya Kulkarni 已提交
610
	void **list = nvme_pci_iod_list(req);
611
	dma_addr_t prp_dma;
612
	int nprps, i;
M
Matthew Wilcox 已提交
613

614
	length -= (page_size - offset);
615 616
	if (length <= 0) {
		iod->first_dma = 0;
C
Chaitanya Kulkarni 已提交
617
		goto done;
618
	}
M
Matthew Wilcox 已提交
619

620
	dma_len -= (page_size - offset);
M
Matthew Wilcox 已提交
621
	if (dma_len) {
622
		dma_addr += (page_size - offset);
M
Matthew Wilcox 已提交
623 624 625 626 627 628
	} else {
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
	}

629
	if (length <= page_size) {
630
		iod->first_dma = dma_addr;
C
Chaitanya Kulkarni 已提交
631
		goto done;
632 633
	}

634
	nprps = DIV_ROUND_UP(length, page_size);
635 636
	if (nprps <= (256 / 8)) {
		pool = dev->prp_small_pool;
637
		iod->npages = 0;
638 639
	} else {
		pool = dev->prp_page_pool;
640
		iod->npages = 1;
641 642
	}

643
	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
644
	if (!prp_list) {
645
		iod->first_dma = dma_addr;
646
		iod->npages = -1;
647
		return BLK_STS_RESOURCE;
648
	}
649 650
	list[0] = prp_list;
	iod->first_dma = prp_dma;
651 652
	i = 0;
	for (;;) {
653
		if (i == page_size >> 3) {
654
			__le64 *old_prp_list = prp_list;
655
			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
656
			if (!prp_list)
657
				return BLK_STS_RESOURCE;
658
			list[iod->npages++] = prp_list;
659 660 661
			prp_list[0] = old_prp_list[i - 1];
			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
			i = 1;
662 663
		}
		prp_list[i++] = cpu_to_le64(dma_addr);
664 665 666
		dma_len -= page_size;
		dma_addr += page_size;
		length -= page_size;
667 668 669 670
		if (length <= 0)
			break;
		if (dma_len > 0)
			continue;
671 672
		if (unlikely(dma_len < 0))
			goto bad_sgl;
673 674 675
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
M
Matthew Wilcox 已提交
676 677
	}

C
Chaitanya Kulkarni 已提交
678 679 680 681
done:
	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);

682 683 684
	return BLK_STS_OK;

 bad_sgl:
685 686 687
	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
			"Invalid SGL for payload:%d nents:%d\n",
			blk_rq_payload_bytes(req), iod->nents);
688
	return BLK_STS_IOERR;
M
Matthew Wilcox 已提交
689 690
}

C
Chaitanya Kulkarni 已提交
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
		struct scatterlist *sg)
{
	sge->addr = cpu_to_le64(sg_dma_address(sg));
	sge->length = cpu_to_le32(sg_dma_len(sg));
	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
}

static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
		dma_addr_t dma_addr, int entries)
{
	sge->addr = cpu_to_le64(dma_addr);
	if (entries < SGES_PER_PAGE) {
		sge->length = cpu_to_le32(entries * sizeof(*sge));
		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
	} else {
		sge->length = cpu_to_le32(PAGE_SIZE);
		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
	}
}

static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
713
		struct request *req, struct nvme_rw_command *cmd, int entries)
C
Chaitanya Kulkarni 已提交
714 715 716 717 718 719
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct dma_pool *pool;
	struct nvme_sgl_desc *sg_list;
	struct scatterlist *sg = iod->sg;
	dma_addr_t sgl_dma;
720
	int i = 0;
C
Chaitanya Kulkarni 已提交
721 722 723 724

	/* setting the transfer type as SGL */
	cmd->flags = NVME_CMD_SGL_METABUF;

725
	if (entries == 1) {
C
Chaitanya Kulkarni 已提交
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
		return BLK_STS_OK;
	}

	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
		pool = dev->prp_small_pool;
		iod->npages = 0;
	} else {
		pool = dev->prp_page_pool;
		iod->npages = 1;
	}

	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
	if (!sg_list) {
		iod->npages = -1;
		return BLK_STS_RESOURCE;
	}

	nvme_pci_iod_list(req)[0] = sg_list;
	iod->first_dma = sgl_dma;

	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);

	do {
		if (i == SGES_PER_PAGE) {
			struct nvme_sgl_desc *old_sg_desc = sg_list;
			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];

			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
			if (!sg_list)
				return BLK_STS_RESOURCE;

			i = 0;
			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
			sg_list[i++] = *link;
			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
		}

		nvme_pci_sgl_set_data(&sg_list[i++], sg);
		sg = sg_next(sg);
766
	} while (--entries > 0);
C
Chaitanya Kulkarni 已提交
767 768 769 770

	return BLK_STS_OK;
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
	if (bv->bv_len > first_prp_len)
		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
	return 0;
}

789 790 791 792 793 794 795 796 797 798 799
static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

800
	cmnd->flags = NVME_CMD_SGL_METABUF;
801 802 803 804 805 806
	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
	return 0;
}

807
static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
808
		struct nvme_command *cmnd)
809
{
C
Christoph Hellwig 已提交
810
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
811
	blk_status_t ret = BLK_STS_RESOURCE;
812
	int nr_mapped;
813

814 815 816 817 818 819 820
	if (blk_rq_nr_phys_segments(req) == 1) {
		struct bio_vec bv = req_bvec(req);

		if (!is_pci_p2pdma_page(bv.bv_page)) {
			if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
				return nvme_setup_prp_simple(dev, req,
							     &cmnd->rw, &bv);
821 822 823 824 825

			if (iod->nvmeq->qid &&
			    dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
				return nvme_setup_sgl_simple(dev, req,
							     &cmnd->rw, &bv);
826 827 828 829
		}
	}

	iod->dma_len = 0;
830 831 832
	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
	if (!iod->sg)
		return BLK_STS_RESOURCE;
833
	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
834
	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
C
Christoph Hellwig 已提交
835 836
	if (!iod->nents)
		goto out;
837

838
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
839 840
		nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
				iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
841 842
	else
		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
843
					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
844
	if (!nr_mapped)
C
Christoph Hellwig 已提交
845
		goto out;
846

847
	iod->use_sgl = nvme_pci_use_sgls(dev, req);
848
	if (iod->use_sgl)
849
		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
C
Chaitanya Kulkarni 已提交
850 851
	else
		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
852
out:
853
	if (ret != BLK_STS_OK)
854 855 856
		nvme_unmap_data(dev, req);
	return ret;
}
857

858 859 860 861
static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
		struct nvme_command *cmnd)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
M
Matthew Wilcox 已提交
862

863 864 865 866 867 868
	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
			rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->meta_dma))
		return BLK_STS_IOERR;
	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
	return 0;
M
Matthew Wilcox 已提交
869 870
}

871 872 873
/*
 * NOTE: ns is NULL when called on the admin queue.
 */
874
static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
M
Matias Bjørling 已提交
875
			 const struct blk_mq_queue_data *bd)
876
{
M
Matias Bjørling 已提交
877 878
	struct nvme_ns *ns = hctx->queue->queuedata;
	struct nvme_queue *nvmeq = hctx->driver_data;
879
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
880
	struct request *req = bd->rq;
881
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Christoph Hellwig 已提交
882
	struct nvme_command cmnd;
883
	blk_status_t ret;
K
Keith Busch 已提交
884

885 886 887 888
	iod->aborted = 0;
	iod->npages = -1;
	iod->nents = 0;

889 890 891 892
	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
893
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
894 895
		return BLK_STS_IOERR;

896
	ret = nvme_setup_cmd(ns, req, &cmnd);
897
	if (ret)
C
Christoph Hellwig 已提交
898
		return ret;
M
Matias Bjørling 已提交
899

900
	if (blk_rq_nr_phys_segments(req)) {
901
		ret = nvme_map_data(dev, req, &cmnd);
902
		if (ret)
903
			goto out_free_cmd;
904
	}
M
Matias Bjørling 已提交
905

906 907 908 909 910 911
	if (blk_integrity_rq(req)) {
		ret = nvme_map_metadata(dev, req, &cmnd);
		if (ret)
			goto out_unmap_data;
	}

912
	blk_mq_start_request(req);
913
	nvme_submit_cmd(nvmeq, &cmnd, bd->last);
914
	return BLK_STS_OK;
915 916
out_unmap_data:
	nvme_unmap_data(dev, req);
917 918
out_free_cmd:
	nvme_cleanup_cmd(req);
C
Christoph Hellwig 已提交
919
	return ret;
M
Matthew Wilcox 已提交
920
}
K
Keith Busch 已提交
921

922
static void nvme_pci_complete_rq(struct request *req)
923
{
C
Christoph Hellwig 已提交
924
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
925
	struct nvme_dev *dev = iod->nvmeq->dev;
M
Matias Bjørling 已提交
926

927
	nvme_cleanup_cmd(req);
928 929 930
	if (blk_integrity_rq(req))
		dma_unmap_page(dev->dev, iod->meta_dma,
			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
931
	if (blk_rq_nr_phys_segments(req))
932
		nvme_unmap_data(dev, req);
933
	nvme_complete_rq(req);
M
Matthew Wilcox 已提交
934 935
}

936
/* We read the CQE phase first to check if the rest of the entry is valid */
937
static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
938
{
939 940
	return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
			nvmeq->cq_phase;
941 942
}

943
static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
944
{
945
	u16 head = nvmeq->cq_head;
946

947 948 949
	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
					      nvmeq->dbbuf_cq_ei))
		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
950
}
951

952
static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
953
{
954
	volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
955
	struct request *req;
956

957 958 959 960 961
	if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
		dev_warn(nvmeq->dev->ctrl.device,
			"invalid id %d completed on queue %d\n",
			cqe->command_id, le16_to_cpu(cqe->sq_id));
		return;
M
Matthew Wilcox 已提交
962 963
	}

964 965 966 967 968 969 970
	/*
	 * AEN requests are special as they don't time out and can
	 * survive any kind of queue freeze and often don't respond to
	 * aborts.  We don't even bother to allocate a struct request
	 * for them but rather special case them here.
	 */
	if (unlikely(nvmeq->qid == 0 &&
K
Keith Busch 已提交
971
			cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
972 973
		nvme_complete_async_event(&nvmeq->dev->ctrl,
				cqe->status, &cqe->result);
J
Jens Axboe 已提交
974
		return;
975
	}
M
Matthew Wilcox 已提交
976

977
	req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
Y
yupeng 已提交
978
	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
979 980
	nvme_end_request(req, cqe->status, cqe->result);
}
M
Matthew Wilcox 已提交
981

982
static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
M
Matthew Wilcox 已提交
983
{
984 985 986 987 988 989
	while (start != end) {
		nvme_handle_cqe(nvmeq, start);
		if (++start == nvmeq->q_depth)
			start = 0;
	}
}
990

991 992
static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
{
993
	if (nvmeq->cq_head == nvmeq->q_depth - 1) {
994 995
		nvmeq->cq_head = 0;
		nvmeq->cq_phase = !nvmeq->cq_phase;
996 997
	} else {
		nvmeq->cq_head++;
M
Matthew Wilcox 已提交
998
	}
J
Jens Axboe 已提交
999 1000
}

1001 1002
static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
				  u16 *end, unsigned int tag)
J
Jens Axboe 已提交
1003
{
1004
	int found = 0;
M
Matthew Wilcox 已提交
1005

1006
	*start = nvmeq->cq_head;
1007 1008 1009
	while (nvme_cqe_pending(nvmeq)) {
		if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
			found++;
1010
		nvme_update_cq_head(nvmeq);
1011
	}
1012
	*end = nvmeq->cq_head;
1013

1014
	if (*start != *end)
1015
		nvme_ring_cq_doorbell(nvmeq);
1016
	return found;
M
Matthew Wilcox 已提交
1017 1018 1019
}

static irqreturn_t nvme_irq(int irq, void *data)
1020 1021
{
	struct nvme_queue *nvmeq = data;
1022
	irqreturn_t ret = IRQ_NONE;
1023 1024
	u16 start, end;

1025 1026 1027 1028 1029
	/*
	 * The rmb/wmb pair ensures we see all updates from a previous run of
	 * the irq handler, even if that was on another CPU.
	 */
	rmb();
1030 1031
	if (nvmeq->cq_head != nvmeq->last_cq_head)
		ret = IRQ_HANDLED;
1032
	nvme_process_cq(nvmeq, &start, &end, -1);
1033
	nvmeq->last_cq_head = nvmeq->cq_head;
1034
	wmb();
1035

1036 1037 1038 1039 1040 1041
	if (start != end) {
		nvme_complete_cqes(nvmeq, start, end);
		return IRQ_HANDLED;
	}

	return ret;
1042 1043 1044 1045 1046
}

static irqreturn_t nvme_irq_check(int irq, void *data)
{
	struct nvme_queue *nvmeq = data;
1047
	if (nvme_cqe_pending(nvmeq))
1048 1049
		return IRQ_WAKE_THREAD;
	return IRQ_NONE;
1050 1051
}

1052 1053 1054 1055 1056
/*
 * Poll for completions any queue, including those not dedicated to polling.
 * Can be called from any context.
 */
static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
J
Jens Axboe 已提交
1057
{
1058
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1059
	u16 start, end;
1060
	int found;
J
Jens Axboe 已提交
1061

1062 1063 1064 1065 1066
	/*
	 * For a poll queue we need to protect against the polling thread
	 * using the CQ lock.  For normal interrupt driven threads we have
	 * to disable the interrupt to avoid racing with it.
	 */
1067
	if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
1068
		spin_lock(&nvmeq->cq_poll_lock);
1069
		found = nvme_process_cq(nvmeq, &start, &end, tag);
1070
		spin_unlock(&nvmeq->cq_poll_lock);
1071 1072 1073
	} else {
		disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
		found = nvme_process_cq(nvmeq, &start, &end, tag);
1074
		enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1075
	}
1076

1077
	nvme_complete_cqes(nvmeq, start, end);
1078
	return found;
J
Jens Axboe 已提交
1079 1080
}

1081
static int nvme_poll(struct blk_mq_hw_ctx *hctx)
1082 1083 1084 1085 1086 1087 1088 1089
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	u16 start, end;
	bool found;

	if (!nvme_cqe_pending(nvmeq))
		return 0;

1090
	spin_lock(&nvmeq->cq_poll_lock);
1091
	found = nvme_process_cq(nvmeq, &start, &end, -1);
1092
	spin_unlock(&nvmeq->cq_poll_lock);
1093 1094 1095 1096 1097

	nvme_complete_cqes(nvmeq, start, end);
	return found;
}

1098
static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
M
Matthew Wilcox 已提交
1099
{
1100
	struct nvme_dev *dev = to_nvme_dev(ctrl);
1101
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
1102
	struct nvme_command c;
M
Matthew Wilcox 已提交
1103

M
Matias Bjørling 已提交
1104 1105
	memset(&c, 0, sizeof(c));
	c.common.opcode = nvme_admin_async_event;
1106
	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1107
	nvme_submit_cmd(nvmeq, &c, true);
1108 1109
}

M
Matthew Wilcox 已提交
1110
static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1111
{
M
Matthew Wilcox 已提交
1112 1113 1114 1115 1116 1117
	struct nvme_command c;

	memset(&c, 0, sizeof(c));
	c.delete_queue.opcode = opcode;
	c.delete_queue.qid = cpu_to_le16(id);

1118
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1119 1120 1121
}

static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1122
		struct nvme_queue *nvmeq, s16 vector)
M
Matthew Wilcox 已提交
1123 1124
{
	struct nvme_command c;
J
Jens Axboe 已提交
1125 1126
	int flags = NVME_QUEUE_PHYS_CONTIG;

1127
	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
J
Jens Axboe 已提交
1128
		flags |= NVME_CQ_IRQ_ENABLED;
M
Matthew Wilcox 已提交
1129

1130
	/*
M
Minwoo Im 已提交
1131
	 * Note: we (ab)use the fact that the prp fields survive if no data
1132 1133
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1134 1135 1136 1137 1138 1139
	memset(&c, 0, sizeof(c));
	c.create_cq.opcode = nvme_admin_create_cq;
	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
	c.create_cq.cqid = cpu_to_le16(qid);
	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_cq.cq_flags = cpu_to_le16(flags);
1140
	c.create_cq.irq_vector = cpu_to_le16(vector);
M
Matthew Wilcox 已提交
1141

1142
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1143 1144 1145 1146 1147
}

static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
						struct nvme_queue *nvmeq)
{
1148
	struct nvme_ctrl *ctrl = &dev->ctrl;
M
Matthew Wilcox 已提交
1149
	struct nvme_command c;
1150
	int flags = NVME_QUEUE_PHYS_CONTIG;
M
Matthew Wilcox 已提交
1151

1152 1153 1154 1155 1156 1157 1158 1159
	/*
	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
	 * set. Since URGENT priority is zeroes, it makes all queues
	 * URGENT.
	 */
	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
		flags |= NVME_SQ_PRIO_MEDIUM;

1160
	/*
M
Minwoo Im 已提交
1161
	 * Note: we (ab)use the fact that the prp fields survive if no data
1162 1163
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1164 1165 1166 1167 1168 1169 1170 1171
	memset(&c, 0, sizeof(c));
	c.create_sq.opcode = nvme_admin_create_sq;
	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
	c.create_sq.sqid = cpu_to_le16(qid);
	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_sq.sq_flags = cpu_to_le16(flags);
	c.create_sq.cqid = cpu_to_le16(qid);

1172
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
}

static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
}

static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
}

1185
static void abort_endio(struct request *req, blk_status_t error)
1186
{
C
Christoph Hellwig 已提交
1187 1188
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
1189

1190 1191
	dev_warn(nvmeq->dev->ctrl.device,
		 "Abort status: 0x%x", nvme_req(req)->status);
1192 1193
	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
	blk_mq_free_request(req);
1194 1195
}

K
Keith Busch 已提交
1196 1197 1198 1199 1200 1201 1202 1203
static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
{

	/* If true, indicates loss of adapter communication, possibly by a
	 * NVMe Subsystem reset.
	 */
	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);

1204 1205 1206
	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
	switch (dev->ctrl.state) {
	case NVME_CTRL_RESETTING:
1207
	case NVME_CTRL_CONNECTING:
K
Keith Busch 已提交
1208
		return false;
1209 1210 1211
	default:
		break;
	}
K
Keith Busch 已提交
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239

	/* We shouldn't reset unless the controller is on fatal error state
	 * _or_ if we lost the communication with it.
	 */
	if (!(csts & NVME_CSTS_CFS) && !nssro)
		return false;

	return true;
}

static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
{
	/* Read a config register to help see what died. */
	u16 pci_status;
	int result;

	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
				      &pci_status);
	if (result == PCIBIOS_SUCCESSFUL)
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
			 csts, pci_status);
	else
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
			 csts, result);
}

1240
static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
K
Keith Busch 已提交
1241
{
C
Christoph Hellwig 已提交
1242 1243
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
K
Keith Busch 已提交
1244
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
1245 1246
	struct request *abort_req;
	struct nvme_command cmd;
K
Keith Busch 已提交
1247 1248
	u32 csts = readl(dev->bar + NVME_REG_CSTS);

W
Wen Xiong 已提交
1249 1250 1251 1252 1253 1254 1255
	/* If PCI error recovery process is happening, we cannot reset or
	 * the recovery mechanism will surely fail.
	 */
	mb();
	if (pci_channel_offline(to_pci_dev(dev->dev)))
		return BLK_EH_RESET_TIMER;

K
Keith Busch 已提交
1256 1257 1258 1259 1260 1261
	/*
	 * Reset immediately if the controller is failed
	 */
	if (nvme_should_reset(dev, csts)) {
		nvme_warn_reset(dev, csts);
		nvme_dev_disable(dev, false);
1262
		nvme_reset_ctrl(&dev->ctrl);
1263
		return BLK_EH_DONE;
K
Keith Busch 已提交
1264
	}
K
Keith Busch 已提交
1265

K
Keith Busch 已提交
1266 1267 1268
	/*
	 * Did we miss an interrupt?
	 */
1269
	if (nvme_poll_irqdisable(nvmeq, req->tag)) {
K
Keith Busch 已提交
1270 1271 1272
		dev_warn(dev->ctrl.device,
			 "I/O %d QID %d timeout, completion polled\n",
			 req->tag, nvmeq->qid);
1273
		return BLK_EH_DONE;
K
Keith Busch 已提交
1274 1275
	}

1276
	/*
1277 1278 1279
	 * Shutdown immediately if controller times out while starting. The
	 * reset work will see the pci device disabled when it gets the forced
	 * cancellation error. All outstanding requests are completed on
1280
	 * shutdown, so we return BLK_EH_DONE.
1281
	 */
1282 1283
	switch (dev->ctrl.state) {
	case NVME_CTRL_CONNECTING:
1284 1285 1286
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
		/* fall through */
	case NVME_CTRL_DELETING:
1287
		dev_warn_ratelimited(dev->ctrl.device,
1288 1289
			 "I/O %d QID %d timeout, disable controller\n",
			 req->tag, nvmeq->qid);
1290
		nvme_dev_disable(dev, true);
1291
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1292
		return BLK_EH_DONE;
1293 1294
	case NVME_CTRL_RESETTING:
		return BLK_EH_RESET_TIMER;
1295 1296
	default:
		break;
K
Keith Busch 已提交
1297 1298
	}

1299 1300 1301 1302
	/*
 	 * Shutdown the controller immediately and schedule a reset if the
 	 * command was already aborted once before and still hasn't been
 	 * returned to the driver, or if this is the admin queue.
1303
	 */
C
Christoph Hellwig 已提交
1304
	if (!nvmeq->qid || iod->aborted) {
1305
		dev_warn(dev->ctrl.device,
1306 1307
			 "I/O %d QID %d timeout, reset controller\n",
			 req->tag, nvmeq->qid);
1308
		nvme_dev_disable(dev, false);
1309
		nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
1310

1311
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1312
		return BLK_EH_DONE;
K
Keith Busch 已提交
1313 1314
	}

1315
	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1316
		atomic_inc(&dev->ctrl.abort_limit);
1317
		return BLK_EH_RESET_TIMER;
1318
	}
1319
	iod->aborted = 1;
M
Matias Bjørling 已提交
1320

K
Keith Busch 已提交
1321 1322
	memset(&cmd, 0, sizeof(cmd));
	cmd.abort.opcode = nvme_admin_abort_cmd;
M
Matias Bjørling 已提交
1323
	cmd.abort.cid = req->tag;
K
Keith Busch 已提交
1324 1325
	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);

1326 1327 1328
	dev_warn(nvmeq->dev->ctrl.device,
		"I/O %d QID %d timeout, aborting\n",
		 req->tag, nvmeq->qid);
1329 1330

	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1331
			BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
1332 1333 1334 1335 1336 1337 1338 1339
	if (IS_ERR(abort_req)) {
		atomic_inc(&dev->ctrl.abort_limit);
		return BLK_EH_RESET_TIMER;
	}

	abort_req->timeout = ADMIN_TIMEOUT;
	abort_req->end_io_data = NULL;
	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
K
Keith Busch 已提交
1340

1341 1342 1343 1344 1345 1346
	/*
	 * The aborted req will be completed on receiving the abort req.
	 * We enable the timer again. If hit twice, it'll cause a device reset,
	 * as the device then is in a faulty state.
	 */
	return BLK_EH_RESET_TIMER;
K
Keith Busch 已提交
1347 1348
}

M
Matias Bjørling 已提交
1349 1350
static void nvme_free_queue(struct nvme_queue *nvmeq)
{
1351
	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
1352
				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1353 1354
	if (!nvmeq->sq_cmds)
		return;
1355

1356
	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1357
		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1358
				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1359
	} else {
1360
		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
1361
				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1362
	}
1363 1364
}

1365
static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1366 1367 1368
{
	int i;

1369 1370
	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
		dev->ctrl.queue_count--;
1371
		nvme_free_queue(&dev->queues[i]);
1372
	}
1373 1374
}

K
Keith Busch 已提交
1375 1376
/**
 * nvme_suspend_queue - put queue into suspended state
1377
 * @nvmeq: queue to suspend
K
Keith Busch 已提交
1378 1379
 */
static int nvme_suspend_queue(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1380
{
1381
	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
K
Keith Busch 已提交
1382
		return 1;
1383

1384
	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1385
	mb();
1386

1387
	nvmeq->dev->online_queues--;
1388
	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1389
		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
1390 1391
	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
K
Keith Busch 已提交
1392 1393
	return 0;
}
M
Matthew Wilcox 已提交
1394

1395 1396 1397 1398 1399 1400 1401 1402
static void nvme_suspend_io_queues(struct nvme_dev *dev)
{
	int i;

	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
		nvme_suspend_queue(&dev->queues[i]);
}

1403
static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
K
Keith Busch 已提交
1404
{
1405
	struct nvme_queue *nvmeq = &dev->queues[0];
K
Keith Busch 已提交
1406

1407 1408 1409
	if (shutdown)
		nvme_shutdown_ctrl(&dev->ctrl);
	else
1410
		nvme_disable_ctrl(&dev->ctrl);
1411

1412
	nvme_poll_irqdisable(nvmeq, -1);
M
Matthew Wilcox 已提交
1413 1414
}

1415 1416 1417 1418
static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
				int entry_size)
{
	int q_depth = dev->q_depth;
1419 1420
	unsigned q_size_aligned = roundup(q_depth * entry_size,
					  dev->ctrl.page_size);
1421 1422

	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1423
		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1424
		mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
1425
		q_depth = div_u64(mem_per_q, entry_size);
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439

		/*
		 * Ensure the reduced q_depth is above some threshold where it
		 * would be better to map queues in system memory with the
		 * original depth
		 */
		if (q_depth < 64)
			return -ENOMEM;
	}

	return q_depth;
}

static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1440
				int qid)
1441
{
1442 1443 1444
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1445
		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1446 1447 1448 1449 1450 1451 1452 1453
		if (nvmeq->sq_cmds) {
			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
							nvmeq->sq_cmds);
			if (nvmeq->sq_dma_addr) {
				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
				return 0;
			}

1454
			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1455
		}
1456
	}
1457

1458
	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
1459
				&nvmeq->sq_dma_addr, GFP_KERNEL);
1460 1461
	if (!nvmeq->sq_cmds)
		return -ENOMEM;
1462 1463 1464
	return 0;
}

1465
static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
M
Matthew Wilcox 已提交
1466
{
1467
	struct nvme_queue *nvmeq = &dev->queues[qid];
M
Matthew Wilcox 已提交
1468

1469 1470
	if (dev->ctrl.queue_count > qid)
		return 0;
M
Matthew Wilcox 已提交
1471

1472
	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
1473 1474
	nvmeq->q_depth = depth;
	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
1475
					 &nvmeq->cq_dma_addr, GFP_KERNEL);
M
Matthew Wilcox 已提交
1476 1477 1478
	if (!nvmeq->cqes)
		goto free_nvmeq;

1479
	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
M
Matthew Wilcox 已提交
1480 1481
		goto free_cqdma;

M
Matthew Wilcox 已提交
1482
	nvmeq->dev = dev;
1483
	spin_lock_init(&nvmeq->sq_lock);
1484
	spin_lock_init(&nvmeq->cq_poll_lock);
M
Matthew Wilcox 已提交
1485
	nvmeq->cq_head = 0;
M
Matthew Wilcox 已提交
1486
	nvmeq->cq_phase = 1;
1487
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
K
Keith Busch 已提交
1488
	nvmeq->qid = qid;
1489
	dev->ctrl.queue_count++;
1490

1491
	return 0;
M
Matthew Wilcox 已提交
1492 1493

 free_cqdma:
1494 1495
	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
			  nvmeq->cq_dma_addr);
M
Matthew Wilcox 已提交
1496
 free_nvmeq:
1497
	return -ENOMEM;
M
Matthew Wilcox 已提交
1498 1499
}

1500
static int queue_request_irq(struct nvme_queue *nvmeq)
1501
{
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
	int nr = nvmeq->dev->ctrl.instance;

	if (use_threaded_interrupts) {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	} else {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	}
1512 1513
}

1514
static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
M
Matthew Wilcox 已提交
1515
{
1516
	struct nvme_dev *dev = nvmeq->dev;
M
Matthew Wilcox 已提交
1517

1518
	nvmeq->sq_tail = 0;
1519
	nvmeq->last_sq_tail = 0;
1520 1521
	nvmeq->cq_head = 0;
	nvmeq->cq_phase = 1;
1522
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1523
	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1524
	nvme_dbbuf_init(dev, nvmeq, qid);
K
Keith Busch 已提交
1525
	dev->online_queues++;
1526
	wmb(); /* ensure the first interrupt sees the initialization */
1527 1528
}

J
Jens Axboe 已提交
1529
static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1530 1531 1532
{
	struct nvme_dev *dev = nvmeq->dev;
	int result;
1533
	u16 vector = 0;
1534

1535 1536
	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);

1537 1538 1539 1540
	/*
	 * A queue's vector matches the queue identifier unless the controller
	 * has only one vector available.
	 */
J
Jens Axboe 已提交
1541 1542 1543
	if (!polled)
		vector = dev->num_vecs == 1 ? 0 : qid;
	else
1544
		set_bit(NVMEQ_POLLED, &nvmeq->flags);
J
Jens Axboe 已提交
1545

1546
	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
K
Keith Busch 已提交
1547 1548
	if (result)
		return result;
M
Matthew Wilcox 已提交
1549 1550 1551

	result = adapter_alloc_sq(dev, qid, nvmeq);
	if (result < 0)
K
Keith Busch 已提交
1552 1553
		return result;
	else if (result)
M
Matthew Wilcox 已提交
1554 1555
		goto release_cq;

1556
	nvmeq->cq_vector = vector;
1557
	nvme_init_queue(nvmeq, qid);
J
Jens Axboe 已提交
1558

1559
	if (!polled) {
J
Jens Axboe 已提交
1560 1561 1562 1563
		result = queue_request_irq(nvmeq);
		if (result < 0)
			goto release_sq;
	}
M
Matthew Wilcox 已提交
1564

1565
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1566
	return result;
M
Matthew Wilcox 已提交
1567

1568
release_sq:
1569
	dev->online_queues--;
M
Matthew Wilcox 已提交
1570
	adapter_delete_sq(dev, qid);
1571
release_cq:
M
Matthew Wilcox 已提交
1572
	adapter_delete_cq(dev, qid);
1573
	return result;
M
Matthew Wilcox 已提交
1574 1575
}

1576
static const struct blk_mq_ops nvme_mq_admin_ops = {
1577
	.queue_rq	= nvme_queue_rq,
1578
	.complete	= nvme_pci_complete_rq,
M
Matias Bjørling 已提交
1579
	.init_hctx	= nvme_admin_init_hctx,
1580
	.exit_hctx      = nvme_admin_exit_hctx,
1581
	.init_request	= nvme_init_request,
M
Matias Bjørling 已提交
1582 1583 1584
	.timeout	= nvme_timeout,
};

1585
static const struct blk_mq_ops nvme_mq_ops = {
1586 1587 1588 1589 1590 1591 1592 1593
	.queue_rq	= nvme_queue_rq,
	.complete	= nvme_pci_complete_rq,
	.commit_rqs	= nvme_commit_rqs,
	.init_hctx	= nvme_init_hctx,
	.init_request	= nvme_init_request,
	.map_queues	= nvme_pci_map_queues,
	.timeout	= nvme_timeout,
	.poll		= nvme_poll,
1594 1595
};

1596 1597
static void nvme_dev_remove_admin(struct nvme_dev *dev)
{
1598
	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1599 1600 1601 1602 1603
		/*
		 * If the controller was reset during removal, it's possible
		 * user requests may be waiting on a stopped queue. Start the
		 * queue to flush these to completion.
		 */
1604
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1605
		blk_cleanup_queue(dev->ctrl.admin_q);
1606 1607 1608 1609
		blk_mq_free_tag_set(&dev->admin_tagset);
	}
}

M
Matias Bjørling 已提交
1610 1611
static int nvme_alloc_admin_tags(struct nvme_dev *dev)
{
1612
	if (!dev->ctrl.admin_q) {
M
Matias Bjørling 已提交
1613 1614
		dev->admin_tagset.ops = &nvme_mq_admin_ops;
		dev->admin_tagset.nr_hw_queues = 1;
K
Keith Busch 已提交
1615

K
Keith Busch 已提交
1616
		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
M
Matias Bjørling 已提交
1617
		dev->admin_tagset.timeout = ADMIN_TIMEOUT;
1618
		dev->admin_tagset.numa_node = dev_to_node(dev->dev);
1619
		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1620
		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
M
Matias Bjørling 已提交
1621 1622 1623 1624
		dev->admin_tagset.driver_data = dev;

		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
			return -ENOMEM;
1625
		dev->ctrl.admin_tagset = &dev->admin_tagset;
M
Matias Bjørling 已提交
1626

1627 1628
		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
		if (IS_ERR(dev->ctrl.admin_q)) {
M
Matias Bjørling 已提交
1629 1630 1631
			blk_mq_free_tag_set(&dev->admin_tagset);
			return -ENOMEM;
		}
1632
		if (!blk_get_queue(dev->ctrl.admin_q)) {
1633
			nvme_dev_remove_admin(dev);
1634
			dev->ctrl.admin_q = NULL;
1635 1636
			return -ENODEV;
		}
K
Keith Busch 已提交
1637
	} else
1638
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
M
Matias Bjørling 已提交
1639 1640 1641 1642

	return 0;
}

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
{
	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
}

static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (size <= dev->bar_mapped_size)
		return 0;
	if (size > pci_resource_len(pdev, 0))
		return -ENOMEM;
	if (dev->bar)
		iounmap(dev->bar);
	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
	if (!dev->bar) {
		dev->bar_mapped_size = 0;
		return -ENOMEM;
	}
	dev->bar_mapped_size = size;
	dev->dbs = dev->bar + NVME_REG_DBS;

	return 0;
}

1669
static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
1670
{
1671
	int result;
M
Matthew Wilcox 已提交
1672 1673 1674
	u32 aqa;
	struct nvme_queue *nvmeq;

1675 1676 1677 1678
	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
	if (result < 0)
		return result;

1679
	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1680
				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1681

1682 1683 1684
	if (dev->subsystem &&
	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1685

1686
	result = nvme_disable_ctrl(&dev->ctrl);
1687 1688
	if (result < 0)
		return result;
M
Matthew Wilcox 已提交
1689

1690
	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1691 1692
	if (result)
		return result;
M
Matthew Wilcox 已提交
1693

1694
	nvmeq = &dev->queues[0];
M
Matthew Wilcox 已提交
1695 1696 1697
	aqa = nvmeq->q_depth - 1;
	aqa |= aqa << 16;

1698 1699 1700
	writel(aqa, dev->bar + NVME_REG_AQA);
	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
M
Matthew Wilcox 已提交
1701

1702
	result = nvme_enable_ctrl(&dev->ctrl);
1703
	if (result)
K
Keith Busch 已提交
1704
		return result;
M
Matias Bjørling 已提交
1705

K
Keith Busch 已提交
1706
	nvmeq->cq_vector = 0;
1707
	nvme_init_queue(nvmeq, 0);
1708
	result = queue_request_irq(nvmeq);
1709
	if (result) {
1710
		dev->online_queues--;
K
Keith Busch 已提交
1711
		return result;
1712
	}
1713

1714
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
M
Matthew Wilcox 已提交
1715 1716 1717
	return result;
}

1718
static int nvme_create_io_queues(struct nvme_dev *dev)
K
Keith Busch 已提交
1719
{
J
Jens Axboe 已提交
1720
	unsigned i, max, rw_queues;
1721
	int ret = 0;
K
Keith Busch 已提交
1722

1723
	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1724
		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1725
			ret = -ENOMEM;
K
Keith Busch 已提交
1726
			break;
1727 1728
		}
	}
K
Keith Busch 已提交
1729

1730
	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1731 1732 1733
	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
				dev->io_queues[HCTX_TYPE_READ];
J
Jens Axboe 已提交
1734 1735 1736 1737
	} else {
		rw_queues = max;
	}

1738
	for (i = dev->online_queues; i <= max; i++) {
J
Jens Axboe 已提交
1739 1740 1741
		bool polled = i > rw_queues;

		ret = nvme_create_queue(&dev->queues[i], i, polled);
K
Keith Busch 已提交
1742
		if (ret)
K
Keith Busch 已提交
1743
			break;
M
Matthew Wilcox 已提交
1744
	}
1745 1746 1747

	/*
	 * Ignore failing Create SQ/CQ commands, we can continue with less
1748 1749
	 * than the desired amount of queues, and even a controller without
	 * I/O queues can still be used to issue admin commands.  This might
1750 1751 1752
	 * be useful to upgrade a buggy firmware for example.
	 */
	return ret >= 0 ? 0 : ret;
M
Matthew Wilcox 已提交
1753 1754
}

1755 1756 1757 1758 1759 1760
static ssize_t nvme_cmb_show(struct device *dev,
			     struct device_attribute *attr,
			     char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

1761
	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1762 1763 1764 1765
		       ndev->cmbloc, ndev->cmbsz);
}
static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);

1766
static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1767
{
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;

	return 1ULL << (12 + 4 * szu);
}

static u32 nvme_cmb_size(struct nvme_dev *dev)
{
	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
}

1778
static void nvme_map_cmb(struct nvme_dev *dev)
1779
{
1780
	u64 size, offset;
1781 1782
	resource_size_t bar_size;
	struct pci_dev *pdev = to_pci_dev(dev->dev);
1783
	int bar;
1784

1785 1786 1787
	if (dev->cmb_size)
		return;

1788
	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1789 1790
	if (!dev->cmbsz)
		return;
1791
	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1792

1793 1794
	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1795 1796
	bar = NVME_CMB_BIR(dev->cmbloc);
	bar_size = pci_resource_len(pdev, bar);
1797 1798

	if (offset > bar_size)
1799
		return;
1800 1801 1802 1803 1804 1805 1806 1807 1808

	/*
	 * Controllers may support a CMB size larger than their BAR,
	 * for example, due to being behind a bridge. Reduce the CMB to
	 * the reported size of the BAR
	 */
	if (size > bar_size - offset)
		size = bar_size - offset;

1809 1810 1811
	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
		dev_warn(dev->ctrl.device,
			 "failed to register the CMB\n");
1812
		return;
1813 1814
	}

1815
	dev->cmb_size = size;
1816 1817 1818 1819 1820
	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);

	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
		pci_p2pmem_publish(pdev, true);
1821 1822 1823 1824 1825

	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
				    &dev_attr_cmb.attr, NULL))
		dev_warn(dev->ctrl.device,
			 "failed to add sysfs attribute for CMB\n");
1826 1827 1828 1829
}

static inline void nvme_release_cmb(struct nvme_dev *dev)
{
1830
	if (dev->cmb_size) {
1831 1832
		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
					     &dev_attr_cmb.attr, NULL);
1833
		dev->cmb_size = 0;
1834 1835 1836
	}
}

1837 1838
static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
{
1839
	u64 dma_addr = dev->host_mem_descs_dma;
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	struct nvme_command c;
	int ret;

	memset(&c, 0, sizeof(c));
	c.features.opcode	= nvme_admin_set_features;
	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
	c.features.dword11	= cpu_to_le32(bits);
	c.features.dword12	= cpu_to_le32(dev->host_mem_size >>
					      ilog2(dev->ctrl.page_size));
	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);

	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
	if (ret) {
		dev_warn(dev->ctrl.device,
			 "failed to set host mem (err %d, flags %#x).\n",
			 ret, bits);
	}
	return ret;
}

static void nvme_free_host_mem(struct nvme_dev *dev)
{
	int i;

	for (i = 0; i < dev->nr_host_mem_descs; i++) {
		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
		size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;

1870 1871 1872
		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
			       le64_to_cpu(desc->addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1873 1874 1875 1876
	}

	kfree(dev->host_mem_desc_bufs);
	dev->host_mem_desc_bufs = NULL;
1877 1878 1879
	dma_free_coherent(dev->dev,
			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
			dev->host_mem_descs, dev->host_mem_descs_dma);
1880
	dev->host_mem_descs = NULL;
1881
	dev->nr_host_mem_descs = 0;
1882 1883
}

1884 1885
static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
		u32 chunk_size)
K
Keith Busch 已提交
1886
{
1887
	struct nvme_host_mem_buf_desc *descs;
1888
	u32 max_entries, len;
1889
	dma_addr_t descs_dma;
1890
	int i = 0;
1891
	void **bufs;
1892
	u64 size, tmp;
1893 1894 1895 1896

	tmp = (preferred + chunk_size - 1);
	do_div(tmp, chunk_size);
	max_entries = tmp;
1897 1898 1899 1900

	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
		max_entries = dev->ctrl.hmmaxd;

1901 1902
	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
				   &descs_dma, GFP_KERNEL);
1903 1904 1905 1906 1907 1908 1909
	if (!descs)
		goto out;

	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
	if (!bufs)
		goto out_free_descs;

1910
	for (size = 0; size < preferred && i < max_entries; size += len) {
1911 1912
		dma_addr_t dma_addr;

1913
		len = min_t(u64, chunk_size, preferred - size);
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
		if (!bufs[i])
			break;

		descs[i].addr = cpu_to_le64(dma_addr);
		descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
		i++;
	}

1924
	if (!size)
1925 1926 1927 1928 1929
		goto out_free_bufs;

	dev->nr_host_mem_descs = i;
	dev->host_mem_size = size;
	dev->host_mem_descs = descs;
1930
	dev->host_mem_descs_dma = descs_dma;
1931 1932 1933 1934 1935 1936 1937
	dev->host_mem_desc_bufs = bufs;
	return 0;

out_free_bufs:
	while (--i >= 0) {
		size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;

1938 1939 1940
		dma_free_attrs(dev->dev, size, bufs[i],
			       le64_to_cpu(descs[i].addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1941 1942 1943 1944
	}

	kfree(bufs);
out_free_descs:
1945 1946
	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
			descs_dma);
1947 1948 1949 1950 1951
out:
	dev->host_mem_descs = NULL;
	return -ENOMEM;
}

1952 1953 1954 1955 1956
static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
{
	u32 chunk_size;

	/* start big and work our way down */
1957
	for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1958
	     chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
	     chunk_size /= 2) {
		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
			if (!min || dev->host_mem_size >= min)
				return 0;
			nvme_free_host_mem(dev);
		}
	}

	return -ENOMEM;
}

1970
static int nvme_setup_host_mem(struct nvme_dev *dev)
1971 1972 1973 1974 1975
{
	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
	u64 min = (u64)dev->ctrl.hmmin * 4096;
	u32 enable_bits = NVME_HOST_MEM_ENABLE;
1976
	int ret;
1977 1978 1979 1980 1981 1982 1983

	preferred = min(preferred, max);
	if (min > max) {
		dev_warn(dev->ctrl.device,
			"min host memory (%lld MiB) above limit (%d MiB).\n",
			min >> ilog2(SZ_1M), max_host_mem_size_mb);
		nvme_free_host_mem(dev);
1984
		return 0;
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
	}

	/*
	 * If we already have a buffer allocated check if we can reuse it.
	 */
	if (dev->host_mem_descs) {
		if (dev->host_mem_size >= min)
			enable_bits |= NVME_HOST_MEM_RETURN;
		else
			nvme_free_host_mem(dev);
	}

	if (!dev->host_mem_descs) {
1998 1999 2000
		if (nvme_alloc_host_mem(dev, min, preferred)) {
			dev_warn(dev->ctrl.device,
				"failed to allocate host memory buffer.\n");
2001
			return 0; /* controller must work without HMB */
2002 2003 2004 2005 2006
		}

		dev_info(dev->ctrl.device,
			"allocated %lld MiB host memory buffer.\n",
			dev->host_mem_size >> ilog2(SZ_1M));
2007 2008
	}

2009 2010
	ret = nvme_set_host_mem(dev, enable_bits);
	if (ret)
2011
		nvme_free_host_mem(dev);
2012
	return ret;
K
Keith Busch 已提交
2013 2014
}

2015 2016 2017 2018 2019
/*
 * nirqs is the number of interrupts available for write and read
 * queues. The core already reserved an interrupt for the admin queue.
 */
static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2020
{
2021 2022
	struct nvme_dev *dev = affd->priv;
	unsigned int nr_read_queues;
2023 2024

	/*
2025 2026 2027 2028 2029 2030 2031 2032 2033
	 * If there is no interupt available for queues, ensure that
	 * the default queue is set to 1. The affinity set size is
	 * also set to one, but the irq core ignores it for this case.
	 *
	 * If only one interrupt is available or 'write_queue' == 0, combine
	 * write and read queues.
	 *
	 * If 'write_queues' > 0, ensure it leaves room for at least one read
	 * queue.
2034
	 */
2035 2036 2037 2038 2039 2040 2041
	if (!nrirqs) {
		nrirqs = 1;
		nr_read_queues = 0;
	} else if (nrirqs == 1 || !write_queues) {
		nr_read_queues = 0;
	} else if (write_queues >= nrirqs) {
		nr_read_queues = 1;
2042
	} else {
2043
		nr_read_queues = nrirqs - write_queues;
2044
	}
2045 2046 2047 2048 2049 2050

	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
	affd->nr_sets = nr_read_queues ? 2 : 1;
2051 2052
}

2053
static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2054 2055 2056
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
	struct irq_affinity affd = {
2057
		.pre_vectors	= 1,
2058 2059
		.calc_sets	= nvme_calc_irq_sets,
		.priv		= dev,
2060
	};
2061
	unsigned int irq_queues, this_p_queues;
2062
	unsigned int nr_cpus = num_possible_cpus();
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072

	/*
	 * Poll queues don't need interrupts, but we need at least one IO
	 * queue left over for non-polled IO.
	 */
	this_p_queues = poll_queues;
	if (this_p_queues >= nr_io_queues) {
		this_p_queues = nr_io_queues - 1;
		irq_queues = 1;
	} else {
2073 2074 2075 2076
		if (nr_cpus < nr_io_queues - this_p_queues)
			irq_queues = nr_cpus + 1;
		else
			irq_queues = nr_io_queues - this_p_queues + 1;
2077 2078
	}
	dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
2079

2080 2081 2082
	/* Initialize for the single interrupt case */
	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
	dev->io_queues[HCTX_TYPE_READ] = 0;
2083

2084 2085 2086 2087 2088 2089 2090
	/*
	 * Some Apple controllers require all queues to use the
	 * first vector.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
		irq_queues = 1;

2091 2092
	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2093 2094
}

2095 2096 2097 2098 2099 2100
static void nvme_disable_io_queues(struct nvme_dev *dev)
{
	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
}

2101
static int nvme_setup_io_queues(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2102
{
2103
	struct nvme_queue *adminq = &dev->queues[0];
2104
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2105 2106
	int result, nr_io_queues;
	unsigned long size;
M
Matthew Wilcox 已提交
2107

2108
	nr_io_queues = max_io_queues();
2109 2110 2111 2112 2113 2114 2115 2116

	/*
	 * If tags are shared with admin queue (Apple bug), then
	 * make sure we only use one IO queue.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
		nr_io_queues = 1;

C
Christoph Hellwig 已提交
2117 2118
	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
	if (result < 0)
M
Matthew Wilcox 已提交
2119
		return result;
C
Christoph Hellwig 已提交
2120

2121
	if (nr_io_queues == 0)
2122
		return 0;
2123 2124
	
	clear_bit(NVMEQ_ENABLED, &adminq->flags);
M
Matthew Wilcox 已提交
2125

2126
	if (dev->cmb_use_sqes) {
2127 2128 2129 2130 2131
		result = nvme_cmb_qdepth(dev, nr_io_queues,
				sizeof(struct nvme_command));
		if (result > 0)
			dev->q_depth = result;
		else
2132
			dev->cmb_use_sqes = false;
2133 2134
	}

2135 2136 2137 2138 2139 2140 2141 2142 2143
	do {
		size = db_bar_size(dev, nr_io_queues);
		result = nvme_remap_bar(dev, size);
		if (!result)
			break;
		if (!--nr_io_queues)
			return -ENOMEM;
	} while (1);
	adminq->q_db = dev->dbs;
2144

2145
 retry:
K
Keith Busch 已提交
2146
	/* Deregister the admin queue's interrupt */
2147
	pci_free_irq(pdev, 0, adminq);
K
Keith Busch 已提交
2148

2149 2150 2151 2152
	/*
	 * If we enable msix early due to not intx, disable it again before
	 * setting up the full range we need.
	 */
2153
	pci_free_irq_vectors(pdev);
2154 2155

	result = nvme_setup_irqs(dev, nr_io_queues);
2156
	if (result <= 0)
2157
		return -EIO;
2158

2159
	dev->num_vecs = result;
J
Jens Axboe 已提交
2160
	result = max(result - 1, 1);
2161
	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
R
Ramachandra Rao Gajula 已提交
2162

2163 2164 2165 2166 2167 2168
	/*
	 * Should investigate if there's a performance win from allocating
	 * more queues than interrupt vectors; it might allow the submission
	 * path to scale better, even if the receive path is limited by the
	 * number of interrupts.
	 */
2169
	result = queue_request_irq(adminq);
2170
	if (result)
K
Keith Busch 已提交
2171
		return result;
2172
	set_bit(NVMEQ_ENABLED, &adminq->flags);
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188

	result = nvme_create_io_queues(dev);
	if (result || dev->online_queues < 2)
		return result;

	if (dev->online_queues - 1 < dev->max_qid) {
		nr_io_queues = dev->online_queues - 1;
		nvme_disable_io_queues(dev);
		nvme_suspend_io_queues(dev);
		goto retry;
	}
	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
					dev->io_queues[HCTX_TYPE_DEFAULT],
					dev->io_queues[HCTX_TYPE_READ],
					dev->io_queues[HCTX_TYPE_POLL]);
	return 0;
M
Matthew Wilcox 已提交
2189 2190
}

2191
static void nvme_del_queue_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2192
{
K
Keith Busch 已提交
2193
	struct nvme_queue *nvmeq = req->end_io_data;
2194

K
Keith Busch 已提交
2195
	blk_mq_free_request(req);
2196
	complete(&nvmeq->delete_done);
K
Keith Busch 已提交
2197 2198
}

2199
static void nvme_del_cq_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2200
{
K
Keith Busch 已提交
2201
	struct nvme_queue *nvmeq = req->end_io_data;
K
Keith Busch 已提交
2202

2203 2204
	if (error)
		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
K
Keith Busch 已提交
2205 2206

	nvme_del_queue_end(req, error);
K
Keith Busch 已提交
2207 2208
}

K
Keith Busch 已提交
2209
static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2210
{
K
Keith Busch 已提交
2211 2212 2213
	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
	struct request *req;
	struct nvme_command cmd;
2214

K
Keith Busch 已提交
2215 2216 2217
	memset(&cmd, 0, sizeof(cmd));
	cmd.delete_queue.opcode = opcode;
	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2218

2219
	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
K
Keith Busch 已提交
2220 2221
	if (IS_ERR(req))
		return PTR_ERR(req);
2222

K
Keith Busch 已提交
2223 2224 2225
	req->timeout = ADMIN_TIMEOUT;
	req->end_io_data = nvmeq;

2226
	init_completion(&nvmeq->delete_done);
K
Keith Busch 已提交
2227 2228 2229 2230
	blk_execute_rq_nowait(q, NULL, req, false,
			opcode == nvme_admin_delete_cq ?
				nvme_del_cq_end : nvme_del_queue_end);
	return 0;
2231 2232
}

2233
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
K
Keith Busch 已提交
2234
{
2235
	int nr_queues = dev->online_queues - 1, sent = 0;
K
Keith Busch 已提交
2236
	unsigned long timeout;
K
Keith Busch 已提交
2237

K
Keith Busch 已提交
2238
 retry:
2239 2240 2241 2242 2243 2244
	timeout = ADMIN_TIMEOUT;
	while (nr_queues > 0) {
		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
			break;
		nr_queues--;
		sent++;
K
Keith Busch 已提交
2245
	}
2246 2247 2248 2249
	while (sent) {
		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];

		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2250 2251 2252
				timeout);
		if (timeout == 0)
			return false;
2253 2254 2255 2256 2257 2258 2259

		/* handle any remaining CQEs */
		if (opcode == nvme_admin_delete_cq &&
		    !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
			nvme_poll_irqdisable(nvmeq, -1);

		sent--;
2260 2261 2262 2263
		if (nr_queues)
			goto retry;
	}
	return true;
K
Keith Busch 已提交
2264 2265
}

2266
/*
2267
 * return error value only when tagset allocation failed
2268
 */
2269
static int nvme_dev_add(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2270
{
2271 2272
	int ret;

2273
	if (!dev->ctrl.tagset) {
2274
		dev->tagset.ops = &nvme_mq_ops;
2275
		dev->tagset.nr_hw_queues = dev->online_queues - 1;
2276
		dev->tagset.nr_maps = 2; /* default + read */
2277 2278
		if (dev->io_queues[HCTX_TYPE_POLL])
			dev->tagset.nr_maps++;
2279 2280 2281
		dev->tagset.timeout = NVME_IO_TIMEOUT;
		dev->tagset.numa_node = dev_to_node(dev->dev);
		dev->tagset.queue_depth =
M
Matias Bjørling 已提交
2282
				min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
2283
		dev->tagset.cmd_size = sizeof(struct nvme_iod);
2284 2285
		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
		dev->tagset.driver_data = dev;
M
Matthew Wilcox 已提交
2286

2287 2288 2289 2290 2291 2292 2293 2294
		/*
		 * Some Apple controllers requires tags to be unique
		 * across admin and IO queue, so reserve the first 32
		 * tags of the IO queue.
		 */
		if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
			dev->tagset.reserved_tags = NVME_AQ_DEPTH;

2295 2296 2297 2298 2299 2300
		ret = blk_mq_alloc_tag_set(&dev->tagset);
		if (ret) {
			dev_warn(dev->ctrl.device,
				"IO queues tagset allocation failed %d\n", ret);
			return ret;
		}
2301
		dev->ctrl.tagset = &dev->tagset;
2302 2303 2304 2305 2306
	} else {
		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);

		/* Free previously allocated queues that are no longer usable */
		nvme_free_queues(dev, dev->online_queues);
2307
	}
2308

2309
	nvme_dbbuf_set(dev);
K
Keith Busch 已提交
2310
	return 0;
M
Matthew Wilcox 已提交
2311 2312
}

2313
static int nvme_pci_enable(struct nvme_dev *dev)
2314
{
2315
	int result = -ENOMEM;
2316
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2317 2318 2319 2320 2321 2322

	if (pci_enable_device_mem(pdev))
		return result;

	pci_set_master(pdev);

2323
	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
2324
		goto disable;
2325

2326
	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
K
Keith Busch 已提交
2327
		result = -ENODEV;
2328
		goto disable;
K
Keith Busch 已提交
2329
	}
2330 2331

	/*
2332 2333 2334
	 * Some devices and/or platforms don't advertise or work with INTx
	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
	 * adjust this later.
2335
	 */
2336 2337 2338
	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
	if (result < 0)
		return result;
2339

2340
	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2341

2342
	dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2343
				io_queue_depth);
2344
	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
2345
	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2346
	dev->dbs = dev->bar + 4096;
2347

2348 2349 2350 2351 2352 2353 2354 2355 2356
	/*
	 * Some Apple controllers require a non-standard SQE size.
	 * Interestingly they also seem to ignore the CC:IOSQES register
	 * so we don't bother updating it here.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
		dev->io_sqes = 7;
	else
		dev->io_sqes = NVME_NVM_IOSQES;
2357 2358 2359 2360 2361 2362 2363

	/*
	 * Temporary fix for the Apple controller found in the MacBook8,1 and
	 * some MacBook7,1 to avoid controller resets and data loss.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
		dev->q_depth = 2;
2364 2365
		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
			"set queue depth=%u to work around controller resets\n",
2366
			dev->q_depth);
2367 2368
	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2369
		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2370 2371 2372
		dev->q_depth = 64;
		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
                        "set queue depth=%u\n", dev->q_depth);
2373 2374
	}

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	/*
	 * Controllers with the shared tags quirk need the IO queue to be
	 * big enough so that we get 32 tags for the admin queue
	 */
	if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
	    (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
		dev->q_depth = NVME_AQ_DEPTH + 2;
		dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
			 dev->q_depth);
	}


2387
	nvme_map_cmb(dev);
2388

K
Keith Busch 已提交
2389 2390
	pci_enable_pcie_error_reporting(pdev);
	pci_save_state(pdev);
2391 2392 2393 2394 2395 2396 2397 2398
	return 0;

 disable:
	pci_disable_device(pdev);
	return result;
}

static void nvme_dev_unmap(struct nvme_dev *dev)
2399 2400 2401
{
	if (dev->bar)
		iounmap(dev->bar);
2402
	pci_release_mem_regions(to_pci_dev(dev->dev));
2403 2404 2405
}

static void nvme_pci_disable(struct nvme_dev *dev)
2406
{
2407 2408
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2409
	pci_free_irq_vectors(pdev);
2410

K
Keith Busch 已提交
2411 2412
	if (pci_is_enabled(pdev)) {
		pci_disable_pcie_error_reporting(pdev);
2413
		pci_disable_device(pdev);
K
Keith Busch 已提交
2414 2415 2416
	}
}

2417
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
M
Matthew Wilcox 已提交
2418
{
2419
	bool dead = true, freeze = false;
K
Keith Busch 已提交
2420
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2421

2422
	mutex_lock(&dev->shutdown_lock);
K
Keith Busch 已提交
2423 2424 2425
	if (pci_is_enabled(pdev)) {
		u32 csts = readl(dev->bar + NVME_REG_CSTS);

K
Keith Busch 已提交
2426
		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2427 2428
		    dev->ctrl.state == NVME_CTRL_RESETTING) {
			freeze = true;
K
Keith Busch 已提交
2429
			nvme_start_freeze(&dev->ctrl);
2430
		}
K
Keith Busch 已提交
2431 2432
		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
			pdev->error_state  != pci_channel_io_normal);
2433
	}
2434

K
Keith Busch 已提交
2435 2436 2437 2438
	/*
	 * Give the controller a chance to complete all entered requests if
	 * doing a safe shutdown.
	 */
2439 2440
	if (!dead && shutdown && freeze)
		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2441 2442

	nvme_stop_queues(&dev->ctrl);
2443

2444
	if (!dead && dev->ctrl.queue_count > 0) {
2445
		nvme_disable_io_queues(dev);
2446
		nvme_disable_admin_queue(dev, shutdown);
K
Keith Busch 已提交
2447
	}
2448 2449
	nvme_suspend_io_queues(dev);
	nvme_suspend_queue(&dev->queues[0]);
2450
	nvme_pci_disable(dev);
2451

2452 2453
	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2454 2455
	blk_mq_tagset_wait_completed_request(&dev->tagset);
	blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
K
Keith Busch 已提交
2456 2457 2458 2459 2460 2461

	/*
	 * The driver will not be starting up queues again if shutting down so
	 * must flush all entered requests to their failed completion to avoid
	 * deadlocking blk-mq hot-cpu notifier.
	 */
2462
	if (shutdown) {
K
Keith Busch 已提交
2463
		nvme_start_queues(&dev->ctrl);
2464 2465 2466
		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
			blk_mq_unquiesce_queue(dev->ctrl.admin_q);
	}
2467
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2468 2469
}

M
Matthew Wilcox 已提交
2470 2471
static int nvme_setup_prp_pools(struct nvme_dev *dev)
{
2472
	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
M
Matthew Wilcox 已提交
2473 2474 2475 2476
						PAGE_SIZE, PAGE_SIZE, 0);
	if (!dev->prp_page_pool)
		return -ENOMEM;

2477
	/* Optimisation for I/Os between 4k and 128k */
2478
	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2479 2480 2481 2482 2483
						256, 256, 0);
	if (!dev->prp_small_pool) {
		dma_pool_destroy(dev->prp_page_pool);
		return -ENOMEM;
	}
M
Matthew Wilcox 已提交
2484 2485 2486 2487 2488 2489
	return 0;
}

static void nvme_release_prp_pools(struct nvme_dev *dev)
{
	dma_pool_destroy(dev->prp_page_pool);
2490
	dma_pool_destroy(dev->prp_small_pool);
M
Matthew Wilcox 已提交
2491 2492
}

2493 2494 2495 2496 2497 2498 2499
static void nvme_free_tagset(struct nvme_dev *dev)
{
	if (dev->tagset.tags)
		blk_mq_free_tag_set(&dev->tagset);
	dev->ctrl.tagset = NULL;
}

2500
static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2501
{
2502
	struct nvme_dev *dev = to_nvme_dev(ctrl);
2503

2504
	nvme_dbbuf_dma_free(dev);
2505
	put_device(dev->dev);
2506
	nvme_free_tagset(dev);
2507 2508
	if (dev->ctrl.admin_q)
		blk_put_queue(dev->ctrl.admin_q);
2509
	kfree(dev->queues);
2510
	free_opal_dev(dev->ctrl.opal_dev);
2511
	mempool_destroy(dev->iod_mempool);
2512 2513 2514
	kfree(dev);
}

2515
static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2516
{
2517
	nvme_get_ctrl(&dev->ctrl);
2518
	nvme_dev_disable(dev, false);
2519
	nvme_kill_queues(&dev->ctrl);
2520
	if (!queue_work(nvme_wq, &dev->remove_work))
2521 2522 2523
		nvme_put_ctrl(&dev->ctrl);
}

2524
static void nvme_reset_work(struct work_struct *work)
2525
{
2526 2527
	struct nvme_dev *dev =
		container_of(work, struct nvme_dev, ctrl.reset_work);
2528
	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2529
	int result;
2530
	enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
2531

2532 2533
	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
		result = -ENODEV;
2534
		goto out;
2535
	}
2536

2537 2538 2539 2540
	/*
	 * If we're called to reset a live controller first shut it down before
	 * moving on.
	 */
2541
	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2542
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2543
	nvme_sync_queues(&dev->ctrl);
2544

2545
	mutex_lock(&dev->shutdown_lock);
2546
	result = nvme_pci_enable(dev);
2547
	if (result)
2548
		goto out_unlock;
2549

2550
	result = nvme_pci_configure_admin_queue(dev);
2551
	if (result)
2552
		goto out_unlock;
2553

K
Keith Busch 已提交
2554 2555
	result = nvme_alloc_admin_tags(dev);
	if (result)
2556
		goto out_unlock;
2557

2558 2559 2560 2561
	/*
	 * Limit the max command size to prevent iod->sg allocations going
	 * over a single page.
	 */
2562 2563
	dev->ctrl.max_hw_sectors = min_t(u32,
		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2564
	dev->ctrl.max_segments = NVME_MAX_SEGS;
2565 2566 2567 2568 2569 2570

	/*
	 * Don't limit the IOMMU merged segment size.
	 */
	dma_set_max_seg_size(dev->dev, 0xffffffff);

2571 2572 2573 2574 2575 2576 2577 2578 2579
	mutex_unlock(&dev->shutdown_lock);

	/*
	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
	 * initializing procedure here.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller CONNECTING\n");
2580
		result = -EBUSY;
2581 2582
		goto out;
	}
2583

2584 2585
	result = nvme_init_identify(&dev->ctrl);
	if (result)
2586
		goto out;
2587

2588 2589 2590 2591 2592 2593 2594 2595 2596
	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
		if (!dev->ctrl.opal_dev)
			dev->ctrl.opal_dev =
				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
		else if (was_suspend)
			opal_unlock_from_suspend(dev->ctrl.opal_dev);
	} else {
		free_opal_dev(dev->ctrl.opal_dev);
		dev->ctrl.opal_dev = NULL;
2597
	}
2598

2599 2600 2601 2602 2603 2604 2605
	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
		result = nvme_dbbuf_dma_alloc(dev);
		if (result)
			dev_warn(dev->dev,
				 "unable to allocate dma for dbbuf\n");
	}

2606 2607 2608 2609 2610
	if (dev->ctrl.hmpre) {
		result = nvme_setup_host_mem(dev);
		if (result < 0)
			goto out;
	}
2611

2612
	result = nvme_setup_io_queues(dev);
2613
	if (result)
2614
		goto out;
2615

2616 2617 2618 2619
	/*
	 * Keep the controller around but remove all namespaces if we don't have
	 * any working I/O queue.
	 */
2620
	if (dev->online_queues < 2) {
2621
		dev_warn(dev->ctrl.device, "IO queues not created\n");
2622
		nvme_kill_queues(&dev->ctrl);
2623
		nvme_remove_namespaces(&dev->ctrl);
2624
		new_state = NVME_CTRL_ADMIN_ONLY;
2625
		nvme_free_tagset(dev);
2626
	} else {
2627
		nvme_start_queues(&dev->ctrl);
K
Keith Busch 已提交
2628
		nvme_wait_freeze(&dev->ctrl);
2629 2630 2631
		/* hit this only when allocate tagset fails */
		if (nvme_dev_add(dev))
			new_state = NVME_CTRL_ADMIN_ONLY;
K
Keith Busch 已提交
2632
		nvme_unfreeze(&dev->ctrl);
2633 2634
	}

2635 2636 2637 2638 2639 2640 2641
	/*
	 * If only admin queue live, keep it to do further investigation or
	 * recovery.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller state %d\n", new_state);
2642
		result = -ENODEV;
2643 2644
		goto out;
	}
2645

2646
	nvme_start_ctrl(&dev->ctrl);
2647
	return;
2648

2649 2650
 out_unlock:
	mutex_unlock(&dev->shutdown_lock);
2651
 out:
2652 2653 2654 2655
	if (result)
		dev_warn(dev->ctrl.device,
			 "Removing after probe failure status: %d\n", result);
	nvme_remove_dead_ctrl(dev);
2656 2657
}

2658
static void nvme_remove_dead_ctrl_work(struct work_struct *work)
K
Keith Busch 已提交
2659
{
2660
	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2661
	struct pci_dev *pdev = to_pci_dev(dev->dev);
K
Keith Busch 已提交
2662 2663

	if (pci_get_drvdata(pdev))
K
Keith Busch 已提交
2664
		device_release_driver(&pdev->dev);
2665
	nvme_put_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2666 2667
}

2668
static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
T
Tejun Heo 已提交
2669
{
2670
	*val = readl(to_nvme_dev(ctrl)->bar + off);
2671
	return 0;
T
Tejun Heo 已提交
2672 2673
}

2674
static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2675
{
2676 2677 2678
	writel(val, to_nvme_dev(ctrl)->bar + off);
	return 0;
}
2679

2680 2681
static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
{
2682
	*val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
2683
	return 0;
2684 2685
}

2686 2687 2688 2689 2690 2691 2692
static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);

	return snprintf(buf, size, "%s", dev_name(&pdev->dev));
}

2693
static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
M
Ming Lin 已提交
2694
	.name			= "pcie",
2695
	.module			= THIS_MODULE,
2696 2697
	.flags			= NVME_F_METADATA_SUPPORTED |
				  NVME_F_PCI_P2PDMA,
2698
	.reg_read32		= nvme_pci_reg_read32,
2699
	.reg_write32		= nvme_pci_reg_write32,
2700
	.reg_read64		= nvme_pci_reg_read64,
2701
	.free_ctrl		= nvme_pci_free_ctrl,
2702
	.submit_async_event	= nvme_pci_submit_async_event,
2703
	.get_address		= nvme_pci_get_address,
2704
};
2705

2706 2707 2708 2709
static int nvme_dev_map(struct nvme_dev *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2710
	if (pci_request_mem_regions(pdev, "nvme"))
2711 2712
		return -ENODEV;

2713
	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2714 2715
		goto release;

M
Max Gurtovoy 已提交
2716
	return 0;
2717
  release:
M
Max Gurtovoy 已提交
2718 2719
	pci_release_mem_regions(pdev);
	return -ENODEV;
2720 2721
}

2722
static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
{
	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
		/*
		 * Several Samsung devices seem to drop off the PCIe bus
		 * randomly when APST is on and uses the deepest sleep state.
		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
		 * 950 PRO 256GB", but it seems to be restricted to two Dell
		 * laptops.
		 */
		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
			return NVME_QUIRK_NO_DEEPEST_PS;
2737 2738 2739
	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
		/*
		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2740 2741 2742
		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
		 * within few minutes after bootup on a Coffee Lake board -
		 * ASUS PRIME Z370-A
2743 2744
		 */
		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2745 2746
		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
2747
			return NVME_QUIRK_NO_APST;
2748 2749 2750 2751 2752
	}

	return 0;
}

2753 2754 2755
static void nvme_async_probe(void *data, async_cookie_t cookie)
{
	struct nvme_dev *dev = data;
2756

2757
	flush_work(&dev->ctrl.reset_work);
2758
	flush_work(&dev->ctrl.scan_work);
2759
	nvme_put_ctrl(&dev->ctrl);
2760 2761
}

2762
static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
M
Matthew Wilcox 已提交
2763
{
M
Matias Bjørling 已提交
2764
	int node, result = -ENOMEM;
M
Matthew Wilcox 已提交
2765
	struct nvme_dev *dev;
2766
	unsigned long quirks = id->driver_data;
2767
	size_t alloc_size;
M
Matthew Wilcox 已提交
2768

M
Matias Bjørling 已提交
2769 2770
	node = dev_to_node(&pdev->dev);
	if (node == NUMA_NO_NODE)
2771
		set_dev_node(&pdev->dev, first_memory_node);
M
Matias Bjørling 已提交
2772 2773

	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2774 2775
	if (!dev)
		return -ENOMEM;
2776

2777 2778
	dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
					GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2779 2780 2781
	if (!dev->queues)
		goto free;

2782
	dev->dev = get_device(&pdev->dev);
K
Keith Busch 已提交
2783
	pci_set_drvdata(pdev, dev);
2784

2785 2786
	result = nvme_dev_map(dev);
	if (result)
2787
		goto put_pci;
2788

2789
	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
2790
	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
2791
	mutex_init(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2792

M
Matthew Wilcox 已提交
2793 2794
	result = nvme_setup_prp_pools(dev);
	if (result)
2795
		goto unmap;
2796

2797
	quirks |= check_vendor_combination_bug(pdev);
2798

2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	/*
	 * Double check that our mempool alloc size will cover the biggest
	 * command we support.
	 */
	alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
						NVME_MAX_SEGS, true);
	WARN_ON_ONCE(alloc_size > PAGE_SIZE);

	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
						mempool_kfree,
						(void *) alloc_size,
						GFP_KERNEL, node);
	if (!dev->iod_mempool) {
		result = -ENOMEM;
		goto release_pools;
	}

2816 2817 2818 2819 2820
	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
			quirks);
	if (result)
		goto release_mempool;

2821 2822
	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));

2823
	nvme_reset_ctrl(&dev->ctrl);
2824
	nvme_get_ctrl(&dev->ctrl);
2825
	async_schedule(nvme_async_probe, dev);
2826

M
Matthew Wilcox 已提交
2827 2828
	return 0;

2829 2830
 release_mempool:
	mempool_destroy(dev->iod_mempool);
2831
 release_pools:
M
Matthew Wilcox 已提交
2832
	nvme_release_prp_pools(dev);
2833 2834
 unmap:
	nvme_dev_unmap(dev);
K
Keith Busch 已提交
2835
 put_pci:
2836
	put_device(dev->dev);
M
Matthew Wilcox 已提交
2837 2838 2839 2840 2841 2842
 free:
	kfree(dev->queues);
	kfree(dev);
	return result;
}

2843
static void nvme_reset_prepare(struct pci_dev *pdev)
2844
{
K
Keith Busch 已提交
2845
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2846
	nvme_dev_disable(dev, false);
2847
}
2848

2849 2850
static void nvme_reset_done(struct pci_dev *pdev)
{
2851
	struct nvme_dev *dev = pci_get_drvdata(pdev);
S
Sagi Grimberg 已提交
2852
	nvme_reset_ctrl_sync(&dev->ctrl);
2853 2854
}

2855 2856 2857
static void nvme_shutdown(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2858
	nvme_dev_disable(dev, true);
2859 2860
}

2861 2862 2863 2864 2865
/*
 * The driver's remove may be called on a device in a partially initialized
 * state. This function must not have any dependencies on the device state in
 * order to proceed.
 */
2866
static void nvme_remove(struct pci_dev *pdev)
M
Matthew Wilcox 已提交
2867 2868
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
K
Keith Busch 已提交
2869

2870
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
K
Keith Busch 已提交
2871
	pci_set_drvdata(pdev, NULL);
2872

2873
	if (!pci_device_is_present(pdev)) {
2874
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
2875
		nvme_dev_disable(dev, true);
2876
		nvme_dev_remove_admin(dev);
2877
	}
2878

2879
	flush_work(&dev->ctrl.reset_work);
2880 2881
	nvme_stop_ctrl(&dev->ctrl);
	nvme_remove_namespaces(&dev->ctrl);
2882
	nvme_dev_disable(dev, true);
2883
	nvme_release_cmb(dev);
2884
	nvme_free_host_mem(dev);
M
Matias Bjørling 已提交
2885
	nvme_dev_remove_admin(dev);
2886
	nvme_free_queues(dev, 0);
2887
	nvme_uninit_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2888
	nvme_release_prp_pools(dev);
2889
	nvme_dev_unmap(dev);
2890
	nvme_put_ctrl(&dev->ctrl);
M
Matthew Wilcox 已提交
2891 2892
}

2893
#ifdef CONFIG_PM_SLEEP
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
{
	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
}

static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
{
	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
}

static int nvme_resume(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
	struct nvme_ctrl *ctrl = &ndev->ctrl;

2909
	if (ndev->last_ps == U32_MAX ||
2910 2911 2912 2913 2914
	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
		nvme_reset_ctrl(ctrl);
	return 0;
}

2915 2916 2917 2918
static int nvme_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);
2919 2920 2921
	struct nvme_ctrl *ctrl = &ndev->ctrl;
	int ret = -EBUSY;

2922 2923
	ndev->last_ps = U32_MAX;

2924 2925 2926 2927 2928 2929 2930
	/*
	 * The platform does not remove power for a kernel managed suspend so
	 * use host managed nvme power settings for lowest idle power if
	 * possible. This should have quicker resume latency than a full device
	 * shutdown.  But if the firmware is involved after the suspend or the
	 * device does not support any non-default power states, shut down the
	 * device fully.
2931 2932 2933 2934 2935
	 *
	 * If ASPM is not enabled for the device, shut down the device and allow
	 * the PCI bus layer to put it into D3 in order to take the PCIe link
	 * down, so as to allow the platform to achieve its minimum low-power
	 * state (which may not be possible if the link is up).
2936
	 */
2937
	if (pm_suspend_via_firmware() || !ctrl->npss ||
2938 2939
	    !pcie_aspm_enabled(pdev) ||
	    (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND)) {
2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
		nvme_dev_disable(ndev, true);
		return 0;
	}

	nvme_start_freeze(ctrl);
	nvme_wait_freeze(ctrl);
	nvme_sync_queues(ctrl);

	if (ctrl->state != NVME_CTRL_LIVE &&
	    ctrl->state != NVME_CTRL_ADMIN_ONLY)
		goto unfreeze;

	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
	if (ret < 0)
		goto unfreeze;

2956 2957 2958 2959 2960 2961 2962
	/*
	 * A saved state prevents pci pm from generically controlling the
	 * device's power. If we're using protocol specific settings, we don't
	 * want pci interfering.
	 */
	pci_save_state(pdev);

2963 2964 2965 2966 2967
	ret = nvme_set_power_state(ctrl, ctrl->npss);
	if (ret < 0)
		goto unfreeze;

	if (ret) {
2968 2969 2970
		/* discard the saved state */
		pci_load_saved_state(pdev, NULL);

2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
		/*
		 * Clearing npss forces a controller reset on resume. The
		 * correct value will be resdicovered then.
		 */
		nvme_dev_disable(ndev, true);
		ctrl->npss = 0;
		ret = 0;
	}
unfreeze:
	nvme_unfreeze(ctrl);
	return ret;
}

static int nvme_simple_suspend(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2987

2988
	nvme_dev_disable(ndev, true);
2989 2990 2991
	return 0;
}

2992
static int nvme_simple_resume(struct device *dev)
2993 2994 2995 2996
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);

2997
	nvme_reset_ctrl(&ndev->ctrl);
K
Keith Busch 已提交
2998
	return 0;
2999 3000
}

3001
static const struct dev_pm_ops nvme_dev_pm_ops = {
3002 3003 3004 3005 3006 3007 3008 3009
	.suspend	= nvme_suspend,
	.resume		= nvme_resume,
	.freeze		= nvme_simple_suspend,
	.thaw		= nvme_simple_resume,
	.poweroff	= nvme_simple_suspend,
	.restore	= nvme_simple_resume,
};
#endif /* CONFIG_PM_SLEEP */
M
Matthew Wilcox 已提交
3010

K
Keith Busch 已提交
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	/*
	 * A frozen channel requires a reset. When detected, this method will
	 * shutdown the controller to quiesce. The controller will be restarted
	 * after the slot reset through driver's slot_reset callback.
	 */
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
	case pci_channel_io_frozen:
K
Keith Busch 已提交
3025 3026
		dev_warn(dev->ctrl.device,
			"frozen state error detected, reset controller\n");
3027
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
3028 3029
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
K
Keith Busch 已提交
3030 3031
		dev_warn(dev->ctrl.device,
			"failure state error detected, request disconnect\n");
K
Keith Busch 已提交
3032 3033 3034 3035 3036 3037 3038 3039 3040
		return PCI_ERS_RESULT_DISCONNECT;
	}
	return PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

3041
	dev_info(dev->ctrl.device, "restart after slot reset\n");
K
Keith Busch 已提交
3042
	pci_restore_state(pdev);
3043
	nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
3044 3045 3046 3047 3048
	return PCI_ERS_RESULT_RECOVERED;
}

static void nvme_error_resume(struct pci_dev *pdev)
{
K
Keith Busch 已提交
3049 3050 3051
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	flush_work(&dev->ctrl.reset_work);
K
Keith Busch 已提交
3052 3053
}

3054
static const struct pci_error_handlers nvme_err_handler = {
M
Matthew Wilcox 已提交
3055 3056 3057
	.error_detected	= nvme_error_detected,
	.slot_reset	= nvme_slot_reset,
	.resume		= nvme_error_resume,
3058 3059
	.reset_prepare	= nvme_reset_prepare,
	.reset_done	= nvme_reset_done,
M
Matthew Wilcox 已提交
3060 3061
};

3062
static const struct pci_device_id nvme_id_table[] = {
3063
	{ PCI_VDEVICE(INTEL, 0x0953),
3064
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3065
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3066 3067
	{ PCI_VDEVICE(INTEL, 0x0a53),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3068
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3069 3070
	{ PCI_VDEVICE(INTEL, 0x0a54),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3071
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3072 3073 3074
	{ PCI_VDEVICE(INTEL, 0x0a55),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3075
	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
3076 3077
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_MEDIUM_PRIO_SQ },
3078 3079
	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3080
	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
3081 3082
		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3083 3084
	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3085 3086
	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3087 3088
	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3089 3090
	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3091 3092 3093 3094
	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
C
Christoph Hellwig 已提交
3095 3096 3097 3098
	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
W
Wei Xu 已提交
3099 3100
	{ PCI_DEVICE(0x1d1d, 0x2601),	/* CNEX Granby */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
3101 3102
	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3103 3104 3105
	{ PCI_DEVICE(0x1cc1, 0x8201),   /* ADATA SX8200PNP 512GB */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
M
Matthew Wilcox 已提交
3106
	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
3107
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
3108
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
3109 3110
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR |
3111 3112
				NVME_QUIRK_128_BYTES_SQES |
				NVME_QUIRK_SHARED_TAGS },
M
Matthew Wilcox 已提交
3113 3114 3115 3116 3117 3118 3119 3120
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, nvme_id_table);

static struct pci_driver nvme_driver = {
	.name		= "nvme",
	.id_table	= nvme_id_table,
	.probe		= nvme_probe,
3121
	.remove		= nvme_remove,
3122
	.shutdown	= nvme_shutdown,
3123
#ifdef CONFIG_PM_SLEEP
3124 3125 3126
	.driver		= {
		.pm	= &nvme_dev_pm_ops,
	},
3127
#endif
3128
	.sriov_configure = pci_sriov_configure_simple,
M
Matthew Wilcox 已提交
3129 3130 3131 3132 3133
	.err_handler	= &nvme_err_handler,
};

static int __init nvme_init(void)
{
3134 3135 3136
	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3137
	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3138
	return pci_register_driver(&nvme_driver);
M
Matthew Wilcox 已提交
3139 3140 3141 3142 3143
}

static void __exit nvme_exit(void)
{
	pci_unregister_driver(&nvme_driver);
3144
	flush_workqueue(nvme_wq);
M
Matthew Wilcox 已提交
3145 3146 3147 3148
}

MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
MODULE_LICENSE("GPL");
3149
MODULE_VERSION("1.0");
M
Matthew Wilcox 已提交
3150 3151
module_init(nvme_init);
module_exit(nvme_exit);