pci.c 85.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
M
Matthew Wilcox 已提交
2 3
/*
 * NVM Express device driver
4
 * Copyright (c) 2011-2014, Intel Corporation.
M
Matthew Wilcox 已提交
5 6
 */

7
#include <linux/acpi.h>
K
Keith Busch 已提交
8
#include <linux/aer.h>
9
#include <linux/async.h>
M
Matthew Wilcox 已提交
10
#include <linux/blkdev.h>
M
Matias Bjørling 已提交
11
#include <linux/blk-mq.h>
12
#include <linux/blk-mq-pci.h>
13
#include <linux/dmi.h>
M
Matthew Wilcox 已提交
14 15 16 17 18
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
19
#include <linux/mutex.h>
20
#include <linux/once.h>
M
Matthew Wilcox 已提交
21
#include <linux/pci.h>
22
#include <linux/suspend.h>
K
Keith Busch 已提交
23
#include <linux/t10-pi.h>
M
Matthew Wilcox 已提交
24
#include <linux/types.h>
25
#include <linux/io-64-nonatomic-lo-hi.h>
26
#include <linux/io-64-nonatomic-hi-lo.h>
27
#include <linux/sed-opal.h>
28
#include <linux/pci-p2pdma.h>
29

Y
yupeng 已提交
30
#include "trace.h"
31 32
#include "nvme.h"

33
#define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
34
#define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
35

C
Chaitanya Kulkarni 已提交
36
#define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
37

38 39 40 41 42 43 44
/*
 * These can be higher, but we need to ensure that any command doesn't
 * require an sg allocation that needs more than a page of data.
 */
#define NVME_MAX_KB_SZ	4096
#define NVME_MAX_SEGS	127

45 46 47
static int use_threaded_interrupts;
module_param(use_threaded_interrupts, int, 0);

48
static bool use_cmb_sqes = true;
49
module_param(use_cmb_sqes, bool, 0444);
50 51
MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");

52 53 54 55
static unsigned int max_host_mem_size_mb = 128;
module_param(max_host_mem_size_mb, uint, 0444);
MODULE_PARM_DESC(max_host_mem_size_mb,
	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
56

C
Chaitanya Kulkarni 已提交
57 58 59 60 61 62
static unsigned int sgl_threshold = SZ_32K;
module_param(sgl_threshold, uint, 0644);
MODULE_PARM_DESC(sgl_threshold,
		"Use SGLs when average request segment size is larger or equal to "
		"this size. Use 0 to disable SGLs.");

63 64 65
static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops io_queue_depth_ops = {
	.set = io_queue_depth_set,
66
	.get = param_get_uint,
67 68
};

69
static unsigned int io_queue_depth = 1024;
70 71 72
module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
static int io_queue_count_set(const char *val, const struct kernel_param *kp)
{
	unsigned int n;
	int ret;

	ret = kstrtouint(val, 10, &n);
	if (ret != 0 || n > num_possible_cpus())
		return -EINVAL;
	return param_set_uint(val, kp);
}

static const struct kernel_param_ops io_queue_count_ops = {
	.set = io_queue_count_set,
	.get = param_get_uint,
};

89
static unsigned int write_queues;
90
module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
91 92 93 94
MODULE_PARM_DESC(write_queues,
	"Number of queues to use for writes. If not set, reads and writes "
	"will share a queue set.");

95
static unsigned int poll_queues;
96
module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
J
Jens Axboe 已提交
97 98
MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");

99 100 101 102
static bool noacpi;
module_param(noacpi, bool, 0444);
MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");

103 104
struct nvme_dev;
struct nvme_queue;
105

106
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
107
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
108

109 110 111 112
/*
 * Represents an NVM Express device.  Each nvme_dev is a PCI function.
 */
struct nvme_dev {
113
	struct nvme_queue *queues;
114 115 116 117 118 119 120 121
	struct blk_mq_tag_set tagset;
	struct blk_mq_tag_set admin_tagset;
	u32 __iomem *dbs;
	struct device *dev;
	struct dma_pool *prp_page_pool;
	struct dma_pool *prp_small_pool;
	unsigned online_queues;
	unsigned max_qid;
122
	unsigned io_queues[HCTX_MAX_TYPES];
123
	unsigned int num_vecs;
124
	u32 q_depth;
125
	int io_sqes;
126 127
	u32 db_stride;
	void __iomem *bar;
128
	unsigned long bar_mapped_size;
129
	struct work_struct remove_work;
130
	struct mutex shutdown_lock;
131 132
	bool subsystem;
	u64 cmb_size;
133
	bool cmb_use_sqes;
134
	u32 cmbsz;
135
	u32 cmbloc;
136
	struct nvme_ctrl ctrl;
137
	u32 last_ps;
138

139 140
	mempool_t *iod_mempool;

141
	/* shadow doorbell buffer support: */
142 143 144 145
	u32 *dbbuf_dbs;
	dma_addr_t dbbuf_dbs_dma_addr;
	u32 *dbbuf_eis;
	dma_addr_t dbbuf_eis_dma_addr;
146 147 148 149

	/* host memory buffer support: */
	u64 host_mem_size;
	u32 nr_host_mem_descs;
150
	dma_addr_t host_mem_descs_dma;
151 152
	struct nvme_host_mem_buf_desc *host_mem_descs;
	void **host_mem_desc_bufs;
153 154 155
	unsigned int nr_allocated_queues;
	unsigned int nr_write_queues;
	unsigned int nr_poll_queues;
K
Keith Busch 已提交
156
};
157

158 159
static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
{
160
	int ret;
161
	u32 n;
162

163
	ret = kstrtou32(val, 10, &n);
164 165 166
	if (ret != 0 || n < 2)
		return -EINVAL;

167
	return param_set_uint(val, kp);
168 169
}

170 171 172 173 174 175 176 177 178 179
static inline unsigned int sq_idx(unsigned int qid, u32 stride)
{
	return qid * 2 * stride;
}

static inline unsigned int cq_idx(unsigned int qid, u32 stride)
{
	return (qid * 2 + 1) * stride;
}

180 181 182 183 184
static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
{
	return container_of(ctrl, struct nvme_dev, ctrl);
}

M
Matthew Wilcox 已提交
185 186 187 188 189
/*
 * An NVM Express queue.  Each device has at least two (one for admin
 * commands and one for I/O commands).
 */
struct nvme_queue {
M
Matthew Wilcox 已提交
190
	struct nvme_dev *dev;
191
	spinlock_t sq_lock;
192
	void *sq_cmds;
193 194
	 /* only used for poll queues: */
	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
K
Keith Busch 已提交
195
	struct nvme_completion *cqes;
M
Matthew Wilcox 已提交
196 197 198
	dma_addr_t sq_dma_addr;
	dma_addr_t cq_dma_addr;
	u32 __iomem *q_db;
199
	u32 q_depth;
200
	u16 cq_vector;
M
Matthew Wilcox 已提交
201
	u16 sq_tail;
202
	u16 last_sq_tail;
M
Matthew Wilcox 已提交
203
	u16 cq_head;
K
Keith Busch 已提交
204
	u16 qid;
205
	u8 cq_phase;
206
	u8 sqes;
207 208
	unsigned long flags;
#define NVMEQ_ENABLED		0
209
#define NVMEQ_SQ_CMB		1
210
#define NVMEQ_DELETE_ERROR	2
211
#define NVMEQ_POLLED		3
212 213 214 215
	u32 *dbbuf_sq_db;
	u32 *dbbuf_cq_db;
	u32 *dbbuf_sq_ei;
	u32 *dbbuf_cq_ei;
216
	struct completion delete_done;
M
Matthew Wilcox 已提交
217 218
};

219
/*
220 221 222 223
 * The nvme_iod describes the data in an I/O.
 *
 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
 * to the actual struct scatterlist.
224 225
 */
struct nvme_iod {
226
	struct nvme_request req;
C
Christoph Hellwig 已提交
227
	struct nvme_queue *nvmeq;
C
Chaitanya Kulkarni 已提交
228
	bool use_sgl;
C
Christoph Hellwig 已提交
229
	int aborted;
230 231 232
	int npages;		/* In the PRP list. 0 means small pool in use */
	int nents;		/* Used in scatterlist */
	dma_addr_t first_dma;
233
	unsigned int dma_len;	/* length of single DMA segment mapping */
234
	dma_addr_t meta_dma;
C
Christoph Hellwig 已提交
235
	struct scatterlist *sg;
M
Matthew Wilcox 已提交
236 237
};

238
static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
239
{
240
	return dev->nr_allocated_queues * 8 * dev->db_stride;
241 242 243 244
}

static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
{
245
	unsigned int mem_size = nvme_dbbuf_size(dev);
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269

	if (dev->dbbuf_dbs)
		return 0;

	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_dbs_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_dbs)
		return -ENOMEM;
	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_eis_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
{
270
	unsigned int mem_size = nvme_dbbuf_size(dev);
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295

	if (dev->dbbuf_dbs) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
	}
	if (dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
		dev->dbbuf_eis = NULL;
	}
}

static void nvme_dbbuf_init(struct nvme_dev *dev,
			    struct nvme_queue *nvmeq, int qid)
{
	if (!dev->dbbuf_dbs || !qid)
		return;

	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
}

296 297 298 299 300 301 302 303 304 305 306
static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
{
	if (!nvmeq->qid)
		return;

	nvmeq->dbbuf_sq_db = NULL;
	nvmeq->dbbuf_cq_db = NULL;
	nvmeq->dbbuf_sq_ei = NULL;
	nvmeq->dbbuf_cq_ei = NULL;
}

307 308 309
static void nvme_dbbuf_set(struct nvme_dev *dev)
{
	struct nvme_command c;
310
	unsigned int i;
311 312 313 314 315 316 317 318 319 320

	if (!dev->dbbuf_dbs)
		return;

	memset(&c, 0, sizeof(c));
	c.dbbuf.opcode = nvme_admin_dbbuf;
	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);

	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
321
		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
322 323
		/* Free memory and continue on */
		nvme_dbbuf_dma_free(dev);
324 325 326

		for (i = 1; i <= dev->online_queues; i++)
			nvme_dbbuf_free(&dev->queues[i]);
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
	}
}

static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
{
	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
}

/* Update dbbuf and return true if an MMIO is required */
static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
					      volatile u32 *dbbuf_ei)
{
	if (dbbuf_db) {
		u16 old_value;

		/*
		 * Ensure that the queue is written before updating
		 * the doorbell in memory
		 */
		wmb();

		old_value = *dbbuf_db;
		*dbbuf_db = value;

351 352 353 354 355 356 357 358
		/*
		 * Ensure that the doorbell is updated before reading the event
		 * index from memory.  The controller needs to provide similar
		 * ordering to ensure the envent index is updated before reading
		 * the doorbell.
		 */
		mb();

359 360 361 362 363
		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
			return false;
	}

	return true;
M
Matthew Wilcox 已提交
364 365
}

366 367 368 369 370
/*
 * Will slightly overestimate the number of pages needed.  This is OK
 * as it only leads to a small amount of wasted memory for the lifetime of
 * the I/O.
 */
371
static int nvme_pci_npages_prp(void)
372
{
373
	unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
374
				      NVME_CTRL_PAGE_SIZE);
375 376 377
	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
}

C
Chaitanya Kulkarni 已提交
378 379 380 381
/*
 * Calculates the number of pages needed for the SGL segments. For example a 4k
 * page can accommodate 256 SGL descriptors.
 */
382
static int nvme_pci_npages_sgl(void)
383
{
384 385
	return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
			PAGE_SIZE);
C
Christoph Hellwig 已提交
386
}
387

388
static size_t nvme_pci_iod_alloc_size(void)
C
Christoph Hellwig 已提交
389
{
390
	size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
C
Chaitanya Kulkarni 已提交
391

392 393
	return sizeof(__le64 *) * npages +
		sizeof(struct scatterlist) * NVME_MAX_SEGS;
C
Christoph Hellwig 已提交
394
}
395

M
Matias Bjørling 已提交
396 397
static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
				unsigned int hctx_idx)
398
{
M
Matias Bjørling 已提交
399
	struct nvme_dev *dev = data;
400
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
401

402 403 404
	WARN_ON(hctx_idx != 0);
	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);

M
Matias Bjørling 已提交
405 406
	hctx->driver_data = nvmeq;
	return 0;
407 408
}

M
Matias Bjørling 已提交
409 410
static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
			  unsigned int hctx_idx)
M
Matthew Wilcox 已提交
411
{
M
Matias Bjørling 已提交
412
	struct nvme_dev *dev = data;
413
	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
M
Matias Bjørling 已提交
414

415
	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
M
Matias Bjørling 已提交
416 417
	hctx->driver_data = nvmeq;
	return 0;
M
Matthew Wilcox 已提交
418 419
}

420 421
static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
		unsigned int hctx_idx, unsigned int numa_node)
M
Matthew Wilcox 已提交
422
{
423
	struct nvme_dev *dev = set->driver_data;
C
Christoph Hellwig 已提交
424
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
425
	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
426
	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
M
Matias Bjørling 已提交
427 428

	BUG_ON(!nvmeq);
C
Christoph Hellwig 已提交
429
	iod->nvmeq = nvmeq;
430 431

	nvme_req(req)->ctrl = &dev->ctrl;
M
Matias Bjørling 已提交
432 433 434
	return 0;
}

435 436 437 438 439 440 441 442 443
static int queue_irq_offset(struct nvme_dev *dev)
{
	/* if we have more than 1 vec, admin queue offsets us by 1 */
	if (dev->num_vecs > 1)
		return 1;

	return 0;
}

444 445 446
static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
{
	struct nvme_dev *dev = set->driver_data;
447 448 449 450 451 452 453 454
	int i, qoff, offset;

	offset = queue_irq_offset(dev);
	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
		struct blk_mq_queue_map *map = &set->map[i];

		map->nr_queues = dev->io_queues[i];
		if (!map->nr_queues) {
455
			BUG_ON(i == HCTX_TYPE_DEFAULT);
456
			continue;
457 458
		}

J
Jens Axboe 已提交
459 460 461 462
		/*
		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
		 * affinity), so use the regular blk-mq cpu mapping
		 */
463
		map->queue_offset = qoff;
464
		if (i != HCTX_TYPE_POLL && offset)
J
Jens Axboe 已提交
465 466 467
			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
		else
			blk_mq_map_queues(map);
468 469 470 471 472
		qoff += map->nr_queues;
		offset += map->nr_queues;
	}

	return 0;
473 474
}

475 476 477 478
/*
 * Write sq tail if we are asked to, or if the next command would wrap.
 */
static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
479
{
480 481 482 483 484 485 486 487 488
	if (!write_sq) {
		u16 next_tail = nvmeq->sq_tail + 1;

		if (next_tail == nvmeq->q_depth)
			next_tail = 0;
		if (next_tail != nvmeq->last_sq_tail)
			return;
	}

489 490 491
	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
		writel(nvmeq->sq_tail, nvmeq->q_db);
492
	nvmeq->last_sq_tail = nvmeq->sq_tail;
493 494
}

M
Matthew Wilcox 已提交
495
/**
496
 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
M
Matthew Wilcox 已提交
497 498
 * @nvmeq: The queue to use
 * @cmd: The command to send
499
 * @write_sq: whether to write to the SQ doorbell
M
Matthew Wilcox 已提交
500
 */
501 502
static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
			    bool write_sq)
M
Matthew Wilcox 已提交
503
{
504
	spin_lock(&nvmeq->sq_lock);
505 506
	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
	       cmd, sizeof(*cmd));
507 508
	if (++nvmeq->sq_tail == nvmeq->q_depth)
		nvmeq->sq_tail = 0;
509
	nvme_write_sq_db(nvmeq, write_sq);
510 511 512 513 514 515 516 517
	spin_unlock(&nvmeq->sq_lock);
}

static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	spin_lock(&nvmeq->sq_lock);
518 519
	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
		nvme_write_sq_db(nvmeq, true);
520
	spin_unlock(&nvmeq->sq_lock);
M
Matthew Wilcox 已提交
521 522
}

C
Chaitanya Kulkarni 已提交
523
static void **nvme_pci_iod_list(struct request *req)
M
Matthew Wilcox 已提交
524
{
C
Christoph Hellwig 已提交
525
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
526
	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
M
Matthew Wilcox 已提交
527 528
}

529 530 531
static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
532
	int nseg = blk_rq_nr_phys_segments(req);
533 534
	unsigned int avg_seg_size;

535
	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
536 537 538 539 540 541 542 543 544 545

	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
		return false;
	if (!iod->nvmeq->qid)
		return false;
	if (!sgl_threshold || avg_seg_size < sgl_threshold)
		return false;
	return true;
}

546
static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
M
Matthew Wilcox 已提交
547
{
548
	const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
549 550
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	dma_addr_t dma_addr = iod->first_dma;
551 552
	int i;

553 554 555 556 557 558
	for (i = 0; i < iod->npages; i++) {
		__le64 *prp_list = nvme_pci_iod_list(req)[i];
		dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);

		dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
		dma_addr = next_dma_addr;
559 560
	}

561
}
562

563 564 565 566 567 568
static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
{
	const int last_sg = SGES_PER_PAGE - 1;
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	dma_addr_t dma_addr = iod->first_dma;
	int i;
569

570 571 572
	for (i = 0; i < iod->npages; i++) {
		struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
		dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
573

574 575 576
		dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
		dma_addr = next_dma_addr;
	}
C
Chaitanya Kulkarni 已提交
577

578
}
C
Chaitanya Kulkarni 已提交
579

580 581 582
static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
583

584 585 586 587 588 589
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
		pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
				    rq_dma_dir(req));
	else
		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
}
C
Chaitanya Kulkarni 已提交
590

591 592 593
static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
594

595 596 597 598
	if (iod->dma_len) {
		dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
			       rq_dma_dir(req));
		return;
599
	}
600

601 602 603 604 605 606 607 608 609 610
	WARN_ON_ONCE(!iod->nents);

	nvme_unmap_sg(dev, req);
	if (iod->npages == 0)
		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
			      iod->first_dma);
	else if (iod->use_sgl)
		nvme_free_sgls(dev, req);
	else
		nvme_free_prps(dev, req);
611
	mempool_free(iod->sg, dev->iod_mempool);
K
Keith Busch 已提交
612 613
}

614 615 616 617 618 619 620 621 622 623 624 625 626 627
static void nvme_print_sgl(struct scatterlist *sgl, int nents)
{
	int i;
	struct scatterlist *sg;

	for_each_sg(sgl, sg, nents, i) {
		dma_addr_t phys = sg_phys(sg);
		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
			"dma_address:%pad dma_length:%d\n",
			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
			sg_dma_len(sg));
	}
}

C
Chaitanya Kulkarni 已提交
628 629
static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd)
M
Matthew Wilcox 已提交
630
{
C
Christoph Hellwig 已提交
631
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
632
	struct dma_pool *pool;
633
	int length = blk_rq_payload_bytes(req);
634
	struct scatterlist *sg = iod->sg;
M
Matthew Wilcox 已提交
635 636
	int dma_len = sg_dma_len(sg);
	u64 dma_addr = sg_dma_address(sg);
637
	int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
638
	__le64 *prp_list;
C
Chaitanya Kulkarni 已提交
639
	void **list = nvme_pci_iod_list(req);
640
	dma_addr_t prp_dma;
641
	int nprps, i;
M
Matthew Wilcox 已提交
642

643
	length -= (NVME_CTRL_PAGE_SIZE - offset);
644 645
	if (length <= 0) {
		iod->first_dma = 0;
C
Chaitanya Kulkarni 已提交
646
		goto done;
647
	}
M
Matthew Wilcox 已提交
648

649
	dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
650
	if (dma_len) {
651
		dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
M
Matthew Wilcox 已提交
652 653 654 655 656 657
	} else {
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
	}

658
	if (length <= NVME_CTRL_PAGE_SIZE) {
659
		iod->first_dma = dma_addr;
C
Chaitanya Kulkarni 已提交
660
		goto done;
661 662
	}

663
	nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
664 665
	if (nprps <= (256 / 8)) {
		pool = dev->prp_small_pool;
666
		iod->npages = 0;
667 668
	} else {
		pool = dev->prp_page_pool;
669
		iod->npages = 1;
670 671
	}

672
	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
673
	if (!prp_list) {
674
		iod->first_dma = dma_addr;
675
		iod->npages = -1;
676
		return BLK_STS_RESOURCE;
677
	}
678 679
	list[0] = prp_list;
	iod->first_dma = prp_dma;
680 681
	i = 0;
	for (;;) {
682
		if (i == NVME_CTRL_PAGE_SIZE >> 3) {
683
			__le64 *old_prp_list = prp_list;
684
			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
685
			if (!prp_list)
686
				return BLK_STS_RESOURCE;
687
			list[iod->npages++] = prp_list;
688 689 690
			prp_list[0] = old_prp_list[i - 1];
			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
			i = 1;
691 692
		}
		prp_list[i++] = cpu_to_le64(dma_addr);
693 694 695
		dma_len -= NVME_CTRL_PAGE_SIZE;
		dma_addr += NVME_CTRL_PAGE_SIZE;
		length -= NVME_CTRL_PAGE_SIZE;
696 697 698 699
		if (length <= 0)
			break;
		if (dma_len > 0)
			continue;
700 701
		if (unlikely(dma_len < 0))
			goto bad_sgl;
702 703 704
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
M
Matthew Wilcox 已提交
705 706
	}

C
Chaitanya Kulkarni 已提交
707 708 709 710
done:
	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);

711 712 713
	return BLK_STS_OK;

 bad_sgl:
714 715 716
	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
			"Invalid SGL for payload:%d nents:%d\n",
			blk_rq_payload_bytes(req), iod->nents);
717
	return BLK_STS_IOERR;
M
Matthew Wilcox 已提交
718 719
}

C
Chaitanya Kulkarni 已提交
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
		struct scatterlist *sg)
{
	sge->addr = cpu_to_le64(sg_dma_address(sg));
	sge->length = cpu_to_le32(sg_dma_len(sg));
	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
}

static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
		dma_addr_t dma_addr, int entries)
{
	sge->addr = cpu_to_le64(dma_addr);
	if (entries < SGES_PER_PAGE) {
		sge->length = cpu_to_le32(entries * sizeof(*sge));
		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
	} else {
		sge->length = cpu_to_le32(PAGE_SIZE);
		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
	}
}

static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
742
		struct request *req, struct nvme_rw_command *cmd, int entries)
C
Chaitanya Kulkarni 已提交
743 744 745 746 747 748
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct dma_pool *pool;
	struct nvme_sgl_desc *sg_list;
	struct scatterlist *sg = iod->sg;
	dma_addr_t sgl_dma;
749
	int i = 0;
C
Chaitanya Kulkarni 已提交
750 751 752 753

	/* setting the transfer type as SGL */
	cmd->flags = NVME_CMD_SGL_METABUF;

754
	if (entries == 1) {
C
Chaitanya Kulkarni 已提交
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
		return BLK_STS_OK;
	}

	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
		pool = dev->prp_small_pool;
		iod->npages = 0;
	} else {
		pool = dev->prp_page_pool;
		iod->npages = 1;
	}

	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
	if (!sg_list) {
		iod->npages = -1;
		return BLK_STS_RESOURCE;
	}

	nvme_pci_iod_list(req)[0] = sg_list;
	iod->first_dma = sgl_dma;

	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);

	do {
		if (i == SGES_PER_PAGE) {
			struct nvme_sgl_desc *old_sg_desc = sg_list;
			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];

			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
			if (!sg_list)
				return BLK_STS_RESOURCE;

			i = 0;
			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
			sg_list[i++] = *link;
			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
		}

		nvme_pci_sgl_set_data(&sg_list[i++], sg);
		sg = sg_next(sg);
795
	} while (--entries > 0);
C
Chaitanya Kulkarni 已提交
796 797 798 799

	return BLK_STS_OK;
}

800 801 802 803 804
static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
805 806
	unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
	unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
807 808 809 810 811 812 813 814 815

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
	if (bv->bv_len > first_prp_len)
		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
816
	return BLK_STS_OK;
817 818
}

819 820 821 822 823 824 825 826 827 828 829
static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

830
	cmnd->flags = NVME_CMD_SGL_METABUF;
831 832 833
	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
834
	return BLK_STS_OK;
835 836
}

837
static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
838
		struct nvme_command *cmnd)
839
{
C
Christoph Hellwig 已提交
840
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
841
	blk_status_t ret = BLK_STS_RESOURCE;
842
	int nr_mapped;
843

844 845 846 847
	if (blk_rq_nr_phys_segments(req) == 1) {
		struct bio_vec bv = req_bvec(req);

		if (!is_pci_p2pdma_page(bv.bv_page)) {
848
			if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
849 850
				return nvme_setup_prp_simple(dev, req,
							     &cmnd->rw, &bv);
851 852 853 854 855

			if (iod->nvmeq->qid &&
			    dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
				return nvme_setup_sgl_simple(dev, req,
							     &cmnd->rw, &bv);
856 857 858 859
		}
	}

	iod->dma_len = 0;
860 861 862
	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
	if (!iod->sg)
		return BLK_STS_RESOURCE;
863
	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
864
	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
C
Christoph Hellwig 已提交
865 866
	if (!iod->nents)
		goto out;
867

868
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
869 870
		nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
				iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
871 872
	else
		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
873
					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
874
	if (!nr_mapped)
C
Christoph Hellwig 已提交
875
		goto out;
876

877
	iod->use_sgl = nvme_pci_use_sgls(dev, req);
878
	if (iod->use_sgl)
879
		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
C
Chaitanya Kulkarni 已提交
880 881
	else
		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
882
out:
883
	if (ret != BLK_STS_OK)
884 885 886
		nvme_unmap_data(dev, req);
	return ret;
}
887

888 889 890 891
static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
		struct nvme_command *cmnd)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
M
Matthew Wilcox 已提交
892

893 894 895 896 897
	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
			rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->meta_dma))
		return BLK_STS_IOERR;
	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
898
	return BLK_STS_OK;
M
Matthew Wilcox 已提交
899 900
}

901 902 903
/*
 * NOTE: ns is NULL when called on the admin queue.
 */
904
static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
M
Matias Bjørling 已提交
905
			 const struct blk_mq_queue_data *bd)
906
{
M
Matias Bjørling 已提交
907 908
	struct nvme_ns *ns = hctx->queue->queuedata;
	struct nvme_queue *nvmeq = hctx->driver_data;
909
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
910
	struct request *req = bd->rq;
911
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Christoph Hellwig 已提交
912
	struct nvme_command cmnd;
913
	blk_status_t ret;
K
Keith Busch 已提交
914

915 916 917 918
	iod->aborted = 0;
	iod->npages = -1;
	iod->nents = 0;

919 920 921 922
	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
923
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
924 925
		return BLK_STS_IOERR;

926
	ret = nvme_setup_cmd(ns, req, &cmnd);
927
	if (ret)
C
Christoph Hellwig 已提交
928
		return ret;
M
Matias Bjørling 已提交
929

930
	if (blk_rq_nr_phys_segments(req)) {
931
		ret = nvme_map_data(dev, req, &cmnd);
932
		if (ret)
933
			goto out_free_cmd;
934
	}
M
Matias Bjørling 已提交
935

936 937 938 939 940 941
	if (blk_integrity_rq(req)) {
		ret = nvme_map_metadata(dev, req, &cmnd);
		if (ret)
			goto out_unmap_data;
	}

942
	blk_mq_start_request(req);
943
	nvme_submit_cmd(nvmeq, &cmnd, bd->last);
944
	return BLK_STS_OK;
945 946
out_unmap_data:
	nvme_unmap_data(dev, req);
947 948
out_free_cmd:
	nvme_cleanup_cmd(req);
C
Christoph Hellwig 已提交
949
	return ret;
M
Matthew Wilcox 已提交
950
}
K
Keith Busch 已提交
951

952
static void nvme_pci_complete_rq(struct request *req)
953
{
C
Christoph Hellwig 已提交
954
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
955
	struct nvme_dev *dev = iod->nvmeq->dev;
M
Matias Bjørling 已提交
956

957 958 959
	if (blk_integrity_rq(req))
		dma_unmap_page(dev->dev, iod->meta_dma,
			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
960
	if (blk_rq_nr_phys_segments(req))
961
		nvme_unmap_data(dev, req);
962
	nvme_complete_rq(req);
M
Matthew Wilcox 已提交
963 964
}

965
/* We read the CQE phase first to check if the rest of the entry is valid */
966
static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
967
{
K
Keith Busch 已提交
968 969 970
	struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];

	return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
971 972
}

973
static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
974
{
975
	u16 head = nvmeq->cq_head;
976

977 978 979
	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
					      nvmeq->dbbuf_cq_ei))
		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
980
}
981

C
Christoph Hellwig 已提交
982 983 984 985 986 987 988
static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
{
	if (!nvmeq->qid)
		return nvmeq->dev->admin_tagset.tags[0];
	return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
}

989
static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
990
{
K
Keith Busch 已提交
991
	struct nvme_completion *cqe = &nvmeq->cqes[idx];
992
	__u16 command_id = READ_ONCE(cqe->command_id);
993
	struct request *req;
994

995 996 997 998 999 1000
	/*
	 * AEN requests are special as they don't time out and can
	 * survive any kind of queue freeze and often don't respond to
	 * aborts.  We don't even bother to allocate a struct request
	 * for them but rather special case them here.
	 */
1001
	if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
1002 1003
		nvme_complete_async_event(&nvmeq->dev->ctrl,
				cqe->status, &cqe->result);
J
Jens Axboe 已提交
1004
		return;
1005
	}
M
Matthew Wilcox 已提交
1006

1007
	req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), command_id);
1008 1009 1010
	if (unlikely(!req)) {
		dev_warn(nvmeq->dev->ctrl.device,
			"invalid id %d completed on queue %d\n",
1011
			command_id, le16_to_cpu(cqe->sq_id));
1012 1013 1014
		return;
	}

Y
yupeng 已提交
1015
	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
1016
	if (!nvme_try_complete_req(req, cqe->status, cqe->result))
1017
		nvme_pci_complete_rq(req);
1018
}
M
Matthew Wilcox 已提交
1019

1020 1021
static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
{
1022 1023 1024
	u16 tmp = nvmeq->cq_head + 1;

	if (tmp == nvmeq->q_depth) {
1025
		nvmeq->cq_head = 0;
1026
		nvmeq->cq_phase ^= 1;
1027 1028
	} else {
		nvmeq->cq_head = tmp;
M
Matthew Wilcox 已提交
1029
	}
J
Jens Axboe 已提交
1030 1031
}

1032
static inline int nvme_process_cq(struct nvme_queue *nvmeq)
J
Jens Axboe 已提交
1033
{
1034
	int found = 0;
M
Matthew Wilcox 已提交
1035

1036
	while (nvme_cqe_pending(nvmeq)) {
1037
		found++;
1038 1039 1040 1041 1042
		/*
		 * load-load control dependency between phase and the rest of
		 * the cqe requires a full read memory barrier
		 */
		dma_rmb();
1043
		nvme_handle_cqe(nvmeq, nvmeq->cq_head);
1044
		nvme_update_cq_head(nvmeq);
1045
	}
1046

1047
	if (found)
1048
		nvme_ring_cq_doorbell(nvmeq);
1049
	return found;
M
Matthew Wilcox 已提交
1050 1051 1052
}

static irqreturn_t nvme_irq(int irq, void *data)
1053 1054
{
	struct nvme_queue *nvmeq = data;
1055
	irqreturn_t ret = IRQ_NONE;
1056

1057 1058 1059 1060 1061
	/*
	 * The rmb/wmb pair ensures we see all updates from a previous run of
	 * the irq handler, even if that was on another CPU.
	 */
	rmb();
1062 1063
	if (nvme_process_cq(nvmeq))
		ret = IRQ_HANDLED;
1064
	wmb();
1065

1066
	return ret;
1067 1068 1069 1070 1071
}

static irqreturn_t nvme_irq_check(int irq, void *data)
{
	struct nvme_queue *nvmeq = data;
1072

1073
	if (nvme_cqe_pending(nvmeq))
1074 1075
		return IRQ_WAKE_THREAD;
	return IRQ_NONE;
1076 1077
}

1078
/*
1079
 * Poll for completions for any interrupt driven queue
1080 1081
 * Can be called from any context.
 */
1082
static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
J
Jens Axboe 已提交
1083
{
1084
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
J
Jens Axboe 已提交
1085

1086
	WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
1087

1088 1089 1090
	disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
	nvme_process_cq(nvmeq);
	enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
J
Jens Axboe 已提交
1091 1092
}

1093
static int nvme_poll(struct blk_mq_hw_ctx *hctx)
1094 1095 1096 1097 1098 1099 1100
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	bool found;

	if (!nvme_cqe_pending(nvmeq))
		return 0;

1101
	spin_lock(&nvmeq->cq_poll_lock);
1102
	found = nvme_process_cq(nvmeq);
1103
	spin_unlock(&nvmeq->cq_poll_lock);
1104 1105 1106 1107

	return found;
}

1108
static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
M
Matthew Wilcox 已提交
1109
{
1110
	struct nvme_dev *dev = to_nvme_dev(ctrl);
1111
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
1112
	struct nvme_command c;
M
Matthew Wilcox 已提交
1113

M
Matias Bjørling 已提交
1114 1115
	memset(&c, 0, sizeof(c));
	c.common.opcode = nvme_admin_async_event;
1116
	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1117
	nvme_submit_cmd(nvmeq, &c, true);
1118 1119
}

M
Matthew Wilcox 已提交
1120
static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1121
{
M
Matthew Wilcox 已提交
1122 1123 1124 1125 1126 1127
	struct nvme_command c;

	memset(&c, 0, sizeof(c));
	c.delete_queue.opcode = opcode;
	c.delete_queue.qid = cpu_to_le16(id);

1128
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1129 1130 1131
}

static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1132
		struct nvme_queue *nvmeq, s16 vector)
M
Matthew Wilcox 已提交
1133 1134
{
	struct nvme_command c;
J
Jens Axboe 已提交
1135 1136
	int flags = NVME_QUEUE_PHYS_CONTIG;

1137
	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
J
Jens Axboe 已提交
1138
		flags |= NVME_CQ_IRQ_ENABLED;
M
Matthew Wilcox 已提交
1139

1140
	/*
M
Minwoo Im 已提交
1141
	 * Note: we (ab)use the fact that the prp fields survive if no data
1142 1143
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1144 1145 1146 1147 1148 1149
	memset(&c, 0, sizeof(c));
	c.create_cq.opcode = nvme_admin_create_cq;
	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
	c.create_cq.cqid = cpu_to_le16(qid);
	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_cq.cq_flags = cpu_to_le16(flags);
1150
	c.create_cq.irq_vector = cpu_to_le16(vector);
M
Matthew Wilcox 已提交
1151

1152
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1153 1154 1155 1156 1157
}

static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
						struct nvme_queue *nvmeq)
{
1158
	struct nvme_ctrl *ctrl = &dev->ctrl;
M
Matthew Wilcox 已提交
1159
	struct nvme_command c;
1160
	int flags = NVME_QUEUE_PHYS_CONTIG;
M
Matthew Wilcox 已提交
1161

1162 1163 1164 1165 1166 1167 1168 1169
	/*
	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
	 * set. Since URGENT priority is zeroes, it makes all queues
	 * URGENT.
	 */
	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
		flags |= NVME_SQ_PRIO_MEDIUM;

1170
	/*
M
Minwoo Im 已提交
1171
	 * Note: we (ab)use the fact that the prp fields survive if no data
1172 1173
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1174 1175 1176 1177 1178 1179 1180 1181
	memset(&c, 0, sizeof(c));
	c.create_sq.opcode = nvme_admin_create_sq;
	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
	c.create_sq.sqid = cpu_to_le16(qid);
	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_sq.sq_flags = cpu_to_le16(flags);
	c.create_sq.cqid = cpu_to_le16(qid);

1182
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
}

static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
}

static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
}

1195
static void abort_endio(struct request *req, blk_status_t error)
1196
{
C
Christoph Hellwig 已提交
1197 1198
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
1199

1200 1201
	dev_warn(nvmeq->dev->ctrl.device,
		 "Abort status: 0x%x", nvme_req(req)->status);
1202 1203
	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
	blk_mq_free_request(req);
1204 1205
}

K
Keith Busch 已提交
1206 1207 1208 1209 1210 1211 1212
static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
{
	/* If true, indicates loss of adapter communication, possibly by a
	 * NVMe Subsystem reset.
	 */
	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);

1213 1214 1215
	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
	switch (dev->ctrl.state) {
	case NVME_CTRL_RESETTING:
1216
	case NVME_CTRL_CONNECTING:
K
Keith Busch 已提交
1217
		return false;
1218 1219 1220
	default:
		break;
	}
K
Keith Busch 已提交
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248

	/* We shouldn't reset unless the controller is on fatal error state
	 * _or_ if we lost the communication with it.
	 */
	if (!(csts & NVME_CSTS_CFS) && !nssro)
		return false;

	return true;
}

static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
{
	/* Read a config register to help see what died. */
	u16 pci_status;
	int result;

	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
				      &pci_status);
	if (result == PCIBIOS_SUCCESSFUL)
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
			 csts, pci_status);
	else
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
			 csts, result);
}

1249
static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
K
Keith Busch 已提交
1250
{
C
Christoph Hellwig 已提交
1251 1252
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
K
Keith Busch 已提交
1253
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
1254 1255
	struct request *abort_req;
	struct nvme_command cmd;
K
Keith Busch 已提交
1256 1257
	u32 csts = readl(dev->bar + NVME_REG_CSTS);

W
Wen Xiong 已提交
1258 1259 1260 1261 1262 1263 1264
	/* If PCI error recovery process is happening, we cannot reset or
	 * the recovery mechanism will surely fail.
	 */
	mb();
	if (pci_channel_offline(to_pci_dev(dev->dev)))
		return BLK_EH_RESET_TIMER;

K
Keith Busch 已提交
1265 1266 1267 1268 1269 1270
	/*
	 * Reset immediately if the controller is failed
	 */
	if (nvme_should_reset(dev, csts)) {
		nvme_warn_reset(dev, csts);
		nvme_dev_disable(dev, false);
1271
		nvme_reset_ctrl(&dev->ctrl);
1272
		return BLK_EH_DONE;
K
Keith Busch 已提交
1273
	}
K
Keith Busch 已提交
1274

K
Keith Busch 已提交
1275 1276 1277
	/*
	 * Did we miss an interrupt?
	 */
1278 1279 1280 1281 1282
	if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
		nvme_poll(req->mq_hctx);
	else
		nvme_poll_irqdisable(nvmeq);

1283
	if (blk_mq_request_completed(req)) {
K
Keith Busch 已提交
1284 1285 1286
		dev_warn(dev->ctrl.device,
			 "I/O %d QID %d timeout, completion polled\n",
			 req->tag, nvmeq->qid);
1287
		return BLK_EH_DONE;
K
Keith Busch 已提交
1288 1289
	}

1290
	/*
1291 1292 1293
	 * Shutdown immediately if controller times out while starting. The
	 * reset work will see the pci device disabled when it gets the forced
	 * cancellation error. All outstanding requests are completed on
1294
	 * shutdown, so we return BLK_EH_DONE.
1295
	 */
1296 1297
	switch (dev->ctrl.state) {
	case NVME_CTRL_CONNECTING:
1298
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1299
		fallthrough;
1300
	case NVME_CTRL_DELETING:
1301
		dev_warn_ratelimited(dev->ctrl.device,
1302 1303
			 "I/O %d QID %d timeout, disable controller\n",
			 req->tag, nvmeq->qid);
1304
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1305
		nvme_dev_disable(dev, true);
1306
		return BLK_EH_DONE;
1307 1308
	case NVME_CTRL_RESETTING:
		return BLK_EH_RESET_TIMER;
1309 1310
	default:
		break;
K
Keith Busch 已提交
1311 1312
	}

1313
	/*
B
Baolin Wang 已提交
1314 1315 1316
	 * Shutdown the controller immediately and schedule a reset if the
	 * command was already aborted once before and still hasn't been
	 * returned to the driver, or if this is the admin queue.
1317
	 */
C
Christoph Hellwig 已提交
1318
	if (!nvmeq->qid || iod->aborted) {
1319
		dev_warn(dev->ctrl.device,
1320 1321
			 "I/O %d QID %d timeout, reset controller\n",
			 req->tag, nvmeq->qid);
1322
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1323
		nvme_dev_disable(dev, false);
1324
		nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
1325

1326
		return BLK_EH_DONE;
K
Keith Busch 已提交
1327 1328
	}

1329
	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1330
		atomic_inc(&dev->ctrl.abort_limit);
1331
		return BLK_EH_RESET_TIMER;
1332
	}
1333
	iod->aborted = 1;
M
Matias Bjørling 已提交
1334

K
Keith Busch 已提交
1335 1336
	memset(&cmd, 0, sizeof(cmd));
	cmd.abort.opcode = nvme_admin_abort_cmd;
M
Matias Bjørling 已提交
1337
	cmd.abort.cid = req->tag;
K
Keith Busch 已提交
1338 1339
	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);

1340 1341 1342
	dev_warn(nvmeq->dev->ctrl.device,
		"I/O %d QID %d timeout, aborting\n",
		 req->tag, nvmeq->qid);
1343 1344

	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1345
			BLK_MQ_REQ_NOWAIT);
1346 1347 1348 1349 1350 1351 1352
	if (IS_ERR(abort_req)) {
		atomic_inc(&dev->ctrl.abort_limit);
		return BLK_EH_RESET_TIMER;
	}

	abort_req->end_io_data = NULL;
	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
K
Keith Busch 已提交
1353

1354 1355 1356 1357 1358 1359
	/*
	 * The aborted req will be completed on receiving the abort req.
	 * We enable the timer again. If hit twice, it'll cause a device reset,
	 * as the device then is in a faulty state.
	 */
	return BLK_EH_RESET_TIMER;
K
Keith Busch 已提交
1360 1361
}

M
Matias Bjørling 已提交
1362 1363
static void nvme_free_queue(struct nvme_queue *nvmeq)
{
1364
	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
1365
				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1366 1367
	if (!nvmeq->sq_cmds)
		return;
1368

1369
	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1370
		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1371
				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1372
	} else {
1373
		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
1374
				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1375
	}
1376 1377
}

1378
static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1379 1380 1381
{
	int i;

1382 1383
	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
		dev->ctrl.queue_count--;
1384
		nvme_free_queue(&dev->queues[i]);
1385
	}
1386 1387
}

K
Keith Busch 已提交
1388 1389
/**
 * nvme_suspend_queue - put queue into suspended state
1390
 * @nvmeq: queue to suspend
K
Keith Busch 已提交
1391 1392
 */
static int nvme_suspend_queue(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1393
{
1394
	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
K
Keith Busch 已提交
1395
		return 1;
1396

1397
	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1398
	mb();
1399

1400
	nvmeq->dev->online_queues--;
1401
	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1402
		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
1403 1404
	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
K
Keith Busch 已提交
1405 1406
	return 0;
}
M
Matthew Wilcox 已提交
1407

1408 1409 1410 1411 1412 1413 1414 1415
static void nvme_suspend_io_queues(struct nvme_dev *dev)
{
	int i;

	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
		nvme_suspend_queue(&dev->queues[i]);
}

1416
static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
K
Keith Busch 已提交
1417
{
1418
	struct nvme_queue *nvmeq = &dev->queues[0];
K
Keith Busch 已提交
1419

1420 1421 1422
	if (shutdown)
		nvme_shutdown_ctrl(&dev->ctrl);
	else
1423
		nvme_disable_ctrl(&dev->ctrl);
1424

1425
	nvme_poll_irqdisable(nvmeq);
M
Matthew Wilcox 已提交
1426 1427
}

1428 1429
/*
 * Called only on a device that has been disabled and after all other threads
1430 1431 1432
 * that can check this device's completion queues have synced, except
 * nvme_poll(). This is the last chance for the driver to see a natural
 * completion before nvme_cancel_request() terminates all incomplete requests.
1433 1434 1435 1436 1437
 */
static void nvme_reap_pending_cqes(struct nvme_dev *dev)
{
	int i;

1438 1439
	for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
		spin_lock(&dev->queues[i].cq_poll_lock);
1440
		nvme_process_cq(&dev->queues[i]);
1441 1442
		spin_unlock(&dev->queues[i].cq_poll_lock);
	}
1443 1444
}

1445 1446 1447 1448
static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
				int entry_size)
{
	int q_depth = dev->q_depth;
1449
	unsigned q_size_aligned = roundup(q_depth * entry_size,
1450
					  NVME_CTRL_PAGE_SIZE);
1451 1452

	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1453
		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1454

1455
		mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
1456
		q_depth = div_u64(mem_per_q, entry_size);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470

		/*
		 * Ensure the reduced q_depth is above some threshold where it
		 * would be better to map queues in system memory with the
		 * original depth
		 */
		if (q_depth < 64)
			return -ENOMEM;
	}

	return q_depth;
}

static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1471
				int qid)
1472
{
1473 1474 1475
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1476
		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1477 1478 1479 1480 1481 1482 1483 1484
		if (nvmeq->sq_cmds) {
			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
							nvmeq->sq_cmds);
			if (nvmeq->sq_dma_addr) {
				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
				return 0;
			}

1485
			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1486
		}
1487
	}
1488

1489
	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
1490
				&nvmeq->sq_dma_addr, GFP_KERNEL);
1491 1492
	if (!nvmeq->sq_cmds)
		return -ENOMEM;
1493 1494 1495
	return 0;
}

1496
static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
M
Matthew Wilcox 已提交
1497
{
1498
	struct nvme_queue *nvmeq = &dev->queues[qid];
M
Matthew Wilcox 已提交
1499

1500 1501
	if (dev->ctrl.queue_count > qid)
		return 0;
M
Matthew Wilcox 已提交
1502

1503
	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
1504 1505
	nvmeq->q_depth = depth;
	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
1506
					 &nvmeq->cq_dma_addr, GFP_KERNEL);
M
Matthew Wilcox 已提交
1507 1508 1509
	if (!nvmeq->cqes)
		goto free_nvmeq;

1510
	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
M
Matthew Wilcox 已提交
1511 1512
		goto free_cqdma;

M
Matthew Wilcox 已提交
1513
	nvmeq->dev = dev;
1514
	spin_lock_init(&nvmeq->sq_lock);
1515
	spin_lock_init(&nvmeq->cq_poll_lock);
M
Matthew Wilcox 已提交
1516
	nvmeq->cq_head = 0;
M
Matthew Wilcox 已提交
1517
	nvmeq->cq_phase = 1;
1518
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
K
Keith Busch 已提交
1519
	nvmeq->qid = qid;
1520
	dev->ctrl.queue_count++;
1521

1522
	return 0;
M
Matthew Wilcox 已提交
1523 1524

 free_cqdma:
1525 1526
	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
			  nvmeq->cq_dma_addr);
M
Matthew Wilcox 已提交
1527
 free_nvmeq:
1528
	return -ENOMEM;
M
Matthew Wilcox 已提交
1529 1530
}

1531
static int queue_request_irq(struct nvme_queue *nvmeq)
1532
{
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
	int nr = nvmeq->dev->ctrl.instance;

	if (use_threaded_interrupts) {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	} else {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	}
1543 1544
}

1545
static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
M
Matthew Wilcox 已提交
1546
{
1547
	struct nvme_dev *dev = nvmeq->dev;
M
Matthew Wilcox 已提交
1548

1549
	nvmeq->sq_tail = 0;
1550
	nvmeq->last_sq_tail = 0;
1551 1552
	nvmeq->cq_head = 0;
	nvmeq->cq_phase = 1;
1553
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1554
	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1555
	nvme_dbbuf_init(dev, nvmeq, qid);
K
Keith Busch 已提交
1556
	dev->online_queues++;
1557
	wmb(); /* ensure the first interrupt sees the initialization */
1558 1559
}

J
Jens Axboe 已提交
1560
static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1561 1562 1563
{
	struct nvme_dev *dev = nvmeq->dev;
	int result;
1564
	u16 vector = 0;
1565

1566 1567
	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);

1568 1569 1570 1571
	/*
	 * A queue's vector matches the queue identifier unless the controller
	 * has only one vector available.
	 */
J
Jens Axboe 已提交
1572 1573 1574
	if (!polled)
		vector = dev->num_vecs == 1 ? 0 : qid;
	else
1575
		set_bit(NVMEQ_POLLED, &nvmeq->flags);
J
Jens Axboe 已提交
1576

1577
	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
K
Keith Busch 已提交
1578 1579
	if (result)
		return result;
M
Matthew Wilcox 已提交
1580 1581 1582

	result = adapter_alloc_sq(dev, qid, nvmeq);
	if (result < 0)
K
Keith Busch 已提交
1583
		return result;
1584
	if (result)
M
Matthew Wilcox 已提交
1585 1586
		goto release_cq;

1587
	nvmeq->cq_vector = vector;
1588
	nvme_init_queue(nvmeq, qid);
J
Jens Axboe 已提交
1589

1590
	if (!polled) {
J
Jens Axboe 已提交
1591 1592 1593 1594
		result = queue_request_irq(nvmeq);
		if (result < 0)
			goto release_sq;
	}
M
Matthew Wilcox 已提交
1595

1596
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1597
	return result;
M
Matthew Wilcox 已提交
1598

1599
release_sq:
1600
	dev->online_queues--;
M
Matthew Wilcox 已提交
1601
	adapter_delete_sq(dev, qid);
1602
release_cq:
M
Matthew Wilcox 已提交
1603
	adapter_delete_cq(dev, qid);
1604
	return result;
M
Matthew Wilcox 已提交
1605 1606
}

1607
static const struct blk_mq_ops nvme_mq_admin_ops = {
1608
	.queue_rq	= nvme_queue_rq,
1609
	.complete	= nvme_pci_complete_rq,
M
Matias Bjørling 已提交
1610
	.init_hctx	= nvme_admin_init_hctx,
1611
	.init_request	= nvme_init_request,
M
Matias Bjørling 已提交
1612 1613 1614
	.timeout	= nvme_timeout,
};

1615
static const struct blk_mq_ops nvme_mq_ops = {
1616 1617 1618 1619 1620 1621 1622 1623
	.queue_rq	= nvme_queue_rq,
	.complete	= nvme_pci_complete_rq,
	.commit_rqs	= nvme_commit_rqs,
	.init_hctx	= nvme_init_hctx,
	.init_request	= nvme_init_request,
	.map_queues	= nvme_pci_map_queues,
	.timeout	= nvme_timeout,
	.poll		= nvme_poll,
1624 1625
};

1626 1627
static void nvme_dev_remove_admin(struct nvme_dev *dev)
{
1628
	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1629 1630 1631 1632 1633
		/*
		 * If the controller was reset during removal, it's possible
		 * user requests may be waiting on a stopped queue. Start the
		 * queue to flush these to completion.
		 */
1634
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1635
		blk_cleanup_queue(dev->ctrl.admin_q);
1636 1637 1638 1639
		blk_mq_free_tag_set(&dev->admin_tagset);
	}
}

M
Matias Bjørling 已提交
1640 1641
static int nvme_alloc_admin_tags(struct nvme_dev *dev)
{
1642
	if (!dev->ctrl.admin_q) {
M
Matias Bjørling 已提交
1643 1644
		dev->admin_tagset.ops = &nvme_mq_admin_ops;
		dev->admin_tagset.nr_hw_queues = 1;
K
Keith Busch 已提交
1645

K
Keith Busch 已提交
1646
		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
1647
		dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
1648
		dev->admin_tagset.numa_node = dev->ctrl.numa_node;
1649
		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1650
		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
M
Matias Bjørling 已提交
1651 1652 1653 1654
		dev->admin_tagset.driver_data = dev;

		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
			return -ENOMEM;
1655
		dev->ctrl.admin_tagset = &dev->admin_tagset;
M
Matias Bjørling 已提交
1656

1657 1658
		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
		if (IS_ERR(dev->ctrl.admin_q)) {
M
Matias Bjørling 已提交
1659 1660 1661
			blk_mq_free_tag_set(&dev->admin_tagset);
			return -ENOMEM;
		}
1662
		if (!blk_get_queue(dev->ctrl.admin_q)) {
1663
			nvme_dev_remove_admin(dev);
1664
			dev->ctrl.admin_q = NULL;
1665 1666
			return -ENODEV;
		}
K
Keith Busch 已提交
1667
	} else
1668
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
M
Matias Bjørling 已提交
1669 1670 1671 1672

	return 0;
}

1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
{
	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
}

static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (size <= dev->bar_mapped_size)
		return 0;
	if (size > pci_resource_len(pdev, 0))
		return -ENOMEM;
	if (dev->bar)
		iounmap(dev->bar);
	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
	if (!dev->bar) {
		dev->bar_mapped_size = 0;
		return -ENOMEM;
	}
	dev->bar_mapped_size = size;
	dev->dbs = dev->bar + NVME_REG_DBS;

	return 0;
}

1699
static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
1700
{
1701
	int result;
M
Matthew Wilcox 已提交
1702 1703 1704
	u32 aqa;
	struct nvme_queue *nvmeq;

1705 1706 1707 1708
	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
	if (result < 0)
		return result;

1709
	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1710
				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1711

1712 1713 1714
	if (dev->subsystem &&
	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1715

1716
	result = nvme_disable_ctrl(&dev->ctrl);
1717 1718
	if (result < 0)
		return result;
M
Matthew Wilcox 已提交
1719

1720
	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1721 1722
	if (result)
		return result;
M
Matthew Wilcox 已提交
1723

1724 1725
	dev->ctrl.numa_node = dev_to_node(dev->dev);

1726
	nvmeq = &dev->queues[0];
M
Matthew Wilcox 已提交
1727 1728 1729
	aqa = nvmeq->q_depth - 1;
	aqa |= aqa << 16;

1730 1731 1732
	writel(aqa, dev->bar + NVME_REG_AQA);
	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
M
Matthew Wilcox 已提交
1733

1734
	result = nvme_enable_ctrl(&dev->ctrl);
1735
	if (result)
K
Keith Busch 已提交
1736
		return result;
M
Matias Bjørling 已提交
1737

K
Keith Busch 已提交
1738
	nvmeq->cq_vector = 0;
1739
	nvme_init_queue(nvmeq, 0);
1740
	result = queue_request_irq(nvmeq);
1741
	if (result) {
1742
		dev->online_queues--;
K
Keith Busch 已提交
1743
		return result;
1744
	}
1745

1746
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
M
Matthew Wilcox 已提交
1747 1748 1749
	return result;
}

1750
static int nvme_create_io_queues(struct nvme_dev *dev)
K
Keith Busch 已提交
1751
{
J
Jens Axboe 已提交
1752
	unsigned i, max, rw_queues;
1753
	int ret = 0;
K
Keith Busch 已提交
1754

1755
	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1756
		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1757
			ret = -ENOMEM;
K
Keith Busch 已提交
1758
			break;
1759 1760
		}
	}
K
Keith Busch 已提交
1761

1762
	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1763 1764 1765
	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
				dev->io_queues[HCTX_TYPE_READ];
J
Jens Axboe 已提交
1766 1767 1768 1769
	} else {
		rw_queues = max;
	}

1770
	for (i = dev->online_queues; i <= max; i++) {
J
Jens Axboe 已提交
1771 1772 1773
		bool polled = i > rw_queues;

		ret = nvme_create_queue(&dev->queues[i], i, polled);
K
Keith Busch 已提交
1774
		if (ret)
K
Keith Busch 已提交
1775
			break;
M
Matthew Wilcox 已提交
1776
	}
1777 1778 1779

	/*
	 * Ignore failing Create SQ/CQ commands, we can continue with less
1780 1781
	 * than the desired amount of queues, and even a controller without
	 * I/O queues can still be used to issue admin commands.  This might
1782 1783 1784
	 * be useful to upgrade a buggy firmware for example.
	 */
	return ret >= 0 ? 0 : ret;
M
Matthew Wilcox 已提交
1785 1786
}

1787 1788 1789 1790 1791 1792
static ssize_t nvme_cmb_show(struct device *dev,
			     struct device_attribute *attr,
			     char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

1793
	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1794 1795 1796 1797
		       ndev->cmbloc, ndev->cmbsz);
}
static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);

1798
static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1799
{
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;

	return 1ULL << (12 + 4 * szu);
}

static u32 nvme_cmb_size(struct nvme_dev *dev)
{
	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
}

1810
static void nvme_map_cmb(struct nvme_dev *dev)
1811
{
1812
	u64 size, offset;
1813 1814
	resource_size_t bar_size;
	struct pci_dev *pdev = to_pci_dev(dev->dev);
1815
	int bar;
1816

1817 1818 1819
	if (dev->cmb_size)
		return;

1820 1821 1822
	if (NVME_CAP_CMBS(dev->ctrl.cap))
		writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);

1823
	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1824 1825
	if (!dev->cmbsz)
		return;
1826
	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1827

1828 1829
	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1830 1831
	bar = NVME_CMB_BIR(dev->cmbloc);
	bar_size = pci_resource_len(pdev, bar);
1832 1833

	if (offset > bar_size)
1834
		return;
1835

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	/*
	 * Tell the controller about the host side address mapping the CMB,
	 * and enable CMB decoding for the NVMe 1.4+ scheme:
	 */
	if (NVME_CAP_CMBS(dev->ctrl.cap)) {
		hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
			     (pci_bus_address(pdev, bar) + offset),
			     dev->bar + NVME_REG_CMBMSC);
	}

1846 1847 1848 1849 1850 1851 1852 1853
	/*
	 * Controllers may support a CMB size larger than their BAR,
	 * for example, due to being behind a bridge. Reduce the CMB to
	 * the reported size of the BAR
	 */
	if (size > bar_size - offset)
		size = bar_size - offset;

1854 1855 1856
	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
		dev_warn(dev->ctrl.device,
			 "failed to register the CMB\n");
1857
		return;
1858 1859
	}

1860
	dev->cmb_size = size;
1861 1862 1863 1864 1865
	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);

	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
		pci_p2pmem_publish(pdev, true);
1866 1867 1868 1869 1870

	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
				    &dev_attr_cmb.attr, NULL))
		dev_warn(dev->ctrl.device,
			 "failed to add sysfs attribute for CMB\n");
1871 1872 1873 1874
}

static inline void nvme_release_cmb(struct nvme_dev *dev)
{
1875
	if (dev->cmb_size) {
1876 1877
		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
					     &dev_attr_cmb.attr, NULL);
1878
		dev->cmb_size = 0;
1879 1880 1881
	}
}

1882 1883
static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
{
1884
	u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
1885
	u64 dma_addr = dev->host_mem_descs_dma;
1886 1887 1888 1889 1890 1891 1892
	struct nvme_command c;
	int ret;

	memset(&c, 0, sizeof(c));
	c.features.opcode	= nvme_admin_set_features;
	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
	c.features.dword11	= cpu_to_le32(bits);
1893
	c.features.dword12	= cpu_to_le32(host_mem_size);
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);

	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
	if (ret) {
		dev_warn(dev->ctrl.device,
			 "failed to set host mem (err %d, flags %#x).\n",
			 ret, bits);
	}
	return ret;
}

static void nvme_free_host_mem(struct nvme_dev *dev)
{
	int i;

	for (i = 0; i < dev->nr_host_mem_descs; i++) {
		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1913
		size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
1914

1915 1916 1917
		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
			       le64_to_cpu(desc->addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1918 1919 1920 1921
	}

	kfree(dev->host_mem_desc_bufs);
	dev->host_mem_desc_bufs = NULL;
1922 1923 1924
	dma_free_coherent(dev->dev,
			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
			dev->host_mem_descs, dev->host_mem_descs_dma);
1925
	dev->host_mem_descs = NULL;
1926
	dev->nr_host_mem_descs = 0;
1927 1928
}

1929 1930
static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
		u32 chunk_size)
K
Keith Busch 已提交
1931
{
1932
	struct nvme_host_mem_buf_desc *descs;
1933
	u32 max_entries, len;
1934
	dma_addr_t descs_dma;
1935
	int i = 0;
1936
	void **bufs;
1937
	u64 size, tmp;
1938 1939 1940 1941

	tmp = (preferred + chunk_size - 1);
	do_div(tmp, chunk_size);
	max_entries = tmp;
1942 1943 1944 1945

	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
		max_entries = dev->ctrl.hmmaxd;

1946 1947
	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
				   &descs_dma, GFP_KERNEL);
1948 1949 1950 1951 1952 1953 1954
	if (!descs)
		goto out;

	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
	if (!bufs)
		goto out_free_descs;

1955
	for (size = 0; size < preferred && i < max_entries; size += len) {
1956 1957
		dma_addr_t dma_addr;

1958
		len = min_t(u64, chunk_size, preferred - size);
1959 1960 1961 1962 1963 1964
		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
		if (!bufs[i])
			break;

		descs[i].addr = cpu_to_le64(dma_addr);
1965
		descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
1966 1967 1968
		i++;
	}

1969
	if (!size)
1970 1971 1972 1973 1974
		goto out_free_bufs;

	dev->nr_host_mem_descs = i;
	dev->host_mem_size = size;
	dev->host_mem_descs = descs;
1975
	dev->host_mem_descs_dma = descs_dma;
1976 1977 1978 1979 1980
	dev->host_mem_desc_bufs = bufs;
	return 0;

out_free_bufs:
	while (--i >= 0) {
1981
		size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
1982

1983 1984 1985
		dma_free_attrs(dev->dev, size, bufs[i],
			       le64_to_cpu(descs[i].addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1986 1987 1988 1989
	}

	kfree(bufs);
out_free_descs:
1990 1991
	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
			descs_dma);
1992 1993 1994 1995 1996
out:
	dev->host_mem_descs = NULL;
	return -ENOMEM;
}

1997 1998
static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
{
1999 2000 2001
	u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
	u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
	u64 chunk_size;
2002 2003

	/* start big and work our way down */
2004
	for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
			if (!min || dev->host_mem_size >= min)
				return 0;
			nvme_free_host_mem(dev);
		}
	}

	return -ENOMEM;
}

2015
static int nvme_setup_host_mem(struct nvme_dev *dev)
2016 2017 2018 2019 2020
{
	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
	u64 min = (u64)dev->ctrl.hmmin * 4096;
	u32 enable_bits = NVME_HOST_MEM_ENABLE;
2021
	int ret;
2022 2023 2024 2025 2026 2027 2028

	preferred = min(preferred, max);
	if (min > max) {
		dev_warn(dev->ctrl.device,
			"min host memory (%lld MiB) above limit (%d MiB).\n",
			min >> ilog2(SZ_1M), max_host_mem_size_mb);
		nvme_free_host_mem(dev);
2029
		return 0;
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
	}

	/*
	 * If we already have a buffer allocated check if we can reuse it.
	 */
	if (dev->host_mem_descs) {
		if (dev->host_mem_size >= min)
			enable_bits |= NVME_HOST_MEM_RETURN;
		else
			nvme_free_host_mem(dev);
	}

	if (!dev->host_mem_descs) {
2043 2044 2045
		if (nvme_alloc_host_mem(dev, min, preferred)) {
			dev_warn(dev->ctrl.device,
				"failed to allocate host memory buffer.\n");
2046
			return 0; /* controller must work without HMB */
2047 2048 2049 2050 2051
		}

		dev_info(dev->ctrl.device,
			"allocated %lld MiB host memory buffer.\n",
			dev->host_mem_size >> ilog2(SZ_1M));
2052 2053
	}

2054 2055
	ret = nvme_set_host_mem(dev, enable_bits);
	if (ret)
2056
		nvme_free_host_mem(dev);
2057
	return ret;
K
Keith Busch 已提交
2058 2059
}

2060 2061 2062 2063 2064
/*
 * nirqs is the number of interrupts available for write and read
 * queues. The core already reserved an interrupt for the admin queue.
 */
static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2065
{
2066
	struct nvme_dev *dev = affd->priv;
2067
	unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
2068 2069

	/*
B
Baolin Wang 已提交
2070
	 * If there is no interrupt available for queues, ensure that
2071 2072 2073 2074 2075 2076 2077 2078
	 * the default queue is set to 1. The affinity set size is
	 * also set to one, but the irq core ignores it for this case.
	 *
	 * If only one interrupt is available or 'write_queue' == 0, combine
	 * write and read queues.
	 *
	 * If 'write_queues' > 0, ensure it leaves room for at least one read
	 * queue.
2079
	 */
2080 2081 2082
	if (!nrirqs) {
		nrirqs = 1;
		nr_read_queues = 0;
2083
	} else if (nrirqs == 1 || !nr_write_queues) {
2084
		nr_read_queues = 0;
2085
	} else if (nr_write_queues >= nrirqs) {
2086
		nr_read_queues = 1;
2087
	} else {
2088
		nr_read_queues = nrirqs - nr_write_queues;
2089
	}
2090 2091 2092 2093 2094 2095

	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
	affd->nr_sets = nr_read_queues ? 2 : 1;
2096 2097
}

2098
static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2099 2100 2101
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
	struct irq_affinity affd = {
2102
		.pre_vectors	= 1,
2103 2104
		.calc_sets	= nvme_calc_irq_sets,
		.priv		= dev,
2105
	};
2106
	unsigned int irq_queues, poll_queues;
2107 2108

	/*
2109 2110
	 * Poll queues don't need interrupts, but we need at least one I/O queue
	 * left over for non-polled I/O.
2111
	 */
2112 2113
	poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
	dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
2114

2115 2116 2117 2118
	/*
	 * Initialize for the single interrupt case, will be updated in
	 * nvme_calc_irq_sets().
	 */
2119 2120
	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
	dev->io_queues[HCTX_TYPE_READ] = 0;
2121

2122
	/*
2123 2124 2125
	 * We need interrupts for the admin queue and each non-polled I/O queue,
	 * but some Apple controllers require all queues to use the first
	 * vector.
2126
	 */
2127 2128 2129
	irq_queues = 1;
	if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
		irq_queues += (nr_io_queues - poll_queues);
2130 2131
	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2132 2133
}

2134 2135 2136 2137 2138 2139
static void nvme_disable_io_queues(struct nvme_dev *dev)
{
	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
}

2140 2141
static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
{
2142 2143 2144 2145 2146 2147
	/*
	 * If tags are shared with admin queue (Apple bug), then
	 * make sure we only use one IO queue.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
		return 1;
2148 2149 2150
	return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
}

2151
static int nvme_setup_io_queues(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2152
{
2153
	struct nvme_queue *adminq = &dev->queues[0];
2154
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2155
	unsigned int nr_io_queues;
2156
	unsigned long size;
2157
	int result;
M
Matthew Wilcox 已提交
2158

2159 2160 2161 2162 2163 2164
	/*
	 * Sample the module parameters once at reset time so that we have
	 * stable values to work with.
	 */
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
2165

2166
	nr_io_queues = dev->nr_allocated_queues - 1;
C
Christoph Hellwig 已提交
2167 2168
	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
	if (result < 0)
M
Matthew Wilcox 已提交
2169
		return result;
C
Christoph Hellwig 已提交
2170

2171
	if (nr_io_queues == 0)
2172
		return 0;
2173 2174
	
	clear_bit(NVMEQ_ENABLED, &adminq->flags);
M
Matthew Wilcox 已提交
2175

2176
	if (dev->cmb_use_sqes) {
2177 2178 2179 2180 2181
		result = nvme_cmb_qdepth(dev, nr_io_queues,
				sizeof(struct nvme_command));
		if (result > 0)
			dev->q_depth = result;
		else
2182
			dev->cmb_use_sqes = false;
2183 2184
	}

2185 2186 2187 2188 2189 2190 2191 2192 2193
	do {
		size = db_bar_size(dev, nr_io_queues);
		result = nvme_remap_bar(dev, size);
		if (!result)
			break;
		if (!--nr_io_queues)
			return -ENOMEM;
	} while (1);
	adminq->q_db = dev->dbs;
2194

2195
 retry:
K
Keith Busch 已提交
2196
	/* Deregister the admin queue's interrupt */
2197
	pci_free_irq(pdev, 0, adminq);
K
Keith Busch 已提交
2198

2199 2200 2201 2202
	/*
	 * If we enable msix early due to not intx, disable it again before
	 * setting up the full range we need.
	 */
2203
	pci_free_irq_vectors(pdev);
2204 2205

	result = nvme_setup_irqs(dev, nr_io_queues);
2206
	if (result <= 0)
2207
		return -EIO;
2208

2209
	dev->num_vecs = result;
J
Jens Axboe 已提交
2210
	result = max(result - 1, 1);
2211
	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
R
Ramachandra Rao Gajula 已提交
2212

2213 2214 2215 2216 2217 2218
	/*
	 * Should investigate if there's a performance win from allocating
	 * more queues than interrupt vectors; it might allow the submission
	 * path to scale better, even if the receive path is limited by the
	 * number of interrupts.
	 */
2219
	result = queue_request_irq(adminq);
2220
	if (result)
K
Keith Busch 已提交
2221
		return result;
2222
	set_bit(NVMEQ_ENABLED, &adminq->flags);
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238

	result = nvme_create_io_queues(dev);
	if (result || dev->online_queues < 2)
		return result;

	if (dev->online_queues - 1 < dev->max_qid) {
		nr_io_queues = dev->online_queues - 1;
		nvme_disable_io_queues(dev);
		nvme_suspend_io_queues(dev);
		goto retry;
	}
	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
					dev->io_queues[HCTX_TYPE_DEFAULT],
					dev->io_queues[HCTX_TYPE_READ],
					dev->io_queues[HCTX_TYPE_POLL]);
	return 0;
M
Matthew Wilcox 已提交
2239 2240
}

2241
static void nvme_del_queue_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2242
{
K
Keith Busch 已提交
2243
	struct nvme_queue *nvmeq = req->end_io_data;
2244

K
Keith Busch 已提交
2245
	blk_mq_free_request(req);
2246
	complete(&nvmeq->delete_done);
K
Keith Busch 已提交
2247 2248
}

2249
static void nvme_del_cq_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2250
{
K
Keith Busch 已提交
2251
	struct nvme_queue *nvmeq = req->end_io_data;
K
Keith Busch 已提交
2252

2253 2254
	if (error)
		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
K
Keith Busch 已提交
2255 2256

	nvme_del_queue_end(req, error);
K
Keith Busch 已提交
2257 2258
}

K
Keith Busch 已提交
2259
static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2260
{
K
Keith Busch 已提交
2261 2262 2263
	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
	struct request *req;
	struct nvme_command cmd;
2264

K
Keith Busch 已提交
2265 2266 2267
	memset(&cmd, 0, sizeof(cmd));
	cmd.delete_queue.opcode = opcode;
	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2268

2269
	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
K
Keith Busch 已提交
2270 2271
	if (IS_ERR(req))
		return PTR_ERR(req);
2272

K
Keith Busch 已提交
2273 2274
	req->end_io_data = nvmeq;

2275
	init_completion(&nvmeq->delete_done);
K
Keith Busch 已提交
2276 2277 2278 2279
	blk_execute_rq_nowait(q, NULL, req, false,
			opcode == nvme_admin_delete_cq ?
				nvme_del_cq_end : nvme_del_queue_end);
	return 0;
2280 2281
}

2282
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
K
Keith Busch 已提交
2283
{
2284
	int nr_queues = dev->online_queues - 1, sent = 0;
K
Keith Busch 已提交
2285
	unsigned long timeout;
K
Keith Busch 已提交
2286

K
Keith Busch 已提交
2287
 retry:
2288
	timeout = NVME_ADMIN_TIMEOUT;
2289 2290 2291 2292 2293
	while (nr_queues > 0) {
		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
			break;
		nr_queues--;
		sent++;
K
Keith Busch 已提交
2294
	}
2295 2296 2297 2298
	while (sent) {
		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];

		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2299 2300 2301
				timeout);
		if (timeout == 0)
			return false;
2302 2303

		sent--;
2304 2305 2306 2307
		if (nr_queues)
			goto retry;
	}
	return true;
K
Keith Busch 已提交
2308 2309
}

K
Keith Busch 已提交
2310
static void nvme_dev_add(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2311
{
2312 2313
	int ret;

2314
	if (!dev->ctrl.tagset) {
2315
		dev->tagset.ops = &nvme_mq_ops;
2316
		dev->tagset.nr_hw_queues = dev->online_queues - 1;
2317
		dev->tagset.nr_maps = 2; /* default + read */
2318 2319
		if (dev->io_queues[HCTX_TYPE_POLL])
			dev->tagset.nr_maps++;
2320
		dev->tagset.timeout = NVME_IO_TIMEOUT;
2321
		dev->tagset.numa_node = dev->ctrl.numa_node;
2322 2323
		dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
						BLK_MQ_MAX_DEPTH) - 1;
2324
		dev->tagset.cmd_size = sizeof(struct nvme_iod);
2325 2326
		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
		dev->tagset.driver_data = dev;
M
Matthew Wilcox 已提交
2327

2328 2329 2330 2331 2332 2333 2334 2335
		/*
		 * Some Apple controllers requires tags to be unique
		 * across admin and IO queue, so reserve the first 32
		 * tags of the IO queue.
		 */
		if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
			dev->tagset.reserved_tags = NVME_AQ_DEPTH;

2336 2337 2338 2339
		ret = blk_mq_alloc_tag_set(&dev->tagset);
		if (ret) {
			dev_warn(dev->ctrl.device,
				"IO queues tagset allocation failed %d\n", ret);
K
Keith Busch 已提交
2340
			return;
2341
		}
2342
		dev->ctrl.tagset = &dev->tagset;
2343 2344 2345 2346 2347
	} else {
		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);

		/* Free previously allocated queues that are no longer usable */
		nvme_free_queues(dev, dev->online_queues);
2348
	}
2349

2350
	nvme_dbbuf_set(dev);
M
Matthew Wilcox 已提交
2351 2352
}

2353
static int nvme_pci_enable(struct nvme_dev *dev)
2354
{
2355
	int result = -ENOMEM;
2356
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2357 2358 2359 2360 2361 2362

	if (pci_enable_device_mem(pdev))
		return result;

	pci_set_master(pdev);

2363
	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
2364
		goto disable;
2365

2366
	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
K
Keith Busch 已提交
2367
		result = -ENODEV;
2368
		goto disable;
K
Keith Busch 已提交
2369
	}
2370 2371

	/*
2372 2373 2374
	 * Some devices and/or platforms don't advertise or work with INTx
	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
	 * adjust this later.
2375
	 */
2376 2377 2378
	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
	if (result < 0)
		return result;
2379

2380
	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2381

2382
	dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2383
				io_queue_depth);
2384
	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
2385
	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2386
	dev->dbs = dev->bar + 4096;
2387

2388 2389 2390 2391 2392 2393 2394 2395 2396
	/*
	 * Some Apple controllers require a non-standard SQE size.
	 * Interestingly they also seem to ignore the CC:IOSQES register
	 * so we don't bother updating it here.
	 */
	if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
		dev->io_sqes = 7;
	else
		dev->io_sqes = NVME_NVM_IOSQES;
2397 2398 2399 2400 2401 2402 2403

	/*
	 * Temporary fix for the Apple controller found in the MacBook8,1 and
	 * some MacBook7,1 to avoid controller resets and data loss.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
		dev->q_depth = 2;
2404 2405
		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
			"set queue depth=%u to work around controller resets\n",
2406
			dev->q_depth);
2407 2408
	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2409
		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2410 2411 2412
		dev->q_depth = 64;
		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
                        "set queue depth=%u\n", dev->q_depth);
2413 2414
	}

2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
	/*
	 * Controllers with the shared tags quirk need the IO queue to be
	 * big enough so that we get 32 tags for the admin queue
	 */
	if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
	    (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
		dev->q_depth = NVME_AQ_DEPTH + 2;
		dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
			 dev->q_depth);
	}


2427
	nvme_map_cmb(dev);
2428

K
Keith Busch 已提交
2429 2430
	pci_enable_pcie_error_reporting(pdev);
	pci_save_state(pdev);
2431 2432 2433 2434 2435 2436 2437 2438
	return 0;

 disable:
	pci_disable_device(pdev);
	return result;
}

static void nvme_dev_unmap(struct nvme_dev *dev)
2439 2440 2441
{
	if (dev->bar)
		iounmap(dev->bar);
2442
	pci_release_mem_regions(to_pci_dev(dev->dev));
2443 2444 2445
}

static void nvme_pci_disable(struct nvme_dev *dev)
2446
{
2447 2448
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2449
	pci_free_irq_vectors(pdev);
2450

K
Keith Busch 已提交
2451 2452
	if (pci_is_enabled(pdev)) {
		pci_disable_pcie_error_reporting(pdev);
2453
		pci_disable_device(pdev);
K
Keith Busch 已提交
2454 2455 2456
	}
}

2457
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
M
Matthew Wilcox 已提交
2458
{
2459
	bool dead = true, freeze = false;
K
Keith Busch 已提交
2460
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2461

2462
	mutex_lock(&dev->shutdown_lock);
K
Keith Busch 已提交
2463 2464 2465
	if (pci_is_enabled(pdev)) {
		u32 csts = readl(dev->bar + NVME_REG_CSTS);

K
Keith Busch 已提交
2466
		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2467 2468
		    dev->ctrl.state == NVME_CTRL_RESETTING) {
			freeze = true;
K
Keith Busch 已提交
2469
			nvme_start_freeze(&dev->ctrl);
2470
		}
K
Keith Busch 已提交
2471 2472
		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
			pdev->error_state  != pci_channel_io_normal);
2473
	}
2474

K
Keith Busch 已提交
2475 2476 2477 2478
	/*
	 * Give the controller a chance to complete all entered requests if
	 * doing a safe shutdown.
	 */
2479 2480
	if (!dead && shutdown && freeze)
		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2481 2482

	nvme_stop_queues(&dev->ctrl);
2483

2484
	if (!dead && dev->ctrl.queue_count > 0) {
2485
		nvme_disable_io_queues(dev);
2486
		nvme_disable_admin_queue(dev, shutdown);
K
Keith Busch 已提交
2487
	}
2488 2489
	nvme_suspend_io_queues(dev);
	nvme_suspend_queue(&dev->queues[0]);
2490
	nvme_pci_disable(dev);
2491
	nvme_reap_pending_cqes(dev);
2492

2493 2494
	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2495 2496
	blk_mq_tagset_wait_completed_request(&dev->tagset);
	blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
K
Keith Busch 已提交
2497 2498 2499 2500 2501 2502

	/*
	 * The driver will not be starting up queues again if shutting down so
	 * must flush all entered requests to their failed completion to avoid
	 * deadlocking blk-mq hot-cpu notifier.
	 */
2503
	if (shutdown) {
K
Keith Busch 已提交
2504
		nvme_start_queues(&dev->ctrl);
2505 2506 2507
		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
			blk_mq_unquiesce_queue(dev->ctrl.admin_q);
	}
2508
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2509 2510
}

2511 2512 2513 2514 2515 2516 2517 2518
static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
{
	if (!nvme_wait_reset(&dev->ctrl))
		return -EBUSY;
	nvme_dev_disable(dev, shutdown);
	return 0;
}

M
Matthew Wilcox 已提交
2519 2520
static int nvme_setup_prp_pools(struct nvme_dev *dev)
{
2521
	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
C
Christoph Hellwig 已提交
2522 2523
						NVME_CTRL_PAGE_SIZE,
						NVME_CTRL_PAGE_SIZE, 0);
M
Matthew Wilcox 已提交
2524 2525 2526
	if (!dev->prp_page_pool)
		return -ENOMEM;

2527
	/* Optimisation for I/Os between 4k and 128k */
2528
	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2529 2530 2531 2532 2533
						256, 256, 0);
	if (!dev->prp_small_pool) {
		dma_pool_destroy(dev->prp_page_pool);
		return -ENOMEM;
	}
M
Matthew Wilcox 已提交
2534 2535 2536 2537 2538 2539
	return 0;
}

static void nvme_release_prp_pools(struct nvme_dev *dev)
{
	dma_pool_destroy(dev->prp_page_pool);
2540
	dma_pool_destroy(dev->prp_small_pool);
M
Matthew Wilcox 已提交
2541 2542
}

2543 2544 2545 2546 2547 2548 2549
static void nvme_free_tagset(struct nvme_dev *dev)
{
	if (dev->tagset.tags)
		blk_mq_free_tag_set(&dev->tagset);
	dev->ctrl.tagset = NULL;
}

2550
static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2551
{
2552
	struct nvme_dev *dev = to_nvme_dev(ctrl);
2553

2554
	nvme_dbbuf_dma_free(dev);
2555
	nvme_free_tagset(dev);
2556 2557
	if (dev->ctrl.admin_q)
		blk_put_queue(dev->ctrl.admin_q);
2558
	free_opal_dev(dev->ctrl.opal_dev);
2559
	mempool_destroy(dev->iod_mempool);
2560 2561
	put_device(dev->dev);
	kfree(dev->queues);
2562 2563 2564
	kfree(dev);
}

2565
static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2566
{
2567 2568 2569 2570 2571
	/*
	 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
	 * may be holding this pci_dev's device lock.
	 */
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2572
	nvme_get_ctrl(&dev->ctrl);
2573
	nvme_dev_disable(dev, false);
2574
	nvme_kill_queues(&dev->ctrl);
2575
	if (!queue_work(nvme_wq, &dev->remove_work))
2576 2577 2578
		nvme_put_ctrl(&dev->ctrl);
}

2579
static void nvme_reset_work(struct work_struct *work)
2580
{
2581 2582
	struct nvme_dev *dev =
		container_of(work, struct nvme_dev, ctrl.reset_work);
2583
	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2584
	int result;
2585

2586 2587
	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
		result = -ENODEV;
2588
		goto out;
2589
	}
2590

2591 2592 2593 2594
	/*
	 * If we're called to reset a live controller first shut it down before
	 * moving on.
	 */
2595
	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2596
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2597
	nvme_sync_queues(&dev->ctrl);
2598

2599
	mutex_lock(&dev->shutdown_lock);
2600
	result = nvme_pci_enable(dev);
2601
	if (result)
2602
		goto out_unlock;
2603

2604
	result = nvme_pci_configure_admin_queue(dev);
2605
	if (result)
2606
		goto out_unlock;
2607

K
Keith Busch 已提交
2608 2609
	result = nvme_alloc_admin_tags(dev);
	if (result)
2610
		goto out_unlock;
2611

2612 2613 2614 2615
	/*
	 * Limit the max command size to prevent iod->sg allocations going
	 * over a single page.
	 */
2616 2617
	dev->ctrl.max_hw_sectors = min_t(u32,
		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2618
	dev->ctrl.max_segments = NVME_MAX_SEGS;
2619 2620 2621 2622 2623 2624

	/*
	 * Don't limit the IOMMU merged segment size.
	 */
	dma_set_max_seg_size(dev->dev, 0xffffffff);

2625 2626 2627 2628 2629 2630 2631 2632 2633
	mutex_unlock(&dev->shutdown_lock);

	/*
	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
	 * initializing procedure here.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller CONNECTING\n");
2634
		result = -EBUSY;
2635 2636
		goto out;
	}
2637

2638 2639 2640 2641 2642 2643
	/*
	 * We do not support an SGL for metadata (yet), so we are limited to a
	 * single integrity segment for the separate metadata pointer.
	 */
	dev->ctrl.max_integrity_segments = 1;

2644 2645
	result = nvme_init_identify(&dev->ctrl);
	if (result)
2646
		goto out;
2647

2648 2649 2650 2651 2652 2653 2654 2655 2656
	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
		if (!dev->ctrl.opal_dev)
			dev->ctrl.opal_dev =
				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
		else if (was_suspend)
			opal_unlock_from_suspend(dev->ctrl.opal_dev);
	} else {
		free_opal_dev(dev->ctrl.opal_dev);
		dev->ctrl.opal_dev = NULL;
2657
	}
2658

2659 2660 2661 2662 2663 2664 2665
	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
		result = nvme_dbbuf_dma_alloc(dev);
		if (result)
			dev_warn(dev->dev,
				 "unable to allocate dma for dbbuf\n");
	}

2666 2667 2668 2669 2670
	if (dev->ctrl.hmpre) {
		result = nvme_setup_host_mem(dev);
		if (result < 0)
			goto out;
	}
2671

2672
	result = nvme_setup_io_queues(dev);
2673
	if (result)
2674
		goto out;
2675

2676 2677 2678 2679
	/*
	 * Keep the controller around but remove all namespaces if we don't have
	 * any working I/O queue.
	 */
2680
	if (dev->online_queues < 2) {
2681
		dev_warn(dev->ctrl.device, "IO queues not created\n");
2682
		nvme_kill_queues(&dev->ctrl);
2683
		nvme_remove_namespaces(&dev->ctrl);
2684
		nvme_free_tagset(dev);
2685
	} else {
2686
		nvme_start_queues(&dev->ctrl);
K
Keith Busch 已提交
2687
		nvme_wait_freeze(&dev->ctrl);
K
Keith Busch 已提交
2688
		nvme_dev_add(dev);
K
Keith Busch 已提交
2689
		nvme_unfreeze(&dev->ctrl);
2690 2691
	}

2692 2693 2694 2695
	/*
	 * If only admin queue live, keep it to do further investigation or
	 * recovery.
	 */
K
Keith Busch 已提交
2696
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2697
		dev_warn(dev->ctrl.device,
K
Keith Busch 已提交
2698
			"failed to mark controller live state\n");
2699
		result = -ENODEV;
2700 2701
		goto out;
	}
2702

2703
	nvme_start_ctrl(&dev->ctrl);
2704
	return;
2705

2706 2707
 out_unlock:
	mutex_unlock(&dev->shutdown_lock);
2708
 out:
2709 2710 2711 2712
	if (result)
		dev_warn(dev->ctrl.device,
			 "Removing after probe failure status: %d\n", result);
	nvme_remove_dead_ctrl(dev);
2713 2714
}

2715
static void nvme_remove_dead_ctrl_work(struct work_struct *work)
K
Keith Busch 已提交
2716
{
2717
	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2718
	struct pci_dev *pdev = to_pci_dev(dev->dev);
K
Keith Busch 已提交
2719 2720

	if (pci_get_drvdata(pdev))
K
Keith Busch 已提交
2721
		device_release_driver(&pdev->dev);
2722
	nvme_put_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2723 2724
}

2725
static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
T
Tejun Heo 已提交
2726
{
2727
	*val = readl(to_nvme_dev(ctrl)->bar + off);
2728
	return 0;
T
Tejun Heo 已提交
2729 2730
}

2731
static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2732
{
2733 2734 2735
	writel(val, to_nvme_dev(ctrl)->bar + off);
	return 0;
}
2736

2737 2738
static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
{
2739
	*val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
2740
	return 0;
2741 2742
}

2743 2744 2745 2746
static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);

2747
	return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
2748 2749
}

2750
static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
M
Ming Lin 已提交
2751
	.name			= "pcie",
2752
	.module			= THIS_MODULE,
2753 2754
	.flags			= NVME_F_METADATA_SUPPORTED |
				  NVME_F_PCI_P2PDMA,
2755
	.reg_read32		= nvme_pci_reg_read32,
2756
	.reg_write32		= nvme_pci_reg_write32,
2757
	.reg_read64		= nvme_pci_reg_read64,
2758
	.free_ctrl		= nvme_pci_free_ctrl,
2759
	.submit_async_event	= nvme_pci_submit_async_event,
2760
	.get_address		= nvme_pci_get_address,
2761
};
2762

2763 2764 2765 2766
static int nvme_dev_map(struct nvme_dev *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2767
	if (pci_request_mem_regions(pdev, "nvme"))
2768 2769
		return -ENODEV;

2770
	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2771 2772
		goto release;

M
Max Gurtovoy 已提交
2773
	return 0;
2774
  release:
M
Max Gurtovoy 已提交
2775 2776
	pci_release_mem_regions(pdev);
	return -ENODEV;
2777 2778
}

2779
static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
{
	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
		/*
		 * Several Samsung devices seem to drop off the PCIe bus
		 * randomly when APST is on and uses the deepest sleep state.
		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
		 * 950 PRO 256GB", but it seems to be restricted to two Dell
		 * laptops.
		 */
		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
			return NVME_QUIRK_NO_DEEPEST_PS;
2794 2795 2796
	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
		/*
		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2797 2798 2799
		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
		 * within few minutes after bootup on a Coffee Lake board -
		 * ASUS PRIME Z370-A
2800 2801
		 */
		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2802 2803
		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
2804
			return NVME_QUIRK_NO_APST;
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	} else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
		    pdev->device == 0xa808 || pdev->device == 0xa809)) ||
		   (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
		/*
		 * Forcing to use host managed nvme power settings for
		 * lowest idle power with quick resume latency on
		 * Samsung and Toshiba SSDs based on suspend behavior
		 * on Coffee Lake board for LENOVO C640
		 */
		if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
		     dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
			return NVME_QUIRK_SIMPLE_SUSPEND;
2817 2818 2819 2820 2821
	}

	return 0;
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
#ifdef CONFIG_ACPI
static bool nvme_acpi_storage_d3(struct pci_dev *dev)
{
	struct acpi_device *adev;
	struct pci_dev *root;
	acpi_handle handle;
	acpi_status status;
	u8 val;

	/*
	 * Look for _DSD property specifying that the storage device on the port
	 * must use D3 to support deep platform power savings during
	 * suspend-to-idle.
	 */
	root = pcie_find_root_port(dev);
	if (!root)
		return false;

	adev = ACPI_COMPANION(&root->dev);
	if (!adev)
		return false;

	/*
	 * The property is defined in the PXSX device for South complex ports
	 * and in the PEGP device for North complex ports.
	 */
	status = acpi_get_handle(adev->handle, "PXSX", &handle);
	if (ACPI_FAILURE(status)) {
		status = acpi_get_handle(adev->handle, "PEGP", &handle);
		if (ACPI_FAILURE(status))
			return false;
	}

	if (acpi_bus_get_device(handle, &adev))
		return false;

	if (fwnode_property_read_u8(acpi_fwnode_handle(adev), "StorageD3Enable",
			&val))
		return false;
	return val == 1;
}
#else
static inline bool nvme_acpi_storage_d3(struct pci_dev *dev)
{
	return false;
}
#endif /* CONFIG_ACPI */

2870 2871 2872
static void nvme_async_probe(void *data, async_cookie_t cookie)
{
	struct nvme_dev *dev = data;
2873

2874
	flush_work(&dev->ctrl.reset_work);
2875
	flush_work(&dev->ctrl.scan_work);
2876
	nvme_put_ctrl(&dev->ctrl);
2877 2878
}

2879
static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
M
Matthew Wilcox 已提交
2880
{
M
Matias Bjørling 已提交
2881
	int node, result = -ENOMEM;
M
Matthew Wilcox 已提交
2882
	struct nvme_dev *dev;
2883
	unsigned long quirks = id->driver_data;
2884
	size_t alloc_size;
M
Matthew Wilcox 已提交
2885

M
Matias Bjørling 已提交
2886 2887
	node = dev_to_node(&pdev->dev);
	if (node == NUMA_NO_NODE)
2888
		set_dev_node(&pdev->dev, first_memory_node);
M
Matias Bjørling 已提交
2889 2890

	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2891 2892
	if (!dev)
		return -ENOMEM;
2893

2894 2895 2896 2897 2898
	dev->nr_write_queues = write_queues;
	dev->nr_poll_queues = poll_queues;
	dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
	dev->queues = kcalloc_node(dev->nr_allocated_queues,
			sizeof(struct nvme_queue), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2899 2900 2901
	if (!dev->queues)
		goto free;

2902
	dev->dev = get_device(&pdev->dev);
K
Keith Busch 已提交
2903
	pci_set_drvdata(pdev, dev);
2904

2905 2906
	result = nvme_dev_map(dev);
	if (result)
2907
		goto put_pci;
2908

2909
	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
2910
	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
2911
	mutex_init(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2912

M
Matthew Wilcox 已提交
2913 2914
	result = nvme_setup_prp_pools(dev);
	if (result)
2915
		goto unmap;
2916

2917
	quirks |= check_vendor_combination_bug(pdev);
2918

2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
	if (!noacpi && nvme_acpi_storage_d3(pdev)) {
		/*
		 * Some systems use a bios work around to ask for D3 on
		 * platforms that support kernel managed suspend.
		 */
		dev_info(&pdev->dev,
			 "platform quirk: setting simple suspend\n");
		quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
	}

2929 2930 2931 2932
	/*
	 * Double check that our mempool alloc size will cover the biggest
	 * command we support.
	 */
2933
	alloc_size = nvme_pci_iod_alloc_size();
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
	WARN_ON_ONCE(alloc_size > PAGE_SIZE);

	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
						mempool_kfree,
						(void *) alloc_size,
						GFP_KERNEL, node);
	if (!dev->iod_mempool) {
		result = -ENOMEM;
		goto release_pools;
	}

2945 2946 2947 2948 2949
	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
			quirks);
	if (result)
		goto release_mempool;

2950 2951
	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));

2952
	nvme_reset_ctrl(&dev->ctrl);
2953
	async_schedule(nvme_async_probe, dev);
2954

M
Matthew Wilcox 已提交
2955 2956
	return 0;

2957 2958
 release_mempool:
	mempool_destroy(dev->iod_mempool);
2959
 release_pools:
M
Matthew Wilcox 已提交
2960
	nvme_release_prp_pools(dev);
2961 2962
 unmap:
	nvme_dev_unmap(dev);
K
Keith Busch 已提交
2963
 put_pci:
2964
	put_device(dev->dev);
M
Matthew Wilcox 已提交
2965 2966 2967 2968 2969 2970
 free:
	kfree(dev->queues);
	kfree(dev);
	return result;
}

2971
static void nvme_reset_prepare(struct pci_dev *pdev)
2972
{
K
Keith Busch 已提交
2973
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2974 2975 2976 2977 2978 2979 2980 2981

	/*
	 * We don't need to check the return value from waiting for the reset
	 * state as pci_dev device lock is held, making it impossible to race
	 * with ->remove().
	 */
	nvme_disable_prepare_reset(dev, false);
	nvme_sync_queues(&dev->ctrl);
2982
}
2983

2984 2985
static void nvme_reset_done(struct pci_dev *pdev)
{
2986
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2987 2988 2989

	if (!nvme_try_sched_reset(&dev->ctrl))
		flush_work(&dev->ctrl.reset_work);
2990 2991
}

2992 2993 2994
static void nvme_shutdown(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2995

2996
	nvme_disable_prepare_reset(dev, true);
2997 2998
}

2999 3000 3001 3002 3003
/*
 * The driver's remove may be called on a device in a partially initialized
 * state. This function must not have any dependencies on the device state in
 * order to proceed.
 */
3004
static void nvme_remove(struct pci_dev *pdev)
M
Matthew Wilcox 已提交
3005 3006
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
K
Keith Busch 已提交
3007

3008
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
K
Keith Busch 已提交
3009
	pci_set_drvdata(pdev, NULL);
3010

3011
	if (!pci_device_is_present(pdev)) {
3012
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
3013
		nvme_dev_disable(dev, true);
3014
		nvme_dev_remove_admin(dev);
3015
	}
3016

3017
	flush_work(&dev->ctrl.reset_work);
3018 3019
	nvme_stop_ctrl(&dev->ctrl);
	nvme_remove_namespaces(&dev->ctrl);
3020
	nvme_dev_disable(dev, true);
3021
	nvme_release_cmb(dev);
3022
	nvme_free_host_mem(dev);
M
Matias Bjørling 已提交
3023
	nvme_dev_remove_admin(dev);
3024
	nvme_free_queues(dev, 0);
K
Keith Busch 已提交
3025
	nvme_release_prp_pools(dev);
3026
	nvme_dev_unmap(dev);
3027
	nvme_uninit_ctrl(&dev->ctrl);
M
Matthew Wilcox 已提交
3028 3029
}

3030
#ifdef CONFIG_PM_SLEEP
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
{
	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
}

static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
{
	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
}

static int nvme_resume(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
	struct nvme_ctrl *ctrl = &ndev->ctrl;

3046
	if (ndev->last_ps == U32_MAX ||
3047
	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
3048
		return nvme_try_sched_reset(&ndev->ctrl);
3049 3050 3051
	return 0;
}

3052 3053 3054 3055
static int nvme_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);
3056 3057 3058
	struct nvme_ctrl *ctrl = &ndev->ctrl;
	int ret = -EBUSY;

3059 3060
	ndev->last_ps = U32_MAX;

3061 3062 3063 3064 3065 3066 3067
	/*
	 * The platform does not remove power for a kernel managed suspend so
	 * use host managed nvme power settings for lowest idle power if
	 * possible. This should have quicker resume latency than a full device
	 * shutdown.  But if the firmware is involved after the suspend or the
	 * device does not support any non-default power states, shut down the
	 * device fully.
3068 3069 3070 3071 3072
	 *
	 * If ASPM is not enabled for the device, shut down the device and allow
	 * the PCI bus layer to put it into D3 in order to take the PCIe link
	 * down, so as to allow the platform to achieve its minimum low-power
	 * state (which may not be possible if the link is up).
3073 3074 3075 3076 3077
	 *
	 * If a host memory buffer is enabled, shut down the device as the NVMe
	 * specification allows the device to access the host memory buffer in
	 * host DRAM from all power states, but hosts will fail access to DRAM
	 * during S3.
3078
	 */
3079
	if (pm_suspend_via_firmware() || !ctrl->npss ||
3080
	    !pcie_aspm_enabled(pdev) ||
3081
	    ndev->nr_host_mem_descs ||
3082 3083
	    (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
		return nvme_disable_prepare_reset(ndev, true);
3084 3085 3086 3087 3088

	nvme_start_freeze(ctrl);
	nvme_wait_freeze(ctrl);
	nvme_sync_queues(ctrl);

K
Keith Busch 已提交
3089
	if (ctrl->state != NVME_CTRL_LIVE)
3090 3091 3092 3093 3094 3095
		goto unfreeze;

	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
	if (ret < 0)
		goto unfreeze;

3096 3097 3098 3099 3100 3101 3102
	/*
	 * A saved state prevents pci pm from generically controlling the
	 * device's power. If we're using protocol specific settings, we don't
	 * want pci interfering.
	 */
	pci_save_state(pdev);

3103 3104 3105 3106 3107
	ret = nvme_set_power_state(ctrl, ctrl->npss);
	if (ret < 0)
		goto unfreeze;

	if (ret) {
3108 3109 3110
		/* discard the saved state */
		pci_load_saved_state(pdev, NULL);

3111 3112
		/*
		 * Clearing npss forces a controller reset on resume. The
3113
		 * correct value will be rediscovered then.
3114
		 */
3115
		ret = nvme_disable_prepare_reset(ndev, true);
3116 3117 3118 3119 3120 3121 3122 3123 3124 3125
		ctrl->npss = 0;
	}
unfreeze:
	nvme_unfreeze(ctrl);
	return ret;
}

static int nvme_simple_suspend(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3126

3127
	return nvme_disable_prepare_reset(ndev, true);
3128 3129
}

3130
static int nvme_simple_resume(struct device *dev)
3131 3132 3133 3134
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);

3135
	return nvme_try_sched_reset(&ndev->ctrl);
3136 3137
}

3138
static const struct dev_pm_ops nvme_dev_pm_ops = {
3139 3140 3141 3142 3143 3144 3145 3146
	.suspend	= nvme_suspend,
	.resume		= nvme_resume,
	.freeze		= nvme_simple_suspend,
	.thaw		= nvme_simple_resume,
	.poweroff	= nvme_simple_suspend,
	.restore	= nvme_simple_resume,
};
#endif /* CONFIG_PM_SLEEP */
M
Matthew Wilcox 已提交
3147

K
Keith Busch 已提交
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	/*
	 * A frozen channel requires a reset. When detected, this method will
	 * shutdown the controller to quiesce. The controller will be restarted
	 * after the slot reset through driver's slot_reset callback.
	 */
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
	case pci_channel_io_frozen:
K
Keith Busch 已提交
3162 3163
		dev_warn(dev->ctrl.device,
			"frozen state error detected, reset controller\n");
3164
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
3165 3166
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
K
Keith Busch 已提交
3167 3168
		dev_warn(dev->ctrl.device,
			"failure state error detected, request disconnect\n");
K
Keith Busch 已提交
3169 3170 3171 3172 3173 3174 3175 3176 3177
		return PCI_ERS_RESULT_DISCONNECT;
	}
	return PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

3178
	dev_info(dev->ctrl.device, "restart after slot reset\n");
K
Keith Busch 已提交
3179
	pci_restore_state(pdev);
3180
	nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
3181 3182 3183 3184 3185
	return PCI_ERS_RESULT_RECOVERED;
}

static void nvme_error_resume(struct pci_dev *pdev)
{
K
Keith Busch 已提交
3186 3187 3188
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	flush_work(&dev->ctrl.reset_work);
K
Keith Busch 已提交
3189 3190
}

3191
static const struct pci_error_handlers nvme_err_handler = {
M
Matthew Wilcox 已提交
3192 3193 3194
	.error_detected	= nvme_error_detected,
	.slot_reset	= nvme_slot_reset,
	.resume		= nvme_error_resume,
3195 3196
	.reset_prepare	= nvme_reset_prepare,
	.reset_done	= nvme_reset_done,
M
Matthew Wilcox 已提交
3197 3198
};

3199
static const struct pci_device_id nvme_id_table[] = {
3200
	{ PCI_VDEVICE(INTEL, 0x0953),	/* Intel 750/P3500/P3600/P3700 */
3201
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3202
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3203
	{ PCI_VDEVICE(INTEL, 0x0a53),	/* Intel P3520 */
3204
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3205
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3206
	{ PCI_VDEVICE(INTEL, 0x0a54),	/* Intel P4500/P4600 */
3207
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3208
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3209
	{ PCI_VDEVICE(INTEL, 0x0a55),	/* Dell Express Flash P4600 */
3210 3211
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3212
	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
3213
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3214
				NVME_QUIRK_MEDIUM_PRIO_SQ |
3215 3216
				NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3217 3218
	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3219
	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
3220 3221
		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3222 3223
	{ PCI_DEVICE(0x126f, 0x2263),	/* Silicon Motion unidentified */
		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST, },
3224 3225
	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3226 3227
	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3228 3229
	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3230 3231
	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3232 3233 3234
	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
3235 3236
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
C
Christoph Hellwig 已提交
3237 3238 3239 3240
	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
W
Wei Xu 已提交
3241 3242
	{ PCI_DEVICE(0x1d1d, 0x2601),	/* CNEX Granby */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
3243 3244
	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3245 3246 3247
	{ PCI_DEVICE(0x1cc1, 0x8201),   /* ADATA SX8200PNP 512GB */
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3248 3249
	{ PCI_DEVICE(0x1c5c, 0x1504),   /* SK Hynix PC400 */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3250 3251
	{ PCI_DEVICE(0x15b7, 0x2001),   /*  Sandisk Skyhawk */
		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3252 3253
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR },
3254
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
3255 3256
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
		.driver_data = NVME_QUIRK_SINGLE_VECTOR |
3257 3258
				NVME_QUIRK_128_BYTES_SQES |
				NVME_QUIRK_SHARED_TAGS },
3259 3260

	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
M
Matthew Wilcox 已提交
3261 3262 3263 3264 3265 3266 3267 3268
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, nvme_id_table);

static struct pci_driver nvme_driver = {
	.name		= "nvme",
	.id_table	= nvme_id_table,
	.probe		= nvme_probe,
3269
	.remove		= nvme_remove,
3270
	.shutdown	= nvme_shutdown,
3271
#ifdef CONFIG_PM_SLEEP
3272 3273 3274
	.driver		= {
		.pm	= &nvme_dev_pm_ops,
	},
3275
#endif
3276
	.sriov_configure = pci_sriov_configure_simple,
M
Matthew Wilcox 已提交
3277 3278 3279 3280 3281
	.err_handler	= &nvme_err_handler,
};

static int __init nvme_init(void)
{
3282 3283 3284
	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3285
	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3286

3287
	return pci_register_driver(&nvme_driver);
M
Matthew Wilcox 已提交
3288 3289 3290 3291 3292
}

static void __exit nvme_exit(void)
{
	pci_unregister_driver(&nvme_driver);
3293
	flush_workqueue(nvme_wq);
M
Matthew Wilcox 已提交
3294 3295 3296 3297
}

MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
MODULE_LICENSE("GPL");
3298
MODULE_VERSION("1.0");
M
Matthew Wilcox 已提交
3299 3300
module_init(nvme_init);
module_exit(nvme_exit);