intel-iommu.c 135.5 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21 22
#define pr_fmt(fmt)     "DMAR: " fmt

23 24
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
25
#include <linux/debugfs.h>
26
#include <linux/export.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
35
#include <linux/memory.h>
36
#include <linux/cpu.h>
M
mark gross 已提交
37
#include <linux/timer.h>
38
#include <linux/io.h>
K
Kay, Allen M 已提交
39
#include <linux/iova.h>
40
#include <linux/iommu.h>
K
Kay, Allen M 已提交
41
#include <linux/intel-iommu.h>
42
#include <linux/syscore_ops.h>
43
#include <linux/tboot.h>
44
#include <linux/dmi.h>
45
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
46
#include <linux/memblock.h>
A
Akinobu Mita 已提交
47
#include <linux/dma-contiguous.h>
48
#include <linux/crash_dump.h>
49
#include <asm/irq_remapping.h>
50
#include <asm/cacheflush.h>
51
#include <asm/iommu.h>
52

53 54
#include "irq_remapping.h"

F
Fenghua Yu 已提交
55 56 57
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

58
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
59
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
60
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
61
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
62 63 64 65 66 67 68

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
69
#define MAX_AGAW_WIDTH 64
70
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
71

72 73 74 75 76 77 78 79
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
80

81 82 83
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

84
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
85
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
86
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
87

88 89 90 91
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

110 111 112 113 114 115 116
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
117
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
118 119 120 121
}

static inline int width_to_agaw(int width)
{
122
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
149

150 151
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
152
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
153 154
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
175 176 177
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

178
static void __init check_tylersburg_isoch(void);
179 180
static int rwbf_quirk;

181 182 183 184 185 186
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

187 188 189 190 191 192 193
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
194 195
	u64	lo;
	u64	hi;
196 197 198
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
/*
 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
 * if marked present.
 */
static phys_addr_t root_entry_lctp(struct root_entry *re)
{
	if (!(re->lo & 1))
		return 0;

	return re->lo & VTD_PAGE_MASK;
}

/*
 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
 * if marked present.
 */
static phys_addr_t root_entry_uctp(struct root_entry *re)
{
	if (!(re->hi & 1))
		return 0;
219

220 221
	return re->hi & VTD_PAGE_MASK;
}
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
237

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
static inline void context_clear_pasid_enable(struct context_entry *context)
{
	context->lo &= ~(1ULL << 11);
}

static inline bool context_pasid_enabled(struct context_entry *context)
{
	return !!(context->lo & (1ULL << 11));
}

static inline void context_set_copied(struct context_entry *context)
{
	context->hi |= (1ull << 3);
}

static inline bool context_copied(struct context_entry *context)
{
	return !!(context->hi & (1ULL << 3));
}

static inline bool __context_present(struct context_entry *context)
259 260 261
{
	return (context->lo & 1);
}
262 263 264 265 266 267 268 269

static inline bool context_present(struct context_entry *context)
{
	return context_pasid_enabled(context) ?
	     __context_present(context) :
	     __context_present(context) && !context_copied(context);
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
290
	context->lo &= ~VTD_PAGE_MASK;
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

306 307 308 309 310
static inline int context_domain_id(struct context_entry *c)
{
	return((c->hi >> 8) & 0xffff);
}

311 312 313 314 315
static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
316

317 318 319 320 321
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
322 323
 * 8-10: available
 * 11: snoop behavior
324 325 326 327 328 329
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

330 331 332 333 334 335 336
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
337 338 339 340
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
341
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
342
#endif
343 344 345 346 347 348
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
349

350 351
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
352
	return (pte->val & DMA_PTE_LARGE_PAGE);
353 354
}

355 356 357 358 359
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

360 361 362 363 364 365
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
366 367
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
368

369 370
/*
 * Domain represents a virtual machine, more than one devices
371 372
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
373
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
374

375
/* si_domain contains mulitple devices */
376
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
377

378 379 380 381
#define for_each_domain_iommu(idx, domain)			\
	for (idx = 0; idx < g_num_of_iommus; idx++)		\
		if (domain->iommu_refcnt[idx])

382
struct dmar_domain {
383
	int	nid;			/* node id */
384 385 386 387

	unsigned	iommu_refcnt[DMAR_UNITS_SUPPORTED];
					/* Refcount of devices per iommu */

388

389 390 391 392
	u16		iommu_did[DMAR_UNITS_SUPPORTED];
					/* Domain ids per IOMMU. Use u16 since
					 * domain ids are 16 bit wide according
					 * to VT-d spec, section 9.3 */
393

394
	bool has_iotlb_device;
395
	struct list_head devices;	/* all devices' list */
396 397 398 399 400 401 402 403
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
404
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
405 406

	int		iommu_coherency;/* indicate coherency of iommu access */
407
	int		iommu_snooping; /* indicate snooping control feature*/
408
	int		iommu_count;	/* reference count of iommu */
409 410 411
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
412
	u64		max_addr;	/* maximum mapped address */
413 414 415

	struct iommu_domain domain;	/* generic domain data structure for
					   iommu core */
416 417
};

418 419 420 421
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
422
	u8 bus;			/* PCI bus number */
423
	u8 devfn;		/* PCI devfn number */
424 425 426 427 428 429 430
	u8 pasid_supported:3;
	u8 pasid_enabled:1;
	u8 pri_supported:1;
	u8 pri_enabled:1;
	u8 ats_supported:1;
	u8 ats_enabled:1;
	u8 ats_qdep;
431
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
432
	struct intel_iommu *iommu; /* IOMMU used by this device */
433 434 435
	struct dmar_domain *domain; /* pointer to domain */
};

436 437 438 439 440
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
441
	struct dmar_dev_scope *devices;	/* target devices */
442 443 444 445 446 447
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
448
	struct dmar_dev_scope *devices;	/* target devices */
449 450 451 452 453 454 455 456 457 458
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
459 460
static void flush_unmaps_timeout(unsigned long data);

461
struct deferred_flush_entry {
462
	unsigned long iova_pfn;
463
	unsigned long nrpages;
464 465 466
	struct dmar_domain *domain;
	struct page *freelist;
};
M
mark gross 已提交
467

468
#define HIGH_WATER_MARK 250
469
struct deferred_flush_table {
470
	int next;
471
	struct deferred_flush_entry entries[HIGH_WATER_MARK];
472 473
};

474 475 476 477 478 479
struct deferred_flush_data {
	spinlock_t lock;
	int timer_on;
	struct timer_list timer;
	long size;
	struct deferred_flush_table *tables;
480 481
};

482
DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
483

M
mark gross 已提交
484 485 486
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

487
static void domain_exit(struct dmar_domain *domain);
488
static void domain_remove_dev_info(struct dmar_domain *domain);
489 490
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev);
491
static void __dmar_remove_one_dev_info(struct device_domain_info *info);
492 493
static void domain_context_clear(struct intel_iommu *iommu,
				 struct device *dev);
494 495
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
496

497
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
498 499 500
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
501
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
502

503 504 505
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

506
static int dmar_map_gfx = 1;
507
static int dmar_forcedac;
M
mark gross 已提交
508
static int intel_iommu_strict;
509
static int intel_iommu_superpage = 1;
510
static int intel_iommu_ecs = 1;
511 512
static int intel_iommu_pasid28;
static int iommu_identity_mapping;
513

514 515 516
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
517

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
/* Broadwell and Skylake have broken ECS support — normal so-called "second
 * level" translation of DMA requests-without-PASID doesn't actually happen
 * unless you also set the NESTE bit in an extended context-entry. Which of
 * course means that SVM doesn't work because it's trying to do nested
 * translation of the physical addresses it finds in the process page tables,
 * through the IOVA->phys mapping found in the "second level" page tables.
 *
 * The VT-d specification was retroactively changed to change the definition
 * of the capability bits and pretend that Broadwell/Skylake never happened...
 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
 * for some reason it was the PASID capability bit which was redefined (from
 * bit 28 on BDW/SKL to bit 40 in future).
 *
 * So our test for ECS needs to eschew those implementations which set the old
 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
 * Unless we are working around the 'pasid28' limitations, that is, by putting
 * the device into passthrough mode for normal DMA and thus masking the bug.
 */
536
#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
537 538 539 540 541
			    (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
/* PASID support is thus enabled if ECS is enabled and *either* of the old
 * or new capability bits are set. */
#define pasid_enabled(iommu) (ecs_enabled(iommu) &&			\
			      (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
542

543 544 545
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

546 547 548 549
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

550
static const struct iommu_ops intel_iommu_ops;
551

552 553 554 555 556
static bool translation_pre_enabled(struct intel_iommu *iommu)
{
	return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
}

557 558 559 560 561
static void clear_translation_pre_enabled(struct intel_iommu *iommu)
{
	iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
}

562 563 564 565 566 567 568 569 570
static void init_translation_status(struct intel_iommu *iommu)
{
	u32 gsts;

	gsts = readl(iommu->reg + DMAR_GSTS_REG);
	if (gsts & DMA_GSTS_TES)
		iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
}

571 572 573 574 575 576
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

577 578 579 580 581
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
582 583
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
584
			pr_info("IOMMU enabled\n");
585
		} else if (!strncmp(str, "off", 3)) {
586
			dmar_disabled = 1;
J
Joerg Roedel 已提交
587
			pr_info("IOMMU disabled\n");
588 589
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
590
			pr_info("Disable GFX device mapping\n");
591
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
592
			pr_info("Forcing DAC for PCI devices\n");
593
			dmar_forcedac = 1;
M
mark gross 已提交
594
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
595
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
596
			intel_iommu_strict = 1;
597
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
598
			pr_info("Disable supported super page\n");
599
			intel_iommu_superpage = 0;
600 601 602 603
		} else if (!strncmp(str, "ecs_off", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable extended context table support\n");
			intel_iommu_ecs = 0;
604 605 606 607 608
		} else if (!strncmp(str, "pasid28", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: enable pre-production PASID support\n");
			intel_iommu_pasid28 = 1;
			iommu_identity_mapping |= IDENTMAP_GFX;
609 610 611 612 613 614 615 616 617 618 619 620 621
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

622 623
static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
{
624 625 626 627 628 629 630 631
	struct dmar_domain **domains;
	int idx = did >> 8;

	domains = iommu->domains[idx];
	if (!domains)
		return NULL;

	return domains[did & 0xff];
632 633 634 635 636
}

static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
			     struct dmar_domain *domain)
{
637 638 639 640 641 642 643 644 645 646 647 648 649
	struct dmar_domain **domains;
	int idx = did >> 8;

	if (!iommu->domains[idx]) {
		size_t size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
	}

	domains = iommu->domains[idx];
	if (WARN_ON(!domains))
		return;
	else
		domains[did & 0xff] = domain;
650 651
}

652
static inline void *alloc_pgtable_page(int node)
653
{
654 655
	struct page *page;
	void *vaddr = NULL;
656

657 658 659
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
660
	return vaddr;
661 662 663 664 665 666 667 668 669
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
670
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
671 672
}

K
Kay, Allen M 已提交
673
static void free_domain_mem(void *vaddr)
674 675 676 677 678 679
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
680
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
681 682 683 684 685 686 687
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

688 689 690 691 692
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

693 694 695 696 697
static inline int domain_type_is_si(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
}

698 699 700 701 702
static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
703

704 705 706 707 708 709 710 711
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
712
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
713 714 715 716 717
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
718
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
719 720 721 722 723 724 725 726
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

745
/* This functionin only returns single iommu in a domain */
746 747 748 749
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

750
	/* si_domain and vm domain should not get here. */
751
	BUG_ON(domain_type_is_vm_or_si(domain));
752 753 754
	for_each_domain_iommu(iommu_id, domain)
		break;

755 756 757 758 759 760
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
761 762
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
763 764
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
765 766
	bool found = false;
	int i;
767

768
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
769

770
	for_each_domain_iommu(i, domain) {
771
		found = true;
W
Weidong Han 已提交
772 773 774 775 776
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
777 778 779 780 781 782 783 784 785 786 787 788
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
789 790
}

791
static int domain_update_iommu_snooping(struct intel_iommu *skip)
792
{
793 794 795
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
796

797 798 799 800 801 802 803
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
804 805
		}
	}
806 807 808
	rcu_read_unlock();

	return ret;
809 810
}

811
static int domain_update_iommu_superpage(struct intel_iommu *skip)
812
{
813
	struct dmar_drhd_unit *drhd;
814
	struct intel_iommu *iommu;
815
	int mask = 0xf;
816 817

	if (!intel_iommu_superpage) {
818
		return 0;
819 820
	}

821
	/* set iommu_superpage to the smallest common denominator */
822
	rcu_read_lock();
823
	for_each_active_iommu(iommu, drhd) {
824 825 826 827
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
828 829
		}
	}
830 831
	rcu_read_unlock();

832
	return fls(mask);
833 834
}

835 836 837 838
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
839 840
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
841 842
}

843 844 845 846 847 848 849
static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
						       u8 bus, u8 devfn, int alloc)
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

850
	entry = &root->lo;
851
	if (ecs_enabled(iommu)) {
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

877 878 879 880 881
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

882
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
883 884
{
	struct dmar_drhd_unit *drhd = NULL;
885
	struct intel_iommu *iommu;
886 887
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
888
	u16 segment = 0;
889 890
	int i;

891 892 893
	if (iommu_dummy(dev))
		return NULL;

894
	if (dev_is_pci(dev)) {
895 896
		struct pci_dev *pf_pdev;

897
		pdev = to_pci_dev(dev);
898 899 900 901
		/* VFs aren't listed in scope tables; we need to look up
		 * the PF instead to find the IOMMU. */
		pf_pdev = pci_physfn(pdev);
		dev = &pf_pdev->dev;
902
		segment = pci_domain_nr(pdev->bus);
903
	} else if (has_acpi_companion(dev))
904 905
		dev = &ACPI_COMPANION(dev)->dev;

906
	rcu_read_lock();
907
	for_each_active_iommu(iommu, drhd) {
908
		if (pdev && segment != drhd->segment)
909
			continue;
910

911
		for_each_active_dev_scope(drhd->devices,
912 913
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
914 915 916 917 918 919 920
				/* For a VF use its original BDF# not that of the PF
				 * which we used for the IOMMU lookup. Strictly speaking
				 * we could do this for all PCI devices; we only need to
				 * get the BDF# from the scope table for ACPI matches. */
				if (pdev->is_virtfn)
					goto got_pdev;

921 922
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
923
				goto out;
924 925 926 927 928 929 930 931 932 933
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
934
		}
935

936 937 938 939
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
940
			goto out;
941
		}
942
	}
943
	iommu = NULL;
944
 out:
945
	rcu_read_unlock();
946

947
	return iommu;
948 949
}

W
Weidong Han 已提交
950 951 952 953 954 955 956
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

957 958 959
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
960
	int ret = 0;
961 962 963
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
964 965 966
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
967 968 969 970 971 972 973 974 975 976
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
977
	context = iommu_context_addr(iommu, bus, devfn, 0);
978
	if (context) {
979 980
		context_clear_entry(context);
		__iommu_flush_cache(iommu, context, sizeof(*context));
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
996
		context = iommu_context_addr(iommu, i, 0, 0);
997 998
		if (context)
			free_pgtable_page(context);
999

1000
		if (!ecs_enabled(iommu))
1001 1002 1003 1004 1005 1006
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

1007 1008 1009 1010 1011 1012 1013
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

1014
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
1015
				      unsigned long pfn, int *target_level)
1016 1017 1018
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
1019
	int offset;
1020 1021

	BUG_ON(!domain->pgd);
1022

1023
	if (!domain_pfn_supported(domain, pfn))
1024 1025 1026
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

1027 1028
	parent = domain->pgd;

1029
	while (1) {
1030 1031
		void *tmp_page;

1032
		offset = pfn_level_offset(pfn, level);
1033
		pte = &parent[offset];
1034
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
1035
			break;
1036
		if (level == *target_level)
1037 1038
			break;

1039
		if (!dma_pte_present(pte)) {
1040 1041
			uint64_t pteval;

1042
			tmp_page = alloc_pgtable_page(domain->nid);
1043

1044
			if (!tmp_page)
1045
				return NULL;
1046

1047
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
1048
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
1049
			if (cmpxchg64(&pte->val, 0ULL, pteval))
1050 1051
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
1052
			else
1053
				domain_flush_cache(domain, pte, sizeof(*pte));
1054
		}
1055 1056 1057
		if (level == 1)
			break;

1058
		parent = phys_to_virt(dma_pte_addr(pte));
1059 1060 1061
		level--;
	}

1062 1063 1064
	if (!*target_level)
		*target_level = level;

1065 1066 1067
	return pte;
}

1068

1069
/* return address's pte at specific level */
1070 1071
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
1072
					 int level, int *large_page)
1073 1074 1075 1076 1077 1078 1079
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
1080
		offset = pfn_level_offset(pfn, total);
1081 1082 1083 1084
		pte = &parent[offset];
		if (level == total)
			return pte;

1085 1086
		if (!dma_pte_present(pte)) {
			*large_page = total;
1087
			break;
1088 1089
		}

1090
		if (dma_pte_superpage(pte)) {
1091 1092 1093 1094
			*large_page = total;
			return pte;
		}

1095
		parent = phys_to_virt(dma_pte_addr(pte));
1096 1097 1098 1099 1100 1101
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
1102
static void dma_pte_clear_range(struct dmar_domain *domain,
1103 1104
				unsigned long start_pfn,
				unsigned long last_pfn)
1105
{
1106
	unsigned int large_page = 1;
1107
	struct dma_pte *first_pte, *pte;
1108

1109 1110
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1111
	BUG_ON(start_pfn > last_pfn);
1112

1113
	/* we don't need lock here; nobody else touches the iova range */
1114
	do {
1115 1116
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
1117
		if (!pte) {
1118
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
1119 1120
			continue;
		}
1121
		do {
1122
			dma_clear_pte(pte);
1123
			start_pfn += lvl_to_nr_pages(large_page);
1124
			pte++;
1125 1126
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

1127 1128
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
1129 1130

	} while (start_pfn && start_pfn <= last_pfn);
1131 1132
}

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
1156
		      last_pfn < level_pfn + level_size(level) - 1)) {
1157 1158 1159 1160 1161 1162 1163 1164 1165
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

1166
/* clear last level (leaf) ptes and free page table pages. */
1167
static void dma_pte_free_pagetable(struct dmar_domain *domain,
1168 1169
				   unsigned long start_pfn,
				   unsigned long last_pfn)
1170
{
1171 1172
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1173
	BUG_ON(start_pfn > last_pfn);
1174

1175 1176
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1177
	/* We don't need lock here; nobody else touches the iova range */
1178 1179
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
1180

1181
	/* free pgd */
1182
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1183 1184 1185 1186 1187
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1207 1208
	pte = page_address(pg);
	do {
1209 1210 1211
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1212 1213
		pte++;
	} while (!first_pte_in_page(pte));
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
1270 1271 1272
static struct page *domain_unmap(struct dmar_domain *domain,
				 unsigned long start_pfn,
				 unsigned long last_pfn)
1273 1274 1275
{
	struct page *freelist = NULL;

1276 1277
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

1296
static void dma_free_pagelist(struct page *freelist)
1297 1298 1299 1300 1301 1302 1303 1304 1305
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1306 1307 1308 1309 1310 1311
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1312
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1313
	if (!root) {
J
Joerg Roedel 已提交
1314
		pr_err("Allocating root entry for %s failed\n",
1315
			iommu->name);
1316
		return -ENOMEM;
1317
	}
1318

F
Fenghua Yu 已提交
1319
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1330
	u64 addr;
1331
	u32 sts;
1332 1333
	unsigned long flag;

1334
	addr = virt_to_phys(iommu->root_entry);
1335
	if (ecs_enabled(iommu))
1336
		addr |= DMA_RTADDR_RTT;
1337

1338
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1339
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1340

1341
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1342 1343 1344

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1345
		      readl, (sts & DMA_GSTS_RTPS), sts);
1346

1347
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1348 1349 1350 1351 1352 1353 1354
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1355
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1356 1357
		return;

1358
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1359
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1360 1361 1362

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1363
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1364

1365
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1366 1367 1368
}

/* return value determine if we need a write buffer flush */
1369 1370 1371
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1392
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1393 1394 1395 1396 1397 1398
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1399
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1400 1401 1402
}

/* return value determine if we need a write buffer flush */
1403 1404
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1420
		/* IH bit is passed in as part of address */
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1438
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1439 1440 1441 1442 1443 1444 1445 1446 1447
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1448
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1449 1450 1451

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1452
		pr_err("Flush IOTLB failed\n");
1453
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1454
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1455 1456
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1457 1458
}

1459 1460 1461
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1462 1463 1464
{
	struct device_domain_info *info;

1465 1466
	assert_spin_locked(&device_domain_lock);

Y
Yu Zhao 已提交
1467 1468 1469 1470
	if (!iommu->qi)
		return NULL;

	list_for_each_entry(info, &domain->devices, link)
1471 1472
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1473 1474
			if (info->ats_supported && info->dev)
				return info;
Y
Yu Zhao 已提交
1475 1476 1477
			break;
		}

1478
	return NULL;
Y
Yu Zhao 已提交
1479 1480
}

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
static void domain_update_iotlb(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	bool has_iotlb_device = false;

	assert_spin_locked(&device_domain_lock);

	list_for_each_entry(info, &domain->devices, link) {
		struct pci_dev *pdev;

		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (pdev->ats_enabled) {
			has_iotlb_device = true;
			break;
		}
	}

	domain->has_iotlb_device = has_iotlb_device;
}

Y
Yu Zhao 已提交
1504
static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1505
{
1506 1507
	struct pci_dev *pdev;

1508 1509
	assert_spin_locked(&device_domain_lock);

1510
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1511 1512
		return;

1513 1514
	pdev = to_pci_dev(info->dev);

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
#ifdef CONFIG_INTEL_IOMMU_SVM
	/* The PCIe spec, in its wisdom, declares that the behaviour of
	   the device if you enable PASID support after ATS support is
	   undefined. So always enable PASID support on devices which
	   have it, even if we can't yet know if we're ever going to
	   use it. */
	if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
		info->pasid_enabled = 1;

	if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
		info->pri_enabled = 1;
#endif
	if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
		info->ats_enabled = 1;
1529
		domain_update_iotlb(info->domain);
1530 1531
		info->ats_qdep = pci_ats_queue_depth(pdev);
	}
Y
Yu Zhao 已提交
1532 1533 1534 1535
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1536 1537
	struct pci_dev *pdev;

1538 1539
	assert_spin_locked(&device_domain_lock);

1540
	if (!dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1541 1542
		return;

1543 1544 1545 1546 1547
	pdev = to_pci_dev(info->dev);

	if (info->ats_enabled) {
		pci_disable_ats(pdev);
		info->ats_enabled = 0;
1548
		domain_update_iotlb(info->domain);
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	}
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (info->pri_enabled) {
		pci_disable_pri(pdev);
		info->pri_enabled = 0;
	}
	if (info->pasid_enabled) {
		pci_disable_pasid(pdev);
		info->pasid_enabled = 0;
	}
#endif
Y
Yu Zhao 已提交
1560 1561 1562 1563 1564 1565 1566 1567 1568
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

1569 1570 1571
	if (!domain->has_iotlb_device)
		return;

Y
Yu Zhao 已提交
1572 1573
	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1574
		if (!info->ats_enabled)
Y
Yu Zhao 已提交
1575 1576 1577
			continue;

		sid = info->bus << 8 | info->devfn;
1578
		qdep = info->ats_qdep;
Y
Yu Zhao 已提交
1579 1580 1581 1582 1583
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1584 1585 1586 1587
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
				  struct dmar_domain *domain,
				  unsigned long pfn, unsigned int pages,
				  int ih, int map)
1588
{
1589
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1590
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1591
	u16 did = domain->iommu_did[iommu->seq_id];
1592 1593 1594

	BUG_ON(pages == 0);

1595 1596
	if (ih)
		ih = 1 << 6;
1597
	/*
1598 1599
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1600 1601 1602
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1603 1604
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1605
						DMA_TLB_DSI_FLUSH);
1606
	else
1607
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1608
						DMA_TLB_PSI_FLUSH);
1609 1610

	/*
1611 1612
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1613
	 */
1614
	if (!cap_caching_mode(iommu->cap) || !map)
1615 1616
		iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
				      addr, mask);
1617 1618
}

M
mark gross 已提交
1619 1620 1621 1622 1623
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1624
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1625 1626 1627 1628 1629 1630 1631 1632
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1633
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1634 1635
}

1636
static void iommu_enable_translation(struct intel_iommu *iommu)
1637 1638 1639 1640
{
	u32 sts;
	unsigned long flags;

1641
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1642 1643
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1644 1645 1646

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1647
		      readl, (sts & DMA_GSTS_TES), sts);
1648

1649
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1650 1651
}

1652
static void iommu_disable_translation(struct intel_iommu *iommu)
1653 1654 1655 1656
{
	u32 sts;
	unsigned long flag;

1657
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1658 1659 1660 1661 1662
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1663
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1664

1665
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1666 1667
}

1668

1669 1670
static int iommu_init_domains(struct intel_iommu *iommu)
{
1671 1672
	u32 ndomains, nlongs;
	size_t size;
1673 1674

	ndomains = cap_ndoms(iommu->cap);
1675
	pr_debug("%s: Number of Domains supported <%d>\n",
J
Joerg Roedel 已提交
1676
		 iommu->name, ndomains);
1677 1678
	nlongs = BITS_TO_LONGS(ndomains);

1679 1680
	spin_lock_init(&iommu->lock);

1681 1682
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1683 1684
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1685 1686
		return -ENOMEM;
	}
1687

1688
	size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
1689 1690 1691 1692 1693 1694 1695 1696
	iommu->domains = kzalloc(size, GFP_KERNEL);

	if (iommu->domains) {
		size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[0] = kzalloc(size, GFP_KERNEL);
	}

	if (!iommu->domains || !iommu->domains[0]) {
J
Joerg Roedel 已提交
1697 1698
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1699
		kfree(iommu->domain_ids);
1700
		kfree(iommu->domains);
1701
		iommu->domain_ids = NULL;
1702
		iommu->domains    = NULL;
1703 1704 1705
		return -ENOMEM;
	}

1706 1707


1708
	/*
1709 1710 1711 1712
	 * If Caching mode is set, then invalid translations are tagged
	 * with domain-id 0, hence we need to pre-allocate it. We also
	 * use domain-id 0 as a marker for non-allocated domain-id, so
	 * make sure it is not used for a real domain.
1713
	 */
1714 1715
	set_bit(0, iommu->domain_ids);

1716 1717 1718
	return 0;
}

1719
static void disable_dmar_iommu(struct intel_iommu *iommu)
1720
{
1721
	struct device_domain_info *info, *tmp;
1722
	unsigned long flags;
1723

1724 1725
	if (!iommu->domains || !iommu->domain_ids)
		return;
1726

1727
	spin_lock_irqsave(&device_domain_lock, flags);
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
	list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
		struct dmar_domain *domain;

		if (info->iommu != iommu)
			continue;

		if (!info->dev || !info->domain)
			continue;

		domain = info->domain;

1739
		dmar_remove_one_dev_info(domain, info->dev);
1740 1741 1742

		if (!domain_type_is_vm_or_si(domain))
			domain_exit(domain);
1743
	}
1744
	spin_unlock_irqrestore(&device_domain_lock, flags);
1745 1746 1747

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1748
}
1749

1750 1751 1752
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
1753
		int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
1754 1755 1756 1757
		int i;

		for (i = 0; i < elems; i++)
			kfree(iommu->domains[i]);
1758 1759 1760 1761 1762
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1763

W
Weidong Han 已提交
1764 1765
	g_iommus[iommu->seq_id] = NULL;

1766 1767
	/* free context mapping */
	free_context_table(iommu);
1768 1769

#ifdef CONFIG_INTEL_IOMMU_SVM
1770 1771 1772
	if (pasid_enabled(iommu)) {
		if (ecap_prs(iommu->ecap))
			intel_svm_finish_prq(iommu);
1773
		intel_svm_free_pasid_tables(iommu);
1774
	}
1775
#endif
1776 1777
}

1778
static struct dmar_domain *alloc_domain(int flags)
1779 1780 1781 1782 1783 1784 1785
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1786
	memset(domain, 0, sizeof(*domain));
1787
	domain->nid = -1;
1788
	domain->flags = flags;
1789
	domain->has_iotlb_device = false;
1790
	INIT_LIST_HEAD(&domain->devices);
1791 1792 1793 1794

	return domain;
}

1795 1796
/* Must be called with iommu->lock */
static int domain_attach_iommu(struct dmar_domain *domain,
1797 1798
			       struct intel_iommu *iommu)
{
1799
	unsigned long ndomains;
1800
	int num;
1801

1802
	assert_spin_locked(&device_domain_lock);
1803
	assert_spin_locked(&iommu->lock);
1804

1805 1806 1807
	domain->iommu_refcnt[iommu->seq_id] += 1;
	domain->iommu_count += 1;
	if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1808
		ndomains = cap_ndoms(iommu->cap);
1809 1810 1811 1812 1813 1814
		num      = find_first_zero_bit(iommu->domain_ids, ndomains);

		if (num >= ndomains) {
			pr_err("%s: No free domain ids\n", iommu->name);
			domain->iommu_refcnt[iommu->seq_id] -= 1;
			domain->iommu_count -= 1;
1815
			return -ENOSPC;
1816
		}
1817

1818 1819 1820 1821 1822
		set_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, domain);

		domain->iommu_did[iommu->seq_id] = num;
		domain->nid			 = iommu->node;
1823 1824 1825

		domain_update_iommu_cap(domain);
	}
1826

1827
	return 0;
1828 1829 1830 1831 1832
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
1833 1834
	int num, count = INT_MAX;

1835
	assert_spin_locked(&device_domain_lock);
1836
	assert_spin_locked(&iommu->lock);
1837

1838 1839 1840
	domain->iommu_refcnt[iommu->seq_id] -= 1;
	count = --domain->iommu_count;
	if (domain->iommu_refcnt[iommu->seq_id] == 0) {
1841 1842 1843
		num = domain->iommu_did[iommu->seq_id];
		clear_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, NULL);
1844 1845

		domain_update_iommu_cap(domain);
1846
		domain->iommu_did[iommu->seq_id] = 0;
1847 1848 1849 1850 1851
	}

	return count;
}

1852
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1853
static struct lock_class_key reserved_rbtree_key;
1854

1855
static int dmar_init_reserved_ranges(void)
1856 1857 1858 1859 1860
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1861 1862
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1863

M
Mark Gross 已提交
1864 1865 1866
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1867 1868 1869
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1870
	if (!iova) {
J
Joerg Roedel 已提交
1871
		pr_err("Reserve IOAPIC range failed\n");
1872 1873
		return -ENODEV;
	}
1874 1875 1876 1877 1878 1879 1880 1881 1882

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1883 1884 1885
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1886
			if (!iova) {
J
Joerg Roedel 已提交
1887
				pr_err("Reserve iova failed\n");
1888 1889
				return -ENODEV;
			}
1890 1891
		}
	}
1892
	return 0;
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

1914 1915
static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
		       int guest_width)
1916 1917 1918 1919
{
	int adjust_width, agaw;
	unsigned long sagaw;

1920 1921
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1933
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1934 1935 1936 1937 1938 1939
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1940 1941 1942 1943 1944
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1945 1946 1947 1948 1949
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1950 1951 1952 1953 1954
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1955
	domain->nid = iommu->node;
1956

1957
	/* always allocate the top pgd */
1958
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1959 1960
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1961
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1962 1963 1964 1965 1966
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1967
	struct page *freelist = NULL;
1968 1969 1970 1971 1972

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1973
	/* Flush any lazy unmaps that may reference this domain */
1974 1975 1976 1977 1978 1979
	if (!intel_iommu_strict) {
		int cpu;

		for_each_possible_cpu(cpu)
			flush_unmaps_timeout(cpu);
	}
1980

1981 1982
	/* Remove associated devices and clear attached or cached domains */
	rcu_read_lock();
1983
	domain_remove_dev_info(domain);
1984
	rcu_read_unlock();
1985

1986 1987 1988
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1989
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1990

1991 1992
	dma_free_pagelist(freelist);

1993 1994 1995
	free_domain_mem(domain);
}

1996 1997
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
1998
				      u8 bus, u8 devfn)
1999
{
2000
	u16 did = domain->iommu_did[iommu->seq_id];
2001 2002
	int translation = CONTEXT_TT_MULTI_LEVEL;
	struct device_domain_info *info = NULL;
2003 2004
	struct context_entry *context;
	unsigned long flags;
2005
	struct dma_pte *pgd;
2006
	int ret, agaw;
2007

2008 2009
	WARN_ON(did == 0);

2010 2011
	if (hw_pass_through && domain_type_is_si(domain))
		translation = CONTEXT_TT_PASS_THROUGH;
2012 2013 2014

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
2015

2016
	BUG_ON(!domain->pgd);
W
Weidong Han 已提交
2017

2018 2019 2020 2021
	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -ENOMEM;
2022
	context = iommu_context_addr(iommu, bus, devfn, 1);
2023
	if (!context)
2024
		goto out_unlock;
2025

2026 2027 2028
	ret = 0;
	if (context_present(context))
		goto out_unlock;
2029

2030 2031
	pgd = domain->pgd;

2032
	context_clear_entry(context);
2033
	context_set_domain_id(context, did);
2034

2035 2036 2037 2038
	/*
	 * Skip top levels of page tables for iommu which has less agaw
	 * than default.  Unnecessary for PT mode.
	 */
Y
Yu Zhao 已提交
2039
	if (translation != CONTEXT_TT_PASS_THROUGH) {
2040
		for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
2041
			ret = -ENOMEM;
2042
			pgd = phys_to_virt(dma_pte_addr(pgd));
2043 2044
			if (!dma_pte_present(pgd))
				goto out_unlock;
2045
		}
F
Fenghua Yu 已提交
2046

2047
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
2048 2049 2050 2051
		if (info && info->ats_supported)
			translation = CONTEXT_TT_DEV_IOTLB;
		else
			translation = CONTEXT_TT_MULTI_LEVEL;
2052

Y
Yu Zhao 已提交
2053 2054
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
2055 2056 2057 2058 2059 2060 2061
	} else {
		/*
		 * In pass through mode, AW must be programmed to
		 * indicate the largest AGAW value supported by
		 * hardware. And ASR is ignored by hardware.
		 */
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
2062
	}
F
Fenghua Yu 已提交
2063 2064

	context_set_translation_type(context, translation);
2065 2066
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
2067
	domain_flush_cache(domain, context, sizeof(*context));
2068

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
2080
		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
2081
	} else {
2082
		iommu_flush_write_buffer(iommu);
2083
	}
Y
Yu Zhao 已提交
2084
	iommu_enable_dev_iotlb(info);
2085

2086 2087 2088 2089 2090
	ret = 0;

out_unlock:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
2091

2092
	return ret;
2093 2094
}

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
2106
					  PCI_BUS_NUM(alias), alias & 0xff);
2107 2108
}

2109
static int
2110
domain_context_mapping(struct dmar_domain *domain, struct device *dev)
2111
{
2112
	struct intel_iommu *iommu;
2113
	u8 bus, devfn;
2114
	struct domain_context_mapping_data data;
2115

2116
	iommu = device_to_iommu(dev, &bus, &devfn);
2117 2118
	if (!iommu)
		return -ENODEV;
2119

2120
	if (!dev_is_pci(dev))
2121
		return domain_context_mapping_one(domain, iommu, bus, devfn);
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135

	data.domain = domain;
	data.iommu = iommu;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
2136 2137
}

2138
static int domain_context_mapped(struct device *dev)
2139
{
W
Weidong Han 已提交
2140
	struct intel_iommu *iommu;
2141
	u8 bus, devfn;
W
Weidong Han 已提交
2142

2143
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
2144 2145
	if (!iommu)
		return -ENODEV;
2146

2147 2148
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
2149

2150 2151
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
2152 2153
}

2154 2155 2156 2157 2158 2159 2160 2161
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

2190 2191 2192
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
2193 2194
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
2195
	phys_addr_t uninitialized_var(pteval);
2196
	unsigned long sg_res = 0;
2197 2198
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2199

2200
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2201 2202 2203 2204 2205 2206

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2207 2208
	if (!sg) {
		sg_res = nr_pages;
2209 2210 2211
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2212
	while (nr_pages > 0) {
2213 2214
		uint64_t tmp;

2215
		if (!sg_res) {
2216
			sg_res = aligned_nrpages(sg->offset, sg->length);
2217 2218
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
D
Dan Williams 已提交
2219
			pteval = page_to_phys(sg_page(sg)) | prot;
2220
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2221
		}
2222

2223
		if (!pte) {
2224 2225
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2226
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2227 2228
			if (!pte)
				return -ENOMEM;
2229
			/* It is large page*/
2230
			if (largepage_lvl > 1) {
2231 2232
				unsigned long nr_superpages, end_pfn;

2233
				pteval |= DMA_PTE_LARGE_PAGE;
2234
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
2235 2236 2237 2238

				nr_superpages = sg_res / lvl_pages;
				end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;

2239 2240
				/*
				 * Ensure that old small page tables are
2241
				 * removed to make room for superpage(s).
2242
				 */
2243
				dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
2244
			} else {
2245
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2246
			}
2247

2248 2249 2250 2251
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2252
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2253
		if (tmp) {
2254
			static int dumps = 5;
J
Joerg Roedel 已提交
2255 2256
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2257 2258 2259 2260 2261 2262
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2286
		pte++;
2287 2288
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2289 2290 2291 2292
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2293 2294

		if (!sg_res && nr_pages)
2295 2296 2297 2298 2299
			sg = sg_next(sg);
	}
	return 0;
}

2300 2301 2302
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2303
{
2304 2305
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2306

2307 2308 2309 2310 2311
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2312 2313
}

2314
static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
2315
{
2316 2317
	if (!iommu)
		return;
2318 2319 2320

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2321
					   DMA_CCMD_GLOBAL_INVL);
2322
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2323 2324
}

2325 2326 2327 2328 2329 2330
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2331
		info->dev->archdata.iommu = NULL;
2332 2333
}

2334 2335
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2336
	struct device_domain_info *info, *tmp;
2337
	unsigned long flags;
2338 2339

	spin_lock_irqsave(&device_domain_lock, flags);
2340
	list_for_each_entry_safe(info, tmp, &domain->devices, link)
2341
		__dmar_remove_one_dev_info(info);
2342 2343 2344 2345 2346
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2347
 * Note: we use struct device->archdata.iommu stores the info
2348
 */
2349
static struct dmar_domain *find_domain(struct device *dev)
2350 2351 2352 2353
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2354
	info = dev->archdata.iommu;
2355 2356 2357 2358 2359
	if (info)
		return info->domain;
	return NULL;
}

2360
static inline struct device_domain_info *
2361 2362 2363 2364 2365
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2366
		if (info->iommu->segment == segment && info->bus == bus &&
2367
		    info->devfn == devfn)
2368
			return info;
2369 2370 2371 2372

	return NULL;
}

2373 2374 2375 2376
static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
						    int bus, int devfn,
						    struct device *dev,
						    struct dmar_domain *domain)
2377
{
2378
	struct dmar_domain *found = NULL;
2379 2380
	struct device_domain_info *info;
	unsigned long flags;
2381
	int ret;
2382 2383 2384

	info = alloc_devinfo_mem();
	if (!info)
2385
		return NULL;
2386 2387 2388

	info->bus = bus;
	info->devfn = devfn;
2389 2390 2391
	info->ats_supported = info->pasid_supported = info->pri_supported = 0;
	info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
	info->ats_qdep = 0;
2392 2393
	info->dev = dev;
	info->domain = domain;
2394
	info->iommu = iommu;
2395

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	if (dev && dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(info->dev);

		if (ecap_dev_iotlb_support(iommu->ecap) &&
		    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
		    dmar_find_matched_atsr_unit(pdev))
			info->ats_supported = 1;

		if (ecs_enabled(iommu)) {
			if (pasid_enabled(iommu)) {
				int features = pci_pasid_features(pdev);
				if (features >= 0)
					info->pasid_supported = features | 1;
			}

			if (info->ats_supported && ecap_prs(iommu->ecap) &&
			    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
				info->pri_supported = 1;
		}
	}

2417 2418
	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2419
		found = find_domain(dev);
2420 2421

	if (!found) {
2422
		struct device_domain_info *info2;
2423
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2424 2425 2426 2427
		if (info2) {
			found      = info2->domain;
			info2->dev = dev;
		}
2428
	}
2429

2430 2431 2432
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2433 2434
		/* Caller must free the original domain */
		return found;
2435 2436
	}

2437 2438 2439 2440 2441
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	if (ret) {
2442
		spin_unlock_irqrestore(&device_domain_lock, flags);
2443
		free_devinfo_mem(info);
2444 2445 2446
		return NULL;
	}

2447 2448 2449 2450 2451 2452
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2453 2454
	if (dev && domain_context_mapping(domain, dev)) {
		pr_err("Domain context map for %s failed\n", dev_name(dev));
2455
		dmar_remove_one_dev_info(domain, dev);
2456 2457 2458
		return NULL;
	}

2459
	return domain;
2460 2461
}

2462 2463 2464 2465 2466 2467
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2468
static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
2469
{
2470
	struct device_domain_info *info = NULL;
2471
	struct dmar_domain *domain = NULL;
2472
	struct intel_iommu *iommu;
2473
	u16 req_id, dma_alias;
2474
	unsigned long flags;
2475
	u8 bus, devfn;
2476

2477 2478 2479 2480
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2481 2482
	req_id = ((u16)bus << 8) | devfn;

2483 2484
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2485

2486 2487 2488 2489 2490 2491 2492 2493 2494
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2495
		}
2496
		spin_unlock_irqrestore(&device_domain_lock, flags);
2497

2498
		/* DMA alias already has a domain, use it */
2499
		if (info)
2500
			goto out;
2501
	}
2502

2503
	/* Allocate and initialize new domain for the device */
2504
	domain = alloc_domain(0);
2505
	if (!domain)
2506
		return NULL;
2507
	if (domain_init(domain, iommu, gaw)) {
2508 2509
		domain_exit(domain);
		return NULL;
2510
	}
2511

2512
out:
2513

2514 2515
	return domain;
}
2516

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
static struct dmar_domain *set_domain_for_dev(struct device *dev,
					      struct dmar_domain *domain)
{
	struct intel_iommu *iommu;
	struct dmar_domain *tmp;
	u16 req_id, dma_alias;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

	req_id = ((u16)bus << 8) | devfn;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		/* register PCI DMA alias device */
		if (req_id != dma_alias) {
			tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					dma_alias & 0xff, NULL, domain);

			if (!tmp || tmp != domain)
				return tmp;
		}
2544 2545
	}

2546
	tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2547 2548 2549 2550 2551
	if (!tmp || tmp != domain)
		return tmp;

	return domain;
}
2552

2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
{
	struct dmar_domain *domain, *tmp;

	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, gaw);
	if (!domain)
		goto out;

	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
2567 2568 2569
		domain_exit(domain);
		domain = tmp;
	}
2570

2571 2572
out:

2573
	return domain;
2574 2575
}

2576 2577 2578
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2579
{
2580 2581 2582 2583 2584
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2585
		pr_err("Reserving iova failed\n");
2586
		return -ENOMEM;
2587 2588
	}

J
Joerg Roedel 已提交
2589
	pr_debug("Mapping reserved region %llx-%llx\n", start, end);
2590 2591 2592 2593
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2594
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2595

2596 2597
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2598
				  DMA_PTE_READ|DMA_PTE_WRITE);
2599 2600
}

2601 2602 2603 2604
static int domain_prepare_identity_map(struct device *dev,
				       struct dmar_domain *domain,
				       unsigned long long start,
				       unsigned long long end)
2605
{
2606 2607 2608 2609 2610
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
J
Joerg Roedel 已提交
2611 2612
		pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
			dev_name(dev), start, end);
2613 2614 2615
		return 0;
	}

J
Joerg Roedel 已提交
2616 2617 2618
	pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
		dev_name(dev), start, end);

2619 2620 2621 2622 2623 2624
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2625
		return -EIO;
2626 2627
	}

2628 2629 2630 2631 2632 2633 2634
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2635
		return -EIO;
2636
	}
2637

2638 2639
	return iommu_domain_identity_map(domain, start, end);
}
2640

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
static int iommu_prepare_identity_map(struct device *dev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		return -ENOMEM;

	ret = domain_prepare_identity_map(dev, domain, start, end);
	if (ret)
		domain_exit(domain);
2655

2656 2657 2658 2659
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2660
					 struct device *dev)
2661
{
2662
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2663
		return 0;
2664 2665
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2666 2667
}

2668
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2669 2670 2671 2672 2673 2674 2675 2676 2677
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2678
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2679
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2680 2681

	if (ret)
J
Joerg Roedel 已提交
2682
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2683

2684
	pci_dev_put(pdev);
2685 2686 2687 2688 2689 2690
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2691
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2692

2693
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2694

2695
static int __init si_domain_init(int hw)
2696
{
2697
	int nid, ret = 0;
2698

2699
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2700 2701 2702 2703 2704 2705 2706 2707
	if (!si_domain)
		return -EFAULT;

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2708
	pr_debug("Identity mapping domain allocated\n");
2709

2710 2711 2712
	if (hw)
		return 0;

2713
	for_each_online_node(nid) {
2714 2715 2716 2717 2718 2719 2720 2721 2722
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2723 2724
	}

2725 2726 2727
	return 0;
}

2728
static int identity_mapping(struct device *dev)
2729 2730 2731 2732 2733 2734
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2735
	info = dev->archdata.iommu;
2736 2737
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2738 2739 2740 2741

	return 0;
}

2742
static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2743
{
2744
	struct dmar_domain *ndomain;
2745
	struct intel_iommu *iommu;
2746
	u8 bus, devfn;
2747

2748
	iommu = device_to_iommu(dev, &bus, &devfn);
2749 2750 2751
	if (!iommu)
		return -ENODEV;

2752
	ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2753 2754
	if (ndomain != domain)
		return -EBUSY;
2755 2756 2757 2758

	return 0;
}

2759
static bool device_has_rmrr(struct device *dev)
2760 2761
{
	struct dmar_rmrr_unit *rmrr;
2762
	struct device *tmp;
2763 2764
	int i;

2765
	rcu_read_lock();
2766
	for_each_rmrr_units(rmrr) {
2767 2768 2769 2770 2771 2772
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2773
			if (tmp == dev) {
2774
				rcu_read_unlock();
2775
				return true;
2776
			}
2777
	}
2778
	rcu_read_unlock();
2779 2780 2781
	return false;
}

2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2799 2800 2801 2802
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2803 2804 2805 2806 2807 2808 2809 2810 2811
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2812
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2813 2814 2815 2816 2817 2818
			return false;
	}

	return true;
}

2819
static int iommu_should_identity_map(struct device *dev, int startup)
2820
{
2821

2822 2823
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2824

2825
		if (device_is_rmrr_locked(dev))
2826
			return 0;
2827

2828 2829
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2830

2831 2832
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2833

2834
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2835
			return 0;
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2860
			return 0;
2861 2862 2863 2864
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2865

2866
	/*
2867
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2868
	 * Assume that they will — if they turn out not to be, then we can
2869 2870
	 * take them out of the 1:1 domain later.
	 */
2871 2872 2873 2874 2875
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2876
		u64 dma_mask = *dev->dma_mask;
2877

2878 2879 2880
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2881

2882
		return dma_mask >= dma_get_required_mask(dev);
2883
	}
2884 2885 2886 2887

	return 1;
}

2888 2889 2890 2891 2892 2893 2894
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

2895
	ret = domain_add_dev_info(si_domain, dev);
2896
	if (!ret)
J
Joerg Roedel 已提交
2897 2898
		pr_info("%s identity mapping for device %s\n",
			hw ? "Hardware" : "Software", dev_name(dev));
2899 2900 2901 2902 2903 2904 2905 2906
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2907
static int __init iommu_prepare_static_identity_mapping(int hw)
2908 2909
{
	struct pci_dev *pdev = NULL;
2910 2911 2912 2913 2914
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2915 2916

	for_each_pci_dev(pdev) {
2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
2929

2930 2931 2932 2933 2934 2935
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2936
			}
2937 2938 2939
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2940
		}
2941 2942 2943 2944

	return 0;
}

2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
2971
		pr_info("%s: Using Register based invalidation\n",
2972 2973 2974 2975
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
2976
		pr_info("%s: Using Queued invalidation\n", iommu->name);
2977 2978 2979
	}
}

2980
static int copy_context_table(struct intel_iommu *iommu,
2981
			      struct root_entry *old_re,
2982 2983 2984
			      struct context_entry **tbl,
			      int bus, bool ext)
{
2985
	int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
2986
	struct context_entry *new_ce = NULL, ce;
2987
	struct context_entry *old_ce = NULL;
2988
	struct root_entry re;
2989 2990 2991
	phys_addr_t old_ce_phys;

	tbl_idx = ext ? bus * 2 : bus;
2992
	memcpy(&re, old_re, sizeof(re));
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011

	for (devfn = 0; devfn < 256; devfn++) {
		/* First calculate the correct index */
		idx = (ext ? devfn * 2 : devfn) % 256;

		if (idx == 0) {
			/* First save what we may have and clean up */
			if (new_ce) {
				tbl[tbl_idx] = new_ce;
				__iommu_flush_cache(iommu, new_ce,
						    VTD_PAGE_SIZE);
				pos = 1;
			}

			if (old_ce)
				iounmap(old_ce);

			ret = 0;
			if (devfn < 0x80)
3012
				old_ce_phys = root_entry_lctp(&re);
3013
			else
3014
				old_ce_phys = root_entry_uctp(&re);
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026

			if (!old_ce_phys) {
				if (ext && devfn == 0) {
					/* No LCTP, try UCTP */
					devfn = 0x7f;
					continue;
				} else {
					goto out;
				}
			}

			ret = -ENOMEM;
3027 3028
			old_ce = memremap(old_ce_phys, PAGE_SIZE,
					MEMREMAP_WB);
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
			if (!old_ce)
				goto out;

			new_ce = alloc_pgtable_page(iommu->node);
			if (!new_ce)
				goto out_unmap;

			ret = 0;
		}

		/* Now copy the context entry */
3040
		memcpy(&ce, old_ce + idx, sizeof(ce));
3041

3042
		if (!__context_present(&ce))
3043 3044
			continue;

3045 3046 3047 3048
		did = context_domain_id(&ce);
		if (did >= 0 && did < cap_ndoms(iommu->cap))
			set_bit(did, iommu->domain_ids);

3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
		/*
		 * We need a marker for copied context entries. This
		 * marker needs to work for the old format as well as
		 * for extended context entries.
		 *
		 * Bit 67 of the context entry is used. In the old
		 * format this bit is available to software, in the
		 * extended format it is the PGE bit, but PGE is ignored
		 * by HW if PASIDs are disabled (and thus still
		 * available).
		 *
		 * So disable PASIDs first and then mark the entry
		 * copied. This means that we don't copy PASID
		 * translations from the old kernel, but this is fine as
		 * faults there are not fatal.
		 */
		context_clear_pasid_enable(&ce);
		context_set_copied(&ce);

3068 3069 3070 3071 3072 3073 3074 3075
		new_ce[idx] = ce;
	}

	tbl[tbl_idx + pos] = new_ce;

	__iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);

out_unmap:
3076
	memunmap(old_ce);
3077 3078 3079 3080 3081 3082 3083 3084

out:
	return ret;
}

static int copy_translation_tables(struct intel_iommu *iommu)
{
	struct context_entry **ctxt_tbls;
3085
	struct root_entry *old_rt;
3086 3087 3088 3089 3090
	phys_addr_t old_rt_phys;
	int ctxt_table_entries;
	unsigned long flags;
	u64 rtaddr_reg;
	int bus, ret;
3091
	bool new_ext, ext;
3092 3093 3094

	rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
	ext        = !!(rtaddr_reg & DMA_RTADDR_RTT);
3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
	new_ext    = !!ecap_ecs(iommu->ecap);

	/*
	 * The RTT bit can only be changed when translation is disabled,
	 * but disabling translation means to open a window for data
	 * corruption. So bail out and don't copy anything if we would
	 * have to change the bit.
	 */
	if (new_ext != ext)
		return -EINVAL;
3105 3106 3107 3108 3109

	old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
	if (!old_rt_phys)
		return -EINVAL;

3110
	old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158
	if (!old_rt)
		return -ENOMEM;

	/* This is too big for the stack - allocate it from slab */
	ctxt_table_entries = ext ? 512 : 256;
	ret = -ENOMEM;
	ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
	if (!ctxt_tbls)
		goto out_unmap;

	for (bus = 0; bus < 256; bus++) {
		ret = copy_context_table(iommu, &old_rt[bus],
					 ctxt_tbls, bus, ext);
		if (ret) {
			pr_err("%s: Failed to copy context table for bus %d\n",
				iommu->name, bus);
			continue;
		}
	}

	spin_lock_irqsave(&iommu->lock, flags);

	/* Context tables are copied, now write them to the root_entry table */
	for (bus = 0; bus < 256; bus++) {
		int idx = ext ? bus * 2 : bus;
		u64 val;

		if (ctxt_tbls[idx]) {
			val = virt_to_phys(ctxt_tbls[idx]) | 1;
			iommu->root_entry[bus].lo = val;
		}

		if (!ext || !ctxt_tbls[idx + 1])
			continue;

		val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
		iommu->root_entry[bus].hi = val;
	}

	spin_unlock_irqrestore(&iommu->lock, flags);

	kfree(ctxt_tbls);

	__iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);

	ret = 0;

out_unmap:
3159
	memunmap(old_rt);
3160 3161 3162 3163

	return ret;
}

3164
static int __init init_dmars(void)
3165 3166 3167
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
3168
	bool copied_tables = false;
3169
	struct device *dev;
3170
	struct intel_iommu *iommu;
3171
	int i, ret, cpu;
3172

3173 3174 3175 3176 3177 3178 3179
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
3180 3181 3182 3183 3184
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
3185
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
3186 3187 3188
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
3189
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
3190 3191
	}

3192 3193 3194 3195
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
3196 3197 3198
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
3199
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
3200 3201 3202 3203
		ret = -ENOMEM;
		goto error;
	}

3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
	for_each_possible_cpu(cpu) {
		struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
							      cpu);

		dfd->tables = kzalloc(g_num_of_iommus *
				      sizeof(struct deferred_flush_table),
				      GFP_KERNEL);
		if (!dfd->tables) {
			ret = -ENOMEM;
			goto free_g_iommus;
		}

		spin_lock_init(&dfd->lock);
		setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
M
mark gross 已提交
3218 3219
	}

3220
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
3221
		g_iommus[iommu->seq_id] = iommu;
3222

3223 3224
		intel_iommu_init_qi(iommu);

3225 3226
		ret = iommu_init_domains(iommu);
		if (ret)
3227
			goto free_iommu;
3228

3229 3230
		init_translation_status(iommu);

3231 3232 3233 3234 3235 3236
		if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
			iommu_disable_translation(iommu);
			clear_translation_pre_enabled(iommu);
			pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
				iommu->name);
		}
3237

3238 3239 3240
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
3241
		 * among all IOMMU's. Need to Split it later.
3242 3243
		 */
		ret = iommu_alloc_root_entry(iommu);
3244
		if (ret)
3245
			goto free_iommu;
3246

3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
		if (translation_pre_enabled(iommu)) {
			pr_info("Translation already enabled - trying to copy translation structures\n");

			ret = copy_translation_tables(iommu);
			if (ret) {
				/*
				 * We found the IOMMU with translation
				 * enabled - but failed to copy over the
				 * old root-entry table. Try to proceed
				 * by disabling translation now and
				 * allocating a clean root-entry table.
				 * This might cause DMAR faults, but
				 * probably the dump will still succeed.
				 */
				pr_err("Failed to copy translation tables from previous kernel for %s\n",
				       iommu->name);
				iommu_disable_translation(iommu);
				clear_translation_pre_enabled(iommu);
			} else {
				pr_info("Copied translation tables from previous kernel for %s\n",
					iommu->name);
3268
				copied_tables = true;
3269 3270 3271
			}
		}

F
Fenghua Yu 已提交
3272
		if (!ecap_pass_through(iommu->ecap))
3273
			hw_pass_through = 0;
3274 3275 3276 3277
#ifdef CONFIG_INTEL_IOMMU_SVM
		if (pasid_enabled(iommu))
			intel_svm_alloc_pasid_tables(iommu);
#endif
3278 3279
	}

3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
	/*
	 * Now that qi is enabled on all iommus, set the root entry and flush
	 * caches. This is required on some Intel X58 chipsets, otherwise the
	 * flush_context function will loop forever and the boot hangs.
	 */
	for_each_active_iommu(iommu, drhd) {
		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	}

3292
	if (iommu_pass_through)
3293 3294
		iommu_identity_mapping |= IDENTMAP_ALL;

3295
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
3296
	iommu_identity_mapping |= IDENTMAP_GFX;
3297
#endif
3298

3299 3300 3301 3302 3303 3304
	if (iommu_identity_mapping) {
		ret = si_domain_init(hw_pass_through);
		if (ret)
			goto free_iommu;
	}

3305 3306
	check_tylersburg_isoch();

3307 3308 3309 3310 3311 3312 3313 3314 3315
	/*
	 * If we copied translations from a previous kernel in the kdump
	 * case, we can not assign the devices to domains now, as that
	 * would eliminate the old mappings. So skip this part and defer
	 * the assignment to device driver initialization time.
	 */
	if (copied_tables)
		goto domains_done;

3316
	/*
3317 3318 3319
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
3320
	 */
3321 3322
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
3323
		if (ret) {
J
Joerg Roedel 已提交
3324
			pr_crit("Failed to setup IOMMU pass-through\n");
3325
			goto free_iommu;
3326 3327 3328
		}
	}
	/*
3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
3341
	 */
J
Joerg Roedel 已提交
3342
	pr_info("Setting RMRR:\n");
3343
	for_each_rmrr_units(rmrr) {
3344 3345
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3346
					  i, dev) {
3347
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
3348
			if (ret)
J
Joerg Roedel 已提交
3349
				pr_err("Mapping reserved region failed\n");
3350
		}
F
Fenghua Yu 已提交
3351
	}
3352

3353 3354
	iommu_prepare_isa();

3355 3356
domains_done:

3357 3358 3359 3360 3361 3362 3363
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
3364
	for_each_iommu(iommu, drhd) {
3365 3366 3367 3368 3369 3370
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
3371
				iommu_disable_protect_mem_regions(iommu);
3372
			continue;
3373
		}
3374 3375 3376

		iommu_flush_write_buffer(iommu);

3377 3378 3379 3380 3381 3382 3383
#ifdef CONFIG_INTEL_IOMMU_SVM
		if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
			ret = intel_svm_enable_prq(iommu);
			if (ret)
				goto free_iommu;
		}
#endif
3384 3385
		ret = dmar_set_interrupt(iommu);
		if (ret)
3386
			goto free_iommu;
3387

3388 3389 3390
		if (!translation_pre_enabled(iommu))
			iommu_enable_translation(iommu);

3391
		iommu_disable_protect_mem_regions(iommu);
3392 3393 3394
	}

	return 0;
3395 3396

free_iommu:
3397 3398
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
3399
		free_dmar_iommu(iommu);
3400
	}
3401
free_g_iommus:
3402 3403
	for_each_possible_cpu(cpu)
		kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
W
Weidong Han 已提交
3404
	kfree(g_iommus);
3405
error:
3406 3407 3408
	return ret;
}

3409
/* This takes a number of _MM_ pages, not VTD pages */
3410
static unsigned long intel_alloc_iova(struct device *dev,
3411 3412
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
3413
{
3414
	unsigned long iova_pfn = 0;
3415

3416 3417
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3418 3419
	/* Ensure we reserve the whole size-aligned region */
	nrpages = __roundup_pow_of_two(nrpages);
3420 3421

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
3422 3423
		/*
		 * First try to allocate an io virtual address in
3424
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
3425
		 * from higher range
3426
		 */
3427 3428 3429 3430
		iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
					   IOVA_PFN(DMA_BIT_MASK(32)));
		if (iova_pfn)
			return iova_pfn;
3431
	}
3432 3433
	iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
	if (unlikely(!iova_pfn)) {
J
Joerg Roedel 已提交
3434
		pr_err("Allocating %ld-page iova for %s failed",
3435
		       nrpages, dev_name(dev));
3436
		return 0;
3437 3438
	}

3439
	return iova_pfn;
3440 3441
}

3442
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
3443
{
3444
	struct dmar_domain *domain, *tmp;
3445 3446 3447
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i, ret;
3448

3449 3450 3451 3452 3453 3454 3455
	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		goto out;
3456

3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
	/* We have a new domain - setup possible RMRRs for the device */
	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != dev)
				continue;

			ret = domain_prepare_identity_map(dev, domain,
							  rmrr->base_address,
							  rmrr->end_address);
			if (ret)
				dev_err(dev, "Mapping reserved region failed\n");
		}
	}
	rcu_read_unlock();

3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485
	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
		domain_exit(domain);
		domain = tmp;
	}

out:

	if (!domain)
		pr_err("Allocating domain for %s failed\n", dev_name(dev));


3486 3487 3488
	return domain;
}

3489
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
3490 3491 3492 3493
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
3494
	info = dev->archdata.iommu;
3495 3496 3497 3498 3499 3500
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

3501
/* Check if the dev needs to go through non-identity map and unmap process.*/
3502
static int iommu_no_mapping(struct device *dev)
3503 3504 3505
{
	int found;

3506
	if (iommu_dummy(dev))
3507 3508
		return 1;

3509
	if (!iommu_identity_mapping)
3510
		return 0;
3511

3512
	found = identity_mapping(dev);
3513
	if (found) {
3514
		if (iommu_should_identity_map(dev, 0))
3515 3516 3517 3518 3519 3520
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3521
			dmar_remove_one_dev_info(si_domain, dev);
J
Joerg Roedel 已提交
3522 3523
			pr_info("32bit %s uses non-identity mapping\n",
				dev_name(dev));
3524 3525 3526 3527 3528 3529 3530
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3531
		if (iommu_should_identity_map(dev, 0)) {
3532
			int ret;
3533
			ret = domain_add_dev_info(si_domain, dev);
3534
			if (!ret) {
J
Joerg Roedel 已提交
3535 3536
				pr_info("64bit %s uses identity mapping\n",
					dev_name(dev));
3537 3538 3539 3540 3541
				return 1;
			}
		}
	}

3542
	return 0;
3543 3544
}

3545
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3546
				     size_t size, int dir, u64 dma_mask)
3547 3548
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3549
	phys_addr_t start_paddr;
3550
	unsigned long iova_pfn;
3551
	int prot = 0;
I
Ingo Molnar 已提交
3552
	int ret;
3553
	struct intel_iommu *iommu;
3554
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3555 3556

	BUG_ON(dir == DMA_NONE);
3557

3558
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3559
		return paddr;
3560

3561
	domain = get_valid_domain_for_dev(dev);
3562 3563 3564
	if (!domain)
		return 0;

3565
	iommu = domain_get_iommu(domain);
3566
	size = aligned_nrpages(paddr, size);
3567

3568 3569
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
	if (!iova_pfn)
3570 3571
		goto error;

3572 3573 3574 3575 3576
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3577
			!cap_zlr(iommu->cap))
3578 3579 3580 3581
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3582
	 * paddr - (paddr + size) might be partial page, we should map the whole
3583
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3584
	 * might have two guest_addr mapping to the same host paddr, but this
3585 3586
	 * is not a big problem
	 */
3587
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
3588
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3589 3590 3591
	if (ret)
		goto error;

3592 3593
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3594
		iommu_flush_iotlb_psi(iommu, domain,
3595
				      mm_to_dma_pfn(iova_pfn),
3596
				      size, 0, 1);
3597
	else
3598
		iommu_flush_write_buffer(iommu);
3599

3600
	start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
3601 3602
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3603 3604

error:
3605
	if (iova_pfn)
3606
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
J
Joerg Roedel 已提交
3607
	pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
3608
		dev_name(dev), size, (unsigned long long)paddr, dir);
3609 3610 3611
	return 0;
}

3612 3613 3614
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
3615
				 unsigned long attrs)
3616
{
3617
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3618
				  dir, *dev->dma_mask);
3619 3620
}

3621
static void flush_unmaps(struct deferred_flush_data *flush_data)
M
mark gross 已提交
3622
{
3623
	int i, j;
M
mark gross 已提交
3624

3625
	flush_data->timer_on = 0;
M
mark gross 已提交
3626 3627 3628

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3629
		struct intel_iommu *iommu = g_iommus[i];
3630 3631
		struct deferred_flush_table *flush_table =
				&flush_data->tables[i];
3632 3633
		if (!iommu)
			continue;
3634

3635
		if (!flush_table->next)
3636 3637
			continue;

3638 3639 3640
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3641
					 DMA_TLB_GLOBAL_FLUSH);
3642
		for (j = 0; j < flush_table->next; j++) {
Y
Yu Zhao 已提交
3643
			unsigned long mask;
3644
			struct deferred_flush_entry *entry =
3645
						&flush_table->entries[j];
3646
			unsigned long iova_pfn = entry->iova_pfn;
3647
			unsigned long nrpages = entry->nrpages;
3648 3649
			struct dmar_domain *domain = entry->domain;
			struct page *freelist = entry->freelist;
3650 3651 3652

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
3653
				iommu_flush_iotlb_psi(iommu, domain,
3654
					mm_to_dma_pfn(iova_pfn),
3655
					nrpages, !freelist, 0);
3656
			else {
3657
				mask = ilog2(nrpages);
3658
				iommu_flush_dev_iotlb(domain,
3659
						(uint64_t)iova_pfn << PAGE_SHIFT, mask);
3660
			}
3661
			free_iova_fast(&domain->iovad, iova_pfn, nrpages);
3662 3663
			if (freelist)
				dma_free_pagelist(freelist);
3664
		}
3665
		flush_table->next = 0;
M
mark gross 已提交
3666 3667
	}

3668
	flush_data->size = 0;
M
mark gross 已提交
3669 3670
}

3671
static void flush_unmaps_timeout(unsigned long cpuid)
M
mark gross 已提交
3672
{
3673
	struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3674 3675
	unsigned long flags;

3676 3677 3678
	spin_lock_irqsave(&flush_data->lock, flags);
	flush_unmaps(flush_data);
	spin_unlock_irqrestore(&flush_data->lock, flags);
M
mark gross 已提交
3679 3680
}

3681
static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
3682
		      unsigned long nrpages, struct page *freelist)
M
mark gross 已提交
3683 3684
{
	unsigned long flags;
3685
	int entry_id, iommu_id;
3686
	struct intel_iommu *iommu;
3687
	struct deferred_flush_entry *entry;
3688 3689
	struct deferred_flush_data *flush_data;
	unsigned int cpuid;
M
mark gross 已提交
3690

3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
	cpuid = get_cpu();
	flush_data = per_cpu_ptr(&deferred_flush, cpuid);

	/* Flush all CPUs' entries to avoid deferring too much.  If
	 * this becomes a bottleneck, can just flush us, and rely on
	 * flush timer for the rest.
	 */
	if (flush_data->size == HIGH_WATER_MARK) {
		int cpu;

		for_each_online_cpu(cpu)
			flush_unmaps_timeout(cpu);
	}

	spin_lock_irqsave(&flush_data->lock, flags);
3706

3707 3708
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3709

3710 3711
	entry_id = flush_data->tables[iommu_id].next;
	++(flush_data->tables[iommu_id].next);
M
mark gross 已提交
3712

3713
	entry = &flush_data->tables[iommu_id].entries[entry_id];
3714
	entry->domain = dom;
3715
	entry->iova_pfn = iova_pfn;
3716
	entry->nrpages = nrpages;
3717
	entry->freelist = freelist;
M
mark gross 已提交
3718

3719 3720 3721
	if (!flush_data->timer_on) {
		mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
		flush_data->timer_on = 1;
M
mark gross 已提交
3722
	}
3723 3724 3725 3726
	flush_data->size++;
	spin_unlock_irqrestore(&flush_data->lock, flags);

	put_cpu();
M
mark gross 已提交
3727 3728
}

3729
static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
3730
{
3731
	struct dmar_domain *domain;
3732
	unsigned long start_pfn, last_pfn;
3733
	unsigned long nrpages;
3734
	unsigned long iova_pfn;
3735
	struct intel_iommu *iommu;
3736
	struct page *freelist;
3737

3738
	if (iommu_no_mapping(dev))
3739
		return;
3740

3741
	domain = find_domain(dev);
3742 3743
	BUG_ON(!domain);

3744 3745
	iommu = domain_get_iommu(domain);

3746
	iova_pfn = IOVA_PFN(dev_addr);
3747

3748
	nrpages = aligned_nrpages(dev_addr, size);
3749
	start_pfn = mm_to_dma_pfn(iova_pfn);
3750
	last_pfn = start_pfn + nrpages - 1;
3751

3752
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3753
		 dev_name(dev), start_pfn, last_pfn);
3754

3755
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3756

M
mark gross 已提交
3757
	if (intel_iommu_strict) {
3758
		iommu_flush_iotlb_psi(iommu, domain, start_pfn,
3759
				      nrpages, !freelist, 0);
M
mark gross 已提交
3760
		/* free iova */
3761
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
3762
		dma_free_pagelist(freelist);
M
mark gross 已提交
3763
	} else {
3764
		add_unmap(domain, iova_pfn, nrpages, freelist);
M
mark gross 已提交
3765 3766 3767 3768 3769
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3770 3771
}

3772 3773
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
3774
			     unsigned long attrs)
3775
{
3776
	intel_unmap(dev, dev_addr, size);
3777 3778
}

3779
static void *intel_alloc_coherent(struct device *dev, size_t size,
3780
				  dma_addr_t *dma_handle, gfp_t flags,
3781
				  unsigned long attrs)
3782
{
A
Akinobu Mita 已提交
3783
	struct page *page = NULL;
3784 3785
	int order;

F
Fenghua Yu 已提交
3786
	size = PAGE_ALIGN(size);
3787
	order = get_order(size);
3788

3789
	if (!iommu_no_mapping(dev))
3790
		flags &= ~(GFP_DMA | GFP_DMA32);
3791 3792
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3793 3794 3795 3796
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3797

3798
	if (gfpflags_allow_blocking(flags)) {
A
Akinobu Mita 已提交
3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3812
		return NULL;
A
Akinobu Mita 已提交
3813
	memset(page_address(page), 0, size);
3814

A
Akinobu Mita 已提交
3815
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3816
					 DMA_BIDIRECTIONAL,
3817
					 dev->coherent_dma_mask);
3818
	if (*dma_handle)
A
Akinobu Mita 已提交
3819 3820 3821 3822
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3823 3824 3825
	return NULL;
}

3826
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3827
				dma_addr_t dma_handle, unsigned long attrs)
3828 3829
{
	int order;
A
Akinobu Mita 已提交
3830
	struct page *page = virt_to_page(vaddr);
3831

F
Fenghua Yu 已提交
3832
	size = PAGE_ALIGN(size);
3833 3834
	order = get_order(size);

3835
	intel_unmap(dev, dma_handle, size);
A
Akinobu Mita 已提交
3836 3837
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3838 3839
}

3840
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3841
			   int nelems, enum dma_data_direction dir,
3842
			   unsigned long attrs)
3843
{
3844 3845 3846 3847 3848 3849 3850 3851 3852 3853
	dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
	unsigned long nrpages = 0;
	struct scatterlist *sg;
	int i;

	for_each_sg(sglist, sg, nelems, i) {
		nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
	}

	intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
3854 3855 3856
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3857
	struct scatterlist *sglist, int nelems, int dir)
3858 3859
{
	int i;
F
FUJITA Tomonori 已提交
3860
	struct scatterlist *sg;
3861

F
FUJITA Tomonori 已提交
3862
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3863
		BUG_ON(!sg_page(sg));
D
Dan Williams 已提交
3864
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3865
		sg->dma_length = sg->length;
3866 3867 3868 3869
	}
	return nelems;
}

3870
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3871
			enum dma_data_direction dir, unsigned long attrs)
3872 3873 3874
{
	int i;
	struct dmar_domain *domain;
3875 3876
	size_t size = 0;
	int prot = 0;
3877
	unsigned long iova_pfn;
3878
	int ret;
F
FUJITA Tomonori 已提交
3879
	struct scatterlist *sg;
3880
	unsigned long start_vpfn;
3881
	struct intel_iommu *iommu;
3882 3883

	BUG_ON(dir == DMA_NONE);
3884 3885
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3886

3887
	domain = get_valid_domain_for_dev(dev);
3888 3889 3890
	if (!domain)
		return 0;

3891 3892
	iommu = domain_get_iommu(domain);

3893
	for_each_sg(sglist, sg, nelems, i)
3894
		size += aligned_nrpages(sg->offset, sg->length);
3895

3896
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3897
				*dev->dma_mask);
3898
	if (!iova_pfn) {
F
FUJITA Tomonori 已提交
3899
		sglist->dma_length = 0;
3900 3901 3902 3903 3904 3905 3906 3907
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3908
			!cap_zlr(iommu->cap))
3909 3910 3911 3912
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3913
	start_vpfn = mm_to_dma_pfn(iova_pfn);
3914

3915
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3916 3917 3918
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
3919
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
3920
		return 0;
3921 3922
	}

3923 3924
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3925
		iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
3926
	else
3927
		iommu_flush_write_buffer(iommu);
3928

3929 3930 3931
	return nelems;
}

3932 3933 3934 3935 3936
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3937
struct dma_map_ops intel_dma_ops = {
3938 3939
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3940 3941
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3942 3943
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3944
	.mapping_error = intel_mapping_error,
3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3958
		pr_err("Couldn't create iommu_domain cache\n");
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3975
		pr_err("Couldn't create devinfo cache\n");
3976 3977 3978 3979 3980 3981 3982 3983 3984
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
3985
	ret = iova_cache_get();
3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3999
	iova_cache_put();
4000 4001 4002 4003 4004 4005 4006 4007

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
4008
	iova_cache_put();
4009 4010
}

4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

4039 4040 4041
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
4042
	struct device *dev;
4043
	int i;
4044 4045 4046

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
4047 4048 4049
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
4050
			/* ignore DMAR unit if no devices exist */
4051 4052 4053 4054 4055
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

4056 4057
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
4058 4059
			continue;

4060 4061
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
4062
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
4063 4064 4065 4066
				break;
		if (i < drhd->devices_cnt)
			continue;

4067 4068 4069 4070 4071 4072
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
4073 4074
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
4075
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4076 4077 4078 4079
		}
	}
}

4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
4101 4102 4103 4104 4105
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
4106
					   DMA_CCMD_GLOBAL_INVL);
4107 4108
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
4109
		iommu_disable_protect_mem_regions(iommu);
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
4122
					   DMA_CCMD_GLOBAL_INVL);
4123
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
4124
					 DMA_TLB_GLOBAL_FLUSH);
4125 4126 4127
	}
}

4128
static int iommu_suspend(void)
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

4146
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4147 4148 4149 4150 4151 4152 4153 4154 4155 4156

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

4157
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

4168
static void iommu_resume(void)
4169 4170 4171 4172 4173 4174
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
4175 4176 4177 4178
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
4179
		return;
4180 4181 4182 4183
	}

	for_each_active_iommu(iommu, drhd) {

4184
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4185 4186 4187 4188 4189 4190 4191 4192 4193 4194

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

4195
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4196 4197 4198 4199 4200 4201
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

4202
static struct syscore_ops iommu_syscore_ops = {
4203 4204 4205 4206
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

4207
static void __init init_iommu_pm_ops(void)
4208
{
4209
	register_syscore_ops(&iommu_syscore_ops);
4210 4211 4212
}

#else
4213
static inline void init_iommu_pm_ops(void) {}
4214 4215
#endif	/* CONFIG_PM */

4216

4217
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
4230 4231 4232 4233 4234 4235 4236
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
4237

4238
	list_add(&rmrru->list, &dmar_rmrr_units);
4239

4240
	return 0;
4241 4242
}

4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4262 4263 4264 4265
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

4266 4267 4268
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

4269
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4270 4271 4272 4273 4274
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
4275 4276 4277
	if (!atsru)
		return -ENOMEM;

4278 4279 4280 4281 4282 4283 4284
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
4285
	atsru->include_all = atsr->flags & 0x1;
4286 4287 4288 4289 4290 4291 4292 4293 4294
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
4295

4296
	list_add_rcu(&atsru->list, &dmar_atsr_units);
4297 4298 4299 4300

	return 0;
}

4301 4302 4303 4304 4305 4306
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

4335
	if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
4336 4337 4338
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;
4339
	}
4340 4341 4342 4343

	return 0;
}

4344 4345 4346 4347 4348 4349 4350 4351 4352
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
4353
		pr_warn("%s: Doesn't support hardware pass through.\n",
4354 4355 4356 4357 4358
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
4359
		pr_warn("%s: Doesn't support snooping.\n",
4360 4361 4362 4363 4364
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
4365
		pr_warn("%s: Doesn't support large page.\n",
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

4383 4384 4385 4386 4387
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (pasid_enabled(iommu))
		intel_svm_alloc_pasid_tables(iommu);
#endif

4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398
	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
4399 4400 4401 4402 4403 4404 4405 4406

#ifdef CONFIG_INTEL_IOMMU_SVM
	if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
		ret = intel_svm_enable_prq(iommu);
		if (ret)
			goto disable_iommu;
	}
#endif
4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

4426 4427
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
4444 4445
}

4446 4447 4448 4449 4450 4451 4452 4453 4454
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
4455 4456
	}

4457 4458 4459 4460
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
4461 4462 4463 4464
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
4465
	int i, ret = 1;
4466
	struct pci_bus *bus;
4467 4468
	struct pci_dev *bridge = NULL;
	struct device *tmp;
4469 4470 4471 4472 4473
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
4474
		bridge = bus->self;
4475 4476 4477 4478 4479
		/* If it's an integrated device, allow ATS */
		if (!bridge)
			return 1;
		/* Connected via non-PCIe: no ATS */
		if (!pci_is_pcie(bridge) ||
4480
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
4481
			return 0;
4482
		/* If we found the root port, look it up in the ATSR */
4483
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
4484 4485 4486
			break;
	}

4487
	rcu_read_lock();
4488 4489 4490 4491 4492
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

4493
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
4494
			if (tmp == &bridge->dev)
4495
				goto out;
4496 4497

		if (atsru->include_all)
4498
			goto out;
4499
	}
4500 4501
	ret = 0;
out:
4502
	rcu_read_unlock();
4503

4504
	return ret;
4505 4506
}

4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
4526
			if(ret < 0)
4527
				return ret;
4528
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4529 4530
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
4548
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4549 4550 4551 4552 4553 4554 4555 4556 4557
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4570
	if (iommu_dummy(dev))
4571 4572
		return 0;

4573
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4574 4575
		return 0;

4576
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4577 4578 4579
	if (!domain)
		return 0;

4580
	dmar_remove_one_dev_info(domain, dev);
4581
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4582
		domain_exit(domain);
4583

F
Fenghua Yu 已提交
4584 4585 4586 4587 4588 4589 4590
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4603
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4617
			struct page *freelist;
4618 4619 4620

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4621
				pr_debug("Failed get IOVA for PFN %lx\n",
4622 4623 4624 4625 4626 4627 4628
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4629
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4630 4631 4632 4633
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4634 4635 4636
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4637 4638
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
4639
				iommu_flush_iotlb_psi(iommu, si_domain,
4640
					iova->pfn_lo, iova_size(iova),
4641
					!freelist, 0);
4642
			rcu_read_unlock();
4643
			dma_free_pagelist(freelist);
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4659 4660 4661 4662 4663 4664 4665
static void free_all_cpu_cached_iovas(unsigned int cpu)
{
	int i;

	for (i = 0; i < g_num_of_iommus; i++) {
		struct intel_iommu *iommu = g_iommus[i];
		struct dmar_domain *domain;
4666
		int did;
4667 4668 4669 4670

		if (!iommu)
			continue;

4671
		for (did = 0; did < cap_ndoms(iommu->cap); did++) {
4672
			domain = get_iommu_domain(iommu, (u16)did);
4673 4674 4675 4676 4677 4678 4679 4680

			if (!domain)
				continue;
			free_cpu_cached_iovas(cpu, &domain->iovad);
		}
	}
}

4681 4682 4683 4684 4685 4686 4687 4688
static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
				    unsigned long action, void *v)
{
	unsigned int cpu = (unsigned long)v;

	switch (action) {
	case CPU_DEAD:
	case CPU_DEAD_FROZEN:
4689
		free_all_cpu_cached_iovas(cpu);
4690 4691 4692 4693 4694 4695 4696 4697 4698
		flush_unmaps_timeout(cpu);
		break;
	}
	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_cpu_nb = {
	.notifier_call = intel_iommu_cpu_notifier,
};
4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756
static ssize_t intel_iommu_show_ndoms(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
}
static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);

static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
					   struct device_attribute *attr,
					   char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
						  cap_ndoms(iommu->cap)));
}
static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);

4757 4758 4759 4760 4761
static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
4762 4763
	&dev_attr_domains_supported.attr,
	&dev_attr_domains_used.attr,
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4777 4778
int __init intel_iommu_init(void)
{
4779
	int ret = -ENODEV;
4780
	struct dmar_drhd_unit *drhd;
4781
	struct intel_iommu *iommu;
4782

4783 4784 4785
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4786 4787 4788 4789 4790 4791 4792
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4793 4794 4795
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4796
		goto out_free_dmar;
4797
	}
4798

4799
	if (dmar_dev_scope_init() < 0) {
4800 4801
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4802
		goto out_free_dmar;
4803
	}
4804

4805
	if (no_iommu || dmar_disabled)
4806
		goto out_free_dmar;
4807

4808
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4809
		pr_info("No RMRR found\n");
4810 4811

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4812
		pr_info("No ATSR found\n");
4813

4814 4815 4816
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4817
		goto out_free_reserved_range;
4818
	}
4819 4820 4821

	init_no_remapping_devices();

4822
	ret = init_dmars();
4823
	if (ret) {
4824 4825
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4826
		pr_err("Initialization failed\n");
4827
		goto out_free_reserved_range;
4828
	}
4829
	up_write(&dmar_global_lock);
J
Joerg Roedel 已提交
4830
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
4831

4832 4833 4834
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4835
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4836

4837
	init_iommu_pm_ops();
4838

4839 4840 4841
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
4842
						       "%s", iommu->name);
4843

4844
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4845
	bus_register_notifier(&pci_bus_type, &device_nb);
4846 4847
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
4848
	register_hotcpu_notifier(&intel_iommu_cpu_nb);
F
Fenghua Yu 已提交
4849

4850 4851
	intel_iommu_enabled = 1;

4852
	return 0;
4853 4854 4855 4856 4857

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4858 4859
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4860
	return ret;
4861
}
4862

4863
static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4864 4865 4866
{
	struct intel_iommu *iommu = opaque;

4867
	domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4868 4869 4870 4871 4872 4873 4874 4875 4876
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4877
static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
4878
{
4879
	if (!iommu || !dev || !dev_is_pci(dev))
4880 4881
		return;

4882
	pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
4883 4884
}

4885
static void __dmar_remove_one_dev_info(struct device_domain_info *info)
4886 4887 4888 4889
{
	struct intel_iommu *iommu;
	unsigned long flags;

4890 4891
	assert_spin_locked(&device_domain_lock);

4892
	if (WARN_ON(!info))
4893 4894
		return;

4895
	iommu = info->iommu;
4896

4897 4898 4899 4900
	if (info->dev) {
		iommu_disable_dev_iotlb(info);
		domain_context_clear(iommu, info->dev);
	}
4901

4902
	unlink_domain_info(info);
4903

4904
	spin_lock_irqsave(&iommu->lock, flags);
4905
	domain_detach_iommu(info->domain, iommu);
4906
	spin_unlock_irqrestore(&iommu->lock, flags);
4907

4908
	free_devinfo_mem(info);
4909 4910
}

4911 4912 4913
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev)
{
4914
	struct device_domain_info *info;
4915
	unsigned long flags;
4916

4917
	spin_lock_irqsave(&device_domain_lock, flags);
4918 4919
	info = dev->archdata.iommu;
	__dmar_remove_one_dev_info(info);
4920
	spin_unlock_irqrestore(&device_domain_lock, flags);
4921 4922
}

4923
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4924 4925 4926
{
	int adjust_width;

4927 4928
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
4929 4930 4931 4932 4933 4934 4935 4936
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4937
	domain->iommu_snooping = 0;
4938
	domain->iommu_superpage = 0;
4939
	domain->max_addr = 0;
4940 4941

	/* always allocate the top pgd */
4942
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4943 4944 4945 4946 4947 4948
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4949
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
4950
{
4951
	struct dmar_domain *dmar_domain;
4952 4953 4954 4955
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
4956

4957
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4958
	if (!dmar_domain) {
J
Joerg Roedel 已提交
4959
		pr_err("Can't allocate dmar_domain\n");
4960
		return NULL;
K
Kay, Allen M 已提交
4961
	}
4962
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
J
Joerg Roedel 已提交
4963
		pr_err("Domain initialization failed\n");
4964
		domain_exit(dmar_domain);
4965
		return NULL;
K
Kay, Allen M 已提交
4966
	}
4967
	domain_update_iommu_cap(dmar_domain);
4968

4969
	domain = &dmar_domain->domain;
4970 4971 4972 4973
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4974
	return domain;
K
Kay, Allen M 已提交
4975 4976
}

4977
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4978
{
4979
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
4980 4981
}

4982 4983
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4984
{
4985
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4986 4987
	struct intel_iommu *iommu;
	int addr_width;
4988
	u8 bus, devfn;
4989

4990 4991 4992 4993 4994
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4995 4996
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4997 4998
		struct dmar_domain *old_domain;

4999
		old_domain = find_domain(dev);
5000
		if (old_domain) {
5001
			rcu_read_lock();
5002
			dmar_remove_one_dev_info(old_domain, dev);
5003
			rcu_read_unlock();
5004 5005 5006 5007

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
5008 5009 5010
		}
	}

5011
	iommu = device_to_iommu(dev, &bus, &devfn);
5012 5013 5014 5015 5016
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
5017 5018 5019 5020
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
J
Joerg Roedel 已提交
5021
		pr_err("%s: iommu width (%d) is not "
5022
		       "sufficient for the mapped address (%llx)\n",
5023
		       __func__, addr_width, dmar_domain->max_addr);
5024 5025
		return -EFAULT;
	}
5026 5027 5028 5029 5030 5031 5032 5033 5034 5035
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
5036 5037
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
5038
			free_pgtable_page(pte);
5039 5040 5041
		}
		dmar_domain->agaw--;
	}
5042

5043
	return domain_add_dev_info(dmar_domain, dev);
K
Kay, Allen M 已提交
5044 5045
}

5046 5047
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
5048
{
5049
	dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
5050
}
5051

5052 5053
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
5054
			   size_t size, int iommu_prot)
5055
{
5056
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5057
	u64 max_addr;
5058
	int prot = 0;
5059
	int ret;
5060

5061 5062 5063 5064
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
5065 5066
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
5067

5068
	max_addr = iova + size;
5069
	if (dmar_domain->max_addr < max_addr) {
5070 5071 5072
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
5073
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
5074
		if (end < max_addr) {
J
Joerg Roedel 已提交
5075
			pr_err("%s: iommu width (%d) is not "
5076
			       "sufficient for the mapped address (%llx)\n",
5077
			       __func__, dmar_domain->gaw, max_addr);
5078 5079
			return -EFAULT;
		}
5080
		dmar_domain->max_addr = max_addr;
5081
	}
5082 5083
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
5084
	size = aligned_nrpages(hpa, size);
5085 5086
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
5087
	return ret;
K
Kay, Allen M 已提交
5088 5089
}

5090
static size_t intel_iommu_unmap(struct iommu_domain *domain,
5091
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
5092
{
5093
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5094 5095 5096 5097
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
5098
	int iommu_id, level = 0;
5099 5100 5101

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
5102
	BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
5103 5104 5105

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5106

5107 5108 5109 5110 5111 5112 5113
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

5114
	for_each_domain_iommu(iommu_id, dmar_domain) {
5115
		iommu = g_iommus[iommu_id];
5116

5117 5118
		iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
				      start_pfn, npages, !freelist, 0);
5119 5120 5121
	}

	dma_free_pagelist(freelist);
5122

5123 5124
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
5125

5126
	return size;
K
Kay, Allen M 已提交
5127 5128
}

5129
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
5130
					    dma_addr_t iova)
K
Kay, Allen M 已提交
5131
{
5132
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
5133
	struct dma_pte *pte;
5134
	int level = 0;
5135
	u64 phys = 0;
K
Kay, Allen M 已提交
5136

5137
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
5138
	if (pte)
5139
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
5140

5141
	return phys;
K
Kay, Allen M 已提交
5142
}
5143

5144
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
5145 5146
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
5147
		return domain_update_iommu_snooping(NULL) == 1;
5148
	if (cap == IOMMU_CAP_INTR_REMAP)
5149
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
5150

5151
	return false;
S
Sheng Yang 已提交
5152 5153
}

5154 5155
static int intel_iommu_add_device(struct device *dev)
{
5156
	struct intel_iommu *iommu;
5157
	struct iommu_group *group;
5158
	u8 bus, devfn;
5159

5160 5161
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
5162 5163
		return -ENODEV;

5164
	iommu_device_link(iommu->iommu_dev, dev);
5165

5166
	group = iommu_group_get_for_dev(dev);
5167

5168 5169
	if (IS_ERR(group))
		return PTR_ERR(group);
5170

5171
	iommu_group_put(group);
5172
	return 0;
5173
}
5174

5175 5176
static void intel_iommu_remove_device(struct device *dev)
{
5177 5178 5179 5180 5181 5182 5183
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

5184
	iommu_group_remove_device(dev);
5185 5186

	iommu_device_unlink(iommu->iommu_dev, dev);
5187 5188
}

5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240
#ifdef CONFIG_INTEL_IOMMU_SVM
int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
{
	struct device_domain_info *info;
	struct context_entry *context;
	struct dmar_domain *domain;
	unsigned long flags;
	u64 ctx_lo;
	int ret;

	domain = get_valid_domain_for_dev(sdev->dev);
	if (!domain)
		return -EINVAL;

	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -EINVAL;
	info = sdev->dev->archdata.iommu;
	if (!info || !info->pasid_supported)
		goto out;

	context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
	if (WARN_ON(!context))
		goto out;

	ctx_lo = context[0].lo;

	sdev->did = domain->iommu_did[iommu->seq_id];
	sdev->sid = PCI_DEVID(info->bus, info->devfn);

	if (!(ctx_lo & CONTEXT_PASIDE)) {
		context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
		context[1].lo = (u64)virt_to_phys(iommu->pasid_table) | ecap_pss(iommu->ecap);
		wmb();
		/* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
		 * extended to permit requests-with-PASID if the PASIDE bit
		 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
		 * however, the PASIDE bit is ignored and requests-with-PASID
		 * are unconditionally blocked. Which makes less sense.
		 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
		 * "guest mode" translation types depending on whether ATS
		 * is available or not. Annoyingly, we can't use the new
		 * modes *unless* PASIDE is set. */
		if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
			ctx_lo &= ~CONTEXT_TT_MASK;
			if (info->ats_supported)
				ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
			else
				ctx_lo |= CONTEXT_TT_PT_PASID << 2;
		}
		ctx_lo |= CONTEXT_PASIDE;
5241 5242
		if (iommu->pasid_state_table)
			ctx_lo |= CONTEXT_DINVE;
5243 5244
		if (info->pri_supported)
			ctx_lo |= CONTEXT_PRS;
5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283
		context[0].lo = ctx_lo;
		wmb();
		iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
	}

	/* Enable PASID support in the device, if it wasn't already */
	if (!info->pasid_enabled)
		iommu_enable_dev_iotlb(info);

	if (info->ats_enabled) {
		sdev->dev_iotlb = 1;
		sdev->qdep = info->ats_qdep;
		if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
			sdev->qdep = 0;
	}
	ret = 0;

 out:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return ret;
}

struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
{
	struct intel_iommu *iommu;
	u8 bus, devfn;

	if (iommu_dummy(dev)) {
		dev_warn(dev,
			 "No IOMMU translation for device; cannot enable SVM\n");
		return NULL;
	}

	iommu = device_to_iommu(dev, &bus, &devfn);
	if ((!iommu)) {
5284
		dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
5285 5286 5287 5288
		return NULL;
	}

	if (!iommu->pasid_table) {
5289
		dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
5290 5291 5292 5293 5294 5295 5296
		return NULL;
	}

	return iommu;
}
#endif /* CONFIG_INTEL_IOMMU_SVM */

5297
static const struct iommu_ops intel_iommu_ops = {
5298
	.capable	= intel_iommu_capable,
5299 5300
	.domain_alloc	= intel_iommu_domain_alloc,
	.domain_free	= intel_iommu_domain_free,
5301 5302
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
5303 5304
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
O
Olav Haugan 已提交
5305
	.map_sg		= default_iommu_map_sg,
5306
	.iova_to_phys	= intel_iommu_iova_to_phys,
5307 5308
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
5309
	.device_group   = pci_device_group,
5310
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
5311
};
5312

5313 5314 5315
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
J
Joerg Roedel 已提交
5316
	pr_info("Disabling IOMMU for graphics on this chipset\n");
5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

5328
static void quirk_iommu_rwbf(struct pci_dev *dev)
5329 5330 5331
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
5332
	 * but needs it. Same seems to hold for the desktop versions.
5333
	 */
J
Joerg Roedel 已提交
5334
	pr_info("Forcing write-buffer flush capability\n");
5335 5336 5337 5338
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
5339 5340 5341 5342 5343 5344
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
5345

5346 5347 5348 5349 5350 5351 5352 5353 5354 5355
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

5356
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
5357 5358 5359
{
	unsigned short ggc;

5360
	if (pci_read_config_word(dev, GGC, &ggc))
5361 5362
		return;

5363
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
J
Joerg Roedel 已提交
5364
		pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
5365
		dmar_map_gfx = 0;
5366 5367
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
J
Joerg Roedel 已提交
5368
		pr_info("Disabling batched IOTLB flush on Ironlake\n");
5369 5370
		intel_iommu_strict = 1;
       }
5371 5372 5373 5374 5375 5376
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
5430 5431

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
5432 5433
	       vtisochctrl);
}