intel-iommu.c 118.8 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
A
Akinobu Mita 已提交
42
#include <linux/dma-contiguous.h>
43
#include <asm/irq_remapping.h>
44
#include <asm/cacheflush.h>
45
#include <asm/iommu.h>
46

47 48
#include "irq_remapping.h"

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62
#define MAX_AGAW_WIDTH 64
63
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
64

65 66 67 68 69 70 71 72
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
73

74 75 76
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

77
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
78
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
79
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
80

81 82 83 84
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

103 104 105 106 107 108 109
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
110
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
111 112 113 114
}

static inline int width_to_agaw(int width)
{
115
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
142

143 144
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
145
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
146 147
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
168 169 170
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

171
static void __init check_tylersburg_isoch(void);
172 173
static int rwbf_quirk;

174 175 176 177 178 179
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
201
	root->val &= ~VTD_PAGE_MASK;
202 203 204 205 206 207 208 209 210 211 212 213
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
254
	context->lo &= ~VTD_PAGE_MASK;
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
275

276 277 278 279 280
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
281 282
 * 8-10: available
 * 11: snoop behavior
283 284 285 286 287 288
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

289 290 291 292 293 294 295
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
296 297 298 299
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
300
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
301
#endif
302 303 304 305 306 307
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
308

309 310
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
311
	return (pte->val & DMA_PTE_LARGE_PAGE);
312 313
}

314 315 316 317 318
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

319 320 321 322 323 324
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
325 326
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
327

328 329 330
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
331
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
332

333
/* si_domain contains mulitple devices */
334
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
335

336 337
struct dmar_domain {
	int	id;			/* domain id */
338
	int	nid;			/* node id */
339
	DECLARE_BITMAP(iommu_bmp, DMAR_UNITS_SUPPORTED);
340
					/* bitmap of iommus this domain uses*/
341 342 343 344 345 346 347 348 349 350

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
351
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
352 353

	int		iommu_coherency;/* indicate coherency of iommu access */
354
	int		iommu_snooping; /* indicate snooping control feature*/
355
	int		iommu_count;	/* reference count of iommu */
356 357 358
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
359
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
360
	u64		max_addr;	/* maximum mapped address */
361 362
};

363 364 365 366
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
367
	u8 bus;			/* PCI bus number */
368
	u8 devfn;		/* PCI devfn number */
369
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
370
	struct intel_iommu *iommu; /* IOMMU used by this device */
371 372 373
	struct dmar_domain *domain; /* pointer to domain */
};

374 375 376 377 378
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
379
	struct dmar_dev_scope *devices;	/* target devices */
380 381 382 383 384 385
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
386
	struct dmar_dev_scope *devices;	/* target devices */
387 388 389 390 391 392 393 394 395 396
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
397 398
static void flush_unmaps_timeout(unsigned long data);

399
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
400

401 402 403 404 405
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
406
	struct page *freelist[HIGH_WATER_MARK];
407 408 409 410
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
411 412 413 414 415 416 417 418 419
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

420
static void domain_exit(struct dmar_domain *domain);
421
static void domain_remove_dev_info(struct dmar_domain *domain);
422
static void domain_remove_one_dev_info(struct dmar_domain *domain,
423
				       struct device *dev);
424
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
425
					   struct device *dev);
426 427
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
428

429
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
430 431 432
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
433
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
434

435 436 437
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

438
static int dmar_map_gfx = 1;
439
static int dmar_forcedac;
M
mark gross 已提交
440
static int intel_iommu_strict;
441
static int intel_iommu_superpage = 1;
442

443 444 445
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

446 447 448 449
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

450
static const struct iommu_ops intel_iommu_ops;
451

452 453 454 455 456
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
457 458 459 460
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
461
			dmar_disabled = 1;
462
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
463 464 465 466
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
467
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
468
			printk(KERN_INFO
469 470
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
471 472 473 474
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
475 476 477 478
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
479 480 481 482 483 484 485 486 487 488 489 490 491
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

492
static inline void *alloc_pgtable_page(int node)
493
{
494 495
	struct page *page;
	void *vaddr = NULL;
496

497 498 499
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
500
	return vaddr;
501 502 503 504 505 506 507 508 509
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
510
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
511 512
}

K
Kay, Allen M 已提交
513
static void free_domain_mem(void *vaddr)
514 515 516 517 518 519
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
520
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
521 522 523 524 525 526 527
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

528 529 530 531 532 533 534 535 536 537
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
538

539 540 541 542 543 544 545 546
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
547
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
548 549 550 551 552
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
553
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
554 555 556 557 558 559 560 561
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

580
/* This functionin only returns single iommu in a domain */
581 582 583 584
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

585
	/* si_domain and vm domain should not get here. */
586
	BUG_ON(domain_type_is_vm_or_si(domain));
587
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
588 589 590 591 592 593
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
594 595
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
596 597 598
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
599

600
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
601

602
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
603
		found = 1;
W
Weidong Han 已提交
604 605 606 607 608
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
609 610 611 612 613 614 615 616 617 618 619 620
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
621 622
}

623
static int domain_update_iommu_snooping(struct intel_iommu *skip)
624
{
625 626 627
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
628

629 630 631 632 633 634 635
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
636 637
		}
	}
638 639 640
	rcu_read_unlock();

	return ret;
641 642
}

643
static int domain_update_iommu_superpage(struct intel_iommu *skip)
644
{
645
	struct dmar_drhd_unit *drhd;
646
	struct intel_iommu *iommu;
647
	int mask = 0xf;
648 649

	if (!intel_iommu_superpage) {
650
		return 0;
651 652
	}

653
	/* set iommu_superpage to the smallest common denominator */
654
	rcu_read_lock();
655
	for_each_active_iommu(iommu, drhd) {
656 657 658 659
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
660 661
		}
	}
662 663
	rcu_read_unlock();

664
	return fls(mask);
665 666
}

667 668 669 670
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
671 672
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
673 674
}

675
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
676 677
{
	struct dmar_drhd_unit *drhd = NULL;
678
	struct intel_iommu *iommu;
679 680
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
681
	u16 segment = 0;
682 683
	int i;

684 685 686 687 688 689
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
	} else if (ACPI_COMPANION(dev))
		dev = &ACPI_COMPANION(dev)->dev;

690
	rcu_read_lock();
691
	for_each_active_iommu(iommu, drhd) {
692
		if (pdev && segment != drhd->segment)
693
			continue;
694

695
		for_each_active_dev_scope(drhd->devices,
696 697 698 699
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
700
				goto out;
701 702 703 704 705 706 707 708 709 710
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
711
		}
712

713 714 715 716
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
717
			goto out;
718
		}
719
	}
720
	iommu = NULL;
721
 out:
722
	rcu_read_unlock();
723

724
	return iommu;
725 726
}

W
Weidong Han 已提交
727 728 729 730 731 732 733
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

734 735 736 737 738 739 740 741 742 743 744 745 746
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
747 748
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
749 750 751 752
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
753
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
777
	ret = context_present(&context[devfn]);
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
793
		context_clear_entry(&context[devfn]);
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

823
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
824
				      unsigned long pfn, int *target_level)
825 826 827
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
828
	int offset;
829 830

	BUG_ON(!domain->pgd);
831

832
	if (!domain_pfn_supported(domain, pfn))
833 834 835
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

836 837
	parent = domain->pgd;

838
	while (1) {
839 840
		void *tmp_page;

841
		offset = pfn_level_offset(pfn, level);
842
		pte = &parent[offset];
843
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
844
			break;
845
		if (level == *target_level)
846 847
			break;

848
		if (!dma_pte_present(pte)) {
849 850
			uint64_t pteval;

851
			tmp_page = alloc_pgtable_page(domain->nid);
852

853
			if (!tmp_page)
854
				return NULL;
855

856
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
857
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
858
			if (cmpxchg64(&pte->val, 0ULL, pteval))
859 860
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
861
			else
862
				domain_flush_cache(domain, pte, sizeof(*pte));
863
		}
864 865 866
		if (level == 1)
			break;

867
		parent = phys_to_virt(dma_pte_addr(pte));
868 869 870
		level--;
	}

871 872 873
	if (!*target_level)
		*target_level = level;

874 875 876
	return pte;
}

877

878
/* return address's pte at specific level */
879 880
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
881
					 int level, int *large_page)
882 883 884 885 886 887 888
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
889
		offset = pfn_level_offset(pfn, total);
890 891 892 893
		pte = &parent[offset];
		if (level == total)
			return pte;

894 895
		if (!dma_pte_present(pte)) {
			*large_page = total;
896
			break;
897 898
		}

899
		if (dma_pte_superpage(pte)) {
900 901 902 903
			*large_page = total;
			return pte;
		}

904
		parent = phys_to_virt(dma_pte_addr(pte));
905 906 907 908 909 910
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
911
static void dma_pte_clear_range(struct dmar_domain *domain,
912 913
				unsigned long start_pfn,
				unsigned long last_pfn)
914
{
915
	unsigned int large_page = 1;
916
	struct dma_pte *first_pte, *pte;
917

918 919
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
920
	BUG_ON(start_pfn > last_pfn);
921

922
	/* we don't need lock here; nobody else touches the iova range */
923
	do {
924 925
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
926
		if (!pte) {
927
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
928 929
			continue;
		}
930
		do {
931
			dma_clear_pte(pte);
932
			start_pfn += lvl_to_nr_pages(large_page);
933
			pte++;
934 935
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

936 937
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
938 939

	} while (start_pfn && start_pfn <= last_pfn);
940 941
}

942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
965
		      last_pfn < level_pfn + level_size(level) - 1)) {
966 967 968 969 970 971 972 973 974
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

975 976
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
977 978
				   unsigned long start_pfn,
				   unsigned long last_pfn)
979
{
980 981
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
982
	BUG_ON(start_pfn > last_pfn);
983

984 985
	dma_pte_clear_range(domain, start_pfn, last_pfn);

986
	/* We don't need lock here; nobody else touches the iova range */
987 988
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
989

990
	/* free pgd */
991
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
992 993 994 995 996
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1016 1017
	pte = page_address(pg);
	do {
1018 1019 1020
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1021 1022
		pte++;
	} while (!first_pte_in_page(pte));
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	struct page *freelist = NULL;

1085 1086
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1115 1116 1117 1118 1119 1120
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1121
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1122 1123 1124
	if (!root) {
		pr_err("IOMMU: allocating root entry for %s failed\n",
			iommu->name);
1125
		return -ENOMEM;
1126
	}
1127

F
Fenghua Yu 已提交
1128
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1140
	u32 sts;
1141 1142 1143 1144
	unsigned long flag;

	addr = iommu->root_entry;

1145
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1146 1147
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1148
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1149 1150 1151

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1152
		      readl, (sts & DMA_GSTS_RTPS), sts);
1153

1154
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1155 1156 1157 1158 1159 1160 1161
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1162
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1163 1164
		return;

1165
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1166
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1167 1168 1169

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1170
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1171

1172
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1173 1174 1175
}

/* return value determine if we need a write buffer flush */
1176 1177 1178
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1199
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1200 1201 1202 1203 1204 1205
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1206
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1207 1208 1209
}

/* return value determine if we need a write buffer flush */
1210 1211
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1227
		/* IH bit is passed in as part of address */
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1245
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1246 1247 1248 1249 1250 1251 1252 1253 1254
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1255
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1256 1257 1258 1259 1260 1261

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1262 1263
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1264 1265
}

1266 1267 1268
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1269 1270 1271 1272
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1273
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1274 1275 1276 1277 1278 1279 1280 1281 1282

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
1283 1284
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
Y
Yu Zhao 已提交
1285 1286 1287 1288 1289
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1290
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1291 1292
		return NULL;

1293 1294 1295
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1296 1297
		return NULL;

1298
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1299 1300 1301 1302 1303 1304
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1305
{
1306
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1307 1308
		return;

1309
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1310 1311 1312 1313
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1314 1315
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1316 1317
		return;

1318
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1330 1331 1332 1333 1334 1335
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1336 1337 1338
			continue;

		sid = info->bus << 8 | info->devfn;
1339
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1340 1341 1342 1343 1344
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1345
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1346
				  unsigned long pfn, unsigned int pages, int ih, int map)
1347
{
1348
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1349
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1350 1351 1352

	BUG_ON(pages == 0);

1353 1354
	if (ih)
		ih = 1 << 6;
1355
	/*
1356 1357
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1358 1359 1360
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1361 1362
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1363
						DMA_TLB_DSI_FLUSH);
1364
	else
1365
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1366
						DMA_TLB_PSI_FLUSH);
1367 1368

	/*
1369 1370
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1371
	 */
1372
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1373
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1374 1375
}

M
mark gross 已提交
1376 1377 1378 1379 1380
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1381
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1382 1383 1384 1385 1386 1387 1388 1389
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1390
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1391 1392
}

1393
static void iommu_enable_translation(struct intel_iommu *iommu)
1394 1395 1396 1397
{
	u32 sts;
	unsigned long flags;

1398
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1399 1400
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1401 1402 1403

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1404
		      readl, (sts & DMA_GSTS_TES), sts);
1405

1406
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1407 1408
}

1409
static void iommu_disable_translation(struct intel_iommu *iommu)
1410 1411 1412 1413
{
	u32 sts;
	unsigned long flag;

1414
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1415 1416 1417 1418 1419
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1420
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1421

1422
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1423 1424
}

1425

1426 1427 1428 1429 1430 1431
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1432 1433
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1434 1435
	nlongs = BITS_TO_LONGS(ndomains);

1436 1437
	spin_lock_init(&iommu->lock);

1438 1439 1440 1441 1442
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1443 1444
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1445 1446 1447 1448 1449
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1450 1451 1452 1453
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1466
static void disable_dmar_iommu(struct intel_iommu *iommu)
1467 1468
{
	struct dmar_domain *domain;
1469
	int i;
1470

1471
	if ((iommu->domains) && (iommu->domain_ids)) {
1472
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1473 1474 1475 1476 1477 1478 1479
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1480 1481
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);
1482 1483
			if (domain_detach_iommu(domain, iommu) == 0 &&
			    !domain_type_is_vm(domain))
1484
				domain_exit(domain);
1485
		}
1486 1487 1488 1489
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1490
}
1491

1492 1493 1494 1495 1496 1497 1498 1499
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1500

W
Weidong Han 已提交
1501 1502
	g_iommus[iommu->seq_id] = NULL;

1503 1504 1505 1506
	/* free context mapping */
	free_context_table(iommu);
}

1507
static struct dmar_domain *alloc_domain(int flags)
1508
{
1509 1510
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1511 1512 1513 1514 1515 1516
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1517
	memset(domain, 0, sizeof(*domain));
1518
	domain->nid = -1;
1519
	domain->flags = flags;
1520 1521
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
1522
	if (flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1523
		domain->id = atomic_inc_return(&vm_domid);
1524 1525 1526 1527

	return domain;
}

1528 1529
static int __iommu_attach_domain(struct dmar_domain *domain,
				 struct intel_iommu *iommu)
1530 1531 1532 1533
{
	int num;
	unsigned long ndomains;

1534 1535
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
1536 1537 1538 1539 1540
	if (num < ndomains) {
		set_bit(num, iommu->domain_ids);
		iommu->domains[num] = domain;
	} else {
		num = -ENOSPC;
1541 1542
	}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	return num;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	num = __iommu_attach_domain(domain, iommu);
1554
	spin_unlock_irqrestore(&iommu->lock, flags);
1555 1556
	if (num < 0)
		pr_err("IOMMU: no free domain ids\n");
1557

1558
	return num;
1559 1560
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
static int iommu_attach_vm_domain(struct dmar_domain *domain,
				  struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;

	ndomains = cap_ndoms(iommu->cap);
	for_each_set_bit(num, iommu->domain_ids, ndomains)
		if (iommu->domains[num] == domain)
			return num;

	return __iommu_attach_domain(domain, iommu);
}

1575 1576
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1577 1578
{
	unsigned long flags;
1579
	int num, ndomains;
1580

1581
	spin_lock_irqsave(&iommu->lock, flags);
1582 1583 1584 1585 1586 1587 1588 1589
	if (domain_type_is_vm_or_si(domain)) {
		ndomains = cap_ndoms(iommu->cap);
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
			if (iommu->domains[num] == domain) {
				clear_bit(num, iommu->domain_ids);
				iommu->domains[num] = NULL;
				break;
			}
1590
		}
1591 1592 1593
	} else {
		clear_bit(domain->id, iommu->domain_ids);
		iommu->domains[domain->id] = NULL;
1594
	}
1595
	spin_unlock_irqrestore(&iommu->lock, flags);
1596 1597
}

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
static void domain_attach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
		domain->iommu_count++;
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;
	int count = INT_MAX;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (test_and_clear_bit(iommu->seq_id, domain->iommu_bmp)) {
		count = --domain->iommu_count;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);

	return count;
}

1629
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1630
static struct lock_class_key reserved_rbtree_key;
1631

1632
static int dmar_init_reserved_ranges(void)
1633 1634 1635 1636 1637
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1638 1639
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1640

M
Mark Gross 已提交
1641 1642 1643
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1644 1645 1646
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1647
	if (!iova) {
1648
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1649 1650
		return -ENODEV;
	}
1651 1652 1653 1654 1655 1656 1657 1658 1659

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1660 1661 1662
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1663
			if (!iova) {
1664
				printk(KERN_ERR "Reserve iova failed\n");
1665 1666
				return -ENODEV;
			}
1667 1668
		}
	}
1669
	return 0;
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

1697 1698
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1699 1700 1701
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1702
	iommu = domain_get_iommu(domain);
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1718 1719 1720 1721 1722
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1723 1724 1725 1726 1727
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1728 1729 1730 1731 1732
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1733
	domain->nid = iommu->node;
1734

1735
	/* always allocate the top pgd */
1736
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1737 1738
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1739
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1740 1741 1742 1743 1744
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1745 1746
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1747
	struct page *freelist = NULL;
1748 1749 1750 1751 1752

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1753 1754 1755 1756
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1757
	/* remove associated devices */
1758
	domain_remove_dev_info(domain);
1759

1760 1761 1762
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1763
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1764

1765
	/* clear attached or cached domains */
1766
	rcu_read_lock();
1767
	for_each_active_iommu(iommu, drhd)
1768
		iommu_detach_domain(domain, iommu);
1769
	rcu_read_unlock();
1770

1771 1772
	dma_free_pagelist(freelist);

1773 1774 1775
	free_domain_mem(domain);
}

1776 1777 1778
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1779 1780 1781
{
	struct context_entry *context;
	unsigned long flags;
1782 1783 1784
	struct dma_pte *pgd;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1785
	struct device_domain_info *info = NULL;
1786 1787 1788

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1789

1790
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1791 1792
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1793

1794 1795 1796 1797
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1798
	if (context_present(context)) {
1799 1800 1801 1802
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1803 1804 1805
	id = domain->id;
	pgd = domain->pgd;

1806
	if (domain_type_is_vm_or_si(domain)) {
1807 1808
		if (domain_type_is_vm(domain)) {
			id = iommu_attach_vm_domain(domain, iommu);
1809
			if (id < 0) {
1810
				spin_unlock_irqrestore(&iommu->lock, flags);
1811
				pr_err("IOMMU: no free domain ids\n");
1812 1813 1814 1815 1816 1817
				return -EFAULT;
			}
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1818
		 * Unnecessary for PT mode.
1819
		 */
1820 1821 1822 1823 1824 1825 1826
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1827 1828 1829 1830 1831
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1832

Y
Yu Zhao 已提交
1833
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1834
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1835 1836 1837
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1838 1839 1840 1841
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1842
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1843
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1844 1845 1846 1847
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1848 1849

	context_set_translation_type(context, translation);
1850 1851
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1852
	domain_flush_cache(domain, context, sizeof(*context));
1853

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1865
		iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
1866
	} else {
1867
		iommu_flush_write_buffer(iommu);
1868
	}
Y
Yu Zhao 已提交
1869
	iommu_enable_dev_iotlb(info);
1870
	spin_unlock_irqrestore(&iommu->lock, flags);
1871

1872 1873
	domain_attach_iommu(domain, iommu);

1874 1875 1876
	return 0;
}

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
	int translation;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
					  PCI_BUS_NUM(alias), alias & 0xff,
					  data->translation);
}

1893
static int
1894 1895
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1896
{
1897
	struct intel_iommu *iommu;
1898
	u8 bus, devfn;
1899
	struct domain_context_mapping_data data;
1900

1901
	iommu = device_to_iommu(dev, &bus, &devfn);
1902 1903
	if (!iommu)
		return -ENODEV;
1904

1905 1906
	if (!dev_is_pci(dev))
		return domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1907
						  translation);
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922

	data.domain = domain;
	data.iommu = iommu;
	data.translation = translation;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
1923 1924
}

1925
static int domain_context_mapped(struct device *dev)
1926
{
W
Weidong Han 已提交
1927
	struct intel_iommu *iommu;
1928
	u8 bus, devfn;
W
Weidong Han 已提交
1929

1930
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1931 1932
	if (!iommu)
		return -ENODEV;
1933

1934 1935
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
1936

1937 1938
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
1939 1940
}

1941 1942 1943 1944 1945 1946 1947 1948
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1977 1978 1979
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1980 1981
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1982
	phys_addr_t uninitialized_var(pteval);
1983
	unsigned long sg_res = 0;
1984 1985
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1986

1987
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
1988 1989 1990 1991 1992 1993

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1994 1995
	if (!sg) {
		sg_res = nr_pages;
1996 1997 1998
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1999
	while (nr_pages > 0) {
2000 2001
		uint64_t tmp;

2002
		if (!sg_res) {
2003
			sg_res = aligned_nrpages(sg->offset, sg->length);
2004 2005 2006
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2007
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2008
		}
2009

2010
		if (!pte) {
2011 2012
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2013
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2014 2015
			if (!pte)
				return -ENOMEM;
2016
			/* It is large page*/
2017
			if (largepage_lvl > 1) {
2018
				pteval |= DMA_PTE_LARGE_PAGE;
2019 2020 2021 2022 2023 2024
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2025
				dma_pte_free_pagetable(domain, iov_pfn,
2026
						       iov_pfn + lvl_pages - 1);
2027
			} else {
2028
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2029
			}
2030

2031 2032 2033 2034
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2035
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2036
		if (tmp) {
2037
			static int dumps = 5;
2038 2039
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2040 2041 2042 2043 2044 2045
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2069
		pte++;
2070 2071
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2072 2073 2074 2075
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2076 2077

		if (!sg_res && nr_pages)
2078 2079 2080 2081 2082
			sg = sg_next(sg);
	}
	return 0;
}

2083 2084 2085
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2086
{
2087 2088
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2089

2090 2091 2092 2093 2094
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2095 2096
}

2097
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2098
{
2099 2100
	if (!iommu)
		return;
2101 2102 2103

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2104
					   DMA_CCMD_GLOBAL_INVL);
2105
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2106 2107
}

2108 2109 2110 2111 2112 2113
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2114
		info->dev->archdata.iommu = NULL;
2115 2116
}

2117 2118
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2119
	struct device_domain_info *info, *tmp;
2120
	unsigned long flags;
2121 2122

	spin_lock_irqsave(&device_domain_lock, flags);
2123
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2124
		unlink_domain_info(info);
2125 2126
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2127
		iommu_disable_dev_iotlb(info);
2128
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2129

2130
		if (domain_type_is_vm(domain)) {
2131
			iommu_detach_dependent_devices(info->iommu, info->dev);
2132
			domain_detach_iommu(domain, info->iommu);
2133 2134 2135
		}

		free_devinfo_mem(info);
2136 2137 2138 2139 2140 2141 2142
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2143
 * Note: we use struct device->archdata.iommu stores the info
2144
 */
2145
static struct dmar_domain *find_domain(struct device *dev)
2146 2147 2148 2149
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2150
	info = dev->archdata.iommu;
2151 2152 2153 2154 2155
	if (info)
		return info->domain;
	return NULL;
}

2156
static inline struct device_domain_info *
2157 2158 2159 2160 2161
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2162
		if (info->iommu->segment == segment && info->bus == bus &&
2163
		    info->devfn == devfn)
2164
			return info;
2165 2166 2167 2168

	return NULL;
}

2169
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2170
						int bus, int devfn,
2171 2172
						struct device *dev,
						struct dmar_domain *domain)
2173
{
2174
	struct dmar_domain *found = NULL;
2175 2176 2177 2178 2179
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2180
		return NULL;
2181 2182 2183 2184 2185

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2186
	info->iommu = iommu;
2187 2188 2189

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2190
		found = find_domain(dev);
2191 2192
	else {
		struct device_domain_info *info2;
2193
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2194 2195 2196
		if (info2)
			found = info2->domain;
	}
2197 2198 2199
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2200 2201
		/* Caller must free the original domain */
		return found;
2202 2203
	}

2204 2205 2206 2207 2208 2209 2210
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2211 2212
}

2213 2214 2215 2216 2217 2218
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2219
/* domain is initialized */
2220
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2221
{
2222 2223
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2224
	struct device_domain_info *info;
2225
	u16 dma_alias;
2226
	unsigned long flags;
2227
	u8 bus, devfn;
2228

2229
	domain = find_domain(dev);
2230 2231 2232
	if (domain)
		return domain;

2233 2234 2235 2236
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2237 2238
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2239

2240 2241 2242 2243 2244 2245 2246 2247 2248
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2249
		}
2250
		spin_unlock_irqrestore(&device_domain_lock, flags);
2251

2252 2253 2254 2255
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2256

2257
	/* Allocate and initialize new domain for the device */
2258
	domain = alloc_domain(0);
2259
	if (!domain)
2260
		return NULL;
2261 2262
	domain->id = iommu_attach_domain(domain, iommu);
	if (domain->id < 0) {
2263
		free_domain_mem(domain);
2264
		return NULL;
2265
	}
2266
	domain_attach_iommu(domain, iommu);
2267 2268 2269
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		return NULL;
2270
	}
2271

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
	/* register PCI DMA alias device */
	if (dev_is_pci(dev)) {
		tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					   dma_alias & 0xff, NULL, domain);

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2282
		if (!domain)
2283
			return NULL;
2284 2285 2286
	}

found_domain:
2287 2288 2289 2290 2291 2292
	tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2293 2294

	return domain;
2295 2296
}

2297
static int iommu_identity_mapping;
2298 2299 2300
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2301

2302 2303 2304
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2305
{
2306 2307 2308 2309 2310
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2311
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2312
		return -ENOMEM;
2313 2314
	}

2315 2316
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2317 2318 2319 2320
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2321
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2322

2323 2324
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2325
				  DMA_PTE_READ|DMA_PTE_WRITE);
2326 2327
}

2328
static int iommu_prepare_identity_map(struct device *dev,
2329 2330 2331 2332 2333 2334
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2335
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2336 2337 2338
	if (!domain)
		return -ENOMEM;

2339 2340 2341 2342 2343 2344
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2345
		       dev_name(dev), start, end);
2346 2347 2348 2349 2350
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2351
	       dev_name(dev), start, end);
2352
	
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2373

2374
	ret = iommu_domain_identity_map(domain, start, end);
2375 2376 2377 2378
	if (ret)
		goto error;

	/* context entry init */
2379
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2380 2381 2382 2383 2384 2385
	if (ret)
		goto error;

	return 0;

 error:
2386 2387 2388 2389 2390
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2391
					 struct device *dev)
2392
{
2393
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2394
		return 0;
2395 2396
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2397 2398
}

2399
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2400 2401 2402 2403 2404 2405 2406 2407 2408
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2409
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2410
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2411 2412

	if (ret)
2413 2414
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2415

2416
	pci_dev_put(pdev);
2417 2418 2419 2420 2421 2422
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2423
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2424

2425
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2426

2427
static int __init si_domain_init(int hw)
2428 2429 2430
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2431
	int nid, ret = 0;
2432
	bool first = true;
2433

2434
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2435 2436 2437 2438 2439
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
2440
		if (ret < 0) {
2441 2442
			domain_exit(si_domain);
			return -EFAULT;
2443 2444 2445 2446 2447 2448
		} else if (first) {
			si_domain->id = ret;
			first = false;
		} else if (si_domain->id != ret) {
			domain_exit(si_domain);
			return -EFAULT;
2449
		}
2450
		domain_attach_iommu(si_domain, iommu);
2451 2452 2453 2454 2455 2456 2457
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2458 2459
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2460

2461 2462 2463
	if (hw)
		return 0;

2464
	for_each_online_node(nid) {
2465 2466 2467 2468 2469 2470 2471 2472 2473
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2474 2475
	}

2476 2477 2478
	return 0;
}

2479
static int identity_mapping(struct device *dev)
2480 2481 2482 2483 2484 2485
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2486
	info = dev->archdata.iommu;
2487 2488
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2489 2490 2491 2492 2493

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2494
			       struct device *dev, int translation)
2495
{
2496
	struct dmar_domain *ndomain;
2497
	struct intel_iommu *iommu;
2498
	u8 bus, devfn;
2499
	int ret;
2500

2501
	iommu = device_to_iommu(dev, &bus, &devfn);
2502 2503 2504
	if (!iommu)
		return -ENODEV;

2505
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2506 2507
	if (ndomain != domain)
		return -EBUSY;
2508

2509
	ret = domain_context_mapping(domain, dev, translation);
2510
	if (ret) {
2511
		domain_remove_one_dev_info(domain, dev);
2512 2513 2514
		return ret;
	}

2515 2516 2517
	return 0;
}

2518
static bool device_has_rmrr(struct device *dev)
2519 2520
{
	struct dmar_rmrr_unit *rmrr;
2521
	struct device *tmp;
2522 2523
	int i;

2524
	rcu_read_lock();
2525
	for_each_rmrr_units(rmrr) {
2526 2527 2528 2529 2530 2531
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2532
			if (tmp == dev) {
2533
				rcu_read_unlock();
2534
				return true;
2535
			}
2536
	}
2537
	rcu_read_unlock();
2538 2539 2540
	return false;
}

2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		if ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
			return false;
	}

	return true;
}

2574
static int iommu_should_identity_map(struct device *dev, int startup)
2575
{
2576

2577 2578
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2579

2580
		if (device_is_rmrr_locked(dev))
2581
			return 0;
2582

2583 2584
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2585

2586 2587
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2588

2589
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2590
			return 0;
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2615
			return 0;
2616 2617 2618 2619
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2620

2621
	/*
2622
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2623
	 * Assume that they will — if they turn out not to be, then we can
2624 2625
	 * take them out of the 1:1 domain later.
	 */
2626 2627 2628 2629 2630
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2631
		u64 dma_mask = *dev->dma_mask;
2632

2633 2634 2635
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2636

2637
		return dma_mask >= dma_get_required_mask(dev);
2638
	}
2639 2640 2641 2642

	return 1;
}

2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
		pr_info("IOMMU: %s identity mapping for device %s\n",
			hw ? "hardware" : "software", dev_name(dev));
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2664
static int __init iommu_prepare_static_identity_mapping(int hw)
2665 2666
{
	struct pci_dev *pdev = NULL;
2667 2668 2669 2670 2671
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2672

2673
	ret = si_domain_init(hw);
2674 2675 2676 2677
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2697
			}
2698 2699 2700
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2701
		}
2702 2703 2704 2705

	return 0;
}

2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
		pr_info("IOMMU: %s using Register based invalidation\n",
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
		pr_info("IOMMU: %s using Queued invalidation\n", iommu->name);
	}
}

2741
static int __init init_dmars(void)
2742 2743 2744
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2745
	struct device *dev;
2746
	struct intel_iommu *iommu;
2747
	int i, ret;
2748

2749 2750 2751 2752 2753 2754 2755
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2756 2757 2758 2759 2760
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2761
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
2762 2763 2764 2765
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2766
			  DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
2767 2768
	}

2769 2770 2771 2772
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
2773 2774 2775 2776 2777 2778 2779 2780
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2781 2782 2783
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2784
		ret = -ENOMEM;
2785
		goto free_g_iommus;
M
mark gross 已提交
2786 2787
	}

2788
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2789
		g_iommus[iommu->seq_id] = iommu;
2790

2791 2792
		ret = iommu_init_domains(iommu);
		if (ret)
2793
			goto free_iommu;
2794

2795 2796 2797
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2798
		 * among all IOMMU's. Need to Split it later.
2799 2800
		 */
		ret = iommu_alloc_root_entry(iommu);
2801
		if (ret)
2802
			goto free_iommu;
F
Fenghua Yu 已提交
2803
		if (!ecap_pass_through(iommu->ecap))
2804
			hw_pass_through = 0;
2805 2806
	}

2807 2808
	for_each_active_iommu(iommu, drhd)
		intel_iommu_init_qi(iommu);
2809

2810
	if (iommu_pass_through)
2811 2812
		iommu_identity_mapping |= IDENTMAP_ALL;

2813
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2814
	iommu_identity_mapping |= IDENTMAP_GFX;
2815
#endif
2816 2817 2818

	check_tylersburg_isoch();

2819
	/*
2820 2821 2822
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2823
	 */
2824 2825
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2826
		if (ret) {
2827
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2828
			goto free_iommu;
2829 2830 2831
		}
	}
	/*
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2844
	 */
2845 2846
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2847 2848
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2849
					  i, dev) {
2850
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2851 2852 2853
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2854
		}
F
Fenghua Yu 已提交
2855
	}
2856

2857 2858
	iommu_prepare_isa();

2859 2860 2861 2862 2863 2864 2865
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2866
	for_each_iommu(iommu, drhd) {
2867 2868 2869 2870 2871 2872
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2873
				iommu_disable_protect_mem_regions(iommu);
2874
			continue;
2875
		}
2876 2877 2878

		iommu_flush_write_buffer(iommu);

2879 2880
		ret = dmar_set_interrupt(iommu);
		if (ret)
2881
			goto free_iommu;
2882

2883 2884
		iommu_set_root_entry(iommu);

2885
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2886
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2887
		iommu_enable_translation(iommu);
2888
		iommu_disable_protect_mem_regions(iommu);
2889 2890 2891
	}

	return 0;
2892 2893

free_iommu:
2894 2895
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
2896
		free_dmar_iommu(iommu);
2897
	}
2898
	kfree(deferred_flush);
2899
free_g_iommus:
W
Weidong Han 已提交
2900
	kfree(g_iommus);
2901
error:
2902 2903 2904
	return ret;
}

2905
/* This takes a number of _MM_ pages, not VTD pages */
2906 2907 2908
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2909 2910 2911
{
	struct iova *iova = NULL;

2912 2913 2914 2915
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2916 2917
		/*
		 * First try to allocate an io virtual address in
2918
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2919
		 * from higher range
2920
		 */
2921 2922 2923 2924 2925 2926 2927 2928
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2929
		       nrpages, dev_name(dev));
2930 2931 2932 2933 2934 2935
		return NULL;
	}

	return iova;
}

2936
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2937 2938 2939 2940
{
	struct dmar_domain *domain;
	int ret;

2941
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2942
	if (!domain) {
2943 2944
		printk(KERN_ERR "Allocating domain for %s failed",
		       dev_name(dev));
A
Al Viro 已提交
2945
		return NULL;
2946 2947 2948
	}

	/* make sure context mapping is ok */
2949 2950
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2951
		if (ret) {
2952 2953
			printk(KERN_ERR "Domain context map for %s failed",
			       dev_name(dev));
A
Al Viro 已提交
2954
			return NULL;
2955
		}
2956 2957
	}

2958 2959 2960
	return domain;
}

2961
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2962 2963 2964 2965
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2966
	info = dev->archdata.iommu;
2967 2968 2969 2970 2971 2972
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2973
static int iommu_dummy(struct device *dev)
2974
{
2975
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2976 2977
}

2978
/* Check if the dev needs to go through non-identity map and unmap process.*/
2979
static int iommu_no_mapping(struct device *dev)
2980 2981 2982
{
	int found;

2983
	if (iommu_dummy(dev))
2984 2985
		return 1;

2986
	if (!iommu_identity_mapping)
2987
		return 0;
2988

2989
	found = identity_mapping(dev);
2990
	if (found) {
2991
		if (iommu_should_identity_map(dev, 0))
2992 2993 2994 2995 2996 2997
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
2998
			domain_remove_one_dev_info(si_domain, dev);
2999
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
3000
			       dev_name(dev));
3001 3002 3003 3004 3005 3006 3007
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3008
		if (iommu_should_identity_map(dev, 0)) {
3009
			int ret;
3010
			ret = domain_add_dev_info(si_domain, dev,
3011 3012 3013
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
3014 3015
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
3016
				       dev_name(dev));
3017 3018 3019 3020 3021
				return 1;
			}
		}
	}

3022
	return 0;
3023 3024
}

3025
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3026
				     size_t size, int dir, u64 dma_mask)
3027 3028
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3029
	phys_addr_t start_paddr;
3030 3031
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3032
	int ret;
3033
	struct intel_iommu *iommu;
3034
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3035 3036

	BUG_ON(dir == DMA_NONE);
3037

3038
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3039
		return paddr;
3040

3041
	domain = get_valid_domain_for_dev(dev);
3042 3043 3044
	if (!domain)
		return 0;

3045
	iommu = domain_get_iommu(domain);
3046
	size = aligned_nrpages(paddr, size);
3047

3048
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3049 3050 3051
	if (!iova)
		goto error;

3052 3053 3054 3055 3056
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3057
			!cap_zlr(iommu->cap))
3058 3059 3060 3061
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3062
	 * paddr - (paddr + size) might be partial page, we should map the whole
3063
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3064
	 * might have two guest_addr mapping to the same host paddr, but this
3065 3066
	 * is not a big problem
	 */
3067
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3068
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3069 3070 3071
	if (ret)
		goto error;

3072 3073
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3074
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3075
	else
3076
		iommu_flush_write_buffer(iommu);
3077

3078 3079 3080
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3081 3082

error:
3083 3084
	if (iova)
		__free_iova(&domain->iovad, iova);
3085
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
3086
		dev_name(dev), size, (unsigned long long)paddr, dir);
3087 3088 3089
	return 0;
}

3090 3091 3092 3093
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3094
{
3095
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3096
				  dir, *dev->dma_mask);
3097 3098
}

M
mark gross 已提交
3099 3100
static void flush_unmaps(void)
{
3101
	int i, j;
M
mark gross 已提交
3102 3103 3104 3105 3106

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3107 3108 3109
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3110

3111 3112 3113
		if (!deferred_flush[i].next)
			continue;

3114 3115 3116
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3117
					 DMA_TLB_GLOBAL_FLUSH);
3118
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3119 3120
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3121 3122 3123 3124 3125
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3126
					iova->pfn_lo, iova_size(iova),
3127
					!deferred_flush[i].freelist[j], 0);
3128
			else {
3129
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3130 3131 3132
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3133
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3134 3135
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3136
		}
3137
		deferred_flush[i].next = 0;
M
mark gross 已提交
3138 3139 3140 3141 3142 3143 3144
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3145 3146 3147
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3148
	flush_unmaps();
3149
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3150 3151
}

3152
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3153 3154
{
	unsigned long flags;
3155
	int next, iommu_id;
3156
	struct intel_iommu *iommu;
M
mark gross 已提交
3157 3158

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3159 3160 3161
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3162 3163
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3164

3165 3166 3167
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3168
	deferred_flush[iommu_id].freelist[next] = freelist;
3169
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3170 3171 3172 3173 3174 3175 3176 3177 3178

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3179
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3180
{
3181
	struct dmar_domain *domain;
3182
	unsigned long start_pfn, last_pfn;
3183
	struct iova *iova;
3184
	struct intel_iommu *iommu;
3185
	struct page *freelist;
3186

3187
	if (iommu_no_mapping(dev))
3188
		return;
3189

3190
	domain = find_domain(dev);
3191 3192
	BUG_ON(!domain);

3193 3194
	iommu = domain_get_iommu(domain);

3195
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3196 3197
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3198 3199
		return;

3200 3201
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3202

3203
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3204
		 dev_name(dev), start_pfn, last_pfn);
3205

3206
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3207

M
mark gross 已提交
3208
	if (intel_iommu_strict) {
3209
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3210
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3211 3212
		/* free iova */
		__free_iova(&domain->iovad, iova);
3213
		dma_free_pagelist(freelist);
M
mark gross 已提交
3214
	} else {
3215
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3216 3217 3218 3219 3220
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3221 3222
}

3223 3224 3225 3226 3227 3228 3229
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3230
static void *intel_alloc_coherent(struct device *dev, size_t size,
3231 3232
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3233
{
A
Akinobu Mita 已提交
3234
	struct page *page = NULL;
3235 3236
	int order;

F
Fenghua Yu 已提交
3237
	size = PAGE_ALIGN(size);
3238
	order = get_order(size);
3239

3240
	if (!iommu_no_mapping(dev))
3241
		flags &= ~(GFP_DMA | GFP_DMA32);
3242 3243
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3244 3245 3246 3247
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3248

A
Akinobu Mita 已提交
3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3263
		return NULL;
A
Akinobu Mita 已提交
3264
	memset(page_address(page), 0, size);
3265

A
Akinobu Mita 已提交
3266
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3267
					 DMA_BIDIRECTIONAL,
3268
					 dev->coherent_dma_mask);
3269
	if (*dma_handle)
A
Akinobu Mita 已提交
3270 3271 3272 3273
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3274 3275 3276
	return NULL;
}

3277
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3278
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3279 3280
{
	int order;
A
Akinobu Mita 已提交
3281
	struct page *page = virt_to_page(vaddr);
3282

F
Fenghua Yu 已提交
3283
	size = PAGE_ALIGN(size);
3284 3285
	order = get_order(size);

3286
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3287 3288
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3289 3290
}

3291
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3292 3293
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3294
{
3295
	intel_unmap(dev, sglist[0].dma_address);
3296 3297 3298
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3299
	struct scatterlist *sglist, int nelems, int dir)
3300 3301
{
	int i;
F
FUJITA Tomonori 已提交
3302
	struct scatterlist *sg;
3303

F
FUJITA Tomonori 已提交
3304
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3305
		BUG_ON(!sg_page(sg));
3306
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3307
		sg->dma_length = sg->length;
3308 3309 3310 3311
	}
	return nelems;
}

3312
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3313
			enum dma_data_direction dir, struct dma_attrs *attrs)
3314 3315 3316
{
	int i;
	struct dmar_domain *domain;
3317 3318 3319 3320
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3321
	struct scatterlist *sg;
3322
	unsigned long start_vpfn;
3323
	struct intel_iommu *iommu;
3324 3325

	BUG_ON(dir == DMA_NONE);
3326 3327
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3328

3329
	domain = get_valid_domain_for_dev(dev);
3330 3331 3332
	if (!domain)
		return 0;

3333 3334
	iommu = domain_get_iommu(domain);

3335
	for_each_sg(sglist, sg, nelems, i)
3336
		size += aligned_nrpages(sg->offset, sg->length);
3337

3338 3339
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3340
	if (!iova) {
F
FUJITA Tomonori 已提交
3341
		sglist->dma_length = 0;
3342 3343 3344 3345 3346 3347 3348 3349
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3350
			!cap_zlr(iommu->cap))
3351 3352 3353 3354
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3355
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3356

3357
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3358 3359 3360 3361 3362
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3363 3364
	}

3365 3366
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3367
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3368
	else
3369
		iommu_flush_write_buffer(iommu);
3370

3371 3372 3373
	return nelems;
}

3374 3375 3376 3377 3378
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3379
struct dma_map_ops intel_dma_ops = {
3380 3381
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3382 3383
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3384 3385
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3386
	.mapping_error = intel_mapping_error,
3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3441
	iommu_iova_cache_destroy();
3442 3443 3444 3445 3446 3447 3448 3449

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3450
	iommu_iova_cache_destroy();
3451 3452
}

3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3481 3482 3483
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3484
	struct device *dev;
3485
	int i;
3486 3487 3488

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3489 3490 3491
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3492
			/* ignore DMAR unit if no devices exist */
3493 3494 3495 3496 3497
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3498 3499
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3500 3501
			continue;

3502 3503
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3504
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3505 3506 3507 3508
				break;
		if (i < drhd->devices_cnt)
			continue;

3509 3510 3511 3512 3513 3514
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3515 3516
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3517
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3518 3519 3520 3521
		}
	}
}

3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3543 3544 3545 3546 3547
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3548
					   DMA_CCMD_GLOBAL_INVL);
3549 3550
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3551
		iommu_disable_protect_mem_regions(iommu);
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3564
					   DMA_CCMD_GLOBAL_INVL);
3565
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3566
					 DMA_TLB_GLOBAL_FLUSH);
3567 3568 3569
	}
}

3570
static int iommu_suspend(void)
3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3588
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3589 3590 3591 3592 3593 3594 3595 3596 3597 3598

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3599
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3610
static void iommu_resume(void)
3611 3612 3613 3614 3615 3616
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3617 3618 3619 3620
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3621
		return;
3622 3623 3624 3625
	}

	for_each_active_iommu(iommu, drhd) {

3626
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3627 3628 3629 3630 3631 3632 3633 3634 3635 3636

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3637
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3638 3639 3640 3641 3642 3643
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3644
static struct syscore_ops iommu_syscore_ops = {
3645 3646 3647 3648
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3649
static void __init init_iommu_pm_ops(void)
3650
{
3651
	register_syscore_ops(&iommu_syscore_ops);
3652 3653 3654
}

#else
3655
static inline void init_iommu_pm_ops(void) {}
3656 3657
#endif	/* CONFIG_PM */

3658

3659
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3672 3673 3674 3675 3676 3677 3678
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3679

3680
	list_add(&rmrru->list, &dmar_rmrr_units);
3681

3682
	return 0;
3683 3684
}

3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
3704 3705 3706 3707
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

3708 3709 3710
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

3711
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3712 3713 3714 3715 3716
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
3717 3718 3719
	if (!atsru)
		return -ENOMEM;

3720 3721 3722 3723 3724 3725 3726
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
3727
	atsru->include_all = atsr->flags & 0x1;
3728 3729 3730 3731 3732 3733 3734 3735 3736
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3737

3738
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3739 3740 3741 3742

	return 0;
}

3743 3744 3745 3746 3747 3748
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

	if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;

	return 0;
}

3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
		pr_warn("IOMMU: %s doesn't support hardware pass through.\n",
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
		pr_warn("IOMMU: %s doesn't support snooping.\n",
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
		pr_warn("IOMMU: %s doesn't support large page.\n",
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	if (si_domain) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret < 0 || si_domain->id != ret)
			goto disable_iommu;
		domain_attach_iommu(si_domain, iommu);
	}

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

3861 3862
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
3879 3880
}

3881 3882 3883 3884 3885 3886 3887 3888 3889
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3890 3891
	}

3892 3893 3894 3895
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3896 3897 3898 3899
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3900
	int i, ret = 1;
3901
	struct pci_bus *bus;
3902 3903
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3904 3905 3906 3907 3908
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3909
		bridge = bus->self;
3910
		if (!bridge || !pci_is_pcie(bridge) ||
3911
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3912
			return 0;
3913
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3914 3915
			break;
	}
3916 3917
	if (!bridge)
		return 0;
3918

3919
	rcu_read_lock();
3920 3921 3922 3923 3924
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3925
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3926
			if (tmp == &bridge->dev)
3927
				goto out;
3928 3929

		if (atsru->include_all)
3930
			goto out;
3931
	}
3932 3933
	ret = 0;
out:
3934
	rcu_read_unlock();
3935

3936
	return ret;
3937 3938
}

3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3958
			if(ret < 0)
3959 3960
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3961 3962
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4002
	if (iommu_dummy(dev))
4003 4004
		return 0;

4005
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4006 4007
		return 0;

4008
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4009 4010 4011
	if (!domain)
		return 0;

4012
	down_read(&dmar_global_lock);
4013
	domain_remove_one_dev_info(domain, dev);
4014
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4015
		domain_exit(domain);
4016
	up_read(&dmar_global_lock);
4017

F
Fenghua Yu 已提交
4018 4019 4020 4021 4022 4023 4024
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4051
			struct page *freelist;
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4068 4069 4070
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4071 4072 4073
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
4074
					iova->pfn_lo, iova_size(iova),
4075
					!freelist, 0);
4076
			rcu_read_unlock();
4077
			dma_free_pagelist(freelist);
4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4150 4151
int __init intel_iommu_init(void)
{
4152
	int ret = -ENODEV;
4153
	struct dmar_drhd_unit *drhd;
4154
	struct intel_iommu *iommu;
4155

4156 4157 4158
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4159 4160 4161 4162 4163 4164 4165
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4166 4167 4168
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4169
		goto out_free_dmar;
4170
	}
4171

4172 4173 4174
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
4175
	for_each_active_iommu(iommu, drhd)
4176 4177 4178
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

4179
	if (dmar_dev_scope_init() < 0) {
4180 4181
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4182
		goto out_free_dmar;
4183
	}
4184

4185
	if (no_iommu || dmar_disabled)
4186
		goto out_free_dmar;
4187

4188 4189 4190 4191 4192 4193
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

4194 4195 4196
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4197
		goto out_free_reserved_range;
4198
	}
4199 4200 4201

	init_no_remapping_devices();

4202
	ret = init_dmars();
4203
	if (ret) {
4204 4205
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
4206
		printk(KERN_ERR "IOMMU: dmar init failed\n");
4207
		goto out_free_reserved_range;
4208
	}
4209
	up_write(&dmar_global_lock);
4210 4211 4212
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
4213
	init_timer(&unmap_timer);
4214 4215 4216
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4217
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4218

4219
	init_iommu_pm_ops();
4220

4221 4222 4223 4224 4225
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
						       iommu->name);

4226
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4227
	bus_register_notifier(&pci_bus_type, &device_nb);
4228 4229
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4230

4231 4232
	intel_iommu_enabled = 1;

4233
	return 0;
4234 4235 4236 4237 4238

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4239 4240
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4241
	return ret;
4242
}
4243

4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4258
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4259
					   struct device *dev)
4260
{
4261
	if (!iommu || !dev || !dev_is_pci(dev))
4262 4263
		return;

4264
	pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
4265 4266
}

4267
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4268
				       struct device *dev)
4269
{
4270
	struct device_domain_info *info, *tmp;
4271 4272 4273
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
4274
	u8 bus, devfn;
4275

4276
	iommu = device_to_iommu(dev, &bus, &devfn);
4277 4278 4279 4280
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4281
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4282 4283
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4284
			unlink_domain_info(info);
4285 4286
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4287
			iommu_disable_dev_iotlb(info);
4288
			iommu_detach_dev(iommu, info->bus, info->devfn);
4289
			iommu_detach_dependent_devices(iommu, dev);
4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4304
		if (info->iommu == iommu)
4305 4306 4307
			found = 1;
	}

4308 4309
	spin_unlock_irqrestore(&device_domain_lock, flags);

4310
	if (found == 0) {
4311 4312 4313
		domain_detach_iommu(domain, iommu);
		if (!domain_type_is_vm_or_si(domain))
			iommu_detach_domain(domain, iommu);
4314 4315 4316
	}
}

4317
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4318 4319 4320
{
	int adjust_width;

4321 4322
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
4323 4324 4325 4326 4327 4328 4329 4330
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4331
	domain->iommu_snooping = 0;
4332
	domain->iommu_superpage = 0;
4333
	domain->max_addr = 0;
4334 4335

	/* always allocate the top pgd */
4336
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4337 4338 4339 4340 4341 4342
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4343
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4344
{
4345
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4346

4347
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4348
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4349
		printk(KERN_ERR
4350 4351
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4352
	}
4353
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4354
		printk(KERN_ERR
4355
			"intel_iommu_domain_init() failed\n");
4356
		domain_exit(dmar_domain);
4357
		return -ENOMEM;
K
Kay, Allen M 已提交
4358
	}
4359
	domain_update_iommu_cap(dmar_domain);
4360
	domain->priv = dmar_domain;
4361

4362 4363 4364 4365
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4366
	return 0;
K
Kay, Allen M 已提交
4367 4368
}

4369
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4370
{
4371 4372 4373
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4374
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4375 4376
}

4377 4378
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4379
{
4380
	struct dmar_domain *dmar_domain = domain->priv;
4381 4382
	struct intel_iommu *iommu;
	int addr_width;
4383
	u8 bus, devfn;
4384

4385 4386 4387 4388 4389
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4390 4391
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4392 4393
		struct dmar_domain *old_domain;

4394
		old_domain = find_domain(dev);
4395
		if (old_domain) {
4396
			if (domain_type_is_vm_or_si(dmar_domain))
4397
				domain_remove_one_dev_info(old_domain, dev);
4398 4399
			else
				domain_remove_dev_info(old_domain);
4400 4401 4402 4403

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
4404 4405 4406
		}
	}

4407
	iommu = device_to_iommu(dev, &bus, &devfn);
4408 4409 4410 4411 4412
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4413 4414 4415 4416 4417
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4418
		       "sufficient for the mapped address (%llx)\n",
4419
		       __func__, addr_width, dmar_domain->max_addr);
4420 4421
		return -EFAULT;
	}
4422 4423 4424 4425 4426 4427 4428 4429 4430 4431
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4432 4433
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4434
			free_pgtable_page(pte);
4435 4436 4437
		}
		dmar_domain->agaw--;
	}
4438

4439
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4440 4441
}

4442 4443
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4444
{
4445 4446
	struct dmar_domain *dmar_domain = domain->priv;

4447
	domain_remove_one_dev_info(dmar_domain, dev);
4448
}
4449

4450 4451
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4452
			   size_t size, int iommu_prot)
4453
{
4454
	struct dmar_domain *dmar_domain = domain->priv;
4455
	u64 max_addr;
4456
	int prot = 0;
4457
	int ret;
4458

4459 4460 4461 4462
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4463 4464
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4465

4466
	max_addr = iova + size;
4467
	if (dmar_domain->max_addr < max_addr) {
4468 4469 4470
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4471
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4472
		if (end < max_addr) {
4473
			printk(KERN_ERR "%s: iommu width (%d) is not "
4474
			       "sufficient for the mapped address (%llx)\n",
4475
			       __func__, dmar_domain->gaw, max_addr);
4476 4477
			return -EFAULT;
		}
4478
		dmar_domain->max_addr = max_addr;
4479
	}
4480 4481
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4482
	size = aligned_nrpages(hpa, size);
4483 4484
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4485
	return ret;
K
Kay, Allen M 已提交
4486 4487
}

4488
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4489
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4490
{
4491
	struct dmar_domain *dmar_domain = domain->priv;
4492 4493 4494 4495 4496
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4497 4498 4499 4500 4501 4502 4503 4504

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4505

4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4529

4530 4531
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4532

4533
	return size;
K
Kay, Allen M 已提交
4534 4535
}

4536
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4537
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4538
{
4539
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4540
	struct dma_pte *pte;
4541
	int level = 0;
4542
	u64 phys = 0;
K
Kay, Allen M 已提交
4543

4544
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4545
	if (pte)
4546
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4547

4548
	return phys;
K
Kay, Allen M 已提交
4549
}
4550

4551
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4552 4553
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4554
		return domain_update_iommu_snooping(NULL) == 1;
4555
	if (cap == IOMMU_CAP_INTR_REMAP)
4556
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4557

4558
	return false;
S
Sheng Yang 已提交
4559 4560
}

4561 4562
static int intel_iommu_add_device(struct device *dev)
{
4563
	struct intel_iommu *iommu;
4564
	struct iommu_group *group;
4565
	u8 bus, devfn;
4566

4567 4568
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4569 4570
		return -ENODEV;

4571
	iommu_device_link(iommu->iommu_dev, dev);
4572

4573
	group = iommu_group_get_for_dev(dev);
4574

4575 4576
	if (IS_ERR(group))
		return PTR_ERR(group);
4577

4578
	iommu_group_put(group);
4579
	return 0;
4580
}
4581

4582 4583
static void intel_iommu_remove_device(struct device *dev)
{
4584 4585 4586 4587 4588 4589 4590
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4591
	iommu_group_remove_device(dev);
4592 4593

	iommu_device_unlink(iommu->iommu_dev, dev);
4594 4595
}

4596
static const struct iommu_ops intel_iommu_ops = {
4597
	.capable	= intel_iommu_capable,
4598 4599 4600 4601
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4602 4603
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
O
Olav Haugan 已提交
4604
	.map_sg		= default_iommu_map_sg,
4605
	.iova_to_phys	= intel_iommu_iova_to_phys,
4606 4607
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4608
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4609
};
4610

4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4626
static void quirk_iommu_rwbf(struct pci_dev *dev)
4627 4628 4629
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4630
	 * but needs it. Same seems to hold for the desktop versions.
4631 4632 4633 4634 4635 4636
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4637 4638 4639 4640 4641 4642
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4643

4644 4645 4646 4647 4648 4649 4650 4651 4652 4653
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4654
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4655 4656 4657
{
	unsigned short ggc;

4658
	if (pci_read_config_word(dev, GGC, &ggc))
4659 4660
		return;

4661
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4662 4663
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4664 4665 4666 4667 4668
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4669 4670 4671 4672 4673 4674
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}