emulate.c 123.1 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
A
Avi Kivity 已提交
164

165
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
166

167 168 169 170 171 172 173 174
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
175

176 177 178 179 180 181
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
182 183
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
184 185
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
186
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
187 188 189 190 191 192 193 194 195 196 197
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

198
struct opcode {
199 200
	u64 flags : 56;
	u64 intercept : 8;
201
	union {
202
		int (*execute)(struct x86_emulate_ctxt *ctxt);
203 204 205
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
206
		const struct escape *esc;
207
		void (*fastop)(struct fastop *fake);
208
	} u;
209
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
210 211 212 213 214
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
215 216
};

217 218 219 220 221 222 223
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

224 225 226 227 228
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
229
/* EFLAGS bit definitions. */
230 231 232 233
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
234 235
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
236 237
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
238 239
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
240
#define EFLG_IF (1<<9)
241
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
242 243 244 245 246 247
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

248 249 250
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
287 288 289 290 291 292
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

293 294 295 296 297 298
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

299 300
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

301 302 303 304 305 306 307 308 309 310 311 312 313
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

314 315
#define FOPNOP() FOP_ALIGN FOP_RET

316
#define FOP1E(op,  dst) \
317 318 319 320
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
321 322 323 324 325 326 327 328 329

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

330 331 332 333 334 335 336 337 338
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

339 340 341 342 343 344 345 346 347
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

348 349 350 351 352
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
353 354 355 356
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
357 358
	FOP_END

359 360 361 362
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
363 364 365
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
366 367
	FOP_END

368 369 370 371 372 373 374 375 376
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

377 378 379 380 381 382 383
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
384 385 386
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
387 388
	FOP_END

389 390 391
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

392 393 394
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
414 415 416
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

417 418 419 420 421 422
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
423 424 425 426 427 428 429 430
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
431 432 433
		.next_rip   = ctxt->eip,
	};

434
	return ctxt->ops->intercept(ctxt, &info, stage);
435 436
}

A
Avi Kivity 已提交
437 438 439 440 441
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

442
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
443
{
444
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
445 446
}

A
Avi Kivity 已提交
447 448 449 450 451 452 453 454 455 456 457
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
458 459 460 461 462
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
463
/* Access/update address held in a register, based on addressing mode. */
464
static inline unsigned long
465
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
466
{
467
	if (ctxt->ad_bytes == sizeof(unsigned long))
468 469
		return reg;
	else
470
		return reg & ad_mask(ctxt);
471 472 473
}

static inline unsigned long
474
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
475
{
476
	return address_mask(ctxt, reg);
477 478
}

479 480 481 482 483
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

484
static inline void
485
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
486
{
487 488
	ulong mask;

489
	if (ctxt->ad_bytes == sizeof(unsigned long))
490
		mask = ~0UL;
491
	else
492 493 494 495 496 497
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
498
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
499
}
A
Avi Kivity 已提交
500

501
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
502
{
503
	register_address_increment(ctxt, &ctxt->_eip, rel);
504
}
505

506 507 508 509 510 511 512
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

513
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
514
{
515 516
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
517 518
}

519
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
520 521 522 523
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

524
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
525 526
}

527
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
528
{
529
	if (!ctxt->has_seg_override)
530 531
		return 0;

532
	return ctxt->seg_override;
533 534
}

535 536
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
537
{
538 539 540
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
541
	return X86EMUL_PROPAGATE_FAULT;
542 543
}

544 545 546 547 548
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

549
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
550
{
551
	return emulate_exception(ctxt, GP_VECTOR, err, true);
552 553
}

554 555 556 557 558
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

559
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
560
{
561
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
562 563
}

564
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
565
{
566
	return emulate_exception(ctxt, TS_VECTOR, err, true);
567 568
}

569 570
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
571
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
572 573
}

A
Avi Kivity 已提交
574 575 576 577 578
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

622
static int __linearize(struct x86_emulate_ctxt *ctxt,
623
		     struct segmented_address addr,
624
		     unsigned size, bool write, bool fetch,
625 626
		     ulong *linear)
{
627 628
	struct desc_struct desc;
	bool usable;
629
	ulong la;
630
	u32 lim;
631
	u16 sel;
632
	unsigned cpl;
633

634
	la = seg_base(ctxt, addr.seg) + addr.ea;
635 636 637 638 639 640
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
641 642
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
643 644
		if (!usable)
			goto bad;
645 646 647
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
648 649
			goto bad;
		/* unreadable code segment */
650
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
651 652 653 654 655 656 657
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
658
			/* expand-down segment */
659 660 661 662 663 664
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
665
		cpl = ctxt->ops->cpl(ctxt);
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
681
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
682
		la &= (u32)-1;
683 684
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
685 686
	*linear = la;
	return X86EMUL_CONTINUE;
687 688
bad:
	if (addr.seg == VCPU_SREG_SS)
689
		return emulate_ss(ctxt, sel);
690
	else
691
		return emulate_gp(ctxt, sel);
692 693
}

694 695 696 697 698 699 700 701 702
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


703 704 705 706 707
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
708 709 710
	int rc;
	ulong linear;

711
	rc = linearize(ctxt, addr, size, false, &linear);
712 713
	if (rc != X86EMUL_CONTINUE)
		return rc;
714
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
715 716
}

717 718 719 720 721 722 723 724
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
725
{
726
	struct fetch_cache *fc = &ctxt->fetch;
727
	int rc;
728
	int size, cur_size;
729

730
	if (ctxt->_eip == fc->end) {
731
		unsigned long linear;
732 733
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
734
		cur_size = fc->end - fc->start;
735 736
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
737
		rc = __linearize(ctxt, addr, size, false, true, &linear);
738
		if (unlikely(rc != X86EMUL_CONTINUE))
739
			return rc;
740 741
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
742
		if (unlikely(rc != X86EMUL_CONTINUE))
743
			return rc;
744
		fc->end += size;
745
	}
746 747
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
748
	return X86EMUL_CONTINUE;
749 750 751
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
752
			 void *dest, unsigned size)
753
{
754
	int rc;
755

756
	/* x86 instructions are limited to 15 bytes. */
757
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
758
		return X86EMUL_UNHANDLEABLE;
759
	while (size--) {
760
		rc = do_insn_fetch_byte(ctxt, dest++);
761
		if (rc != X86EMUL_CONTINUE)
762 763
			return rc;
	}
764
	return X86EMUL_CONTINUE;
765 766
}

767
/* Fetch next part of the instruction being emulated. */
768
#define insn_fetch(_type, _ctxt)					\
769
({	unsigned long _x;						\
770
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
771 772 773 774 775
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

776 777
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
778 779 780 781
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

782 783 784 785 786
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
787
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
788
			     int byteop)
A
Avi Kivity 已提交
789 790
{
	void *p;
791
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
792 793

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
794 795 796
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
797 798 799 800
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
801
			   struct segmented_address addr,
A
Avi Kivity 已提交
802 803 804 805 806 807 808
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
809
	rc = segmented_read_std(ctxt, addr, size, 2);
810
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
811
		return rc;
812
	addr.ea += 2;
813
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
814 815 816
	return rc;
}

817 818 819 820 821 822 823 824 825 826
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

827 828
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
829 830
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
831

832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

857 858
FASTOP2(xadd);

859
static u8 test_cc(unsigned int condition, unsigned long flags)
860
{
861 862
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
863

864
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
865
	asm("push %[flags]; popf; call *%[fastop]"
866 867
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
868 869
}

870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
888 889 890 891
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
892 893 894 895 896 897 898 899
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
900
#ifdef CONFIG_X86_64
901 902 903 904 905 906 907 908
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
909 910 911 912 913 914 915 916 917 918 919
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
920 921 922 923 924 925 926 927
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
928
#ifdef CONFIG_X86_64
929 930 931 932 933 934 935 936
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
937 938 939 940 941 942
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1024
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1025
				    struct operand *op)
1026
{
1027
	unsigned reg = ctxt->modrm_reg;
1028

1029 1030
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1031

1032
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1033 1034 1035 1036 1037 1038
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1039 1040 1041 1042 1043 1044 1045
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1046

1047
	op->type = OP_REG;
1048 1049 1050
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1051
	fetch_register_operand(op);
1052 1053 1054
	op->orig_val = op->val;
}

1055 1056 1057 1058 1059 1060
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1061
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1062
			struct operand *op)
1063 1064
{
	u8 sib;
1065
	int index_reg = 0, base_reg = 0, scale;
1066
	int rc = X86EMUL_CONTINUE;
1067
	ulong modrm_ea = 0;
1068

1069 1070 1071 1072
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1073 1074
	}

1075 1076 1077 1078
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1079

1080
	if (ctxt->modrm_mod == 3) {
1081
		op->type = OP_REG;
1082
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1083
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1084
				ctxt->d & ByteOp);
1085
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1086 1087
			op->type = OP_XMM;
			op->bytes = 16;
1088 1089
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1090 1091
			return rc;
		}
A
Avi Kivity 已提交
1092 1093 1094 1095 1096 1097
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1098
		fetch_register_operand(op);
1099 1100 1101
		return rc;
	}

1102 1103
	op->type = OP_MEM;

1104
	if (ctxt->ad_bytes == 2) {
1105 1106 1107 1108
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1109 1110

		/* 16-bit ModR/M decode. */
1111
		switch (ctxt->modrm_mod) {
1112
		case 0:
1113
			if (ctxt->modrm_rm == 6)
1114
				modrm_ea += insn_fetch(u16, ctxt);
1115 1116
			break;
		case 1:
1117
			modrm_ea += insn_fetch(s8, ctxt);
1118 1119
			break;
		case 2:
1120
			modrm_ea += insn_fetch(u16, ctxt);
1121 1122
			break;
		}
1123
		switch (ctxt->modrm_rm) {
1124
		case 0:
1125
			modrm_ea += bx + si;
1126 1127
			break;
		case 1:
1128
			modrm_ea += bx + di;
1129 1130
			break;
		case 2:
1131
			modrm_ea += bp + si;
1132 1133
			break;
		case 3:
1134
			modrm_ea += bp + di;
1135 1136
			break;
		case 4:
1137
			modrm_ea += si;
1138 1139
			break;
		case 5:
1140
			modrm_ea += di;
1141 1142
			break;
		case 6:
1143
			if (ctxt->modrm_mod != 0)
1144
				modrm_ea += bp;
1145 1146
			break;
		case 7:
1147
			modrm_ea += bx;
1148 1149
			break;
		}
1150 1151 1152
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1153
		modrm_ea = (u16)modrm_ea;
1154 1155
	} else {
		/* 32/64-bit ModR/M decode. */
1156
		if ((ctxt->modrm_rm & 7) == 4) {
1157
			sib = insn_fetch(u8, ctxt);
1158 1159 1160 1161
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1162
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1163
				modrm_ea += insn_fetch(s32, ctxt);
1164
			else {
1165
				modrm_ea += reg_read(ctxt, base_reg);
1166 1167
				adjust_modrm_seg(ctxt, base_reg);
			}
1168
			if (index_reg != 4)
1169
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1170
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1171
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1172
				ctxt->rip_relative = 1;
1173 1174
		} else {
			base_reg = ctxt->modrm_rm;
1175
			modrm_ea += reg_read(ctxt, base_reg);
1176 1177
			adjust_modrm_seg(ctxt, base_reg);
		}
1178
		switch (ctxt->modrm_mod) {
1179
		case 0:
1180
			if (ctxt->modrm_rm == 5)
1181
				modrm_ea += insn_fetch(s32, ctxt);
1182 1183
			break;
		case 1:
1184
			modrm_ea += insn_fetch(s8, ctxt);
1185 1186
			break;
		case 2:
1187
			modrm_ea += insn_fetch(s32, ctxt);
1188 1189 1190
			break;
		}
	}
1191
	op->addr.mem.ea = modrm_ea;
1192 1193 1194 1195 1196
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1197
		      struct operand *op)
1198
{
1199
	int rc = X86EMUL_CONTINUE;
1200

1201
	op->type = OP_MEM;
1202
	switch (ctxt->ad_bytes) {
1203
	case 2:
1204
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1205 1206
		break;
	case 4:
1207
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1208 1209
		break;
	case 8:
1210
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1211 1212 1213 1214 1215 1216
		break;
	}
done:
	return rc;
}

1217
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1218
{
1219
	long sv = 0, mask;
1220

1221 1222
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1223

1224 1225 1226 1227
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1228

1229
		ctxt->dst.addr.mem.ea += (sv >> 3);
1230
	}
1231 1232

	/* only subword offset */
1233
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1234 1235
}

1236 1237
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1238
{
1239
	int rc;
1240
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1241

1242 1243
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1244

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1257 1258
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1259

1260 1261 1262 1263 1264
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1265 1266 1267
	int rc;
	ulong linear;

1268
	rc = linearize(ctxt, addr, size, false, &linear);
1269 1270
	if (rc != X86EMUL_CONTINUE)
		return rc;
1271
	return read_emulated(ctxt, linear, data, size);
1272 1273 1274 1275 1276 1277 1278
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1279 1280 1281
	int rc;
	ulong linear;

1282
	rc = linearize(ctxt, addr, size, true, &linear);
1283 1284
	if (rc != X86EMUL_CONTINUE)
		return rc;
1285 1286
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1287 1288 1289 1290 1291 1292 1293
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1294 1295 1296
	int rc;
	ulong linear;

1297
	rc = linearize(ctxt, addr, size, true, &linear);
1298 1299
	if (rc != X86EMUL_CONTINUE)
		return rc;
1300 1301
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1302 1303
}

1304 1305 1306 1307
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1308
	struct read_cache *rc = &ctxt->io_read;
1309

1310 1311
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1312
		unsigned int count = ctxt->rep_prefix ?
1313
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1314
		in_page = (ctxt->eflags & EFLG_DF) ?
1315 1316
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1317 1318 1319 1320 1321
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1322
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1323 1324
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1325 1326
	}

1327 1328
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1329 1330 1331 1332 1333 1334 1335 1336
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1337 1338
	return 1;
}
A
Avi Kivity 已提交
1339

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1356 1357 1358
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1359
	const struct x86_emulate_ops *ops = ctxt->ops;
1360

1361 1362
	if (selector & 1 << 2) {
		struct desc_struct desc;
1363 1364
		u16 sel;

1365
		memset (dt, 0, sizeof *dt);
1366
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1367
			return;
1368

1369 1370 1371
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1372
		ops->get_gdt(ctxt, dt);
1373
}
1374

1375 1376
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1377 1378
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1379 1380 1381 1382
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1383

1384
	get_descriptor_table_ptr(ctxt, selector, &dt);
1385

1386 1387
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1388

1389
	*desc_addr_p = addr = dt.address + index * 8;
1390 1391
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1392
}
1393

1394 1395 1396 1397 1398 1399 1400
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1401

1402
	get_descriptor_table_ptr(ctxt, selector, &dt);
1403

1404 1405
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1406

1407
	addr = dt.address + index * 8;
1408 1409
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1410
}
1411

1412
/* Does not support long mode */
1413 1414
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 selector, int seg, u8 cpl)
1415
{
1416
	struct desc_struct seg_desc, old_desc;
1417
	u8 dpl, rpl;
1418 1419 1420
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1421
	ulong desc_addr;
1422
	int ret;
1423
	u16 dummy;
1424

1425
	memset(&seg_desc, 0, sizeof seg_desc);
1426

1427 1428 1429
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1430
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1431 1432
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1433 1434 1435 1436 1437 1438 1439 1440 1441
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1442 1443
	}

1444 1445 1446 1447 1448 1449 1450
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1461
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1462 1463 1464 1465 1466 1467
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1468
	/* can't load system descriptor into segment selector */
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1487
		break;
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1503
		break;
1504 1505 1506
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1507 1508 1509 1510 1511 1512
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1513 1514 1515 1516 1517 1518
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1519
		/*
1520 1521 1522
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1523
		 */
1524 1525 1526 1527
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1528
		break;
1529 1530 1531 1532 1533
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1534
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1535 1536 1537 1538
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1539
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1540 1541 1542 1543 1544 1545
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1546 1547 1548 1549 1550 1551 1552
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
	return __load_segment_descriptor(ctxt, selector, seg, cpl);
}

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1572
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1573 1574 1575
{
	int rc;

1576
	switch (op->type) {
1577
	case OP_REG:
1578
		write_register_operand(op);
A
Avi Kivity 已提交
1579
		break;
1580
	case OP_MEM:
1581
		if (ctxt->lock_prefix)
1582
			rc = segmented_cmpxchg(ctxt,
1583 1584 1585 1586
					       op->addr.mem,
					       &op->orig_val,
					       &op->val,
					       op->bytes);
1587
		else
1588
			rc = segmented_write(ctxt,
1589 1590 1591
					     op->addr.mem,
					     &op->val,
					     op->bytes);
1592 1593
		if (rc != X86EMUL_CONTINUE)
			return rc;
1594
		break;
1595 1596
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
1597 1598 1599
				op->addr.mem,
				op->data,
				op->bytes * op->count);
1600 1601 1602
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1603
	case OP_XMM:
1604
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1605
		break;
A
Avi Kivity 已提交
1606
	case OP_MM:
1607
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1608
		break;
1609 1610
	case OP_NONE:
		/* no writeback */
1611
		break;
1612
	default:
1613
		break;
A
Avi Kivity 已提交
1614
	}
1615 1616
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1617

1618
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1619
{
1620
	struct segmented_address addr;
1621

1622
	rsp_increment(ctxt, -bytes);
1623
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1624 1625
	addr.seg = VCPU_SREG_SS;

1626 1627 1628 1629 1630
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1631
	/* Disable writeback. */
1632
	ctxt->dst.type = OP_NONE;
1633
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1634
}
1635

1636 1637 1638 1639
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1640
	struct segmented_address addr;
1641

1642
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1643
	addr.seg = VCPU_SREG_SS;
1644
	rc = segmented_read(ctxt, addr, dest, len);
1645 1646 1647
	if (rc != X86EMUL_CONTINUE)
		return rc;

1648
	rsp_increment(ctxt, len);
1649
	return rc;
1650 1651
}

1652 1653
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1654
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1655 1656
}

1657
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1658
			void *dest, int len)
1659 1660
{
	int rc;
1661 1662
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1663
	int cpl = ctxt->ops->cpl(ctxt);
1664

1665
	rc = emulate_pop(ctxt, &val, len);
1666 1667
	if (rc != X86EMUL_CONTINUE)
		return rc;
1668

1669 1670
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1671

1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1682 1683
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1684 1685 1686 1687 1688
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1689
	}
1690 1691 1692 1693 1694

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1695 1696
}

1697 1698
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1699 1700 1701 1702
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1703 1704
}

A
Avi Kivity 已提交
1705 1706 1707 1708 1709
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1710
	ulong rbp;
A
Avi Kivity 已提交
1711 1712 1713 1714

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1715 1716
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1717 1718
	if (rc != X86EMUL_CONTINUE)
		return rc;
1719
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1720
		      stack_mask(ctxt));
1721 1722
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1723 1724 1725 1726
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1727 1728
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1729
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1730
		      stack_mask(ctxt));
1731
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1732 1733
}

1734
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1735
{
1736 1737
	int seg = ctxt->src2.val;

1738
	ctxt->src.val = get_segment_selector(ctxt, seg);
1739

1740
	return em_push(ctxt);
1741 1742
}

1743
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1744
{
1745
	int seg = ctxt->src2.val;
1746 1747
	unsigned long selector;
	int rc;
1748

1749
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1750 1751 1752
	if (rc != X86EMUL_CONTINUE)
		return rc;

1753
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1754
	return rc;
1755 1756
}

1757
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1758
{
1759
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1760 1761
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1762

1763 1764
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1765
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1766

1767
		rc = em_push(ctxt);
1768 1769
		if (rc != X86EMUL_CONTINUE)
			return rc;
1770

1771
		++reg;
1772 1773
	}

1774
	return rc;
1775 1776
}

1777 1778
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1779
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1780 1781 1782
	return em_push(ctxt);
}

1783
static int em_popa(struct x86_emulate_ctxt *ctxt)
1784
{
1785 1786
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1787

1788 1789
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1790
			rsp_increment(ctxt, ctxt->op_bytes);
1791 1792
			--reg;
		}
1793

1794
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1795 1796 1797
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1798
	}
1799
	return rc;
1800 1801
}

1802
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1803
{
1804
	const struct x86_emulate_ops *ops = ctxt->ops;
1805
	int rc;
1806 1807 1808 1809 1810 1811
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1812
	ctxt->src.val = ctxt->eflags;
1813
	rc = em_push(ctxt);
1814 1815
	if (rc != X86EMUL_CONTINUE)
		return rc;
1816 1817 1818

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1819
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1820
	rc = em_push(ctxt);
1821 1822
	if (rc != X86EMUL_CONTINUE)
		return rc;
1823

1824
	ctxt->src.val = ctxt->_eip;
1825
	rc = em_push(ctxt);
1826 1827 1828
	if (rc != X86EMUL_CONTINUE)
		return rc;

1829
	ops->get_idt(ctxt, &dt);
1830 1831 1832 1833

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1834
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1835 1836 1837
	if (rc != X86EMUL_CONTINUE)
		return rc;

1838
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1839 1840 1841
	if (rc != X86EMUL_CONTINUE)
		return rc;

1842
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1843 1844 1845
	if (rc != X86EMUL_CONTINUE)
		return rc;

1846
	ctxt->_eip = eip;
1847 1848 1849 1850

	return rc;
}

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1862
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1863 1864 1865
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1866
		return __emulate_int_real(ctxt, irq);
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1877
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1878
{
1879 1880 1881 1882 1883 1884 1885 1886
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1887

1888
	/* TODO: Add stack limit check */
1889

1890
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1891

1892 1893
	if (rc != X86EMUL_CONTINUE)
		return rc;
1894

1895 1896
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1897

1898
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1899

1900 1901
	if (rc != X86EMUL_CONTINUE)
		return rc;
1902

1903
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1904

1905 1906
	if (rc != X86EMUL_CONTINUE)
		return rc;
1907

1908
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1909

1910 1911
	if (rc != X86EMUL_CONTINUE)
		return rc;
1912

1913
	ctxt->_eip = temp_eip;
1914 1915


1916
	if (ctxt->op_bytes == 4)
1917
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1918
	else if (ctxt->op_bytes == 2) {
1919 1920
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1921
	}
1922 1923 1924 1925 1926

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1927 1928
}

1929
static int em_iret(struct x86_emulate_ctxt *ctxt)
1930
{
1931 1932
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1933
		return emulate_iret_real(ctxt);
1934 1935 1936 1937
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1938
	default:
1939 1940
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1941 1942 1943
	}
}

1944 1945 1946 1947 1948
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1949
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1950

1951
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1952 1953 1954
	if (rc != X86EMUL_CONTINUE)
		return rc;

1955 1956
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1957 1958 1959
	return X86EMUL_CONTINUE;
}

1960
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1961
{
1962
	int rc = X86EMUL_CONTINUE;
1963

1964
	switch (ctxt->modrm_reg) {
1965 1966
	case 2: /* call near abs */ {
		long int old_eip;
1967 1968 1969
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1970
		rc = em_push(ctxt);
1971 1972
		break;
	}
1973
	case 4: /* jmp abs */
1974
		ctxt->_eip = ctxt->src.val;
1975
		break;
1976 1977 1978
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
1979
	case 6:	/* push */
1980
		rc = em_push(ctxt);
1981 1982
		break;
	}
1983
	return rc;
1984 1985
}

1986
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
1987
{
1988
	u64 old = ctxt->dst.orig_val64;
1989

1990 1991 1992 1993
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
1994
		ctxt->eflags &= ~EFLG_ZF;
1995
	} else {
1996 1997
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
1998

1999
		ctxt->eflags |= EFLG_ZF;
2000
	}
2001
	return X86EMUL_CONTINUE;
2002 2003
}

2004 2005
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2006 2007 2008
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2009 2010 2011
	return em_pop(ctxt);
}

2012
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2013 2014 2015 2016
{
	int rc;
	unsigned long cs;

2017
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2018
	if (rc != X86EMUL_CONTINUE)
2019
		return rc;
2020 2021 2022
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2023
	if (rc != X86EMUL_CONTINUE)
2024
		return rc;
2025
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2026 2027 2028
	return rc;
}

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2040 2041 2042 2043
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2044
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2045
	fastop(ctxt, em_cmp);
2046 2047 2048 2049 2050 2051 2052

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2053
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2054 2055 2056 2057
	}
	return X86EMUL_CONTINUE;
}

2058
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2059
{
2060
	int seg = ctxt->src2.val;
2061 2062 2063
	unsigned short sel;
	int rc;

2064
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2065

2066
	rc = load_segment_descriptor(ctxt, sel, seg);
2067 2068 2069
	if (rc != X86EMUL_CONTINUE)
		return rc;

2070
	ctxt->dst.val = ctxt->src.val;
2071 2072 2073
	return rc;
}

2074
static void
2075
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2076
			struct desc_struct *cs, struct desc_struct *ss)
2077 2078
{
	cs->l = 0;		/* will be adjusted later */
2079
	set_desc_base(cs, 0);	/* flat segment */
2080
	cs->g = 1;		/* 4kb granularity */
2081
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2082 2083 2084
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2085 2086
	cs->p = 1;
	cs->d = 1;
2087
	cs->avl = 0;
2088

2089 2090
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2091 2092 2093
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2094
	ss->d = 1;		/* 32bit stack segment */
2095
	ss->dpl = 0;
2096
	ss->p = 1;
2097 2098
	ss->l = 0;
	ss->avl = 0;
2099 2100
}

2101 2102 2103 2104 2105
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2106 2107
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2108 2109 2110 2111
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2112 2113
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2114
	const struct x86_emulate_ops *ops = ctxt->ops;
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2151 2152 2153 2154 2155

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2156
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2157
{
2158
	const struct x86_emulate_ops *ops = ctxt->ops;
2159
	struct desc_struct cs, ss;
2160
	u64 msr_data;
2161
	u16 cs_sel, ss_sel;
2162
	u64 efer = 0;
2163 2164

	/* syscall is not available in real mode */
2165
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2166 2167
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2168

2169 2170 2171
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2172
	ops->get_msr(ctxt, MSR_EFER, &efer);
2173
	setup_syscalls_segments(ctxt, &cs, &ss);
2174

2175 2176 2177
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2178
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2179
	msr_data >>= 32;
2180 2181
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2182

2183
	if (efer & EFER_LMA) {
2184
		cs.d = 0;
2185 2186
		cs.l = 1;
	}
2187 2188
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2189

2190
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2191
	if (efer & EFER_LMA) {
2192
#ifdef CONFIG_X86_64
2193
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2194

2195
		ops->get_msr(ctxt,
2196 2197
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2198
		ctxt->_eip = msr_data;
2199

2200
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2201 2202 2203 2204
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2205
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2206
		ctxt->_eip = (u32)msr_data;
2207 2208 2209 2210

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2211
	return X86EMUL_CONTINUE;
2212 2213
}

2214
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2215
{
2216
	const struct x86_emulate_ops *ops = ctxt->ops;
2217
	struct desc_struct cs, ss;
2218
	u64 msr_data;
2219
	u16 cs_sel, ss_sel;
2220
	u64 efer = 0;
2221

2222
	ops->get_msr(ctxt, MSR_EFER, &efer);
2223
	/* inject #GP if in real mode */
2224 2225
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2226

2227 2228 2229 2230 2231 2232 2233 2234
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2235 2236 2237
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2238 2239
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2240

2241
	setup_syscalls_segments(ctxt, &cs, &ss);
2242

2243
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2244 2245
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2246 2247
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2248 2249
		break;
	case X86EMUL_MODE_PROT64:
2250 2251
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2252
		break;
2253 2254
	default:
		break;
2255 2256 2257
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2258 2259 2260 2261
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2262
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2263
		cs.d = 0;
2264 2265 2266
		cs.l = 1;
	}

2267 2268
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2269

2270
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2271
	ctxt->_eip = msr_data;
2272

2273
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2274
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2275

2276
	return X86EMUL_CONTINUE;
2277 2278
}

2279
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2280
{
2281
	const struct x86_emulate_ops *ops = ctxt->ops;
2282
	struct desc_struct cs, ss;
2283 2284
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2285
	u16 cs_sel = 0, ss_sel = 0;
2286

2287 2288
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2289 2290
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2291

2292
	setup_syscalls_segments(ctxt, &cs, &ss);
2293

2294
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2295 2296 2297 2298 2299 2300
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2301
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2302 2303
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2304
		cs_sel = (u16)(msr_data + 16);
2305 2306
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2307
		ss_sel = (u16)(msr_data + 24);
2308 2309
		break;
	case X86EMUL_MODE_PROT64:
2310
		cs_sel = (u16)(msr_data + 32);
2311 2312
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2313 2314
		ss_sel = cs_sel + 8;
		cs.d = 0;
2315 2316 2317
		cs.l = 1;
		break;
	}
2318 2319
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2320

2321 2322
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2323

2324 2325
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2326

2327
	return X86EMUL_CONTINUE;
2328 2329
}

2330
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2331 2332 2333 2334 2335 2336 2337
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2338
	return ctxt->ops->cpl(ctxt) > iopl;
2339 2340 2341 2342 2343
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2344
	const struct x86_emulate_ops *ops = ctxt->ops;
2345
	struct desc_struct tr_seg;
2346
	u32 base3;
2347
	int r;
2348
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2349
	unsigned mask = (1 << len) - 1;
2350
	unsigned long base;
2351

2352
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2353
	if (!tr_seg.p)
2354
		return false;
2355
	if (desc_limit_scaled(&tr_seg) < 103)
2356
		return false;
2357 2358 2359 2360
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2361
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2362 2363
	if (r != X86EMUL_CONTINUE)
		return false;
2364
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2365
		return false;
2366
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2377 2378 2379
	if (ctxt->perm_ok)
		return true;

2380 2381
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2382
			return false;
2383 2384 2385

	ctxt->perm_ok = true;

2386 2387 2388
	return true;
}

2389 2390 2391
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2392
	tss->ip = ctxt->_eip;
2393
	tss->flag = ctxt->eflags;
2394 2395 2396 2397 2398 2399 2400 2401
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2402

2403 2404 2405 2406 2407
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2408 2409 2410 2411 2412 2413
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2414
	u8 cpl;
2415

2416
	ctxt->_eip = tss->ip;
2417
	ctxt->eflags = tss->flag | 2;
2418 2419 2420 2421 2422 2423 2424 2425
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2426 2427 2428 2429 2430

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2431 2432 2433 2434 2435
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2436

2437 2438
	cpl = tss->cs & 3;

2439
	/*
G
Guo Chao 已提交
2440
	 * Now load segment descriptors. If fault happens at this stage
2441 2442
	 * it is handled in a context of new task
	 */
2443
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl);
2444 2445
	if (ret != X86EMUL_CONTINUE)
		return ret;
2446
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl);
2447 2448
	if (ret != X86EMUL_CONTINUE)
		return ret;
2449
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl);
2450 2451
	if (ret != X86EMUL_CONTINUE)
		return ret;
2452
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl);
2453 2454
	if (ret != X86EMUL_CONTINUE)
		return ret;
2455
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl);
2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2466
	const struct x86_emulate_ops *ops = ctxt->ops;
2467 2468
	struct tss_segment_16 tss_seg;
	int ret;
2469
	u32 new_tss_base = get_desc_base(new_desc);
2470

2471
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2472
			    &ctxt->exception);
2473
	if (ret != X86EMUL_CONTINUE)
2474 2475 2476
		/* FIXME: need to provide precise fault address */
		return ret;

2477
	save_state_to_tss16(ctxt, &tss_seg);
2478

2479
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2480
			     &ctxt->exception);
2481
	if (ret != X86EMUL_CONTINUE)
2482 2483 2484
		/* FIXME: need to provide precise fault address */
		return ret;

2485
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2486
			    &ctxt->exception);
2487
	if (ret != X86EMUL_CONTINUE)
2488 2489 2490 2491 2492 2493
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2494
		ret = ops->write_std(ctxt, new_tss_base,
2495 2496
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2497
				     &ctxt->exception);
2498
		if (ret != X86EMUL_CONTINUE)
2499 2500 2501 2502
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2503
	return load_state_from_tss16(ctxt, &tss_seg);
2504 2505 2506 2507 2508
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2509
	/* CR3 and ldt selector are not saved intentionally */
2510
	tss->eip = ctxt->_eip;
2511
	tss->eflags = ctxt->eflags;
2512 2513 2514 2515 2516 2517 2518 2519
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2520

2521 2522 2523 2524 2525 2526
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2527 2528 2529 2530 2531 2532
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2533
	u8 cpl;
2534

2535
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2536
		return emulate_gp(ctxt, 0);
2537
	ctxt->_eip = tss->eip;
2538
	ctxt->eflags = tss->eflags | 2;
2539 2540

	/* General purpose registers */
2541 2542 2543 2544 2545 2546 2547 2548
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2549 2550 2551

	/*
	 * SDM says that segment selectors are loaded before segment
2552 2553
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2554
	 */
2555 2556 2557 2558 2559 2560 2561
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2562

2563 2564 2565 2566 2567
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2568
	if (ctxt->eflags & X86_EFLAGS_VM) {
2569
		ctxt->mode = X86EMUL_MODE_VM86;
2570 2571
		cpl = 3;
	} else {
2572
		ctxt->mode = X86EMUL_MODE_PROT32;
2573 2574
		cpl = tss->cs & 3;
	}
2575

2576 2577 2578 2579
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2580
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR, cpl);
2581 2582
	if (ret != X86EMUL_CONTINUE)
		return ret;
2583
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl);
2584 2585
	if (ret != X86EMUL_CONTINUE)
		return ret;
2586
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl);
2587 2588
	if (ret != X86EMUL_CONTINUE)
		return ret;
2589
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl);
2590 2591
	if (ret != X86EMUL_CONTINUE)
		return ret;
2592
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl);
2593 2594
	if (ret != X86EMUL_CONTINUE)
		return ret;
2595
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl);
2596 2597
	if (ret != X86EMUL_CONTINUE)
		return ret;
2598
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl);
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2609
	const struct x86_emulate_ops *ops = ctxt->ops;
2610 2611
	struct tss_segment_32 tss_seg;
	int ret;
2612
	u32 new_tss_base = get_desc_base(new_desc);
2613 2614
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2615

2616
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2617
			    &ctxt->exception);
2618
	if (ret != X86EMUL_CONTINUE)
2619 2620 2621
		/* FIXME: need to provide precise fault address */
		return ret;

2622
	save_state_to_tss32(ctxt, &tss_seg);
2623

2624 2625 2626
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2627
	if (ret != X86EMUL_CONTINUE)
2628 2629 2630
		/* FIXME: need to provide precise fault address */
		return ret;

2631
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2632
			    &ctxt->exception);
2633
	if (ret != X86EMUL_CONTINUE)
2634 2635 2636 2637 2638 2639
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2640
		ret = ops->write_std(ctxt, new_tss_base,
2641 2642
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2643
				     &ctxt->exception);
2644
		if (ret != X86EMUL_CONTINUE)
2645 2646 2647 2648
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2649
	return load_state_from_tss32(ctxt, &tss_seg);
2650 2651 2652
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2653
				   u16 tss_selector, int idt_index, int reason,
2654
				   bool has_error_code, u32 error_code)
2655
{
2656
	const struct x86_emulate_ops *ops = ctxt->ops;
2657 2658
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2659
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2660
	ulong old_tss_base =
2661
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2662
	u32 desc_limit;
2663
	ulong desc_addr;
2664 2665 2666

	/* FIXME: old_tss_base == ~0 ? */

2667
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2668 2669
	if (ret != X86EMUL_CONTINUE)
		return ret;
2670
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2671 2672 2673 2674 2675
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2676 2677 2678 2679 2680
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2681
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2702 2703
	}

2704

2705 2706 2707 2708
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2709
		emulate_ts(ctxt, tss_selector & 0xfffc);
2710 2711 2712 2713 2714
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2715
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2716 2717 2718 2719 2720 2721
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2722
	   note that old_tss_sel is not used after this point */
2723 2724 2725 2726
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2727
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2728 2729
				     old_tss_base, &next_tss_desc);
	else
2730
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2731
				     old_tss_base, &next_tss_desc);
2732 2733
	if (ret != X86EMUL_CONTINUE)
		return ret;
2734 2735 2736 2737 2738 2739

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2740
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2741 2742
	}

2743
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2744
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2745

2746
	if (has_error_code) {
2747 2748 2749
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2750
		ret = em_push(ctxt);
2751 2752
	}

2753 2754 2755 2756
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2757
			 u16 tss_selector, int idt_index, int reason,
2758
			 bool has_error_code, u32 error_code)
2759 2760 2761
{
	int rc;

2762
	invalidate_registers(ctxt);
2763 2764
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2765

2766
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2767
				     has_error_code, error_code);
2768

2769
	if (rc == X86EMUL_CONTINUE) {
2770
		ctxt->eip = ctxt->_eip;
2771 2772
		writeback_registers(ctxt);
	}
2773

2774
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2775 2776
}

2777 2778
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2779
{
2780
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2781

2782 2783
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2784 2785
}

2786 2787 2788 2789 2790 2791
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2792
	al = ctxt->dst.val;
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2810
	ctxt->dst.val = al;
2811
	/* Set PF, ZF, SF */
2812 2813 2814
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2815
	fastop(ctxt, em_or);
2816 2817 2818 2819 2820 2821 2822 2823
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2846 2847 2848 2849 2850 2851 2852 2853 2854
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2855 2856 2857 2858 2859
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2860 2861 2862 2863

	return X86EMUL_CONTINUE;
}

2864 2865 2866 2867 2868 2869 2870 2871 2872
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2873 2874 2875 2876 2877 2878
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2879
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2880
	old_eip = ctxt->_eip;
2881

2882
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2883
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2884 2885
		return X86EMUL_CONTINUE;

2886 2887
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2888

2889
	ctxt->src.val = old_cs;
2890
	rc = em_push(ctxt);
2891 2892 2893
	if (rc != X86EMUL_CONTINUE)
		return rc;

2894
	ctxt->src.val = old_eip;
2895
	return em_push(ctxt);
2896 2897
}

2898 2899 2900 2901
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2902 2903 2904 2905
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2906 2907
	if (rc != X86EMUL_CONTINUE)
		return rc;
2908
	rsp_increment(ctxt, ctxt->src.val);
2909 2910 2911
	return X86EMUL_CONTINUE;
}

2912 2913 2914
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2915 2916
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2917 2918

	/* Write back the memory destination with implicit LOCK prefix. */
2919 2920
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2921 2922 2923
	return X86EMUL_CONTINUE;
}

2924 2925
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2926
	ctxt->dst.val = ctxt->src2.val;
2927
	return fastop(ctxt, em_imul);
2928 2929
}

2930 2931
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2932 2933
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
2934
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
2935
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2936 2937 2938 2939

	return X86EMUL_CONTINUE;
}

2940 2941 2942 2943
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2944
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2945 2946
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
2947 2948 2949
	return X86EMUL_CONTINUE;
}

2950 2951 2952 2953
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

2954
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
2955
		return emulate_gp(ctxt, 0);
2956 2957
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
2958 2959 2960
	return X86EMUL_CONTINUE;
}

2961 2962
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
2963
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
2964 2965 2966
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
		return X86EMUL_PROPAGATE_FAULT;
	}
	return X86EMUL_CONTINUE;
}

3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3035 3036 3037 3038
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3039 3040 3041
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3042 3043 3044 3045 3046 3047 3048 3049 3050
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3051
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3052 3053
		return emulate_gp(ctxt, 0);

3054 3055
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3056 3057 3058
	return X86EMUL_CONTINUE;
}

3059 3060
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3061
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3062 3063
		return emulate_ud(ctxt);

3064
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3065 3066 3067 3068 3069
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3070
	u16 sel = ctxt->src.val;
3071

3072
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3073 3074
		return emulate_ud(ctxt);

3075
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3076 3077 3078
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3079 3080
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3081 3082
}

A
Avi Kivity 已提交
3083 3084 3085 3086 3087 3088 3089 3090 3091
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3092 3093 3094 3095 3096 3097 3098 3099 3100
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3101 3102
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3103 3104 3105
	int rc;
	ulong linear;

3106
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3107
	if (rc == X86EMUL_CONTINUE)
3108
		ctxt->ops->invlpg(ctxt, linear);
3109
	/* Disable writeback. */
3110
	ctxt->dst.type = OP_NONE;
3111 3112 3113
	return X86EMUL_CONTINUE;
}

3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3124 3125 3126 3127
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3128
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3129 3130 3131 3132 3133 3134 3135
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3136
	ctxt->_eip = ctxt->eip;
3137
	/* Disable writeback. */
3138
	ctxt->dst.type = OP_NONE;
3139 3140 3141
	return X86EMUL_CONTINUE;
}

3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3171 3172 3173 3174 3175
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3176 3177
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3178
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3179
			     &desc_ptr.size, &desc_ptr.address,
3180
			     ctxt->op_bytes);
3181 3182 3183 3184
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3185
	ctxt->dst.type = OP_NONE;
3186 3187 3188
	return X86EMUL_CONTINUE;
}

3189
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3190 3191 3192
{
	int rc;

3193 3194
	rc = ctxt->ops->fix_hypercall(ctxt);

3195
	/* Disable writeback. */
3196
	ctxt->dst.type = OP_NONE;
3197 3198 3199 3200 3201 3202 3203 3204
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3205 3206
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3207
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3208
			     &desc_ptr.size, &desc_ptr.address,
3209
			     ctxt->op_bytes);
3210 3211 3212 3213
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3214
	ctxt->dst.type = OP_NONE;
3215 3216 3217 3218 3219
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3220 3221
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3222 3223 3224 3225 3226 3227
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3228 3229
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3230 3231 3232
	return X86EMUL_CONTINUE;
}

3233 3234
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3235 3236
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3237 3238
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3239 3240 3241 3242 3243 3244

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3245
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3246
		jmp_rel(ctxt, ctxt->src.val);
3247 3248 3249 3250

	return X86EMUL_CONTINUE;
}

3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3288 3289 3290 3291
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3292 3293
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3294
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3295 3296 3297 3298
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3299 3300 3301
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3314 3315
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3316 3317
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3318 3319 3320
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3350
	if (!valid_cr(ctxt->modrm_reg))
3351 3352 3353 3354 3355 3356 3357
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3358 3359
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3360
	u64 efer = 0;
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3378
		u64 cr4;
3379 3380 3381 3382
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3383 3384
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3385 3386 3387 3388 3389 3390 3391 3392 3393 3394

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3395 3396
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3397 3398 3399 3400 3401 3402 3403 3404
			rsvd = CR3_L_MODE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3405
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3417 3418 3419 3420
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3421
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3422 3423 3424 3425 3426 3427 3428

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3429
	int dr = ctxt->modrm_reg;
3430 3431 3432 3433 3434
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3435
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3447 3448
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3449 3450 3451 3452 3453 3454 3455

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3456 3457 3458 3459
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3460
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3461 3462 3463 3464 3465 3466 3467 3468 3469

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3470
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3471 3472

	/* Valid physical address? */
3473
	if (rax & 0xffff000000000000ULL)
3474 3475 3476 3477 3478
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3479 3480
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3481
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3482

3483
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3484 3485 3486 3487 3488
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3489 3490
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3491
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3492
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3493

3494
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3495 3496 3497 3498 3499 3500
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3501 3502
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3503 3504
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3505 3506 3507 3508 3509 3510 3511
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3512 3513
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3514 3515 3516 3517 3518
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3519
#define D(_y) { .flags = (_y) }
3520
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3521 3522
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3523
#define N    D(NotImpl)
3524
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3525 3526
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3527
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3528
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3529
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3530 3531
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3532 3533 3534
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3535
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3536

3537
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3538
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3539
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3540
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3541 3542
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3543

3544 3545 3546
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3547

3548
static const struct opcode group7_rm1[] = {
3549 3550
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3551 3552 3553
	N, N, N, N, N, N,
};

3554
static const struct opcode group7_rm3[] = {
3555
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3556
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3557 3558 3559 3560 3561 3562
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3563
};
3564

3565
static const struct opcode group7_rm7[] = {
3566
	N,
3567
	DIP(SrcNone, rdtscp, check_rdtsc),
3568 3569
	N, N, N, N, N, N,
};
3570

3571
static const struct opcode group1[] = {
3572 3573 3574 3575 3576 3577 3578 3579
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3580 3581
};

3582
static const struct opcode group1A[] = {
3583
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3584 3585
};

3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3597
static const struct opcode group3[] = {
3598 3599
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3600 3601
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3602 3603
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3604 3605
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3606 3607
};

3608
static const struct opcode group4[] = {
3609 3610
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3611 3612 3613
	N, N, N, N, N, N,
};

3614
static const struct opcode group5[] = {
3615 3616
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3617 3618 3619 3620
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3621
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3622 3623
};

3624
static const struct opcode group6[] = {
3625 3626
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3627
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3628
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3629 3630 3631
	N, N, N, N,
};

3632
static const struct group_dual group7 = { {
3633 3634
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3635 3636 3637 3638 3639
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3640
}, {
3641
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
3642
	EXT(0, group7_rm1),
3643
	N, EXT(0, group7_rm3),
3644 3645 3646
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3647 3648
} };

3649
static const struct opcode group8[] = {
3650
	N, N, N, N,
3651 3652 3653 3654
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3655 3656
};

3657
static const struct group_dual group9 = { {
3658
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3659 3660 3661 3662
}, {
	N, N, N, N, N, N, N, N,
} };

3663
static const struct opcode group11[] = {
3664
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3665
	X7(D(Undefined)),
3666 3667
};

3668
static const struct gprefix pfx_0f_6f_0f_7f = {
3669
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3670 3671
};

3672
static const struct gprefix pfx_vmovntpx = {
3673 3674 3675
	I(0, em_mov), N, N, N,
};

3676
static const struct gprefix pfx_0f_28_0f_29 = {
3677
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3678 3679
};

3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3743
static const struct opcode opcode_table[256] = {
3744
	/* 0x00 - 0x07 */
3745
	F6ALU(Lock, em_add),
3746 3747
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3748
	/* 0x08 - 0x0F */
3749
	F6ALU(Lock | PageTable, em_or),
3750 3751
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3752
	/* 0x10 - 0x17 */
3753
	F6ALU(Lock, em_adc),
3754 3755
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3756
	/* 0x18 - 0x1F */
3757
	F6ALU(Lock, em_sbb),
3758 3759
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3760
	/* 0x20 - 0x27 */
3761
	F6ALU(Lock | PageTable, em_and), N, N,
3762
	/* 0x28 - 0x2F */
3763
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3764
	/* 0x30 - 0x37 */
3765
	F6ALU(Lock, em_xor), N, N,
3766
	/* 0x38 - 0x3F */
3767
	F6ALU(NoWrite, em_cmp), N, N,
3768
	/* 0x40 - 0x4F */
3769
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3770
	/* 0x50 - 0x57 */
3771
	X8(I(SrcReg | Stack, em_push)),
3772
	/* 0x58 - 0x5F */
3773
	X8(I(DstReg | Stack, em_pop)),
3774
	/* 0x60 - 0x67 */
3775 3776
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3777 3778 3779
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3780 3781
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3782 3783
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3784
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3785
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3786 3787 3788
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3789 3790 3791 3792
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3793
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3794
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3795
	/* 0x88 - 0x8F */
3796
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3797
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3798
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3799 3800 3801
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3802
	/* 0x90 - 0x97 */
3803
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3804
	/* 0x98 - 0x9F */
3805
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3806
	I(SrcImmFAddr | No64, em_call_far), N,
3807
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3808 3809
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
3810
	/* 0xA0 - 0xA7 */
3811
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3812
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3813
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3814
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3815
	/* 0xA8 - 0xAF */
3816
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3817 3818
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3819
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3820
	/* 0xB0 - 0xB7 */
3821
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3822
	/* 0xB8 - 0xBF */
3823
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3824
	/* 0xC0 - 0xC7 */
3825
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3826
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3827
	I(ImplicitOps | Stack, em_ret),
3828 3829
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3830
	G(ByteOp, group11), G(0, group11),
3831
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3832
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
3833 3834
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
3835
	D(ImplicitOps), DI(SrcImmByte, intn),
3836
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3837
	/* 0xD0 - 0xD7 */
3838 3839
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3840
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3841 3842
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3843
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3844
	/* 0xD8 - 0xDF */
3845
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3846
	/* 0xE0 - 0xE7 */
3847 3848
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3849 3850
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3851
	/* 0xE8 - 0xEF */
3852
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3853
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3854 3855
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3856
	/* 0xF0 - 0xF7 */
3857
	N, DI(ImplicitOps, icebp), N, N,
3858 3859
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3860
	/* 0xF8 - 0xFF */
3861 3862
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3863 3864 3865
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3866
static const struct opcode twobyte_table[256] = {
3867
	/* 0x00 - 0x0F */
3868
	G(0, group6), GD(0, &group7), N, N,
3869
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
3870
	II(ImplicitOps | Priv, em_clts, clts), N,
3871
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3872 3873
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
3874 3875
	N, N, N, N, N, N, N, N,
	D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
3876
	/* 0x20 - 0x2F */
3877
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3878
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3879 3880
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3881
	N, N, N, N,
3882 3883 3884
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
	N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
3885
	N, N, N, N,
3886
	/* 0x30 - 0x3F */
3887
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3888
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3889
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3890
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3891 3892
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
3893
	N, N,
3894 3895 3896 3897 3898 3899
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3900 3901 3902 3903
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3904
	/* 0x70 - 0x7F */
3905 3906 3907 3908
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3909 3910 3911
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3912
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3913
	/* 0xA0 - 0xA7 */
3914
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
3915 3916
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
3917 3918
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
3919
	/* 0xA8 - 0xAF */
3920
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3921
	DI(ImplicitOps, rsm),
3922
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3923 3924
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
3925
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
3926
	/* 0xB0 - 0xB7 */
3927
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3928
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3929
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3930 3931
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3932
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3933 3934
	/* 0xB8 - 0xBF */
	N, N,
3935
	G(BitOp, group8),
3936 3937
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
3938
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3939
	/* 0xC0 - 0xC7 */
3940
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
3941
	N, D(DstMem | SrcReg | ModRM | Mov),
3942
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3943 3944
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3945 3946 3947 3948 3949 3950 3951 3952
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

3953
static const struct gprefix three_byte_0f_38_f0 = {
B
Borislav Petkov 已提交
3954
	I(DstReg | SrcMem | Mov, em_movbe), N, N, N
3955 3956 3957
};

static const struct gprefix three_byte_0f_38_f1 = {
B
Borislav Petkov 已提交
3958
	I(DstMem | SrcReg | Mov, em_movbe), N, N, N
3959 3960 3961 3962 3963 3964 3965 3966 3967
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
3968 3969 3970 3971 3972 3973 3974
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
3975 3976
};

3977 3978 3979 3980 3981
#undef D
#undef N
#undef G
#undef GD
#undef I
3982
#undef GP
3983
#undef EXT
3984

3985
#undef D2bv
3986
#undef D2bvIP
3987
#undef I2bv
3988
#undef I2bvIP
3989
#undef I6ALU
3990

3991
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3992 3993 3994
{
	unsigned size;

3995
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4008
	op->addr.mem.ea = ctxt->_eip;
4009 4010 4011
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4012
		op->val = insn_fetch(s8, ctxt);
4013 4014
		break;
	case 2:
4015
		op->val = insn_fetch(s16, ctxt);
4016 4017
		break;
	case 4:
4018
		op->val = insn_fetch(s32, ctxt);
4019
		break;
4020 4021 4022
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4041 4042 4043 4044 4045 4046 4047
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4048
		decode_register_operand(ctxt, op);
4049 4050
		break;
	case OpImmUByte:
4051
		rc = decode_imm(ctxt, op, 1, false);
4052 4053
		break;
	case OpMem:
4054
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4055 4056 4057 4058
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4059 4060 4061
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4062 4063 4064
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4065 4066 4067
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4068
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4069 4070 4071
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4090 4091 4092 4093
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4094
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4095 4096
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4097
		op->count = 1;
4098 4099 4100 4101
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4102
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4103 4104
		fetch_register_operand(op);
		break;
4105 4106
	case OpCL:
		op->bytes = 1;
4107
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4119 4120 4121
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4122 4123
	case OpMem8:
		ctxt->memop.bytes = 1;
4124
		if (ctxt->memop.type == OP_REG) {
4125 4126
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4127 4128
			fetch_register_operand(&ctxt->memop);
		}
4129
		goto mem_common;
4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4146
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4147 4148
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4149
		op->count = 1;
4150
		break;
P
Paolo Bonzini 已提交
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4161 4162 4163 4164 4165 4166 4167 4168 4169
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4199
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4200 4201 4202
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4203
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4204
	bool op_prefix = false;
4205
	struct opcode opcode;
4206

4207 4208
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4209 4210 4211
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
B
Borislav Petkov 已提交
4212
	ctxt->opcode_len = 1;
4213
	if (insn_len > 0)
4214
		memcpy(ctxt->fetch.data, insn, insn_len);
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4232
		return EMULATION_FAILED;
4233 4234
	}

4235 4236
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4237 4238 4239

	/* Legacy prefixes. */
	for (;;) {
4240
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4241
		case 0x66:	/* operand-size override */
4242
			op_prefix = true;
4243
			/* switch between 2/4 bytes */
4244
			ctxt->op_bytes = def_op_bytes ^ 6;
4245 4246 4247 4248
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4249
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4250 4251
			else
				/* switch between 2/4 bytes */
4252
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4253 4254 4255 4256 4257
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4258
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4259 4260 4261
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4262
			set_seg_override(ctxt, ctxt->b & 7);
4263 4264 4265 4266
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4267
			ctxt->rex_prefix = ctxt->b;
4268 4269
			continue;
		case 0xf0:	/* LOCK */
4270
			ctxt->lock_prefix = 1;
4271 4272 4273
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4274
			ctxt->rep_prefix = ctxt->b;
4275 4276 4277 4278 4279 4280 4281
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4282
		ctxt->rex_prefix = 0;
4283 4284 4285 4286 4287
	}

done_prefixes:

	/* REX prefix. */
4288 4289
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4290 4291

	/* Opcode byte(s). */
4292
	opcode = opcode_table[ctxt->b];
4293
	/* Two-byte opcode? */
4294
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4295
		ctxt->opcode_len = 2;
4296
		ctxt->b = insn_fetch(u8, ctxt);
4297
		opcode = twobyte_table[ctxt->b];
4298 4299 4300 4301 4302 4303 4304

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4305
	}
4306
	ctxt->d = opcode.flags;
4307

4308 4309 4310
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4311 4312
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4313
		case Group:
4314
			goffset = (ctxt->modrm >> 3) & 7;
4315 4316 4317
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4318 4319
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4320 4321 4322 4323 4324
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4325
			goffset = ctxt->modrm & 7;
4326
			opcode = opcode.u.group[goffset];
4327 4328
			break;
		case Prefix:
4329
			if (ctxt->rep_prefix && op_prefix)
4330
				return EMULATION_FAILED;
4331
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4332 4333 4334 4335 4336 4337 4338
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4339 4340 4341 4342 4343 4344
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4345
		default:
4346
			return EMULATION_FAILED;
4347
		}
4348

4349
		ctxt->d &= ~(u64)GroupMask;
4350
		ctxt->d |= opcode.flags;
4351 4352
	}

4353 4354 4355
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4356 4357

	/* Unrecognised? */
4358
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4359
		return EMULATION_FAILED;
4360

4361
	if (!(ctxt->d & EmulateOnUD) && ctxt->ud)
4362
		return EMULATION_FAILED;
4363

4364 4365
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4366

4367
	if (ctxt->d & Op3264) {
4368
		if (mode == X86EMUL_MODE_PROT64)
4369
			ctxt->op_bytes = 8;
4370
		else
4371
			ctxt->op_bytes = 4;
4372 4373
	}

4374 4375
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4376 4377
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4378

4379
	/* ModRM and SIB bytes. */
4380
	if (ctxt->d & ModRM) {
4381
		rc = decode_modrm(ctxt, &ctxt->memop);
4382 4383 4384
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4385
		rc = decode_abs(ctxt, &ctxt->memop);
4386 4387 4388
	if (rc != X86EMUL_CONTINUE)
		goto done;

4389 4390
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4391

4392
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4393

4394 4395
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4396 4397 4398 4399 4400

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4401
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4402 4403 4404
	if (rc != X86EMUL_CONTINUE)
		goto done;

4405 4406 4407 4408
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4409
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4410 4411 4412
	if (rc != X86EMUL_CONTINUE)
		goto done;

4413
	/* Decode and fetch the destination operand: register or memory. */
4414
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4415 4416

done:
4417 4418
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4419

4420
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4421 4422
}

4423 4424 4425 4426 4427
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4428 4429 4430 4431 4432 4433 4434 4435 4436
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4437 4438 4439
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4440
		 ((ctxt->eflags & EFLG_ZF) == 0))
4441
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4442 4443 4444 4445 4446 4447
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4461
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4477 4478 4479
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4480 4481
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4482
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4483 4484 4485
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4486
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4487 4488
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4489 4490
	return X86EMUL_CONTINUE;
}
4491

4492
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4493
{
4494
	const struct x86_emulate_ops *ops = ctxt->ops;
4495
	int rc = X86EMUL_CONTINUE;
4496
	int saved_dst_type = ctxt->dst.type;
4497

4498
	ctxt->mem_read.pos = 0;
4499

4500 4501
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4502
		rc = emulate_ud(ctxt);
4503 4504 4505
		goto done;
	}

4506
	/* LOCK prefix is allowed only with some instructions */
4507
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4508
		rc = emulate_ud(ctxt);
4509 4510 4511
		goto done;
	}

4512
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4513
		rc = emulate_ud(ctxt);
4514 4515 4516
		goto done;
	}

A
Avi Kivity 已提交
4517 4518
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4519 4520 4521 4522
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4523
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4524 4525 4526 4527
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4542 4543
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4544
					      X86_ICPT_PRE_EXCEPT);
4545 4546 4547 4548
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4549
	/* Privileged instruction can be executed only in CPL=0 */
4550
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4551
		rc = emulate_gp(ctxt, 0);
4552 4553 4554
		goto done;
	}

4555
	/* Instruction can only be executed in protected mode */
4556
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4557 4558 4559 4560
		rc = emulate_ud(ctxt);
		goto done;
	}

4561
	/* Do instruction specific permission checks */
4562 4563
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4564 4565 4566 4567
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4568 4569
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4570
					      X86_ICPT_POST_EXCEPT);
4571 4572 4573 4574
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4575
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4576
		/* All REP prefixes have the same first termination condition */
4577
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4578
			ctxt->eip = ctxt->_eip;
4579 4580 4581 4582
			goto done;
		}
	}

4583 4584 4585
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4586
		if (rc != X86EMUL_CONTINUE)
4587
			goto done;
4588
		ctxt->src.orig_val64 = ctxt->src.val64;
4589 4590
	}

4591 4592 4593
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4594 4595 4596 4597
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4598
	if ((ctxt->d & DstMask) == ImplicitOps)
4599 4600 4601
		goto special_insn;


4602
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4603
		/* optimisation - avoid slow emulated read if Mov */
4604 4605
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4606 4607
		if (rc != X86EMUL_CONTINUE)
			goto done;
4608
	}
4609
	ctxt->dst.orig_val = ctxt->dst.val;
4610

4611 4612
special_insn:

4613 4614
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4615
					      X86_ICPT_POST_MEMACCESS);
4616 4617 4618 4619
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4620
	if (ctxt->execute) {
4621 4622 4623 4624 4625 4626 4627
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4628
		rc = ctxt->execute(ctxt);
4629 4630 4631 4632 4633
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4634
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4635
		goto twobyte_insn;
4636 4637
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4638

4639
	switch (ctxt->b) {
A
Avi Kivity 已提交
4640
	case 0x63:		/* movsxd */
4641
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4642
			goto cannot_emulate;
4643
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4644
		break;
4645
	case 0x70 ... 0x7f: /* jcc (short) */
4646 4647
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4648
		break;
N
Nitin A Kamble 已提交
4649
	case 0x8d: /* lea r16/r32, m */
4650
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4651
		break;
4652
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4653
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4654
			break;
4655 4656
		rc = em_xchg(ctxt);
		break;
4657
	case 0x98: /* cbw/cwde/cdqe */
4658 4659 4660 4661
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4662 4663
		}
		break;
4664
	case 0xcc:		/* int3 */
4665 4666
		rc = emulate_int(ctxt, 3);
		break;
4667
	case 0xcd:		/* int n */
4668
		rc = emulate_int(ctxt, ctxt->src.val);
4669 4670
		break;
	case 0xce:		/* into */
4671 4672
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4673
		break;
4674
	case 0xe9: /* jmp rel */
4675
	case 0xeb: /* jmp rel short */
4676 4677
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4678
		break;
4679
	case 0xf4:              /* hlt */
4680
		ctxt->ops->halt(ctxt);
4681
		break;
4682 4683 4684 4685 4686 4687 4688
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4689 4690 4691
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4692 4693 4694 4695 4696 4697
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4698 4699
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4700
	}
4701

4702 4703 4704
	if (rc != X86EMUL_CONTINUE)
		goto done;

4705
writeback:
4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4717

4718 4719 4720 4721
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4722
	ctxt->dst.type = saved_dst_type;
4723

4724
	if ((ctxt->d & SrcMask) == SrcSI)
4725
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4726

4727
	if ((ctxt->d & DstMask) == DstDI)
4728
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4729

4730
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4731
		unsigned int count;
4732
		struct read_cache *r = &ctxt->io_read;
4733 4734 4735 4736 4737 4738
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4739

4740 4741 4742 4743 4744
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4745
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4746 4747 4748 4749 4750 4751
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4752
				ctxt->mem_read.end = 0;
4753
				writeback_registers(ctxt);
4754 4755 4756
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4757
		}
4758
	}
4759

4760
	ctxt->eip = ctxt->_eip;
4761 4762

done:
4763 4764
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4765 4766 4767
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4768 4769 4770
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4771
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4772 4773

twobyte_insn:
4774
	switch (ctxt->b) {
4775
	case 0x09:		/* wbinvd */
4776
		(ctxt->ops->wbinvd)(ctxt);
4777 4778
		break;
	case 0x08:		/* invd */
4779 4780
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
4781
	case 0x1f:		/* nop */
4782 4783
		break;
	case 0x20: /* mov cr, reg */
4784
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4785
		break;
A
Avi Kivity 已提交
4786
	case 0x21: /* mov from dr to reg */
4787
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4788 4789
		break;
	case 0x40 ... 0x4f:	/* cmov */
4790 4791 4792
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4793
		break;
4794
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4795 4796
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4797
		break;
4798
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4799
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4800
		break;
4801 4802
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4803
	case 0xb6 ... 0xb7:	/* movzx */
4804
		ctxt->dst.bytes = ctxt->op_bytes;
4805
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4806
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4807 4808
		break;
	case 0xbe ... 0xbf:	/* movsx */
4809
		ctxt->dst.bytes = ctxt->op_bytes;
4810
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4811
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4812
		break;
4813
	case 0xc3:		/* movnti */
4814 4815 4816
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4817
		break;
4818 4819
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4820
	}
4821

4822 4823
threebyte_insn:

4824 4825 4826
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4827 4828 4829
	goto writeback;

cannot_emulate:
4830
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4831
}
4832 4833 4834 4835 4836 4837 4838 4839 4840 4841

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}