io_apic.c 78.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2 3 4
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
5
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
22 23 24 25 26 27 28 29 30 31
 *
 * Historical information which is worth to be preserved:
 *
 * - SiS APIC rmw bug:
 *
 *	We used to have a workaround for a bug in SiS chips which
 *	required to rewrite the index register for a read-modify-write
 *	operation as the chip lost the index information which was
 *	setup for the read already. We cache the data now, so that
 *	workaround has been removed.
L
Linus Torvalds 已提交
32 33 34 35
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
36
#include <linux/irq.h>
L
Linus Torvalds 已提交
37 38 39
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
40
#include <linux/pci.h>
L
Linus Torvalds 已提交
41 42 43
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
44
#include <linux/export.h>
45
#include <linux/syscore_ops.h>
46
#include <linux/freezer.h>
47
#include <linux/kthread.h>
48
#include <linux/jiffies.h>	/* time_after() */
49
#include <linux/slab.h>
50
#include <linux/bootmem.h>
51

T
Thomas Gleixner 已提交
52
#include <asm/irqdomain.h>
L
Linus Torvalds 已提交
53 54
#include <asm/io.h>
#include <asm/smp.h>
55
#include <asm/cpu.h>
L
Linus Torvalds 已提交
56
#include <asm/desc.h>
57 58 59
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
60
#include <asm/timer.h>
61
#include <asm/i8259.h>
62
#include <asm/setup.h>
63
#include <asm/irq_remapping.h>
64
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
65

I
Ingo Molnar 已提交
66
#include <asm/apic.h>
L
Linus Torvalds 已提交
67

68 69 70 71 72 73 74 75 76
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))
77
#define for_each_irq_pin(entry, head) \
78
	list_for_each_entry(entry, &head, list)
79

80
static DEFINE_RAW_SPINLOCK(ioapic_lock);
81
static DEFINE_MUTEX(ioapic_mutex);
82
static unsigned int ioapic_dynirq_base;
83
static int ioapic_initialized;
Y
Yinghai Lu 已提交
84

85 86 87 88 89
struct irq_pin_list {
	struct list_head list;
	int apic, pin;
};

90
struct mp_chip_data {
91
	struct list_head irq_2_pin;
92 93 94
	struct IO_APIC_route_entry entry;
	int trigger;
	int polarity;
95
	u32 count;
96 97 98
	bool isa_irq;
};

J
Jiang Liu 已提交
99 100 101 102 103
struct mp_ioapic_gsi {
	u32 gsi_base;
	u32 gsi_end;
};

S
Suresh Siddha 已提交
104 105 106 107 108
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
109 110 111 112
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
113 114
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
115 116
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
117 118
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
119
	struct resource *iomem_res;
S
Suresh Siddha 已提交
120
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
121

122
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
123

124
int mpc_ioapic_id(int ioapic_idx)
125
{
126
	return ioapics[ioapic_idx].mp_config.apicid;
127 128
}

129
unsigned int mpc_ioapic_addr(int ioapic_idx)
130
{
131
	return ioapics[ioapic_idx].mp_config.apicaddr;
132 133
}

J
Jiang Liu 已提交
134
static inline struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
135
{
136
	return &ioapics[ioapic_idx].gsi_config;
137
}
138

139 140 141 142 143 144 145
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

J
Jiang Liu 已提交
146
static inline u32 mp_pin_to_gsi(int ioapic, int pin)
147 148 149 150
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

151 152 153 154 155
static inline bool mp_is_legacy_irq(int irq)
{
	return irq >= 0 && irq < nr_legacy_irqs();
}

156 157 158 159 160
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
161 162
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
163 164 165
	if (!nr_legacy_irqs())
		return 0;

166
	return ioapic == 0 || mp_is_legacy_irq(irq);
167 168
}

169 170 171 172 173
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

174
int nr_ioapics;
175

176 177
/* The one past the highest gsi number used */
u32 gsi_top;
178

179
/* MP IRQ source entries */
180
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
181 182 183 184

/* # of MP IRQ source entries */
int mp_irq_entries;

185
#ifdef CONFIG_EISA
186 187 188 189 190
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
191 192
int skip_ioapic_setup;

193 194 195 196
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
197 198 199 200 201 202 203 204
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

205
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
206 207
{
	/* disable IO-APIC */
208
	disable_ioapic_support();
Y
Yinghai Lu 已提交
209 210 211
	return 0;
}
early_param("noapic", parse_noapic);
212

213 214 215 216 217 218 219 220 221 222 223
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
224
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
225 226 227
			return;
	}

228
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
229 230 231 232
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

233 234 235 236 237 238 239 240 241 242 243 244 245
static void alloc_ioapic_saved_registers(int idx)
{
	size_t size;

	if (ioapics[idx].saved_registers)
		return;

	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
	if (!ioapics[idx].saved_registers)
		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
}

246 247 248 249 250 251
static void free_ioapic_saved_registers(int idx)
{
	kfree(ioapics[idx].saved_registers);
	ioapics[idx].saved_registers = NULL;
}

252
int __init arch_early_ioapic_init(void)
253
{
254
	int i;
T
Thomas Gleixner 已提交
255

256
	if (!nr_legacy_irqs())
257 258
		io_apic_irqs = ~0UL;

259 260
	for_each_ioapic(i)
		alloc_ioapic_saved_registers(i);
261

262
	return 0;
263
}
264

L
Linus Torvalds 已提交
265 266 267 268
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
269 270
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
271 272 273 274 275
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
276
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
277 278
}

279
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
280 281 282 283 284
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

285
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
286 287 288 289 290 291
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

292 293
static void io_apic_write(unsigned int apic, unsigned int reg,
			  unsigned int value)
L
Linus Torvalds 已提交
294 295
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
296

L
Linus Torvalds 已提交
297 298 299 300
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

301 302 303 304 305
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

306 307 308 309 310 311
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
312

313 314 315
	return eu.entry;
}

316 317 318 319
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
320

321
	raw_spin_lock_irqsave(&ioapic_lock, flags);
322
	eu.entry = __ioapic_read_entry(apic, pin);
323
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
324

325 326 327
	return eu.entry;
}

328 329 330 331 332 333
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
334
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
335
{
336 337
	union entry_union eu = {{0, 0}};

338
	eu.entry = e;
339 340
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
341 342
}

343
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
344 345
{
	unsigned long flags;
346

347
	raw_spin_lock_irqsave(&ioapic_lock, flags);
348
	__ioapic_write_entry(apic, pin, e);
349
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
350 351 352 353 354 355 356 357 358 359
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
360
	union entry_union eu = { .entry.mask = IOAPIC_MASKED };
361

362
	raw_spin_lock_irqsave(&ioapic_lock, flags);
363 364
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
365
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
366 367
}

L
Linus Torvalds 已提交
368 369 370 371 372
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
373 374
static int __add_pin_to_irq_node(struct mp_chip_data *data,
				 int node, int apic, int pin)
L
Linus Torvalds 已提交
375
{
376
	struct irq_pin_list *entry;
377

378
	/* don't allow duplicates */
379
	for_each_irq_pin(entry, data->irq_2_pin)
380
		if (entry->apic == apic && entry->pin == pin)
381
			return 0;
382

383
	entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
384
	if (!entry) {
385 386
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
387
		return -ENOMEM;
388
	}
L
Linus Torvalds 已提交
389 390
	entry->apic = apic;
	entry->pin = pin;
391
	list_add_tail(&entry->list, &data->irq_2_pin);
392

393 394 395
	return 0;
}

396
static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
397
{
398
	struct irq_pin_list *tmp, *entry;
399

400
	list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
401
		if (entry->apic == apic && entry->pin == pin) {
402
			list_del(&entry->list);
403 404 405 406 407
			kfree(entry);
			return;
		}
}

408 409
static void add_pin_to_irq_node(struct mp_chip_data *data,
				int node, int apic, int pin)
410
{
411
	if (__add_pin_to_irq_node(data, node, apic, pin))
412
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
413 414 415 416 417
}

/*
 * Reroute an IRQ to a different pin.
 */
418
static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
419 420
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
421
{
422
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
423

424
	for_each_irq_pin(entry, data->irq_2_pin) {
L
Linus Torvalds 已提交
425 426 427
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
428
			/* every one is different, right? */
429
			return;
430
		}
L
Linus Torvalds 已提交
431
	}
432

433
	/* old apic/pin didn't exist, so just add new ones */
434
	add_pin_to_irq_node(data, node, newapic, newpin);
L
Linus Torvalds 已提交
435 436
}

437
static void io_apic_modify_irq(struct mp_chip_data *data,
438 439
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
440
{
441
	union entry_union eu;
442
	struct irq_pin_list *entry;
443

444 445 446 447 448 449 450 451 452 453
	eu.entry = data->entry;
	eu.w1 &= mask_and;
	eu.w1 |= mask_or;
	data->entry = eu.entry;

	for_each_irq_pin(entry, data->irq_2_pin) {
		io_apic_write(entry->apic, 0x10 + 2 * entry->pin, eu.w1);
		if (final)
			final(entry);
	}
454 455
}

456
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
457
{
458 459 460 461 462
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
463

464
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
465
	readl(&io_apic->data);
L
Linus Torvalds 已提交
466 467
}

468
static void mask_ioapic_irq(struct irq_data *irq_data)
469
{
470
	struct mp_chip_data *data = irq_data->chip_data;
T
Thomas Gleixner 已提交
471 472 473
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
474
	io_apic_modify_irq(data, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
475
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
476
}
L
Linus Torvalds 已提交
477

478
static void __unmask_ioapic(struct mp_chip_data *data)
T
Thomas Gleixner 已提交
479
{
480
	io_apic_modify_irq(data, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
481 482
}

483
static void unmask_ioapic_irq(struct irq_data *irq_data)
L
Linus Torvalds 已提交
484
{
485
	struct mp_chip_data *data = irq_data->chip_data;
L
Linus Torvalds 已提交
486 487
	unsigned long flags;

488
	raw_spin_lock_irqsave(&ioapic_lock, flags);
489
	__unmask_ioapic(data);
490
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
491 492
}

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
509
static void __eoi_ioapic_pin(int apic, int pin, int vector)
510 511
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
512
		io_apic_eoi(apic, vector);
513 514 515 516 517 518 519 520
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
521
		entry1.mask = IOAPIC_MASKED;
522 523 524 525 526 527 528 529 530 531 532
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

533
static void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
534 535 536 537 538
{
	unsigned long flags;
	struct irq_pin_list *entry;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
539
	for_each_irq_pin(entry, data->irq_2_pin)
540
		__eoi_ioapic_pin(entry->apic, entry->pin, vector);
541 542 543
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
544 545 546
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
547

L
Linus Torvalds 已提交
548
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
549
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
550 551
	if (entry.delivery_mode == dest_SMI)
		return;
552

L
Linus Torvalds 已提交
553
	/*
554 555 556
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
557 558
	if (entry.mask == IOAPIC_UNMASKED) {
		entry.mask = IOAPIC_MASKED;
559 560 561 562 563
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
564 565
		unsigned long flags;

566 567 568 569 570
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
571
		if (entry.trigger == IOAPIC_EDGE) {
572 573 574
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}
575
		raw_spin_lock_irqsave(&ioapic_lock, flags);
576
		__eoi_ioapic_pin(apic, pin, entry.vector);
577
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
578 579 580 581 582
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
583
	 */
584
	ioapic_mask_entry(apic, pin);
585 586
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
587
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
588
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
589 590
}

591
void clear_IO_APIC (void)
L
Linus Torvalds 已提交
592 593 594
{
	int apic, pin;

595 596
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
597 598
}

599
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
600 601 602 603 604 605
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
606 607 608
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
635 636 637
#endif /* CONFIG_X86_32 */

/*
638
 * Saves all the IO-APIC RTE's
639
 */
640
int save_ioapic_entries(void)
641 642
{
	int apic, pin;
643
	int err = 0;
644

645
	for_each_ioapic(apic) {
646
		if (!ioapics[apic].saved_registers) {
647 648 649
			err = -ENOMEM;
			continue;
		}
650

651
		for_each_pin(apic, pin)
652
			ioapics[apic].saved_registers[pin] =
653
				ioapic_read_entry(apic, pin);
654
	}
655

656
	return err;
657 658
}

659 660 661
/*
 * Mask all IO APIC entries.
 */
662
void mask_ioapic_entries(void)
663 664 665
{
	int apic, pin;

666
	for_each_ioapic(apic) {
667
		if (!ioapics[apic].saved_registers)
668
			continue;
669

670
		for_each_pin(apic, pin) {
671 672
			struct IO_APIC_route_entry entry;

673
			entry = ioapics[apic].saved_registers[pin];
674 675
			if (entry.mask == IOAPIC_UNMASKED) {
				entry.mask = IOAPIC_MASKED;
676 677 678 679 680 681
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

682
/*
683
 * Restore IO APIC entries which was saved in the ioapic structure.
684
 */
685
int restore_ioapic_entries(void)
686 687 688
{
	int apic, pin;

689
	for_each_ioapic(apic) {
690
		if (!ioapics[apic].saved_registers)
691
			continue;
692

693
		for_each_pin(apic, pin)
694
			ioapic_write_entry(apic, pin,
695
					   ioapics[apic].saved_registers[pin]);
696
	}
697
	return 0;
698 699
}

L
Linus Torvalds 已提交
700 701 702
/*
 * Find the IRQ entry number of a certain pin.
 */
703
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
704 705 706 707
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
708
		if (mp_irqs[i].irqtype == type &&
709
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
710 711
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
712 713 714 715 716 717 718 719
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
720
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
721 722 723 724
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
725
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
726

A
Alexey Starikovskiy 已提交
727
		if (test_bit(lbus, mp_bus_not_pci) &&
728 729
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
730

731
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
732 733 734 735
	}
	return -1;
}

736 737 738 739 740
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
741
		int lbus = mp_irqs[i].srcbus;
742

A
Alexey Starikovskiy 已提交
743
		if (test_bit(lbus, mp_bus_not_pci) &&
744 745
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
746 747
			break;
	}
748

749
	if (i < mp_irq_entries) {
750 751
		int ioapic_idx;

752
		for_each_ioapic(ioapic_idx)
753 754
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
755 756 757 758 759
	}

	return -1;
}

760
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
761 762 763 764 765
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
766
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
767 768 769 770 771 772 773
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
774

775
#endif
L
Linus Torvalds 已提交
776

777
/* ISA interrupts are always active high edge triggered,
A
Alexey Starikovskiy 已提交
778 779
 * when listed as conforming in the MP table. */

780 781
#define default_ISA_trigger(idx)	(IOAPIC_EDGE)
#define default_ISA_polarity(idx)	(IOAPIC_POL_HIGH)
A
Alexey Starikovskiy 已提交
782

L
Linus Torvalds 已提交
783 784 785 786 787
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

788
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
789
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
790

791
/* PCI interrupts are always active low level triggered,
L
Linus Torvalds 已提交
792 793
 * when listed as conforming in the MP table. */

794 795
#define default_PCI_trigger(idx)	(IOAPIC_LEVEL)
#define default_PCI_polarity(idx)	(IOAPIC_POL_LOW)
L
Linus Torvalds 已提交
796

797
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
798
{
799
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
800 801 802 803

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
804 805
	switch (mp_irqs[idx].irqflag & MP_IRQPOL_MASK) {
	case MP_IRQPOL_DEFAULT:
806 807 808 809 810
		/* conforms to spec, ie. bus-type dependent polarity */
		if (test_bit(bus, mp_bus_not_pci))
			return default_ISA_polarity(idx);
		else
			return default_PCI_polarity(idx);
811
	case MP_IRQPOL_ACTIVE_HIGH:
812
		return IOAPIC_POL_HIGH;
813
	case MP_IRQPOL_RESERVED:
814
		pr_warn("IOAPIC: Invalid polarity: 2, defaulting to low\n");
815
	case MP_IRQPOL_ACTIVE_LOW:
816 817
	default: /* Pointless default required due to do gcc stupidity */
		return IOAPIC_POL_LOW;
L
Linus Torvalds 已提交
818 819 820
	}
}

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
#ifdef CONFIG_EISA
static int eisa_irq_trigger(int idx, int bus, int trigger)
{
	switch (mp_bus_id_to_type[bus]) {
	case MP_BUS_PCI:
	case MP_BUS_ISA:
		return trigger;
	case MP_BUS_EISA:
		return default_EISA_trigger(idx);
	}
	pr_warn("IOAPIC: Invalid srcbus: %d defaulting to level\n", bus);
	return IOAPIC_LEVEL;
}
#else
static inline int eisa_irq_trigger(int idx, int bus, int trigger)
{
	return trigger;
}
#endif

841
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
842
{
843
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
844 845 846 847 848
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
849 850
	switch (mp_irqs[idx].irqflag & MP_IRQTRIG_MASK) {
	case MP_IRQTRIG_DEFAULT:
851 852 853 854 855 856 857
		/* conforms to spec, ie. bus-type dependent trigger mode */
		if (test_bit(bus, mp_bus_not_pci))
			trigger = default_ISA_trigger(idx);
		else
			trigger = default_PCI_trigger(idx);
		/* Take EISA into account */
		return eisa_irq_trigger(idx, bus, trigger);
858
	case MP_IRQTRIG_EDGE:
859
		return IOAPIC_EDGE;
860
	case MP_IRQTRIG_RESERVED:
861
		pr_warn("IOAPIC: Invalid trigger mode 2 defaulting to level\n");
862
	case MP_IRQTRIG_LEVEL:
863 864
	default: /* Pointless default required due to do gcc stupidity */
		return IOAPIC_LEVEL;
L
Linus Torvalds 已提交
865 866 867
	}
}

868 869 870 871 872 873 874 875 876 877 878
void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
			   int trigger, int polarity)
{
	init_irq_alloc_info(info, NULL);
	info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	info->ioapic_node = node;
	info->ioapic_trigger = trigger;
	info->ioapic_polarity = polarity;
	info->ioapic_valid = 1;
}

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
#ifndef CONFIG_ACPI
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity);
#endif

static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
				   struct irq_alloc_info *src,
				   u32 gsi, int ioapic_idx, int pin)
{
	int trigger, polarity;

	copy_irq_alloc_info(dst, src);
	dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	dst->ioapic_id = mpc_ioapic_id(ioapic_idx);
	dst->ioapic_pin = pin;
	dst->ioapic_valid = 1;
	if (src && src->ioapic_valid) {
		dst->ioapic_node = src->ioapic_node;
		dst->ioapic_trigger = src->ioapic_trigger;
		dst->ioapic_polarity = src->ioapic_polarity;
	} else {
		dst->ioapic_node = NUMA_NO_NODE;
		if (acpi_get_override_irq(gsi, &trigger, &polarity) >= 0) {
			dst->ioapic_trigger = trigger;
			dst->ioapic_polarity = polarity;
		} else {
			/*
905
			 * PCI interrupts are always active low level
906 907
			 * triggered.
			 */
908 909
			dst->ioapic_trigger = IOAPIC_LEVEL;
			dst->ioapic_polarity = IOAPIC_POL_LOW;
910 911 912 913 914 915 916 917 918
		}
	}
}

static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
{
	return (info && info->ioapic_valid) ? info->ioapic_node : NUMA_NO_NODE;
}

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935
static void mp_register_handler(unsigned int irq, unsigned long trigger)
{
	irq_flow_handler_t hdl;
	bool fasteoi;

	if (trigger) {
		irq_set_status_flags(irq, IRQ_LEVEL);
		fasteoi = true;
	} else {
		irq_clear_status_flags(irq, IRQ_LEVEL);
		fasteoi = false;
	}

	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	__irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
}

936 937 938 939 940 941 942 943 944 945 946
static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
{
	struct mp_chip_data *data = irq_get_chip_data(irq);

	/*
	 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
	 * and polarity attirbutes. So allow the first user to reprogram the
	 * pin with real trigger and polarity attributes.
	 */
	if (irq < nr_legacy_irqs() && data->count == 1) {
		if (info->ioapic_trigger != data->trigger)
947
			mp_register_handler(irq, info->ioapic_trigger);
948 949 950 951 952 953 954 955
		data->entry.trigger = data->trigger = info->ioapic_trigger;
		data->entry.polarity = data->polarity = info->ioapic_polarity;
	}

	return data->trigger == info->ioapic_trigger &&
	       data->polarity == info->ioapic_polarity;
}

956
static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
957
				 struct irq_alloc_info *info)
958
{
959
	bool legacy = false;
960 961 962 963 964 965
	int irq = -1;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
966 967
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first
		 * 16 GSIs on some weird platforms.
968
		 */
969
		if (!ioapic_initialized || gsi >= nr_legacy_irqs())
970
			irq = gsi;
971
		legacy = mp_is_legacy_irq(irq);
972 973
		break;
	case IOAPIC_DOMAIN_STRICT:
974
		irq = gsi;
975 976 977 978 979
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
980 981 982 983 984
		return -1;
	}

	return __irq_domain_alloc_irqs(domain, irq, 1,
				       ioapic_alloc_attr_node(info),
985
				       info, legacy, NULL);
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
}

/*
 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
 */
static int alloc_isa_irq_from_domain(struct irq_domain *domain,
				     int irq, int ioapic, int pin,
				     struct irq_alloc_info *info)
{
	struct mp_chip_data *data;
	struct irq_data *irq_data = irq_get_irq_data(irq);
	int node = ioapic_alloc_attr_node(info);

	/*
	 * Legacy ISA IRQ has already been allocated, just add pin to
	 * the pin list assoicated with this IRQ and program the IOAPIC
	 * entry. The IOAPIC entry
	 */
	if (irq_data && irq_data->parent_data) {
		if (!mp_check_pin_attr(irq, info))
			return -EBUSY;
1014 1015
		if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
					  info->ioapic_pin))
1016 1017
			return -ENOMEM;
	} else {
1018
		info->flags |= X86_IRQ_ALLOC_LEGACY;
1019 1020
		irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true,
					      NULL);
1021 1022 1023 1024 1025
		if (irq >= 0) {
			irq_data = irq_domain_get_irq_data(domain, irq);
			data = irq_data->chip_data;
			data->isa_irq = true;
		}
1026 1027
	}

1028
	return irq;
1029 1030 1031
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1032
			     unsigned int flags, struct irq_alloc_info *info)
1033 1034
{
	int irq;
1035 1036 1037
	bool legacy = false;
	struct irq_alloc_info tmp;
	struct mp_chip_data *data;
1038 1039
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);

1040
	if (!domain)
1041
		return -ENOSYS;
1042 1043 1044

	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
1045 1046
		legacy = mp_is_legacy_irq(irq);
	}
1047

1048 1049 1050 1051
	mutex_lock(&ioapic_mutex);
	if (!(flags & IOAPIC_MAP_ALLOC)) {
		if (!legacy) {
			irq = irq_find_mapping(domain, pin);
1052
			if (irq == 0)
1053
				irq = -ENOENT;
1054 1055
		}
	} else {
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
		if (legacy)
			irq = alloc_isa_irq_from_domain(domain, irq,
							ioapic, pin, &tmp);
		else if ((irq = irq_find_mapping(domain, pin)) == 0)
			irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
		else if (!mp_check_pin_attr(irq, &tmp))
			irq = -EBUSY;
		if (irq >= 0) {
			data = irq_get_chip_data(irq);
			data->count++;
		}
1068
	}
1069 1070
	mutex_unlock(&ioapic_mutex);

1071
	return irq;
1072 1073
}

1074
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1075
{
1076
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1077 1078 1079 1080

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1081
	if (mp_irqs[idx].dstirq != pin)
1082
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1083

1084
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1085 1086 1087 1088 1089 1090 1091 1092 1093
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1094
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1095 1096 1097
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1098
				return irq;
L
Linus Torvalds 已提交
1099 1100 1101
			}
		}
	}
1102 1103
#endif

1104
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1105
}
1106

J
Jiang Liu 已提交
1107
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags, struct irq_alloc_info *info)
1108 1109 1110 1111 1112
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
1113
		return -ENODEV;
1114 1115 1116 1117

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
1118
		return -ENODEV;
1119

1120
	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
L
Linus Torvalds 已提交
1121 1122
}

1123 1124
void mp_unmap_irq(int irq)
{
1125 1126
	struct irq_data *irq_data = irq_get_irq_data(irq);
	struct mp_chip_data *data;
1127

1128
	if (!irq_data || !irq_data->domain)
1129 1130
		return;

1131 1132 1133
	data = irq_data->chip_data;
	if (!data || data->isa_irq)
		return;
1134 1135

	mutex_lock(&ioapic_mutex);
1136 1137
	if (--data->count == 0)
		irq_domain_free_irqs(irq, 1);
1138 1139 1140
	mutex_unlock(&ioapic_mutex);
}

1141 1142 1143 1144
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
1145
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1146
{
1147
	int irq, i, best_ioapic = -1, best_idx = -1;
1148 1149 1150 1151 1152 1153 1154 1155 1156

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1157

1158 1159
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1160 1161 1162 1163 1164
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1165

1166
		for_each_ioapic(ioapic_idx)
1167
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1168 1169
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1170 1171
				break;
			}
1172 1173 1174 1175
		if (!found)
			continue;

		/* Skip ISA IRQs */
1176 1177
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1178 1179 1180
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1181 1182 1183
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1184
		}
1185

1186 1187 1188 1189
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1190 1191 1192
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1193 1194
		}
	}
1195 1196 1197 1198
	if (best_idx < 0)
		return -1;

out:
1199 1200
	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			 IOAPIC_MAP_ALLOC);
1201 1202 1203
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1204
static struct irq_chip ioapic_chip, ioapic_ir_chip;
L
Linus Torvalds 已提交
1205

1206 1207
static void __init setup_IO_APIC_irqs(void)
{
1208 1209
	unsigned int ioapic, pin;
	int idx;
1210 1211 1212

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1223 1224
}

1225 1226 1227 1228 1229
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;
	char buf[256];
	struct IO_APIC_route_entry entry;
	struct IR_IO_APIC_route_entry *ir_entry = (void *)&entry;

	printk(KERN_DEBUG "IOAPIC %d:\n", apic);
	for (i = 0; i <= nr_entries; i++) {
		entry = ioapic_read_entry(apic, i);
		snprintf(buf, sizeof(buf),
			 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
1242 1243 1244 1245
			 i,
			 entry.mask == IOAPIC_MASKED ? "disabled" : "enabled ",
			 entry.trigger == IOAPIC_LEVEL ? "level" : "edge ",
			 entry.polarity == IOAPIC_POL_LOW ? "low " : "high",
1246 1247 1248
			 entry.vector, entry.irr, entry.delivery_status);
		if (ir_entry->format)
			printk(KERN_DEBUG "%s, remapped, I(%04X),  Z(%X)\n",
1249
			       buf, (ir_entry->index2 << 15) | ir_entry->index,
1250 1251 1252
			       ir_entry->zero);
		else
			printk(KERN_DEBUG "%s, %s, D(%02X), M(%1d)\n",
1253 1254 1255
			       buf,
			       entry.dest_mode == IOAPIC_DEST_MODE_LOGICAL ?
			       "logical " : "physical",
1256 1257 1258 1259
			       entry.dest, entry.delivery_mode);
	}
}

1260
static void __init print_IO_APIC(int ioapic_idx)
1261
{
L
Linus Torvalds 已提交
1262 1263 1264 1265 1266 1267
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1268
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1269 1270
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1271
	if (reg_01.bits.version >= 0x10)
1272
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1273
	if (reg_01.bits.version >= 0x20)
1274
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1275
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1276

1277
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1278 1279 1280 1281 1282
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1283
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1284 1285
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1286 1287

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1288 1289
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");
1313
	io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
1314 1315
}

1316
void __init print_IO_APICs(void)
1317
{
1318
	int ioapic_idx;
1319 1320 1321
	unsigned int irq;

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1322
	for_each_ioapic(ioapic_idx)
1323
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1324 1325
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1326 1327 1328 1329 1330 1331 1332

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1333
	for_each_ioapic(ioapic_idx)
1334
		print_IO_APIC(ioapic_idx);
1335

L
Linus Torvalds 已提交
1336
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1337
	for_each_active_irq(irq) {
1338
		struct irq_pin_list *entry;
1339 1340
		struct irq_chip *chip;
		struct mp_chip_data *data;
1341

1342
		chip = irq_get_chip(irq);
1343
		if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
1344
			continue;
1345 1346
		data = irq_get_chip_data(irq);
		if (!data)
1347
			continue;
1348
		if (list_empty(&data->irq_2_pin))
L
Linus Torvalds 已提交
1349
			continue;
1350

1351
		printk(KERN_DEBUG "IRQ%d ", irq);
1352
		for_each_irq_pin(entry, data->irq_2_pin)
1353 1354
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1355 1356 1357 1358 1359
	}

	printk(KERN_INFO ".................................... done.\n");
}

Y
Yinghai Lu 已提交
1360 1361 1362
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1363
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1364
{
1365
	int i8259_apic, i8259_pin;
1366
	int apic, pin;
1367

1368 1369 1370 1371
	if (skip_ioapic_setup)
		nr_ioapics = 0;

	if (!nr_legacy_irqs() || !nr_ioapics)
1372 1373
		return;

1374
	for_each_ioapic_pin(apic, pin) {
1375
		/* See if any of the pins is in ExtINT mode */
1376
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1377

1378 1379 1380 1381 1382 1383 1384
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1406 1407 1408 1409 1410 1411 1412 1413
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1414
void native_restore_boot_irq_mode(void)
L
Linus Torvalds 已提交
1415
{
1416
	/*
1417
	 * If the i8259 is routed through an IOAPIC
1418
	 * Put that IOAPIC in virtual wire mode
1419
	 * so legacy interrupts can be delivered.
1420
	 */
1421
	if (ioapic_i8259.pin != -1) {
1422 1423 1424
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
1425 1426 1427 1428 1429 1430
		entry.mask		= IOAPIC_UNMASKED;
		entry.trigger		= IOAPIC_EDGE;
		entry.polarity		= IOAPIC_POL_HIGH;
		entry.dest_mode		= IOAPIC_DEST_MODE_PHYSICAL;
		entry.delivery_mode	= dest_ExtINT;
		entry.dest		= read_apic_id();
1431 1432 1433 1434

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1435
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1436
	}
1437

1438
	if (boot_cpu_has(X86_FEATURE_APIC) || apic_from_smp_config())
1439 1440 1441
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);
}

1442
void restore_boot_irq_mode(void)
1443
{
1444
	if (!nr_legacy_irqs())
1445 1446
		return;

1447
	x86_apic_ops.restore();
L
Linus Torvalds 已提交
1448 1449
}

1450
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1451 1452 1453 1454 1455 1456
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1457
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1458 1459 1460
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1461
	int ioapic_idx;
L
Linus Torvalds 已提交
1462 1463 1464 1465 1466 1467 1468 1469
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1470
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1471 1472 1473 1474

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1475
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
1476
		/* Read the register 0 value */
1477
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1478
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1479
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1480

1481
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1482

1483
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1484
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1485
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1486 1487
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1488
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1489 1490 1491 1492 1493 1494 1495
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1496
		if (apic->check_apicid_used(&phys_id_present_map,
1497
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
1498
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1499
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1500 1501 1502 1503 1504 1505 1506 1507
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1508
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
1509 1510
		} else {
			physid_mask_t tmp;
1511
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1512
						    &tmp);
L
Linus Torvalds 已提交
1513 1514
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1515
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1516 1517 1518 1519 1520 1521 1522
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1523
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
1524
			for (i = 0; i < mp_irq_entries; i++)
1525 1526
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
1527
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1528 1529

		/*
1530 1531
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
1532
		 */
1533
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1534 1535
			continue;

L
Linus Torvalds 已提交
1536 1537
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1538
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1539

1540
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1541
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1542
		io_apic_write(ioapic_idx, 0, reg_00.raw);
1543
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1544 1545 1546 1547

		/*
		 * Sanity check
		 */
1548
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1549
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1550
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1551
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1552
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
1553 1554 1555 1556
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1568
		|| APIC_XAPIC(boot_cpu_apic_version))
1569 1570 1571
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
1572
#endif
L
Linus Torvalds 已提交
1573

1574
int no_timer_check __initdata;
1575 1576 1577 1578 1579 1580 1581 1582

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
static void __init delay_with_tsc(void)
{
	unsigned long long start, now;
	unsigned long end = jiffies + 4;

	start = rdtsc();

	/*
	 * We don't know the TSC frequency yet, but waiting for
	 * 40000000000/HZ TSC cycles is safe:
	 * 4 GHz == 10 jiffies
	 * 1 GHz == 40 jiffies
	 */
	do {
		rep_nop();
		now = rdtsc();
1599
	} while ((now - start) < 40000000000ULL / HZ &&
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		time_before_eq(jiffies, end));
}

static void __init delay_without_tsc(void)
{
	unsigned long end = jiffies + 4;
	int band = 1;

	/*
	 * We don't know any frequency yet, but waiting for
	 * 40940000000/HZ cycles is safe:
	 * 4 GHz == 10 jiffies
	 * 1 GHz == 40 jiffies
	 * 1 << 1 + 1 << 2 +...+ 1 << 11 = 4094
	 */
	do {
		__delay(((1U << band++) * 10000000UL) / HZ);
	} while (band < 12 && time_before_eq(jiffies, end));
}

L
Linus Torvalds 已提交
1620 1621 1622 1623 1624 1625 1626 1627
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1628
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1629 1630
{
	unsigned long t1 = jiffies;
1631
	unsigned long flags;
L
Linus Torvalds 已提交
1632

1633 1634 1635
	if (no_timer_check)
		return 1;

1636
	local_save_flags(flags);
L
Linus Torvalds 已提交
1637
	local_irq_enable();
1638 1639 1640 1641 1642 1643

	if (boot_cpu_has(X86_FEATURE_TSC))
		delay_with_tsc();
	else
		delay_without_tsc();

1644
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1645 1646 1647 1648 1649 1650 1651 1652

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1653 1654

	/* jiffies wrap? */
1655
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
1682
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1683
{
1684
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
1685 1686
	unsigned long flags;

1687
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1688
	if (irq < nr_legacy_irqs()) {
1689
		legacy_pic->mask(irq);
1690
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
1691 1692
			was_pending = 1;
	}
1693
	__unmask_ioapic(data->chip_data);
1694
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1695 1696 1697 1698

	return was_pending;
}

Y
Yinghai Lu 已提交
1699 1700
atomic_t irq_mis_count;

1701
#ifdef CONFIG_GENERIC_PENDING_IRQ
1702
static bool io_apic_level_ack_pending(struct mp_chip_data *data)
1703 1704 1705 1706 1707
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
1708
	for_each_irq_pin(entry, data->irq_2_pin) {
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

1725
static inline bool ioapic_irqd_mask(struct irq_data *data)
1726
{
1727
	/* If we are moving the irq we need to mask it */
1728
	if (unlikely(irqd_is_setaffinity_pending(data))) {
1729
		mask_ioapic_irq(data);
1730
		return true;
1731
	}
1732 1733 1734
	return false;
}

1735
static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
1764
		if (!io_apic_level_ack_pending(data->chip_data))
1765
			irq_move_masked_irq(data);
1766
		unmask_ioapic_irq(data);
1767 1768 1769
	}
}
#else
1770
static inline bool ioapic_irqd_mask(struct irq_data *data)
1771 1772 1773
{
	return false;
}
1774
static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1775 1776
{
}
1777 1778
#endif

1779
static void ioapic_ack_level(struct irq_data *irq_data)
1780
{
1781
	struct irq_cfg *cfg = irqd_cfg(irq_data);
1782 1783
	unsigned long v;
	bool masked;
1784
	int i;
1785 1786

	irq_complete_move(cfg);
1787
	masked = ioapic_irqd_mask(irq_data);
1788

Y
Yinghai Lu 已提交
1789
	/*
1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
1820
	 */
Y
Yinghai Lu 已提交
1821
	i = cfg->vector;
Y
Yinghai Lu 已提交
1822 1823
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

1824 1825 1826 1827 1828 1829
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

1830 1831 1832 1833 1834 1835 1836
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
1837 1838
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
1839
		eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
1840 1841
	}

1842
	ioapic_irqd_unmask(irq_data, masked);
Y
Yinghai Lu 已提交
1843
}
1844

1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
static void ioapic_ir_ack_level(struct irq_data *irq_data)
{
	struct mp_chip_data *data = irq_data->chip_data;

	/*
	 * Intr-remapping uses pin number as the virtual vector
	 * in the RTE. Actual vector is programmed in
	 * intr-remapping table entry. Hence for the io-apic
	 * EOI we use the pin number.
	 */
T
Thomas Gleixner 已提交
1855
	apic_ack_irq(irq_data);
1856
	eoi_ioapic_pin(data->entry.vector, data);
1857 1858
}

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
static void ioapic_configure_entry(struct irq_data *irqd)
{
	struct mp_chip_data *mpd = irqd->chip_data;
	struct irq_cfg *cfg = irqd_cfg(irqd);
	struct irq_pin_list *entry;

	/*
	 * Only update when the parent is the vector domain, don't touch it
	 * if the parent is the remapping domain. Check the installed
	 * ioapic chip to verify that.
	 */
	if (irqd->chip == &ioapic_chip) {
		mpd->entry.dest = cfg->dest_apicid;
		mpd->entry.vector = cfg->vector;
	}
	for_each_irq_pin(entry, mpd->irq_2_pin)
		__ioapic_write_entry(entry->apic, entry->pin, mpd->entry);
}

1878 1879 1880 1881 1882 1883 1884 1885 1886
static int ioapic_set_affinity(struct irq_data *irq_data,
			       const struct cpumask *mask, bool force)
{
	struct irq_data *parent = irq_data->parent_data;
	unsigned long flags;
	int ret;

	ret = parent->chip->irq_set_affinity(parent, mask, force);
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1887 1888
	if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE)
		ioapic_configure_entry(irq_data);
1889 1890 1891 1892 1893
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return ret;
}

1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
/*
 * Interrupt shutdown masks the ioapic pin, but the interrupt might already
 * be in flight, but not yet serviced by the target CPU. That means
 * __synchronize_hardirq() would return and claim that everything is calmed
 * down. So free_irq() would proceed and deactivate the interrupt and free
 * resources.
 *
 * Once the target CPU comes around to service it it will find a cleared
 * vector and complain. While the spurious interrupt is harmless, the full
 * release of resources might prevent the interrupt from being acknowledged
 * which keeps the hardware in a weird state.
 *
 * Verify that the corresponding Remote-IRR bits are clear.
 */
static int ioapic_irq_get_chip_state(struct irq_data *irqd,
				   enum irqchip_irq_state which,
				   bool *state)
{
	struct mp_chip_data *mcd = irqd->chip_data;
	struct IO_APIC_route_entry rentry;
	struct irq_pin_list *p;

	if (which != IRQCHIP_STATE_ACTIVE)
		return -EINVAL;

	*state = false;
	raw_spin_lock(&ioapic_lock);
	for_each_irq_pin(p, mcd->irq_2_pin) {
		rentry = __ioapic_read_entry(p->apic, p->pin);
		/*
		 * The remote IRR is only valid in level trigger mode. It's
		 * meaning is undefined for edge triggered interrupts and
		 * irrelevant because the IO-APIC treats them as fire and
		 * forget.
		 */
		if (rentry.irr && rentry.trigger) {
			*state = true;
			break;
		}
	}
	raw_spin_unlock(&ioapic_lock);
	return 0;
}

1938
static struct irq_chip ioapic_chip __read_mostly = {
1939 1940 1941 1942
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
1943 1944 1945
	.irq_ack		= irq_chip_ack_parent,
	.irq_eoi		= ioapic_ack_level,
	.irq_set_affinity	= ioapic_set_affinity,
1946
	.irq_retrigger		= irq_chip_retrigger_hierarchy,
1947
	.irq_get_irqchip_state	= ioapic_irq_get_chip_state,
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
	.flags			= IRQCHIP_SKIP_SET_WAKE,
};

static struct irq_chip ioapic_ir_chip __read_mostly = {
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= irq_chip_ack_parent,
	.irq_eoi		= ioapic_ir_ack_level,
	.irq_set_affinity	= ioapic_set_affinity,
1959
	.irq_retrigger		= irq_chip_retrigger_hierarchy,
1960
	.irq_get_irqchip_state	= ioapic_irq_get_chip_state,
1961
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
1962 1963 1964 1965
};

static inline void init_IO_APIC_traps(void)
{
1966
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
1967
	unsigned int irq;
L
Linus Torvalds 已提交
1968

T
Thomas Gleixner 已提交
1969
	for_each_active_irq(irq) {
1970
		cfg = irq_cfg(irq);
1971
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
1972 1973 1974 1975 1976
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
1977
			if (irq < nr_legacy_irqs())
1978
				legacy_pic->make_irq(irq);
1979
			else
L
Linus Torvalds 已提交
1980
				/* Strange. Oh, well.. */
1981
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
1982 1983 1984 1985
		}
	}
}

1986 1987 1988
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
1989

1990
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1991 1992 1993 1994
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
1995
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
1996 1997
}

1998
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1999
{
2000
	unsigned long v;
L
Linus Torvalds 已提交
2001

2002
	v = apic_read(APIC_LVT0);
2003
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2004
}
L
Linus Torvalds 已提交
2005

2006
static void ack_lapic_irq(struct irq_data *data)
2007 2008 2009 2010
{
	ack_APIC_irq();
}

2011
static struct irq_chip lapic_chip __read_mostly = {
2012
	.name		= "local-APIC",
2013 2014 2015
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2016 2017
};

2018
static void lapic_register_intr(int irq)
2019
{
2020
	irq_clear_status_flags(irq, IRQ_LEVEL);
2021
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2022 2023 2024
				      "edge");
}

L
Linus Torvalds 已提交
2025 2026 2027 2028 2029 2030 2031
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2032
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2033
{
2034
	int apic, pin, i;
L
Linus Torvalds 已提交
2035 2036 2037
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2038
	pin  = find_isa_irq_pin(8, mp_INT);
2039 2040 2041 2042
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2043
	apic = find_isa_irq_apic(8, mp_INT);
2044 2045
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2046
		return;
2047
	}
L
Linus Torvalds 已提交
2048

2049
	entry0 = ioapic_read_entry(apic, pin);
2050
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2051 2052 2053

	memset(&entry1, 0, sizeof(entry1));

2054 2055
	entry1.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
	entry1.mask = IOAPIC_UNMASKED;
2056
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2057 2058
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
2059
	entry1.trigger = IOAPIC_EDGE;
L
Linus Torvalds 已提交
2060 2061
	entry1.vector = 0;

2062
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2079
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2080

2081
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2082 2083
}

Y
Yinghai Lu 已提交
2084
static int disable_timer_pin_1 __initdata;
2085
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2086
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2087 2088 2089 2090
{
	disable_timer_pin_1 = 1;
	return 0;
}
2091
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2092

2093 2094 2095 2096 2097 2098
static int mp_alloc_timer_irq(int ioapic, int pin)
{
	int irq = -1;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);

	if (domain) {
2099 2100
		struct irq_alloc_info info;

2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
		info.ioapic_id = mpc_ioapic_id(ioapic);
		info.ioapic_pin = pin;
		mutex_lock(&ioapic_mutex);
		irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
		mutex_unlock(&ioapic_mutex);
	}

	return irq;
}

L
Linus Torvalds 已提交
2112 2113 2114 2115 2116
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2117 2118
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2119
 */
2120
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2121
{
2122 2123 2124
	struct irq_data *irq_data = irq_get_irq_data(0);
	struct mp_chip_data *data = irq_data->chip_data;
	struct irq_cfg *cfg = irqd_cfg(irq_data);
2125
	int node = cpu_to_node(0);
2126
	int apic1, pin1, apic2, pin2;
2127
	unsigned long flags;
2128
	int no_pin1 = 0;
2129 2130

	local_irq_save(flags);
2131

L
Linus Torvalds 已提交
2132 2133 2134
	/*
	 * get/set the timer IRQ vector:
	 */
2135
	legacy_pic->mask(0);
L
Linus Torvalds 已提交
2136 2137

	/*
2138 2139 2140 2141 2142 2143 2144
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2145
	 */
2146
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2147
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2148

2149 2150 2151 2152
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2153

2154 2155
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2156
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2157

2158 2159 2160 2161 2162 2163 2164 2165
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2166
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2167 2168 2169 2170 2171 2172 2173 2174
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2175
	if (pin1 != -1) {
2176
		/* Ok, does IRQ0 through the IOAPIC work? */
2177
		if (no_pin1) {
2178
			mp_alloc_timer_irq(apic1, pin1);
Y
Yinghai Lu 已提交
2179
		} else {
2180 2181
			/*
			 * for edge trigger, it's already unmasked,
Y
Yinghai Lu 已提交
2182 2183 2184 2185 2186 2187
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
2188
				unmask_ioapic_irq(irq_get_irq_data(0));
2189
		}
2190
		irq_domain_deactivate_irq(irq_data);
2191
		irq_domain_activate_irq(irq_data, false);
L
Linus Torvalds 已提交
2192
		if (timer_irq_works()) {
2193 2194
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2195
			goto out;
L
Linus Torvalds 已提交
2196
		}
2197
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2198
		local_irq_disable();
2199
		clear_IO_APIC_pin(apic1, pin1);
2200
		if (!no_pin1)
2201 2202
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2203

2204 2205 2206 2207
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2208 2209 2210
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2211
		replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
2212
		irq_domain_deactivate_irq(irq_data);
2213
		irq_domain_activate_irq(irq_data, false);
2214
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2215
		if (timer_irq_works()) {
2216
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2217
			goto out;
L
Linus Torvalds 已提交
2218 2219 2220 2221
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2222
		local_irq_disable();
2223
		legacy_pic->mask(0);
2224
		clear_IO_APIC_pin(apic2, pin2);
2225
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2226 2227
	}

2228 2229
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2230

2231
	lapic_register_intr(0);
2232
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2233
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2234 2235

	if (timer_irq_works()) {
2236
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2237
		goto out;
L
Linus Torvalds 已提交
2238
	}
Y
Yinghai Lu 已提交
2239
	local_irq_disable();
2240
	legacy_pic->mask(0);
2241
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2242
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2243

2244 2245
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2246

2247 2248
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2249
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2250 2251 2252 2253

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2254
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2255
		goto out;
L
Linus Torvalds 已提交
2256
	}
Y
Yinghai Lu 已提交
2257
	local_irq_disable();
2258
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2259
	if (apic_is_x2apic_enabled())
2260 2261 2262
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2263
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2264
		"report.  Then try booting with the 'noapic' option.\n");
2265 2266
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2267 2268 2269
}

/*
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2285
 */
2286
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2287

2288 2289
static int mp_irqdomain_create(int ioapic)
{
2290 2291
	struct irq_alloc_info info;
	struct irq_domain *parent;
2292 2293 2294 2295
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);
2296 2297
	struct fwnode_handle *fn;
	char *name = "IO-APIC";
2298 2299 2300 2301

	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

2302 2303 2304 2305 2306 2307
	init_irq_alloc_info(&info, NULL);
	info.type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	info.ioapic_id = mpc_ioapic_id(ioapic);
	parent = irq_remapping_get_ir_irq_domain(&info);
	if (!parent)
		parent = x86_vector_domain;
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
	else
		name = "IO-APIC-IR";

	/* Handle device tree enumerated APICs proper */
	if (cfg->dev) {
		fn = of_node_to_fwnode(cfg->dev);
	} else {
		fn = irq_domain_alloc_named_id_fwnode(name, ioapic);
		if (!fn)
			return -ENOMEM;
	}

	ip->irqdomain = irq_domain_create_linear(fn, hwirqs, cfg->ops,
						 (void *)(long)ioapic);

	/* Release fw handle if it was allocated above */
	if (!cfg->dev)
		irq_domain_free_fwnode(fn);
2326

2327
	if (!ip->irqdomain)
2328
		return -ENOMEM;
2329 2330

	ip->irqdomain->parent = parent;
2331 2332 2333 2334 2335 2336 2337 2338 2339

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	return 0;
}

2340 2341 2342 2343 2344 2345 2346 2347
static void ioapic_destroy_irqdomain(int idx)
{
	if (ioapics[idx].irqdomain) {
		irq_domain_remove(ioapics[idx].irqdomain);
		ioapics[idx].irqdomain = NULL;
	}
}

L
Linus Torvalds 已提交
2348 2349
void __init setup_IO_APIC(void)
{
2350
	int ioapic;
2351

2352 2353 2354
	if (skip_ioapic_setup || !nr_ioapics)
		return;

2355
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2356

2357
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2358 2359 2360
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2361
	/*
2362 2363
         * Set up IO-APIC IRQ routing.
         */
2364 2365
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2366 2367 2368
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2369
	if (nr_legacy_irqs())
2370
		check_timer();
2371 2372

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
2373 2374
}

2375
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2376 2377 2378
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2379

2380
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2381 2382 2383 2384
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2385
	}
2386
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2387
}
L
Linus Torvalds 已提交
2388

2389 2390
static void ioapic_resume(void)
{
2391
	int ioapic_idx;
2392

2393
	for_each_ioapic_reverse(ioapic_idx)
2394
		resume_ioapic_id(ioapic_idx);
2395 2396

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2397 2398
}

2399
static struct syscore_ops ioapic_syscore_ops = {
2400
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2401 2402 2403
	.resume = ioapic_resume,
};

2404
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2405
{
2406 2407
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2408 2409 2410
	return 0;
}

2411
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2412

2413
static int io_apic_get_redir_entries(int ioapic)
2414 2415 2416 2417
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2418
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2419
	reg_01.raw = io_apic_read(ioapic, 1);
2420
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2421

2422 2423 2424 2425 2426
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
2427 2428
}

2429 2430
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
2431 2432 2433 2434
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
2435 2436 2437 2438 2439 2440 2441
	if (!ioapic_initialized)
		return gsi_top;
	/*
	 * For DT enabled machines ioapic_dynirq_base is irrelevant and not
	 * updated. So simply return @from if ioapic_dynirq_base == 0.
	 */
	return ioapic_dynirq_base ? : from;
2442 2443
}

2444
#ifdef CONFIG_X86_32
2445
static int io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
2446 2447 2448 2449 2450 2451 2452 2453
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
2454 2455
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
2456
	 * supports up to 16 on one shared APIC bus.
2457
	 *
L
Linus Torvalds 已提交
2458 2459 2460 2461 2462
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
2463
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
2464

2465
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2466
	reg_00.raw = io_apic_read(ioapic, 0);
2467
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2468 2469 2470 2471 2472 2473 2474 2475

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
2476
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
2477 2478
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
2479
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
2480 2481

		for (i = 0; i < get_physical_broadcast(); i++) {
2482
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
2493
	}
L
Linus Torvalds 已提交
2494

2495
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
2496 2497 2498 2499 2500
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

2501
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2502 2503
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
2504
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2505 2506

		/* Sanity check */
2507
		if (reg_00.bits.ID != apic_id) {
2508 2509
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
2510 2511
			return -1;
		}
L
Linus Torvalds 已提交
2512 2513 2514 2515 2516 2517 2518
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
2519

2520
static u8 io_apic_unique_id(int idx, u8 id)
2521 2522
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
2523
	    !APIC_XAPIC(boot_cpu_apic_version))
2524
		return io_apic_get_unique_id(idx, id);
2525 2526 2527 2528
	else
		return id;
}
#else
2529
static u8 io_apic_unique_id(int idx, u8 id)
2530
{
2531
	union IO_APIC_reg_00 reg_00;
2532
	DECLARE_BITMAP(used, 256);
2533 2534 2535
	unsigned long flags;
	u8 new_id;
	int i;
2536 2537

	bitmap_zero(used, 256);
2538
	for_each_ioapic(i)
2539
		__set_bit(mpc_ioapic_id(i), used);
2540 2541

	/* Hand out the requested id if available */
2542 2543
	if (!test_bit(id, used))
		return id;
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572

	/*
	 * Read the current id from the ioapic and keep it if
	 * available.
	 */
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	new_id = reg_00.bits.ID;
	if (!test_bit(new_id, used)) {
		apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
			 idx, new_id, id);
		return new_id;
	}

	/*
	 * Get the next free id and write it to the ioapic.
	 */
	new_id = find_first_zero_bit(used, 256);
	reg_00.bits.ID = new_id;
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(idx, 0, reg_00.raw);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	/* Sanity check */
	BUG_ON(reg_00.bits.ID != new_id);

	return new_id;
2573
}
2574
#endif
L
Linus Torvalds 已提交
2575

2576
static int io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
2577 2578 2579 2580
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2581
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2582
	reg_01.raw = io_apic_read(ioapic, 1);
2583
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2584 2585 2586 2587

	return reg_01.bits.version;
}

2588
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2589
{
2590
	int ioapic, pin, idx;
2591 2592 2593 2594

	if (skip_ioapic_setup)
		return -1;

2595 2596
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
2597 2598
		return -1;

2599 2600 2601 2602 2603 2604
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
2605 2606
		return -1;

2607 2608
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
2609 2610 2611
	return 0;
}

2612
/*
2613 2614
 * This function updates target affinity of IOAPIC interrupts to include
 * the CPUs which came online during SMP bringup.
2615
 */
2616 2617 2618 2619
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

2620
static struct resource * __init ioapic_setup_resources(void)
2621 2622 2623 2624
{
	unsigned long n;
	struct resource *res;
	char *mem;
2625
	int i;
2626

2627
	if (nr_ioapics == 0)
2628 2629 2630
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2631
	n *= nr_ioapics;
2632 2633 2634 2635

	mem = alloc_bootmem(n);
	res = (void *)mem;

2636
	mem += sizeof(struct resource) * nr_ioapics;
2637

2638
	for_each_ioapic(i) {
2639 2640
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2641
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2642
		mem += IOAPIC_RESOURCE_NAME_SIZE;
2643
		ioapics[i].iomem_res = &res[i];
2644 2645 2646 2647 2648 2649 2650
	}

	ioapic_resources = res;

	return res;
}

2651
void __init io_apic_init_mappings(void)
2652 2653
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2654
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
2655
	int i;
2656

2657 2658
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
2659
		if (smp_found_config) {
2660
			ioapic_phys = mpc_ioapic_addr(i);
2661
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
2662 2663 2664 2665 2666 2667 2668 2669 2670
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
2671
#endif
2672
		} else {
2673
#ifdef CONFIG_X86_32
2674
fake_ioapic_page:
2675
#endif
2676
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
2677 2678 2679
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
2680 2681 2682
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
2683
		idx++;
2684

2685
		ioapic_res->start = ioapic_phys;
2686
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2687
		ioapic_res++;
2688 2689 2690
	}
}

2691
void __init ioapic_insert_resources(void)
2692 2693 2694 2695 2696
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
2697
		if (nr_ioapics > 0)
2698 2699
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
2700
		return;
2701 2702
	}

2703
	for_each_ioapic(i) {
2704 2705 2706 2707
		insert_resource(&iomem_resource, r);
		r++;
	}
}
2708

2709
int mp_find_ioapic(u32 gsi)
2710
{
2711
	int i;
2712

2713 2714 2715
	if (nr_ioapics == 0)
		return -1;

2716
	/* Find the IOAPIC that manages this GSI. */
2717
	for_each_ioapic(i) {
2718
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2719
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2720 2721
			return i;
	}
2722

2723 2724 2725 2726
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

2727
int mp_find_ioapic_pin(int ioapic, u32 gsi)
2728
{
2729 2730
	struct mp_ioapic_gsi *gsi_cfg;

2731
	if (WARN_ON(ioapic < 0))
2732
		return -1;
2733 2734 2735

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
2736 2737
		return -1;

2738
	return gsi - gsi_cfg->gsi_base;
2739 2740
}

2741
static int bad_ioapic_register(int idx)
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

2760 2761
static int find_free_ioapic_entry(void)
{
2762 2763 2764 2765 2766 2767 2768
	int idx;

	for (idx = 0; idx < MAX_IO_APICS; idx++)
		if (ioapics[idx].nr_registers == 0)
			return idx;

	return MAX_IO_APICS;
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
}

/**
 * mp_register_ioapic - Register an IOAPIC device
 * @id:		hardware IOAPIC ID
 * @address:	physical address of IOAPIC register area
 * @gsi_base:	base of GSI associated with the IOAPIC
 * @cfg:	configuration information for the IOAPIC
 */
int mp_register_ioapic(int id, u32 address, u32 gsi_base,
		       struct ioapic_domain_cfg *cfg)
2780
{
2781
	bool hotplug = !!ioapic_initialized;
2782
	struct mp_ioapic_gsi *gsi_cfg;
2783 2784
	int idx, ioapic, entries;
	u32 gsi_end;
2785

2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
	if (!address) {
		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
		return -EINVAL;
	}
	for_each_ioapic(ioapic)
		if (ioapics[ioapic].mp_config.apicaddr == address) {
			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
				address, ioapic);
			return -EEXIST;
		}
2796

2797 2798 2799 2800 2801 2802
	idx = find_free_ioapic_entry();
	if (idx >= MAX_IO_APICS) {
		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, idx);
		return -ENOSPC;
	}
2803

2804 2805 2806
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
2807 2808

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2809 2810
	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2811
		return -ENODEV;
2812 2813
	}

2814
	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2815
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2816 2817 2818 2819 2820

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
2821
	entries = io_apic_get_redir_entries(idx);
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
	gsi_end = gsi_base + entries - 1;
	for_each_ioapic(ioapic) {
		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
		if ((gsi_base >= gsi_cfg->gsi_base &&
		     gsi_base <= gsi_cfg->gsi_end) ||
		    (gsi_end >= gsi_cfg->gsi_base &&
		     gsi_end <= gsi_cfg->gsi_end)) {
			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
				gsi_base, gsi_end,
				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOSPC;
		}
	}
2836 2837
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
2838
	gsi_cfg->gsi_end = gsi_end;
2839

2840 2841
	ioapics[idx].irqdomain = NULL;
	ioapics[idx].irqdomain_cfg = *cfg;
2842

2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
	/*
	 * If mp_register_ioapic() is called during early boot stage when
	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
	 */
	if (hotplug) {
		if (mp_irqdomain_create(idx)) {
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOMEM;
		}
		alloc_ioapic_saved_registers(idx);
	}

2856 2857
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
2858 2859 2860 2861 2862
	if (nr_ioapics <= idx)
		nr_ioapics = idx + 1;

	/* Set nr_registers to mark entry present */
	ioapics[idx].nr_registers = entries;
2863

2864 2865 2866 2867
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2868

2869
	return 0;
2870
}
2871

2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
int mp_unregister_ioapic(u32 gsi_base)
{
	int ioapic, pin;
	int found = 0;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
			found = 1;
			break;
		}
	if (!found) {
		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
		return -ENODEV;
	}

	for_each_pin(ioapic, pin) {
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
		u32 gsi = mp_pin_to_gsi(ioapic, pin);
		int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
		struct mp_chip_data *data;

		if (irq >= 0) {
			data = irq_get_chip_data(irq);
			if (data && data->count) {
				pr_warn("pin%d on IOAPIC%d is still in use.\n",
					pin, ioapic);
				return -EBUSY;
			}
2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
		}
	}

	/* Mark entry not present */
	ioapics[ioapic].nr_registers  = 0;
	ioapic_destroy_irqdomain(ioapic);
	free_ioapic_saved_registers(ioapic);
	if (ioapics[ioapic].iomem_res)
		release_resource(ioapics[ioapic].iomem_res);
	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));

	return 0;
}

2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
int mp_ioapic_registered(u32 gsi_base)
{
	int ioapic;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
			return 1;

	return 0;
}

2925
static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
2926
				  struct irq_alloc_info *info)
2927 2928 2929 2930 2931 2932
{
	if (info && info->ioapic_valid) {
		data->trigger = info->ioapic_trigger;
		data->polarity = info->ioapic_polarity;
	} else if (acpi_get_override_irq(gsi, &data->trigger,
					 &data->polarity) < 0) {
2933 2934 2935
		/* PCI interrupts are always active low level triggered. */
		data->trigger = IOAPIC_LEVEL;
		data->polarity = IOAPIC_POL_LOW;
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
	}
}

static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
			   struct IO_APIC_route_entry *entry)
{
	memset(entry, 0, sizeof(*entry));
	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = cfg->dest_apicid;
	entry->vector	     = cfg->vector;
	entry->trigger	     = data->trigger;
	entry->polarity	     = data->polarity;
	/*
2950 2951
	 * Mask level triggered irqs. Edge triggered irqs are masked
	 * by the irq core code in case they fire.
2952
	 */
2953 2954 2955 2956
	if (data->trigger == IOAPIC_LEVEL)
		entry->mask = IOAPIC_MASKED;
	else
		entry->mask = IOAPIC_UNMASKED;
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
}

int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs, void *arg)
{
	int ret, ioapic, pin;
	struct irq_cfg *cfg;
	struct irq_data *irq_data;
	struct mp_chip_data *data;
	struct irq_alloc_info *info = arg;
2967
	unsigned long flags;
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990

	if (!info || nr_irqs > 1)
		return -EINVAL;
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (!irq_data)
		return -EINVAL;

	ioapic = mp_irqdomain_ioapic_idx(domain);
	pin = info->ioapic_pin;
	if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
		return -EEXIST;

	data = kzalloc(sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

	info->ioapic_entry = &data->entry;
	ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
	if (ret < 0) {
		kfree(data);
		return ret;
	}

2991
	INIT_LIST_HEAD(&data->irq_2_pin);
2992
	irq_data->hwirq = info->ioapic_pin;
2993 2994
	irq_data->chip = (domain->parent == x86_vector_domain) ?
			  &ioapic_chip : &ioapic_ir_chip;
2995 2996 2997 2998
	irq_data->chip_data = data;
	mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);

	cfg = irqd_cfg(irq_data);
2999
	add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
3000 3001

	local_irq_save(flags);
3002 3003 3004 3005 3006
	if (info->ioapic_entry)
		mp_setup_entry(cfg, data, info->ioapic_entry);
	mp_register_handler(virq, data->trigger);
	if (virq < nr_legacy_irqs())
		legacy_pic->mask(virq);
3007
	local_irq_restore(flags);
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020

	apic_printk(APIC_VERBOSE, KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
		    ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
		    virq, data->trigger, data->polarity, cfg->dest_apicid);

	return 0;
}

void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs)
{
	struct irq_data *irq_data;
3021
	struct mp_chip_data *data;
3022 3023 3024 3025

	BUG_ON(nr_irqs != 1);
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (irq_data && irq_data->chip_data) {
3026 3027
		data = irq_data->chip_data;
		__remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
3028
				      (int)irq_data->hwirq);
3029
		WARN_ON(!list_empty(&data->irq_2_pin));
3030 3031 3032 3033 3034
		kfree(irq_data->chip_data);
	}
	irq_domain_free_irqs_top(domain, virq, nr_irqs);
}

3035
int mp_irqdomain_activate(struct irq_domain *domain,
3036
			  struct irq_data *irq_data, bool reserve)
3037 3038 3039 3040
{
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
3041
	ioapic_configure_entry(irq_data);
3042
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3043
	return 0;
3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
}

void mp_irqdomain_deactivate(struct irq_domain *domain,
			     struct irq_data *irq_data)
{
	/* It won't be called for IRQ with multiple IOAPIC pins associated */
	ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
			  (int)irq_data->hwirq);
}

int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
{
	return (int)(long)domain->host_data;
}
T
Thomas Gleixner 已提交
3058 3059 3060 3061 3062 3063 3064

const struct irq_domain_ops mp_ioapic_irqdomain_ops = {
	.alloc		= mp_irqdomain_alloc,
	.free		= mp_irqdomain_free,
	.activate	= mp_irqdomain_activate,
	.deactivate	= mp_irqdomain_deactivate,
};