io_apic.c 77.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
21 22 23 24 25 26 27 28 29 30
 *
 * Historical information which is worth to be preserved:
 *
 * - SiS APIC rmw bug:
 *
 *	We used to have a workaround for a bug in SiS chips which
 *	required to rewrite the index register for a read-modify-write
 *	operation as the chip lost the index information which was
 *	setup for the read already. We cache the data now, so that
 *	workaround has been removed.
L
Linus Torvalds 已提交
31 32 33 34 35 36 37
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
38
#include <linux/pci.h>
L
Linus Torvalds 已提交
39 40 41
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
42
#include <linux/export.h>
43
#include <linux/syscore_ops.h>
44
#include <linux/freezer.h>
45
#include <linux/kthread.h>
46
#include <linux/jiffies.h>	/* time_after() */
47
#include <linux/slab.h>
48
#include <linux/bootmem.h>
49

T
Thomas Gleixner 已提交
50
#include <asm/irqdomain.h>
51
#include <asm/idle.h>
L
Linus Torvalds 已提交
52 53
#include <asm/io.h>
#include <asm/smp.h>
54
#include <asm/cpu.h>
L
Linus Torvalds 已提交
55
#include <asm/desc.h>
56 57 58
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
59
#include <asm/timer.h>
60
#include <asm/i8259.h>
61
#include <asm/setup.h>
62
#include <asm/irq_remapping.h>
63
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67 68 69 70 71 72 73 74 75
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))
76
#define for_each_irq_pin(entry, head) \
77
	list_for_each_entry(entry, &head, list)
78

79
static DEFINE_RAW_SPINLOCK(ioapic_lock);
80
static DEFINE_MUTEX(ioapic_mutex);
81
static unsigned int ioapic_dynirq_base;
82
static int ioapic_initialized;
Y
Yinghai Lu 已提交
83

84 85 86 87 88
struct irq_pin_list {
	struct list_head list;
	int apic, pin;
};

89
struct mp_chip_data {
90
	struct list_head irq_2_pin;
91 92 93
	struct IO_APIC_route_entry entry;
	int trigger;
	int polarity;
94
	u32 count;
95 96 97
	bool isa_irq;
};

J
Jiang Liu 已提交
98 99 100 101 102
struct mp_ioapic_gsi {
	u32 gsi_base;
	u32 gsi_end;
};

S
Suresh Siddha 已提交
103 104 105 106 107
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
108 109 110 111
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
112 113
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
114 115
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
116 117
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
118
	struct resource *iomem_res;
S
Suresh Siddha 已提交
119
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
120

121
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
122

123
int mpc_ioapic_id(int ioapic_idx)
124
{
125
	return ioapics[ioapic_idx].mp_config.apicid;
126 127
}

128
unsigned int mpc_ioapic_addr(int ioapic_idx)
129
{
130
	return ioapics[ioapic_idx].mp_config.apicaddr;
131 132
}

J
Jiang Liu 已提交
133
static inline struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
134
{
135
	return &ioapics[ioapic_idx].gsi_config;
136
}
137

138 139 140 141 142 143 144
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

J
Jiang Liu 已提交
145
static inline u32 mp_pin_to_gsi(int ioapic, int pin)
146 147 148 149
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

150 151 152 153 154
static inline bool mp_is_legacy_irq(int irq)
{
	return irq >= 0 && irq < nr_legacy_irqs();
}

155 156 157 158 159
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
160 161
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
162 163 164
	if (!nr_legacy_irqs())
		return 0;

165
	return ioapic == 0 || mp_is_legacy_irq(irq);
166 167
}

168 169 170 171 172
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

173
int nr_ioapics;
174

175 176
/* The one past the highest gsi number used */
u32 gsi_top;
177

178
/* MP IRQ source entries */
179
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
180 181 182 183

/* # of MP IRQ source entries */
int mp_irq_entries;

184
#ifdef CONFIG_EISA
185 186 187 188 189
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
190 191
int skip_ioapic_setup;

192 193 194 195
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
196 197 198 199 200 201 202 203
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

204
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
205 206
{
	/* disable IO-APIC */
207
	disable_ioapic_support();
Y
Yinghai Lu 已提交
208 209 210
	return 0;
}
early_param("noapic", parse_noapic);
211

212 213 214 215 216 217 218 219 220 221 222
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
223
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
224 225 226
			return;
	}

227
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
228 229 230 231
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

232 233 234 235 236 237 238 239 240 241 242 243 244
static void alloc_ioapic_saved_registers(int idx)
{
	size_t size;

	if (ioapics[idx].saved_registers)
		return;

	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
	if (!ioapics[idx].saved_registers)
		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
}

245 246 247 248 249 250
static void free_ioapic_saved_registers(int idx)
{
	kfree(ioapics[idx].saved_registers);
	ioapics[idx].saved_registers = NULL;
}

251
int __init arch_early_ioapic_init(void)
252
{
253
	int i;
T
Thomas Gleixner 已提交
254

255
	if (!nr_legacy_irqs())
256 257
		io_apic_irqs = ~0UL;

258 259
	for_each_ioapic(i)
		alloc_ioapic_saved_registers(i);
260

261
	return 0;
262
}
263

L
Linus Torvalds 已提交
264 265 266 267
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
268 269
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
270 271 272 273 274
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
275
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
276 277
}

278
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
279 280 281 282 283
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

284
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
285 286 287 288 289 290
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

291 292
static void io_apic_write(unsigned int apic, unsigned int reg,
			  unsigned int value)
L
Linus Torvalds 已提交
293 294
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
295

L
Linus Torvalds 已提交
296 297 298 299
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

300 301 302 303 304
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

305 306 307 308 309 310
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
311

312 313 314
	return eu.entry;
}

315 316 317 318
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
319

320
	raw_spin_lock_irqsave(&ioapic_lock, flags);
321
	eu.entry = __ioapic_read_entry(apic, pin);
322
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
323

324 325 326
	return eu.entry;
}

327 328 329 330 331 332
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
333
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
334
{
335 336
	union entry_union eu = {{0, 0}};

337
	eu.entry = e;
338 339
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
340 341
}

342
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
343 344
{
	unsigned long flags;
345

346
	raw_spin_lock_irqsave(&ioapic_lock, flags);
347
	__ioapic_write_entry(apic, pin, e);
348
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
349 350 351 352 353 354 355 356 357 358
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
359
	union entry_union eu = { .entry.mask = IOAPIC_MASKED };
360

361
	raw_spin_lock_irqsave(&ioapic_lock, flags);
362 363
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
364
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
365 366
}

L
Linus Torvalds 已提交
367 368 369 370 371
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
372 373
static int __add_pin_to_irq_node(struct mp_chip_data *data,
				 int node, int apic, int pin)
L
Linus Torvalds 已提交
374
{
375
	struct irq_pin_list *entry;
376

377
	/* don't allow duplicates */
378
	for_each_irq_pin(entry, data->irq_2_pin)
379
		if (entry->apic == apic && entry->pin == pin)
380
			return 0;
381

382
	entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
383
	if (!entry) {
384 385
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
386
		return -ENOMEM;
387
	}
L
Linus Torvalds 已提交
388 389
	entry->apic = apic;
	entry->pin = pin;
390
	list_add_tail(&entry->list, &data->irq_2_pin);
391

392 393 394
	return 0;
}

395
static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
396
{
397
	struct irq_pin_list *tmp, *entry;
398

399
	list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
400
		if (entry->apic == apic && entry->pin == pin) {
401
			list_del(&entry->list);
402 403 404 405 406
			kfree(entry);
			return;
		}
}

407 408
static void add_pin_to_irq_node(struct mp_chip_data *data,
				int node, int apic, int pin)
409
{
410
	if (__add_pin_to_irq_node(data, node, apic, pin))
411
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
412 413 414 415 416
}

/*
 * Reroute an IRQ to a different pin.
 */
417
static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
418 419
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
420
{
421
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
422

423
	for_each_irq_pin(entry, data->irq_2_pin) {
L
Linus Torvalds 已提交
424 425 426
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
427
			/* every one is different, right? */
428
			return;
429
		}
L
Linus Torvalds 已提交
430
	}
431

432
	/* old apic/pin didn't exist, so just add new ones */
433
	add_pin_to_irq_node(data, node, newapic, newpin);
L
Linus Torvalds 已提交
434 435
}

436
static void io_apic_modify_irq(struct mp_chip_data *data,
437 438
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
439
{
440
	union entry_union eu;
441
	struct irq_pin_list *entry;
442

443 444 445 446 447 448 449 450 451 452
	eu.entry = data->entry;
	eu.w1 &= mask_and;
	eu.w1 |= mask_or;
	data->entry = eu.entry;

	for_each_irq_pin(entry, data->irq_2_pin) {
		io_apic_write(entry->apic, 0x10 + 2 * entry->pin, eu.w1);
		if (final)
			final(entry);
	}
453 454
}

455
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
456
{
457 458 459 460 461
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
462

463
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
464
	readl(&io_apic->data);
L
Linus Torvalds 已提交
465 466
}

467
static void mask_ioapic_irq(struct irq_data *irq_data)
468
{
469
	struct mp_chip_data *data = irq_data->chip_data;
T
Thomas Gleixner 已提交
470 471 472
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
473
	io_apic_modify_irq(data, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
474
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
475
}
L
Linus Torvalds 已提交
476

477
static void __unmask_ioapic(struct mp_chip_data *data)
T
Thomas Gleixner 已提交
478
{
479
	io_apic_modify_irq(data, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
480 481
}

482
static void unmask_ioapic_irq(struct irq_data *irq_data)
L
Linus Torvalds 已提交
483
{
484
	struct mp_chip_data *data = irq_data->chip_data;
L
Linus Torvalds 已提交
485 486
	unsigned long flags;

487
	raw_spin_lock_irqsave(&ioapic_lock, flags);
488
	__unmask_ioapic(data);
489
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
490 491
}

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
508
static void __eoi_ioapic_pin(int apic, int pin, int vector)
509 510
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
511
		io_apic_eoi(apic, vector);
512 513 514 515 516 517 518 519
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
520
		entry1.mask = IOAPIC_MASKED;
521 522 523 524 525 526 527 528 529 530 531
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

532
static void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
533 534 535 536 537
{
	unsigned long flags;
	struct irq_pin_list *entry;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
538
	for_each_irq_pin(entry, data->irq_2_pin)
539
		__eoi_ioapic_pin(entry->apic, entry->pin, vector);
540 541 542
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
543 544 545
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
546

L
Linus Torvalds 已提交
547
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
548
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
549 550
	if (entry.delivery_mode == dest_SMI)
		return;
551

L
Linus Torvalds 已提交
552
	/*
553 554 555
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
556 557
	if (entry.mask == IOAPIC_UNMASKED) {
		entry.mask = IOAPIC_MASKED;
558 559 560 561 562
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
563 564
		unsigned long flags;

565 566 567 568 569
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
570
		if (entry.trigger == IOAPIC_EDGE) {
571 572 573
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}
574
		raw_spin_lock_irqsave(&ioapic_lock, flags);
575
		__eoi_ioapic_pin(apic, pin, entry.vector);
576
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
577 578 579 580 581
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
582
	 */
583
	ioapic_mask_entry(apic, pin);
584 585
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
586
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
587
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
588 589
}

590
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
591 592 593
{
	int apic, pin;

594 595
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
596 597
}

598
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
599 600 601 602 603 604
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
605 606 607
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
634 635 636
#endif /* CONFIG_X86_32 */

/*
637
 * Saves all the IO-APIC RTE's
638
 */
639
int save_ioapic_entries(void)
640 641
{
	int apic, pin;
642
	int err = 0;
643

644
	for_each_ioapic(apic) {
645
		if (!ioapics[apic].saved_registers) {
646 647 648
			err = -ENOMEM;
			continue;
		}
649

650
		for_each_pin(apic, pin)
651
			ioapics[apic].saved_registers[pin] =
652
				ioapic_read_entry(apic, pin);
653
	}
654

655
	return err;
656 657
}

658 659 660
/*
 * Mask all IO APIC entries.
 */
661
void mask_ioapic_entries(void)
662 663 664
{
	int apic, pin;

665
	for_each_ioapic(apic) {
666
		if (!ioapics[apic].saved_registers)
667
			continue;
668

669
		for_each_pin(apic, pin) {
670 671
			struct IO_APIC_route_entry entry;

672
			entry = ioapics[apic].saved_registers[pin];
673 674
			if (entry.mask == IOAPIC_UNMASKED) {
				entry.mask = IOAPIC_MASKED;
675 676 677 678 679 680
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

681
/*
682
 * Restore IO APIC entries which was saved in the ioapic structure.
683
 */
684
int restore_ioapic_entries(void)
685 686 687
{
	int apic, pin;

688
	for_each_ioapic(apic) {
689
		if (!ioapics[apic].saved_registers)
690
			continue;
691

692
		for_each_pin(apic, pin)
693
			ioapic_write_entry(apic, pin,
694
					   ioapics[apic].saved_registers[pin]);
695
	}
696
	return 0;
697 698
}

L
Linus Torvalds 已提交
699 700 701
/*
 * Find the IRQ entry number of a certain pin.
 */
702
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
703 704 705 706
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
707
		if (mp_irqs[i].irqtype == type &&
708
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
709 710
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
711 712 713 714 715 716 717 718
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
719
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
720 721 722 723
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
724
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
725

A
Alexey Starikovskiy 已提交
726
		if (test_bit(lbus, mp_bus_not_pci) &&
727 728
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
729

730
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
731 732 733 734
	}
	return -1;
}

735 736 737 738 739
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
740
		int lbus = mp_irqs[i].srcbus;
741

A
Alexey Starikovskiy 已提交
742
		if (test_bit(lbus, mp_bus_not_pci) &&
743 744
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
745 746
			break;
	}
747

748
	if (i < mp_irq_entries) {
749 750
		int ioapic_idx;

751
		for_each_ioapic(ioapic_idx)
752 753
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
754 755 756 757 758
	}

	return -1;
}

759
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
760 761 762 763 764
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
765
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
766 767 768 769 770 771 772
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
773

774
#endif
L
Linus Torvalds 已提交
775

776
/* ISA interrupts are always active high edge triggered,
A
Alexey Starikovskiy 已提交
777 778
 * when listed as conforming in the MP table. */

779 780
#define default_ISA_trigger(idx)	(IOAPIC_EDGE)
#define default_ISA_polarity(idx)	(IOAPIC_POL_HIGH)
A
Alexey Starikovskiy 已提交
781

L
Linus Torvalds 已提交
782 783 784 785 786
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

787
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
788
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
789

790
/* PCI interrupts are always active low level triggered,
L
Linus Torvalds 已提交
791 792
 * when listed as conforming in the MP table. */

793 794
#define default_PCI_trigger(idx)	(IOAPIC_LEVEL)
#define default_PCI_polarity(idx)	(IOAPIC_POL_LOW)
L
Linus Torvalds 已提交
795

796
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
797
{
798
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
799 800 801 802

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
803 804 805 806 807 808 809 810 811 812 813 814 815 816
	switch (mp_irqs[idx].irqflag & 0x03) {
	case 0:
		/* conforms to spec, ie. bus-type dependent polarity */
		if (test_bit(bus, mp_bus_not_pci))
			return default_ISA_polarity(idx);
		else
			return default_PCI_polarity(idx);
	case 1:
		return IOAPIC_POL_HIGH;
	case 2:
		pr_warn("IOAPIC: Invalid polarity: 2, defaulting to low\n");
	case 3:
	default: /* Pointless default required due to do gcc stupidity */
		return IOAPIC_POL_LOW;
L
Linus Torvalds 已提交
817 818 819
	}
}

820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
#ifdef CONFIG_EISA
static int eisa_irq_trigger(int idx, int bus, int trigger)
{
	switch (mp_bus_id_to_type[bus]) {
	case MP_BUS_PCI:
	case MP_BUS_ISA:
		return trigger;
	case MP_BUS_EISA:
		return default_EISA_trigger(idx);
	}
	pr_warn("IOAPIC: Invalid srcbus: %d defaulting to level\n", bus);
	return IOAPIC_LEVEL;
}
#else
static inline int eisa_irq_trigger(int idx, int bus, int trigger)
{
	return trigger;
}
#endif

840
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
841
{
842
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
843 844 845 846 847
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
	switch ((mp_irqs[idx].irqflag >> 2) & 0x03) {
	case 0:
		/* conforms to spec, ie. bus-type dependent trigger mode */
		if (test_bit(bus, mp_bus_not_pci))
			trigger = default_ISA_trigger(idx);
		else
			trigger = default_PCI_trigger(idx);
		/* Take EISA into account */
		return eisa_irq_trigger(idx, bus, trigger);
	case 1:
		return IOAPIC_EDGE;
	case 2:
		pr_warn("IOAPIC: Invalid trigger mode 2 defaulting to level\n");
	case 3:
	default: /* Pointless default required due to do gcc stupidity */
		return IOAPIC_LEVEL;
L
Linus Torvalds 已提交
864 865 866
	}
}

867 868 869 870 871 872 873 874 875 876 877
void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
			   int trigger, int polarity)
{
	init_irq_alloc_info(info, NULL);
	info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	info->ioapic_node = node;
	info->ioapic_trigger = trigger;
	info->ioapic_polarity = polarity;
	info->ioapic_valid = 1;
}

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
#ifndef CONFIG_ACPI
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity);
#endif

static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
				   struct irq_alloc_info *src,
				   u32 gsi, int ioapic_idx, int pin)
{
	int trigger, polarity;

	copy_irq_alloc_info(dst, src);
	dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	dst->ioapic_id = mpc_ioapic_id(ioapic_idx);
	dst->ioapic_pin = pin;
	dst->ioapic_valid = 1;
	if (src && src->ioapic_valid) {
		dst->ioapic_node = src->ioapic_node;
		dst->ioapic_trigger = src->ioapic_trigger;
		dst->ioapic_polarity = src->ioapic_polarity;
	} else {
		dst->ioapic_node = NUMA_NO_NODE;
		if (acpi_get_override_irq(gsi, &trigger, &polarity) >= 0) {
			dst->ioapic_trigger = trigger;
			dst->ioapic_polarity = polarity;
		} else {
			/*
904
			 * PCI interrupts are always active low level
905 906
			 * triggered.
			 */
907 908
			dst->ioapic_trigger = IOAPIC_LEVEL;
			dst->ioapic_polarity = IOAPIC_POL_LOW;
909 910 911 912 913 914 915 916 917
		}
	}
}

static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
{
	return (info && info->ioapic_valid) ? info->ioapic_node : NUMA_NO_NODE;
}

918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static void mp_register_handler(unsigned int irq, unsigned long trigger)
{
	irq_flow_handler_t hdl;
	bool fasteoi;

	if (trigger) {
		irq_set_status_flags(irq, IRQ_LEVEL);
		fasteoi = true;
	} else {
		irq_clear_status_flags(irq, IRQ_LEVEL);
		fasteoi = false;
	}

	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	__irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
}

935 936 937 938 939 940 941 942 943 944 945
static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
{
	struct mp_chip_data *data = irq_get_chip_data(irq);

	/*
	 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
	 * and polarity attirbutes. So allow the first user to reprogram the
	 * pin with real trigger and polarity attributes.
	 */
	if (irq < nr_legacy_irqs() && data->count == 1) {
		if (info->ioapic_trigger != data->trigger)
946
			mp_register_handler(irq, info->ioapic_trigger);
947 948 949 950 951 952 953 954
		data->entry.trigger = data->trigger = info->ioapic_trigger;
		data->entry.polarity = data->polarity = info->ioapic_polarity;
	}

	return data->trigger == info->ioapic_trigger &&
	       data->polarity == info->ioapic_polarity;
}

955
static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
956
				 struct irq_alloc_info *info)
957
{
958
	bool legacy = false;
959 960 961 962 963 964
	int irq = -1;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
965 966
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first
		 * 16 GSIs on some weird platforms.
967
		 */
968
		if (!ioapic_initialized || gsi >= nr_legacy_irqs())
969
			irq = gsi;
970
		legacy = mp_is_legacy_irq(irq);
971 972
		break;
	case IOAPIC_DOMAIN_STRICT:
973
		irq = gsi;
974 975 976 977 978
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
979 980 981 982 983
		return -1;
	}

	return __irq_domain_alloc_irqs(domain, irq, 1,
				       ioapic_alloc_attr_node(info),
984
				       info, legacy, NULL);
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
}

/*
 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
 */
static int alloc_isa_irq_from_domain(struct irq_domain *domain,
				     int irq, int ioapic, int pin,
				     struct irq_alloc_info *info)
{
	struct mp_chip_data *data;
	struct irq_data *irq_data = irq_get_irq_data(irq);
	int node = ioapic_alloc_attr_node(info);

	/*
	 * Legacy ISA IRQ has already been allocated, just add pin to
	 * the pin list assoicated with this IRQ and program the IOAPIC
	 * entry. The IOAPIC entry
	 */
	if (irq_data && irq_data->parent_data) {
		if (!mp_check_pin_attr(irq, info))
			return -EBUSY;
1013 1014
		if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
					  info->ioapic_pin))
1015 1016
			return -ENOMEM;
	} else {
1017 1018
		irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true,
					      NULL);
1019 1020 1021 1022 1023
		if (irq >= 0) {
			irq_data = irq_domain_get_irq_data(domain, irq);
			data = irq_data->chip_data;
			data->isa_irq = true;
		}
1024 1025
	}

1026
	return irq;
1027 1028 1029
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1030
			     unsigned int flags, struct irq_alloc_info *info)
1031 1032
{
	int irq;
1033 1034 1035
	bool legacy = false;
	struct irq_alloc_info tmp;
	struct mp_chip_data *data;
1036 1037
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);

1038
	if (!domain)
1039
		return -ENOSYS;
1040 1041 1042

	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
1043 1044
		legacy = mp_is_legacy_irq(irq);
	}
1045

1046 1047 1048 1049
	mutex_lock(&ioapic_mutex);
	if (!(flags & IOAPIC_MAP_ALLOC)) {
		if (!legacy) {
			irq = irq_find_mapping(domain, pin);
1050
			if (irq == 0)
1051
				irq = -ENOENT;
1052 1053
		}
	} else {
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
		if (legacy)
			irq = alloc_isa_irq_from_domain(domain, irq,
							ioapic, pin, &tmp);
		else if ((irq = irq_find_mapping(domain, pin)) == 0)
			irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
		else if (!mp_check_pin_attr(irq, &tmp))
			irq = -EBUSY;
		if (irq >= 0) {
			data = irq_get_chip_data(irq);
			data->count++;
		}
1066
	}
1067 1068
	mutex_unlock(&ioapic_mutex);

1069
	return irq;
1070 1071
}

1072
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1073
{
1074
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1075 1076 1077 1078

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1079
	if (mp_irqs[idx].dstirq != pin)
1080
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1081

1082
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1092
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1093 1094 1095
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1096
				return irq;
L
Linus Torvalds 已提交
1097 1098 1099
			}
		}
	}
1100 1101
#endif

1102
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1103
}
1104

J
Jiang Liu 已提交
1105
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags, struct irq_alloc_info *info)
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

1118
	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
L
Linus Torvalds 已提交
1119 1120
}

1121 1122
void mp_unmap_irq(int irq)
{
1123 1124
	struct irq_data *irq_data = irq_get_irq_data(irq);
	struct mp_chip_data *data;
1125

1126
	if (!irq_data || !irq_data->domain)
1127 1128
		return;

1129 1130 1131
	data = irq_data->chip_data;
	if (!data || data->isa_irq)
		return;
1132 1133

	mutex_lock(&ioapic_mutex);
1134 1135
	if (--data->count == 0)
		irq_domain_free_irqs(irq, 1);
1136 1137 1138
	mutex_unlock(&ioapic_mutex);
}

1139 1140 1141 1142
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
1143
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1144
{
1145
	int irq, i, best_ioapic = -1, best_idx = -1;
1146 1147 1148 1149 1150 1151 1152 1153 1154

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1155

1156 1157
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1158 1159 1160 1161 1162
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1163

1164
		for_each_ioapic(ioapic_idx)
1165
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1166 1167
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1168 1169
				break;
			}
1170 1171 1172 1173
		if (!found)
			continue;

		/* Skip ISA IRQs */
1174 1175
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1176 1177 1178
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1179 1180 1181
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1182
		}
1183

1184 1185 1186 1187
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1188 1189 1190
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1191 1192
		}
	}
1193 1194 1195 1196
	if (best_idx < 0)
		return -1;

out:
1197 1198
	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			 IOAPIC_MAP_ALLOC);
1199 1200 1201
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1202
static struct irq_chip ioapic_chip, ioapic_ir_chip;
L
Linus Torvalds 已提交
1203

1204
#ifdef CONFIG_X86_32
1205 1206
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1207
	int apic, idx, pin;
1208

1209 1210
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1211
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1212
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1213 1214
	}
	/*
1215 1216
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1217
	return 0;
1218
}
1219 1220 1221
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1222
	return 1;
1223 1224
}
#endif
1225

1226 1227
static void __init setup_IO_APIC_irqs(void)
{
1228 1229
	unsigned int ioapic, pin;
	int idx;
1230 1231 1232

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1243 1244
}

1245 1246 1247 1248 1249
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;
	char buf[256];
	struct IO_APIC_route_entry entry;
	struct IR_IO_APIC_route_entry *ir_entry = (void *)&entry;

	printk(KERN_DEBUG "IOAPIC %d:\n", apic);
	for (i = 0; i <= nr_entries; i++) {
		entry = ioapic_read_entry(apic, i);
		snprintf(buf, sizeof(buf),
			 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
1262 1263 1264 1265
			 i,
			 entry.mask == IOAPIC_MASKED ? "disabled" : "enabled ",
			 entry.trigger == IOAPIC_LEVEL ? "level" : "edge ",
			 entry.polarity == IOAPIC_POL_LOW ? "low " : "high",
1266 1267 1268 1269 1270 1271 1272
			 entry.vector, entry.irr, entry.delivery_status);
		if (ir_entry->format)
			printk(KERN_DEBUG "%s, remapped, I(%04X),  Z(%X)\n",
			       buf, (ir_entry->index << 15) | ir_entry->index,
			       ir_entry->zero);
		else
			printk(KERN_DEBUG "%s, %s, D(%02X), M(%1d)\n",
1273 1274 1275
			       buf,
			       entry.dest_mode == IOAPIC_DEST_MODE_LOGICAL ?
			       "logical " : "physical",
1276 1277 1278 1279
			       entry.dest, entry.delivery_mode);
	}
}

1280
static void __init print_IO_APIC(int ioapic_idx)
1281
{
L
Linus Torvalds 已提交
1282 1283 1284 1285 1286 1287
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1288
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1289 1290
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1291
	if (reg_01.bits.version >= 0x10)
1292
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1293
	if (reg_01.bits.version >= 0x20)
1294
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1295
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1296

1297
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1298 1299 1300 1301 1302
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1303
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1304 1305
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1306 1307

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1308 1309
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");
1333
	io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
1334 1335
}

1336
void __init print_IO_APICs(void)
1337
{
1338
	int ioapic_idx;
1339 1340 1341
	unsigned int irq;

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1342
	for_each_ioapic(ioapic_idx)
1343
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1344 1345
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1346 1347 1348 1349 1350 1351 1352

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1353
	for_each_ioapic(ioapic_idx)
1354
		print_IO_APIC(ioapic_idx);
1355

L
Linus Torvalds 已提交
1356
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1357
	for_each_active_irq(irq) {
1358
		struct irq_pin_list *entry;
1359 1360
		struct irq_chip *chip;
		struct mp_chip_data *data;
1361

1362
		chip = irq_get_chip(irq);
1363
		if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
1364
			continue;
1365 1366
		data = irq_get_chip_data(irq);
		if (!data)
1367
			continue;
1368
		if (list_empty(&data->irq_2_pin))
L
Linus Torvalds 已提交
1369
			continue;
1370

1371
		printk(KERN_DEBUG "IRQ%d ", irq);
1372
		for_each_irq_pin(entry, data->irq_2_pin)
1373 1374
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1375 1376 1377 1378 1379
	}

	printk(KERN_INFO ".................................... done.\n");
}

Y
Yinghai Lu 已提交
1380 1381 1382
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1383
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1384
{
1385
	int i8259_apic, i8259_pin;
1386
	int apic, pin;
1387

1388 1389 1390 1391
	if (skip_ioapic_setup)
		nr_ioapics = 0;

	if (!nr_legacy_irqs() || !nr_ioapics)
1392 1393
		return;

1394
	for_each_ioapic_pin(apic, pin) {
1395
		/* See if any of the pins is in ExtINT mode */
1396
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1397

1398 1399 1400 1401 1402 1403 1404
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1426 1427 1428 1429 1430 1431 1432 1433
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1434
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1435
{
1436
	/*
1437
	 * If the i8259 is routed through an IOAPIC
1438
	 * Put that IOAPIC in virtual wire mode
1439
	 * so legacy interrupts can be delivered.
1440
	 */
1441
	if (ioapic_i8259.pin != -1) {
1442 1443 1444
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
1445 1446 1447 1448 1449 1450
		entry.mask		= IOAPIC_UNMASKED;
		entry.trigger		= IOAPIC_EDGE;
		entry.polarity		= IOAPIC_POL_HIGH;
		entry.dest_mode		= IOAPIC_DEST_MODE_PHYSICAL;
		entry.delivery_mode	= dest_ExtINT;
		entry.dest		= read_apic_id();
1451 1452 1453 1454

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1455
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1456
	}
1457

1458
	if (boot_cpu_has(X86_FEATURE_APIC) || apic_from_smp_config())
1459 1460 1461 1462 1463 1464 1465 1466
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1467
	/*
1468
	 * Clear the IO-APIC before rebooting:
1469
	 */
1470 1471
	clear_IO_APIC();

1472
	if (!nr_legacy_irqs())
1473 1474 1475
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
1476 1477
}

1478
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1479 1480 1481 1482 1483 1484
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1485
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1486 1487 1488
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1489
	int ioapic_idx;
L
Linus Torvalds 已提交
1490 1491 1492 1493 1494 1495 1496 1497
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1498
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1499 1500 1501 1502

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1503
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
1504
		/* Read the register 0 value */
1505
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1506
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1507
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1508

1509
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1510

1511
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1512
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1513
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1514 1515
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1516
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1517 1518 1519 1520 1521 1522 1523
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1524
		if (apic->check_apicid_used(&phys_id_present_map,
1525
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
1526
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1527
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1528 1529 1530 1531 1532 1533 1534 1535
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1536
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
1537 1538
		} else {
			physid_mask_t tmp;
1539
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1540
						    &tmp);
L
Linus Torvalds 已提交
1541 1542
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1543
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1544 1545 1546 1547 1548 1549 1550
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1551
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
1552
			for (i = 0; i < mp_irq_entries; i++)
1553 1554
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
1555
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1556 1557

		/*
1558 1559
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
1560
		 */
1561
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1562 1563
			continue;

L
Linus Torvalds 已提交
1564 1565
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1566
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1567

1568
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1569
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1570
		io_apic_write(ioapic_idx, 0, reg_00.raw);
1571
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1572 1573 1574 1575

		/*
		 * Sanity check
		 */
1576
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1577
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1578
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1579
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1580
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
1581 1582 1583 1584
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
1600
#endif
L
Linus Torvalds 已提交
1601

1602
int no_timer_check __initdata;
1603 1604 1605 1606 1607 1608 1609 1610

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
1611 1612 1613 1614 1615 1616 1617 1618
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1619
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1620 1621
{
	unsigned long t1 = jiffies;
1622
	unsigned long flags;
L
Linus Torvalds 已提交
1623

1624 1625 1626
	if (no_timer_check)
		return 1;

1627
	local_save_flags(flags);
L
Linus Torvalds 已提交
1628 1629 1630
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
1631
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1632 1633 1634 1635 1636 1637 1638 1639

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1640 1641

	/* jiffies wrap? */
1642
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
1669
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1670
{
1671
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
1672 1673
	unsigned long flags;

1674
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1675
	if (irq < nr_legacy_irqs()) {
1676
		legacy_pic->mask(irq);
1677
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
1678 1679
			was_pending = 1;
	}
1680
	__unmask_ioapic(data->chip_data);
1681
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1682 1683 1684 1685

	return was_pending;
}

Y
Yinghai Lu 已提交
1686 1687
atomic_t irq_mis_count;

1688
#ifdef CONFIG_GENERIC_PENDING_IRQ
1689
static bool io_apic_level_ack_pending(struct mp_chip_data *data)
1690 1691 1692 1693 1694
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
1695
	for_each_irq_pin(entry, data->irq_2_pin) {
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

1712
static inline bool ioapic_irqd_mask(struct irq_data *data)
1713
{
1714
	/* If we are moving the irq we need to mask it */
1715
	if (unlikely(irqd_is_setaffinity_pending(data))) {
1716
		mask_ioapic_irq(data);
1717
		return true;
1718
	}
1719 1720 1721
	return false;
}

1722
static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
1751
		if (!io_apic_level_ack_pending(data->chip_data))
1752
			irq_move_masked_irq(data);
1753
		unmask_ioapic_irq(data);
1754 1755 1756
	}
}
#else
1757
static inline bool ioapic_irqd_mask(struct irq_data *data)
1758 1759 1760
{
	return false;
}
1761
static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1762 1763
{
}
1764 1765
#endif

1766
static void ioapic_ack_level(struct irq_data *irq_data)
1767
{
1768
	struct irq_cfg *cfg = irqd_cfg(irq_data);
1769 1770
	unsigned long v;
	bool masked;
1771
	int i;
1772 1773

	irq_complete_move(cfg);
1774
	masked = ioapic_irqd_mask(irq_data);
1775

Y
Yinghai Lu 已提交
1776
	/*
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
1807
	 */
Y
Yinghai Lu 已提交
1808
	i = cfg->vector;
Y
Yinghai Lu 已提交
1809 1810
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

1811 1812 1813 1814 1815 1816
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

1817 1818 1819 1820 1821 1822 1823
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
1824 1825
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
1826
		eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
1827 1828
	}

1829
	ioapic_irqd_unmask(irq_data, masked);
Y
Yinghai Lu 已提交
1830
}
1831

1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
static void ioapic_ir_ack_level(struct irq_data *irq_data)
{
	struct mp_chip_data *data = irq_data->chip_data;

	/*
	 * Intr-remapping uses pin number as the virtual vector
	 * in the RTE. Actual vector is programmed in
	 * intr-remapping table entry. Hence for the io-apic
	 * EOI we use the pin number.
	 */
	ack_APIC_irq();
1843
	eoi_ioapic_pin(data->entry.vector, data);
1844 1845 1846 1847 1848 1849 1850
}

static int ioapic_set_affinity(struct irq_data *irq_data,
			       const struct cpumask *mask, bool force)
{
	struct irq_data *parent = irq_data->parent_data;
	struct mp_chip_data *data = irq_data->chip_data;
1851
	struct irq_pin_list *entry;
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	ret = parent->chip->irq_set_affinity(parent, mask, force);
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE) {
		cfg = irqd_cfg(irq_data);
		data->entry.dest = cfg->dest_apicid;
		data->entry.vector = cfg->vector;
1862 1863 1864
		for_each_irq_pin(entry, data->irq_2_pin)
			__ioapic_write_entry(entry->apic, entry->pin,
					     data->entry);
1865 1866 1867 1868 1869 1870
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return ret;
}

1871
static struct irq_chip ioapic_chip __read_mostly = {
1872 1873 1874 1875
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
	.irq_ack		= irq_chip_ack_parent,
	.irq_eoi		= ioapic_ack_level,
	.irq_set_affinity	= ioapic_set_affinity,
	.flags			= IRQCHIP_SKIP_SET_WAKE,
};

static struct irq_chip ioapic_ir_chip __read_mostly = {
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= irq_chip_ack_parent,
	.irq_eoi		= ioapic_ir_ack_level,
	.irq_set_affinity	= ioapic_set_affinity,
1890
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
1891 1892 1893 1894
};

static inline void init_IO_APIC_traps(void)
{
1895
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
1896
	unsigned int irq;
L
Linus Torvalds 已提交
1897

T
Thomas Gleixner 已提交
1898
	for_each_active_irq(irq) {
1899
		cfg = irq_cfg(irq);
1900
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
1901 1902 1903 1904 1905
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
1906
			if (irq < nr_legacy_irqs())
1907
				legacy_pic->make_irq(irq);
1908
			else
L
Linus Torvalds 已提交
1909
				/* Strange. Oh, well.. */
1910
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
1911 1912 1913 1914
		}
	}
}

1915 1916 1917
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
1918

1919
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1920 1921 1922 1923
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
1924
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
1925 1926
}

1927
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1928
{
1929
	unsigned long v;
L
Linus Torvalds 已提交
1930

1931
	v = apic_read(APIC_LVT0);
1932
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
1933
}
L
Linus Torvalds 已提交
1934

1935
static void ack_lapic_irq(struct irq_data *data)
1936 1937 1938 1939
{
	ack_APIC_irq();
}

1940
static struct irq_chip lapic_chip __read_mostly = {
1941
	.name		= "local-APIC",
1942 1943 1944
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
1945 1946
};

1947
static void lapic_register_intr(int irq)
1948
{
1949
	irq_clear_status_flags(irq, IRQ_LEVEL);
1950
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
1951 1952 1953
				      "edge");
}

L
Linus Torvalds 已提交
1954 1955 1956 1957 1958 1959 1960
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
1961
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
1962
{
1963
	int apic, pin, i;
L
Linus Torvalds 已提交
1964 1965 1966
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

1967
	pin  = find_isa_irq_pin(8, mp_INT);
1968 1969 1970 1971
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
1972
	apic = find_isa_irq_apic(8, mp_INT);
1973 1974
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
1975
		return;
1976
	}
L
Linus Torvalds 已提交
1977

1978
	entry0 = ioapic_read_entry(apic, pin);
1979
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
1980 1981 1982

	memset(&entry1, 0, sizeof(entry1));

1983 1984
	entry1.dest_mode = IOAPIC_DEST_MODE_PHYSICAL;
	entry1.mask = IOAPIC_UNMASKED;
1985
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
1986 1987
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
1988
	entry1.trigger = IOAPIC_EDGE;
L
Linus Torvalds 已提交
1989 1990
	entry1.vector = 0;

1991
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2008
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2009

2010
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2011 2012
}

Y
Yinghai Lu 已提交
2013
static int disable_timer_pin_1 __initdata;
2014
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2015
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2016 2017 2018 2019
{
	disable_timer_pin_1 = 1;
	return 0;
}
2020
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2021

2022 2023 2024 2025 2026 2027
static int mp_alloc_timer_irq(int ioapic, int pin)
{
	int irq = -1;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);

	if (domain) {
2028 2029
		struct irq_alloc_info info;

2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
		ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
		info.ioapic_id = mpc_ioapic_id(ioapic);
		info.ioapic_pin = pin;
		mutex_lock(&ioapic_mutex);
		irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
		mutex_unlock(&ioapic_mutex);
	}

	return irq;
}

L
Linus Torvalds 已提交
2041 2042 2043 2044 2045
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2046 2047
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2048
 */
2049
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2050
{
2051 2052 2053
	struct irq_data *irq_data = irq_get_irq_data(0);
	struct mp_chip_data *data = irq_data->chip_data;
	struct irq_cfg *cfg = irqd_cfg(irq_data);
2054
	int node = cpu_to_node(0);
2055
	int apic1, pin1, apic2, pin2;
2056
	unsigned long flags;
2057
	int no_pin1 = 0;
2058 2059

	local_irq_save(flags);
2060

L
Linus Torvalds 已提交
2061 2062 2063
	/*
	 * get/set the timer IRQ vector:
	 */
2064
	legacy_pic->mask(0);
L
Linus Torvalds 已提交
2065 2066

	/*
2067 2068 2069 2070 2071 2072 2073
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2074
	 */
2075
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2076
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2077

2078 2079 2080 2081
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2082

2083 2084
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2085
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2086

2087 2088 2089 2090 2091 2092 2093 2094
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2095
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2096 2097 2098 2099 2100 2101 2102 2103
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2104
	if (pin1 != -1) {
2105
		/* Ok, does IRQ0 through the IOAPIC work? */
2106
		if (no_pin1) {
2107
			mp_alloc_timer_irq(apic1, pin1);
Y
Yinghai Lu 已提交
2108
		} else {
2109 2110
			/*
			 * for edge trigger, it's already unmasked,
Y
Yinghai Lu 已提交
2111 2112 2113 2114 2115 2116
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
2117
				unmask_ioapic_irq(irq_get_chip_data(0));
2118
		}
2119
		irq_domain_activate_irq(irq_data);
L
Linus Torvalds 已提交
2120
		if (timer_irq_works()) {
2121 2122
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2123
			goto out;
L
Linus Torvalds 已提交
2124
		}
2125
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2126
		local_irq_disable();
2127
		clear_IO_APIC_pin(apic1, pin1);
2128
		if (!no_pin1)
2129 2130
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2131

2132 2133 2134 2135
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2136 2137 2138
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2139 2140
		replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
		irq_domain_activate_irq(irq_data);
2141
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2142
		if (timer_irq_works()) {
2143
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2144
			goto out;
L
Linus Torvalds 已提交
2145 2146 2147 2148
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2149
		local_irq_disable();
2150
		legacy_pic->mask(0);
2151
		clear_IO_APIC_pin(apic2, pin2);
2152
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2153 2154
	}

2155 2156
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2157

2158
	lapic_register_intr(0);
2159
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2160
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2161 2162

	if (timer_irq_works()) {
2163
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2164
		goto out;
L
Linus Torvalds 已提交
2165
	}
Y
Yinghai Lu 已提交
2166
	local_irq_disable();
2167
	legacy_pic->mask(0);
2168
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2169
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2170

2171 2172
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2173

2174 2175
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2176
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2177 2178 2179 2180

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2181
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2182
		goto out;
L
Linus Torvalds 已提交
2183
	}
Y
Yinghai Lu 已提交
2184
	local_irq_disable();
2185
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2186
	if (apic_is_x2apic_enabled())
2187 2188 2189
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2190
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2191
		"report.  Then try booting with the 'noapic' option.\n");
2192 2193
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2194 2195 2196
}

/*
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2212
 */
2213
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2214

2215 2216
static int mp_irqdomain_create(int ioapic)
{
2217 2218
	struct irq_alloc_info info;
	struct irq_domain *parent;
2219 2220 2221 2222 2223 2224 2225 2226
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

2227 2228 2229 2230 2231 2232 2233
	init_irq_alloc_info(&info, NULL);
	info.type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	info.ioapic_id = mpc_ioapic_id(ioapic);
	parent = irq_remapping_get_ir_irq_domain(&info);
	if (!parent)
		parent = x86_vector_domain;

2234 2235
	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2236
	if (!ip->irqdomain)
2237
		return -ENOMEM;
2238 2239

	ip->irqdomain->parent = parent;
2240 2241 2242 2243 2244 2245 2246 2247 2248

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	return 0;
}

2249 2250 2251 2252 2253 2254 2255 2256
static void ioapic_destroy_irqdomain(int idx)
{
	if (ioapics[idx].irqdomain) {
		irq_domain_remove(ioapics[idx].irqdomain);
		ioapics[idx].irqdomain = NULL;
	}
}

L
Linus Torvalds 已提交
2257 2258
void __init setup_IO_APIC(void)
{
2259
	int ioapic;
2260

2261 2262 2263
	if (skip_ioapic_setup || !nr_ioapics)
		return;

2264
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2265

2266
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2267 2268 2269
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2270
	/*
2271 2272
         * Set up IO-APIC IRQ routing.
         */
2273 2274
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2275 2276 2277
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2278
	if (nr_legacy_irqs())
2279
		check_timer();
2280 2281

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
2282 2283
}

2284
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2285 2286 2287
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2288

2289
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2290 2291 2292 2293
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2294
	}
2295
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2296
}
L
Linus Torvalds 已提交
2297

2298 2299
static void ioapic_resume(void)
{
2300
	int ioapic_idx;
2301

2302
	for_each_ioapic_reverse(ioapic_idx)
2303
		resume_ioapic_id(ioapic_idx);
2304 2305

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2306 2307
}

2308
static struct syscore_ops ioapic_syscore_ops = {
2309
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2310 2311 2312
	.resume = ioapic_resume,
};

2313
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2314
{
2315 2316
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2317 2318 2319
	return 0;
}

2320
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2321

2322
static int io_apic_get_redir_entries(int ioapic)
2323 2324 2325 2326
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2327
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2328
	reg_01.raw = io_apic_read(ioapic, 1);
2329
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2330

2331 2332 2333 2334 2335
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
2336 2337
}

2338 2339
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
2340 2341 2342 2343 2344
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
2345 2346
}

2347
#ifdef CONFIG_X86_32
2348
static int io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
2349 2350 2351 2352 2353 2354 2355 2356
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
2357 2358
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
2359
	 * supports up to 16 on one shared APIC bus.
2360
	 *
L
Linus Torvalds 已提交
2361 2362 2363 2364 2365
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
2366
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
2367

2368
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2369
	reg_00.raw = io_apic_read(ioapic, 0);
2370
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2371 2372 2373 2374 2375 2376 2377 2378

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
2379
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
2380 2381
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
2382
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
2383 2384

		for (i = 0; i < get_physical_broadcast(); i++) {
2385
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
2396
	}
L
Linus Torvalds 已提交
2397

2398
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
2399 2400 2401 2402 2403
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

2404
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2405 2406
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
2407
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2408 2409

		/* Sanity check */
2410
		if (reg_00.bits.ID != apic_id) {
2411 2412
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
2413 2414
			return -1;
		}
L
Linus Torvalds 已提交
2415 2416 2417 2418 2419 2420 2421
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
2422

2423
static u8 io_apic_unique_id(int idx, u8 id)
2424 2425 2426
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2427
		return io_apic_get_unique_id(idx, id);
2428 2429 2430 2431
	else
		return id;
}
#else
2432
static u8 io_apic_unique_id(int idx, u8 id)
2433
{
2434
	union IO_APIC_reg_00 reg_00;
2435
	DECLARE_BITMAP(used, 256);
2436 2437 2438
	unsigned long flags;
	u8 new_id;
	int i;
2439 2440

	bitmap_zero(used, 256);
2441
	for_each_ioapic(i)
2442
		__set_bit(mpc_ioapic_id(i), used);
2443 2444

	/* Hand out the requested id if available */
2445 2446
	if (!test_bit(id, used))
		return id;
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475

	/*
	 * Read the current id from the ioapic and keep it if
	 * available.
	 */
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	new_id = reg_00.bits.ID;
	if (!test_bit(new_id, used)) {
		apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
			 idx, new_id, id);
		return new_id;
	}

	/*
	 * Get the next free id and write it to the ioapic.
	 */
	new_id = find_first_zero_bit(used, 256);
	reg_00.bits.ID = new_id;
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(idx, 0, reg_00.raw);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	/* Sanity check */
	BUG_ON(reg_00.bits.ID != new_id);

	return new_id;
2476
}
2477
#endif
L
Linus Torvalds 已提交
2478

2479
static int io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
2480 2481 2482 2483
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2484
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2485
	reg_01.raw = io_apic_read(ioapic, 1);
2486
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2487 2488 2489 2490

	return reg_01.bits.version;
}

2491
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2492
{
2493
	int ioapic, pin, idx;
2494 2495 2496 2497

	if (skip_ioapic_setup)
		return -1;

2498 2499
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
2500 2501
		return -1;

2502 2503 2504 2505 2506 2507
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
2508 2509
		return -1;

2510 2511
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
2512 2513 2514
	return 0;
}

2515 2516 2517
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
2518
 * so mask in all cases should simply be apic->target_cpus()
2519 2520 2521 2522
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
2523
	int pin, ioapic, irq, irq_entry;
2524
	const struct cpumask *mask;
2525
	struct irq_desc *desc;
2526
	struct irq_data *idata;
2527
	struct irq_chip *chip;
2528 2529 2530 2531

	if (skip_ioapic_setup == 1)
		return;

2532
	for_each_ioapic_pin(ioapic, pin) {
2533 2534 2535
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
2536

2537 2538
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
2539 2540
			continue;

2541 2542 2543
		desc = irq_to_desc(irq);
		raw_spin_lock_irq(&desc->lock);
		idata = irq_desc_get_irq_data(desc);
2544

2545 2546 2547
		/*
		 * Honour affinities which have been set in early boot
		 */
2548
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
2549
			mask = irq_data_get_affinity_mask(idata);
2550 2551
		else
			mask = apic->target_cpus();
2552

2553
		chip = irq_data_get_irq_chip(idata);
2554 2555 2556
		/* Might be lapic_chip for irq 0 */
		if (chip->irq_set_affinity)
			chip->irq_set_affinity(idata, mask, false);
2557
		raw_spin_unlock_irq(&desc->lock);
2558 2559 2560 2561
	}
}
#endif

2562 2563 2564 2565
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

2566
static struct resource * __init ioapic_setup_resources(void)
2567 2568 2569 2570
{
	unsigned long n;
	struct resource *res;
	char *mem;
2571
	int i;
2572

2573
	if (nr_ioapics == 0)
2574 2575 2576
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2577
	n *= nr_ioapics;
2578 2579 2580 2581

	mem = alloc_bootmem(n);
	res = (void *)mem;

2582
	mem += sizeof(struct resource) * nr_ioapics;
2583

2584
	for_each_ioapic(i) {
2585 2586
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2587
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2588
		mem += IOAPIC_RESOURCE_NAME_SIZE;
2589
		ioapics[i].iomem_res = &res[i];
2590 2591 2592 2593 2594 2595 2596
	}

	ioapic_resources = res;

	return res;
}

2597
void __init io_apic_init_mappings(void)
2598 2599
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2600
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
2601
	int i;
2602

2603 2604
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
2605
		if (smp_found_config) {
2606
			ioapic_phys = mpc_ioapic_addr(i);
2607
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
2608 2609 2610 2611 2612 2613 2614 2615 2616
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
2617
#endif
2618
		} else {
2619
#ifdef CONFIG_X86_32
2620
fake_ioapic_page:
2621
#endif
2622
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
2623 2624 2625
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
2626 2627 2628
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
2629
		idx++;
2630

2631
		ioapic_res->start = ioapic_phys;
2632
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2633
		ioapic_res++;
2634 2635 2636
	}
}

2637
void __init ioapic_insert_resources(void)
2638 2639 2640 2641 2642
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
2643
		if (nr_ioapics > 0)
2644 2645
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
2646
		return;
2647 2648
	}

2649
	for_each_ioapic(i) {
2650 2651 2652 2653
		insert_resource(&iomem_resource, r);
		r++;
	}
}
2654

2655
int mp_find_ioapic(u32 gsi)
2656
{
2657
	int i;
2658

2659 2660 2661
	if (nr_ioapics == 0)
		return -1;

2662
	/* Find the IOAPIC that manages this GSI. */
2663
	for_each_ioapic(i) {
2664
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2665
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2666 2667
			return i;
	}
2668

2669 2670 2671 2672
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

2673
int mp_find_ioapic_pin(int ioapic, u32 gsi)
2674
{
2675 2676
	struct mp_ioapic_gsi *gsi_cfg;

2677
	if (WARN_ON(ioapic < 0))
2678
		return -1;
2679 2680 2681

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
2682 2683
		return -1;

2684
	return gsi - gsi_cfg->gsi_base;
2685 2686
}

2687
static int bad_ioapic_register(int idx)
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

2706 2707
static int find_free_ioapic_entry(void)
{
2708 2709 2710 2711 2712 2713 2714
	int idx;

	for (idx = 0; idx < MAX_IO_APICS; idx++)
		if (ioapics[idx].nr_registers == 0)
			return idx;

	return MAX_IO_APICS;
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
}

/**
 * mp_register_ioapic - Register an IOAPIC device
 * @id:		hardware IOAPIC ID
 * @address:	physical address of IOAPIC register area
 * @gsi_base:	base of GSI associated with the IOAPIC
 * @cfg:	configuration information for the IOAPIC
 */
int mp_register_ioapic(int id, u32 address, u32 gsi_base,
		       struct ioapic_domain_cfg *cfg)
2726
{
2727
	bool hotplug = !!ioapic_initialized;
2728
	struct mp_ioapic_gsi *gsi_cfg;
2729 2730
	int idx, ioapic, entries;
	u32 gsi_end;
2731

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
	if (!address) {
		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
		return -EINVAL;
	}
	for_each_ioapic(ioapic)
		if (ioapics[ioapic].mp_config.apicaddr == address) {
			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
				address, ioapic);
			return -EEXIST;
		}
2742

2743 2744 2745 2746 2747 2748
	idx = find_free_ioapic_entry();
	if (idx >= MAX_IO_APICS) {
		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, idx);
		return -ENOSPC;
	}
2749

2750 2751 2752
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
2753 2754

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2755 2756
	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2757
		return -ENODEV;
2758 2759
	}

2760
	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2761
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2762 2763 2764 2765 2766

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
2767
	entries = io_apic_get_redir_entries(idx);
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
	gsi_end = gsi_base + entries - 1;
	for_each_ioapic(ioapic) {
		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
		if ((gsi_base >= gsi_cfg->gsi_base &&
		     gsi_base <= gsi_cfg->gsi_end) ||
		    (gsi_end >= gsi_cfg->gsi_base &&
		     gsi_end <= gsi_cfg->gsi_end)) {
			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
				gsi_base, gsi_end,
				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOSPC;
		}
	}
2782 2783
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
2784
	gsi_cfg->gsi_end = gsi_end;
2785

2786 2787
	ioapics[idx].irqdomain = NULL;
	ioapics[idx].irqdomain_cfg = *cfg;
2788

2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
	/*
	 * If mp_register_ioapic() is called during early boot stage when
	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
	 */
	if (hotplug) {
		if (mp_irqdomain_create(idx)) {
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOMEM;
		}
		alloc_ioapic_saved_registers(idx);
	}

2802 2803
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
2804 2805 2806 2807 2808
	if (nr_ioapics <= idx)
		nr_ioapics = idx + 1;

	/* Set nr_registers to mark entry present */
	ioapics[idx].nr_registers = entries;
2809

2810 2811 2812 2813
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2814

2815
	return 0;
2816
}
2817

2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
int mp_unregister_ioapic(u32 gsi_base)
{
	int ioapic, pin;
	int found = 0;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
			found = 1;
			break;
		}
	if (!found) {
		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
		return -ENODEV;
	}

	for_each_pin(ioapic, pin) {
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
		u32 gsi = mp_pin_to_gsi(ioapic, pin);
		int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
		struct mp_chip_data *data;

		if (irq >= 0) {
			data = irq_get_chip_data(irq);
			if (data && data->count) {
				pr_warn("pin%d on IOAPIC%d is still in use.\n",
					pin, ioapic);
				return -EBUSY;
			}
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
		}
	}

	/* Mark entry not present */
	ioapics[ioapic].nr_registers  = 0;
	ioapic_destroy_irqdomain(ioapic);
	free_ioapic_saved_registers(ioapic);
	if (ioapics[ioapic].iomem_res)
		release_resource(ioapics[ioapic].iomem_res);
	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));

	return 0;
}

2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
int mp_ioapic_registered(u32 gsi_base)
{
	int ioapic;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
			return 1;

	return 0;
}

2871
static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
2872
				  struct irq_alloc_info *info)
2873 2874 2875 2876 2877 2878
{
	if (info && info->ioapic_valid) {
		data->trigger = info->ioapic_trigger;
		data->polarity = info->ioapic_polarity;
	} else if (acpi_get_override_irq(gsi, &data->trigger,
					 &data->polarity) < 0) {
2879 2880 2881
		/* PCI interrupts are always active low level triggered. */
		data->trigger = IOAPIC_LEVEL;
		data->polarity = IOAPIC_POL_LOW;
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
	}
}

static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
			   struct IO_APIC_route_entry *entry)
{
	memset(entry, 0, sizeof(*entry));
	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = cfg->dest_apicid;
	entry->vector	     = cfg->vector;
	entry->trigger	     = data->trigger;
	entry->polarity	     = data->polarity;
	/*
2896 2897
	 * Mask level triggered irqs. Edge triggered irqs are masked
	 * by the irq core code in case they fire.
2898
	 */
2899 2900 2901 2902
	if (data->trigger == IOAPIC_LEVEL)
		entry->mask = IOAPIC_MASKED;
	else
		entry->mask = IOAPIC_UNMASKED;
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
}

int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs, void *arg)
{
	int ret, ioapic, pin;
	struct irq_cfg *cfg;
	struct irq_data *irq_data;
	struct mp_chip_data *data;
	struct irq_alloc_info *info = arg;
2913
	unsigned long flags;
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936

	if (!info || nr_irqs > 1)
		return -EINVAL;
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (!irq_data)
		return -EINVAL;

	ioapic = mp_irqdomain_ioapic_idx(domain);
	pin = info->ioapic_pin;
	if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
		return -EEXIST;

	data = kzalloc(sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

	info->ioapic_entry = &data->entry;
	ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
	if (ret < 0) {
		kfree(data);
		return ret;
	}

2937
	INIT_LIST_HEAD(&data->irq_2_pin);
2938
	irq_data->hwirq = info->ioapic_pin;
2939 2940
	irq_data->chip = (domain->parent == x86_vector_domain) ?
			  &ioapic_chip : &ioapic_ir_chip;
2941 2942 2943 2944
	irq_data->chip_data = data;
	mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);

	cfg = irqd_cfg(irq_data);
2945
	add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
2946 2947

	local_irq_save(flags);
2948 2949 2950 2951 2952
	if (info->ioapic_entry)
		mp_setup_entry(cfg, data, info->ioapic_entry);
	mp_register_handler(virq, data->trigger);
	if (virq < nr_legacy_irqs())
		legacy_pic->mask(virq);
2953
	local_irq_restore(flags);
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966

	apic_printk(APIC_VERBOSE, KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
		    ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
		    virq, data->trigger, data->polarity, cfg->dest_apicid);

	return 0;
}

void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs)
{
	struct irq_data *irq_data;
2967
	struct mp_chip_data *data;
2968 2969 2970 2971

	BUG_ON(nr_irqs != 1);
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (irq_data && irq_data->chip_data) {
2972 2973
		data = irq_data->chip_data;
		__remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
2974
				      (int)irq_data->hwirq);
2975
		WARN_ON(!list_empty(&data->irq_2_pin));
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
		kfree(irq_data->chip_data);
	}
	irq_domain_free_irqs_top(domain, virq, nr_irqs);
}

void mp_irqdomain_activate(struct irq_domain *domain,
			   struct irq_data *irq_data)
{
	unsigned long flags;
	struct irq_pin_list *entry;
	struct mp_chip_data *data = irq_data->chip_data;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
2989
	for_each_irq_pin(entry, data->irq_2_pin)
2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
		__ioapic_write_entry(entry->apic, entry->pin, data->entry);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

void mp_irqdomain_deactivate(struct irq_domain *domain,
			     struct irq_data *irq_data)
{
	/* It won't be called for IRQ with multiple IOAPIC pins associated */
	ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
			  (int)irq_data->hwirq);
}

int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
{
	return (int)(long)domain->host_data;
}
T
Thomas Gleixner 已提交
3006 3007 3008 3009 3010 3011 3012

const struct irq_domain_ops mp_ioapic_irqdomain_ops = {
	.alloc		= mp_irqdomain_alloc,
	.free		= mp_irqdomain_free,
	.activate	= mp_irqdomain_activate,
	.deactivate	= mp_irqdomain_deactivate,
};