io_apic.c 81.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/freezer.h>
36
#include <linux/kthread.h>
37
#include <linux/jiffies.h>	/* time_after() */
38
#include <linux/slab.h>
39
#include <linux/bootmem.h>
40

41
#include <asm/idle.h>
L
Linus Torvalds 已提交
42 43
#include <asm/io.h>
#include <asm/smp.h>
44
#include <asm/cpu.h>
L
Linus Torvalds 已提交
45
#include <asm/desc.h>
46 47 48
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
49
#include <asm/timer.h>
50
#include <asm/i8259.h>
51
#include <asm/setup.h>
52
#include <asm/irq_remapping.h>
53
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
54

I
Ingo Molnar 已提交
55
#include <asm/apic.h>
L
Linus Torvalds 已提交
56

57 58 59 60 61 62 63 64 65 66
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

67
#define for_each_irq_pin(entry, head) \
68
	list_for_each_entry(entry, &head, list)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76
static DEFINE_RAW_SPINLOCK(ioapic_lock);
77
static DEFINE_MUTEX(ioapic_mutex);
78
static unsigned int ioapic_dynirq_base;
79
static int ioapic_initialized;
Y
Yinghai Lu 已提交
80

81 82 83 84 85 86 87
struct mp_chip_data {
	struct IO_APIC_route_entry entry;
	int trigger;
	int polarity;
	bool isa_irq;
};

88 89 90 91 92 93 94 95
struct mp_pin_info {
	int trigger;
	int polarity;
	int node;
	int set;
	u32 count;
};

S
Suresh Siddha 已提交
96 97 98 99 100
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
101 102 103 104
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
105 106
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
107 108
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
109 110
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
111
	struct mp_pin_info *pin_info;
112
	struct resource *iomem_res;
S
Suresh Siddha 已提交
113
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
114

115
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
116

117
int mpc_ioapic_id(int ioapic_idx)
118
{
119
	return ioapics[ioapic_idx].mp_config.apicid;
120 121
}

122
unsigned int mpc_ioapic_addr(int ioapic_idx)
123
{
124
	return ioapics[ioapic_idx].mp_config.apicaddr;
125 126
}

127
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
128
{
129
	return &ioapics[ioapic_idx].gsi_config;
130
}
131

132 133 134 135 136 137 138 139 140 141 142 143
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

144 145 146 147 148
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
149 150
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
151 152 153 154
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
155 156
}

157 158 159 160 161
static inline struct mp_pin_info *mp_pin_info(int ioapic_idx, int pin)
{
	return ioapics[ioapic_idx].pin_info + pin;
}

162 163 164 165 166
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

167
int nr_ioapics;
168

169 170
/* The one past the highest gsi number used */
u32 gsi_top;
171

172
/* MP IRQ source entries */
173
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
174 175 176 177

/* # of MP IRQ source entries */
int mp_irq_entries;

178
#ifdef CONFIG_EISA
179 180 181 182 183
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
184 185
int skip_ioapic_setup;

186 187 188 189
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
190 191 192 193 194 195 196 197
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

198
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
199 200
{
	/* disable IO-APIC */
201
	disable_ioapic_support();
Y
Yinghai Lu 已提交
202 203 204
	return 0;
}
early_param("noapic", parse_noapic);
205

206 207 208 209 210 211 212 213 214 215 216
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
217
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
218 219 220
			return;
	}

221
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
222 223 224 225
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

226
struct irq_pin_list {
227
	struct list_head list;
228 229 230
	int apic, pin;
};

T
Thomas Gleixner 已提交
231
static struct irq_pin_list *alloc_irq_pin_list(int node)
232
{
233
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
234 235
}

236 237 238 239 240 241 242 243 244 245 246 247 248
static void alloc_ioapic_saved_registers(int idx)
{
	size_t size;

	if (ioapics[idx].saved_registers)
		return;

	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
	if (!ioapics[idx].saved_registers)
		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
}

249 250 251 252 253 254
static void free_ioapic_saved_registers(int idx)
{
	kfree(ioapics[idx].saved_registers);
	ioapics[idx].saved_registers = NULL;
}

255
int __init arch_early_ioapic_init(void)
256
{
257
	struct irq_cfg *cfg;
258
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
259

260
	if (!nr_legacy_irqs())
261 262
		io_apic_irqs = ~0UL;

263 264
	for_each_ioapic(i)
		alloc_ioapic_saved_registers(i);
265

266 267 268 269 270 271 272 273
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
	 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
		cfg->vector = IRQ0_VECTOR + i;
		cpumask_setall(cfg->domain);
274
	}
275 276

	return 0;
277
}
278

L
Linus Torvalds 已提交
279 280 281 282
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
283 284
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
285 286 287 288 289
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
290
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
291 292
}

293
void io_apic_eoi(unsigned int apic, unsigned int vector)
294 295 296 297 298
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

299
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
300 301 302 303 304 305
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

306
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
307 308
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
309

L
Linus Torvalds 已提交
310 311 312 313 314 315 316 317 318 319
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
320
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
321
{
322
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
323 324 325

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
326 327 328
	writel(value, &io_apic->data);
}

329 330 331 332 333
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

334 335 336 337 338 339
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
340

341 342 343
	return eu.entry;
}

344 345 346 347
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
348

349
	raw_spin_lock_irqsave(&ioapic_lock, flags);
350
	eu.entry = __ioapic_read_entry(apic, pin);
351
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
352

353 354 355
	return eu.entry;
}

356 357 358 359 360 361
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
362
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
363
{
364 365
	union entry_union eu = {{0, 0}};

366
	eu.entry = e;
367 368
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
369 370
}

371
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
372 373
{
	unsigned long flags;
374

375
	raw_spin_lock_irqsave(&ioapic_lock, flags);
376
	__ioapic_write_entry(apic, pin, e);
377
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
378 379 380 381 382 383 384 385 386 387 388 389
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

390
	raw_spin_lock_irqsave(&ioapic_lock, flags);
391 392
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
393
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
394 395
}

L
Linus Torvalds 已提交
396 397 398 399 400
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
401
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
402
{
403
	struct irq_pin_list *entry;
404

405
	/* don't allow duplicates */
406
	for_each_irq_pin(entry, cfg->irq_2_pin)
407
		if (entry->apic == apic && entry->pin == pin)
408
			return 0;
409

T
Thomas Gleixner 已提交
410
	entry = alloc_irq_pin_list(node);
411
	if (!entry) {
412 413
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
414
		return -ENOMEM;
415
	}
L
Linus Torvalds 已提交
416 417
	entry->apic = apic;
	entry->pin = pin;
418

419
	list_add_tail(&entry->list, &cfg->irq_2_pin);
420 421 422
	return 0;
}

423 424
static void __remove_pin_from_irq(struct irq_cfg *cfg, int apic, int pin)
{
425
	struct irq_pin_list *tmp, *entry;
426

427
	list_for_each_entry_safe(entry, tmp, &cfg->irq_2_pin, list)
428
		if (entry->apic == apic && entry->pin == pin) {
429
			list_del(&entry->list);
430 431 432 433 434
			kfree(entry);
			return;
		}
}

435 436
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
437
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
438
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
439 440 441 442 443
}

/*
 * Reroute an IRQ to a different pin.
 */
444
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
445 446
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
447
{
448
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
449

450
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
451 452 453
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
454
			/* every one is different, right? */
455
			return;
456
		}
L
Linus Torvalds 已提交
457
	}
458

459 460
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

478 479 480
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
481 482
{
	struct irq_pin_list *entry;
483

484 485 486 487
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

488
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
489
{
490 491 492 493 494
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
495

496
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
497
	readl(&io_apic->data);
L
Linus Torvalds 已提交
498 499
}

T
Thomas Gleixner 已提交
500
static void mask_ioapic(struct irq_cfg *cfg)
501
{
T
Thomas Gleixner 已提交
502 503 504
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
505
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
506
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
507
}
L
Linus Torvalds 已提交
508

509
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
510
{
511
	mask_ioapic(irqd_cfg(data));
T
Thomas Gleixner 已提交
512
}
Y
Yinghai Lu 已提交
513

T
Thomas Gleixner 已提交
514 515 516
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
517 518
}

T
Thomas Gleixner 已提交
519
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
520 521 522
{
	unsigned long flags;

523
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
524
	__unmask_ioapic(cfg);
525
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
526 527
}

528
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
529
{
530
	unmask_ioapic(irqd_cfg(data));
Y
Yinghai Lu 已提交
531 532
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
549
void native_eoi_ioapic_pin(int apic, int pin, int vector)
550 551
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
552
		io_apic_eoi(apic, vector);
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

573
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
574 575 576 577 578 579
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
580 581
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
582 583 584
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
585 586 587
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
588

L
Linus Torvalds 已提交
589
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
590
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
591 592
	if (entry.delivery_mode == dest_SMI)
		return;
593

L
Linus Torvalds 已提交
594
	/*
595 596 597 598 599 600 601 602 603 604
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
605 606
		unsigned long flags;

607 608 609 610 611 612 613 614 615 616
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

617
		raw_spin_lock_irqsave(&ioapic_lock, flags);
618
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
619
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
620 621 622 623 624
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
625
	 */
626
	ioapic_mask_entry(apic, pin);
627 628
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
629
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
630
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
631 632
}

633
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
634 635 636
{
	int apic, pin;

637 638
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
639 640
}

641
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
642 643 644 645 646 647
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
648 649 650
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
677 678 679
#endif /* CONFIG_X86_32 */

/*
680
 * Saves all the IO-APIC RTE's
681
 */
682
int save_ioapic_entries(void)
683 684
{
	int apic, pin;
685
	int err = 0;
686

687
	for_each_ioapic(apic) {
688
		if (!ioapics[apic].saved_registers) {
689 690 691
			err = -ENOMEM;
			continue;
		}
692

693
		for_each_pin(apic, pin)
694
			ioapics[apic].saved_registers[pin] =
695
				ioapic_read_entry(apic, pin);
696
	}
697

698
	return err;
699 700
}

701 702 703
/*
 * Mask all IO APIC entries.
 */
704
void mask_ioapic_entries(void)
705 706 707
{
	int apic, pin;

708
	for_each_ioapic(apic) {
709
		if (!ioapics[apic].saved_registers)
710
			continue;
711

712
		for_each_pin(apic, pin) {
713 714
			struct IO_APIC_route_entry entry;

715
			entry = ioapics[apic].saved_registers[pin];
716 717 718 719 720 721 722 723
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

724
/*
725
 * Restore IO APIC entries which was saved in the ioapic structure.
726
 */
727
int restore_ioapic_entries(void)
728 729 730
{
	int apic, pin;

731
	for_each_ioapic(apic) {
732
		if (!ioapics[apic].saved_registers)
733
			continue;
734

735
		for_each_pin(apic, pin)
736
			ioapic_write_entry(apic, pin,
737
					   ioapics[apic].saved_registers[pin]);
738
	}
739
	return 0;
740 741
}

L
Linus Torvalds 已提交
742 743 744
/*
 * Find the IRQ entry number of a certain pin.
 */
745
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
746 747 748 749
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
750
		if (mp_irqs[i].irqtype == type &&
751
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
752 753
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
754 755 756 757 758 759 760 761
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
762
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
763 764 765 766
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
767
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
768

A
Alexey Starikovskiy 已提交
769
		if (test_bit(lbus, mp_bus_not_pci) &&
770 771
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
772

773
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
774 775 776 777
	}
	return -1;
}

778 779 780 781 782
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
783
		int lbus = mp_irqs[i].srcbus;
784

A
Alexey Starikovskiy 已提交
785
		if (test_bit(lbus, mp_bus_not_pci) &&
786 787
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
788 789
			break;
	}
790

791
	if (i < mp_irq_entries) {
792 793
		int ioapic_idx;

794
		for_each_ioapic(ioapic_idx)
795 796
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
797 798 799 800 801
	}

	return -1;
}

802
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
803 804 805 806 807
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
808
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
809 810 811 812 813 814 815
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
816

817
#endif
L
Linus Torvalds 已提交
818

A
Alexey Starikovskiy 已提交
819 820 821 822 823 824
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
825 826 827 828 829
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

830
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
831
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
832 833 834 835 836 837 838

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

839
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
840
{
841
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
842 843 844 845 846
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
847
	switch (mp_irqs[idx].irqflag & 3)
848
	{
849 850 851 852 853 854 855 856 857 858 859 860 861
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
862
			pr_warn("broken BIOS!!\n");
863 864 865 866 867 868 869 870 871 872
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
873
			pr_warn("broken BIOS!!\n");
874 875 876
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
877 878 879 880
	}
	return polarity;
}

881
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
882
{
883
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
884 885 886 887 888
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
889
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
890
	{
891 892 893 894 895
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
896
#ifdef CONFIG_EISA
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
915
					pr_warn("broken BIOS!!\n");
916 917 918 919 920
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
921
			break;
922
		case 1: /* edge */
L
Linus Torvalds 已提交
923
		{
924
			trigger = 0;
L
Linus Torvalds 已提交
925 926
			break;
		}
927
		case 2: /* reserved */
L
Linus Torvalds 已提交
928
		{
929
			pr_warn("broken BIOS!!\n");
930
			trigger = 1;
L
Linus Torvalds 已提交
931 932
			break;
		}
933
		case 3: /* level */
L
Linus Torvalds 已提交
934
		{
935
			trigger = 1;
L
Linus Torvalds 已提交
936 937
			break;
		}
938
		default: /* invalid */
L
Linus Torvalds 已提交
939
		{
940
			pr_warn("broken BIOS!!\n");
941
			trigger = 0;
L
Linus Torvalds 已提交
942 943 944 945 946 947
			break;
		}
	}
	return trigger;
}

948 949 950 951 952 953 954 955 956 957 958
void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
			   int trigger, int polarity)
{
	init_irq_alloc_info(info, NULL);
	info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	info->ioapic_node = node;
	info->ioapic_trigger = trigger;
	info->ioapic_polarity = polarity;
	info->ioapic_valid = 1;
}

959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
static void mp_register_handler(unsigned int irq, unsigned long trigger)
{
	irq_flow_handler_t hdl;
	bool fasteoi;

	if (trigger) {
		irq_set_status_flags(irq, IRQ_LEVEL);
		fasteoi = true;
	} else {
		irq_clear_status_flags(irq, IRQ_LEVEL);
		fasteoi = false;
	}

	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	__irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
}

976 977
static int alloc_irq_from_domain(struct irq_domain *domain, u32 gsi, int pin,
				 struct irq_alloc_info *info)
978
{
979
	int irq = -1;
980
	int ioapic = mp_irqdomain_ioapic_idx(domain);
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first 16
		 * GSIs on some weird platforms.
		 */
		if (gsi < nr_legacy_irqs())
			irq = irq_create_mapping(domain, pin);
		else if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_STRICT:
		if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		irq = irq_create_mapping(domain, pin);
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
		break;
	}

	return irq > 0 ? irq : -1;
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1010
			     unsigned int flags, struct irq_alloc_info *info)
1011 1012 1013
{
	int irq;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1014
	struct mp_pin_info *pinfo = mp_pin_info(ioapic, pin);
1015

1016 1017
	if (!domain)
		return -1;
1018 1019 1020

	mutex_lock(&ioapic_mutex);

1021
	/*
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	 * Don't use irqdomain to manage ISA IRQs because there may be
	 * multiple IOAPIC pins sharing the same ISA IRQ number and
	 * irqdomain only supports 1:1 mapping between IOAPIC pin and
	 * IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are used
	 * for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
	 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are
	 * available, and some BIOSes may use MP Interrupt Source records
	 * to override IRQ numbers for PIRQs instead of reprogramming
	 * the interrupt routing logic. Thus there may be multiple pins
	 * sharing the same legacy IRQ number when ACPI is disabled.
1032
	 */
1033 1034 1035
	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
		if (flags & IOAPIC_MAP_ALLOC) {
1036
			if (pinfo->count == 0 &&
1037 1038 1039 1040 1041
			    mp_irqdomain_map(domain, irq, pin) != 0)
				irq = -1;

			/* special handling for timer IRQ0 */
			if (irq == 0)
1042
				pinfo->count++;
1043 1044 1045 1046
		}
	} else {
		irq = irq_find_mapping(domain, pin);
		if (irq <= 0 && (flags & IOAPIC_MAP_ALLOC))
1047
			irq = alloc_irq_from_domain(domain, gsi, pin, info);
1048 1049
	}

1050
	if (flags & IOAPIC_MAP_ALLOC) {
1051
		/* special handling for legacy IRQs */
1052
		if (irq < nr_legacy_irqs() && pinfo->count == 1 &&
1053 1054 1055
		    mp_irqdomain_map(domain, irq, pin) != 0)
			irq = -1;

1056
		if (irq > 0)
1057 1058 1059
			pinfo->count++;
		else if (pinfo->count == 0)
			pinfo->set = 0;
1060
	}
1061

1062 1063 1064
	mutex_unlock(&ioapic_mutex);

	return irq > 0 ? irq : -1;
1065 1066
}

1067
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1068
{
1069
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1070 1071 1072 1073

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1074
	if (mp_irqs[idx].dstirq != pin)
1075
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1076

1077
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1078 1079 1080 1081 1082 1083 1084 1085 1086
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1087
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1088 1089 1090
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1091
				return irq;
L
Linus Torvalds 已提交
1092 1093 1094
			}
		}
	}
1095 1096
#endif

1097
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1098
}
1099

1100 1101
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags,
		      struct irq_alloc_info *info)
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

1114
	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
L
Linus Torvalds 已提交
1115 1116
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
void mp_unmap_irq(int irq)
{
	struct irq_data *data = irq_get_irq_data(irq);
	struct mp_pin_info *info;
	int ioapic, pin;

	if (!data || !data->domain)
		return;

	ioapic = (int)(long)data->domain->host_data;
	pin = (int)data->hwirq;
	info = mp_pin_info(ioapic, pin);

	mutex_lock(&ioapic_mutex);
	if (--info->count == 0) {
		info->set = 0;
		if (irq < nr_legacy_irqs() &&
		    ioapics[ioapic].irqdomain_cfg.type == IOAPIC_DOMAIN_LEGACY)
			mp_irqdomain_unmap(data->domain, irq);
		else
			irq_dispose_mapping(irq);
	}
	mutex_unlock(&ioapic_mutex);
}

1142 1143 1144 1145
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
1146
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1147
{
1148
	int irq, i, best_ioapic = -1, best_idx = -1;
1149 1150 1151 1152 1153 1154 1155 1156 1157

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1158

1159 1160
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1161 1162 1163 1164 1165
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1166

1167
		for_each_ioapic(ioapic_idx)
1168
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1169 1170
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1171 1172
				break;
			}
1173 1174 1175 1176
		if (!found)
			continue;

		/* Skip ISA IRQs */
1177 1178
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1179 1180 1181
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1182 1183 1184
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1185
		}
1186

1187 1188 1189 1190
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1191 1192 1193
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1194 1195
		}
	}
1196 1197 1198 1199
	if (best_idx < 0)
		return -1;

out:
1200 1201
	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			 IOAPIC_MAP_ALLOC);
1202 1203 1204
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1205
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1206

1207
#ifdef CONFIG_X86_32
1208 1209
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1210
	int apic, idx, pin;
1211

1212 1213
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1214
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1215
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1216 1217
	}
	/*
1218 1219
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1220
	return 0;
1221
}
1222 1223 1224
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1225
	return 1;
1226 1227
}
#endif
1228

1229 1230
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1231
{
1232 1233 1234
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1235

1236
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1237
	    trigger == IOAPIC_LEVEL) {
1238
		irq_set_status_flags(irq, IRQ_LEVEL);
1239 1240
		fasteoi = true;
	} else {
1241
		irq_clear_status_flags(irq, IRQ_LEVEL);
1242 1243
		fasteoi = false;
	}
1244

1245
	if (setup_remapped_irq(irq, cfg, chip))
1246
		fasteoi = trigger != 0;
1247

1248 1249 1250
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1251 1252
}

1253 1254 1255
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1269 1270
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1271
	if (attr->trigger)
1272
		entry->mask = 1;
1273

1274 1275 1276
	return 0;
}

1277 1278
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1279
{
L
Linus Torvalds 已提交
1280
	struct IO_APIC_route_entry entry;
1281
	unsigned int dest;
1282 1283 1284

	if (!IO_APIC_IRQ(irq))
		return;
1285

1286
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1287 1288
		return;

1289 1290 1291 1292
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1293
		clear_irq_vector(irq, cfg);
1294 1295 1296

		return;
	}
1297 1298 1299

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1300
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1301 1302
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1303

1304 1305
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1306
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1307
		clear_irq_vector(irq, cfg);
1308

1309 1310 1311
		return;
	}

1312
	ioapic_register_intr(irq, cfg, attr->trigger);
1313
	if (irq < nr_legacy_irqs())
1314
		legacy_pic->mask(irq);
1315

1316
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1317 1318
}

1319 1320
static void __init setup_IO_APIC_irqs(void)
{
1321 1322
	unsigned int ioapic, pin;
	int idx;
1323 1324 1325

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1336 1337
}

L
Linus Torvalds 已提交
1338
/*
1339
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1340
 */
1341
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1342
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1343 1344
{
	struct IO_APIC_route_entry entry;
1345
	unsigned int dest;
L
Linus Torvalds 已提交
1346

1347
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1348 1349 1350 1351 1352

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1353 1354
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1355 1356
		dest = BAD_APICID;

1357
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1358
	entry.mask = 0;			/* don't mask IRQ for edge */
1359
	entry.dest = dest;
1360
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1361 1362 1363 1364 1365 1366
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1367
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1368
	 */
1369 1370
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1371 1372 1373 1374

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1375
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1376 1377
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1405
{
1406
	int i;
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1433 1434 1435 1436 1437
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1438
static void __init print_IO_APIC(int ioapic_idx)
1439
{
L
Linus Torvalds 已提交
1440 1441 1442 1443 1444 1445
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1446
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1447 1448
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1449
	if (reg_01.bits.version >= 0x10)
1450
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1451
	if (reg_01.bits.version >= 0x20)
1452
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1453
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1454

1455
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1456 1457 1458 1459 1460
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1461
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1462 1463
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1464 1465

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1466 1467
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1492
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1493 1494
}

1495
void __init print_IO_APICs(void)
1496
{
1497
	int ioapic_idx;
1498 1499
	struct irq_cfg *cfg;
	unsigned int irq;
1500
	struct irq_chip *chip;
1501 1502

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1503
	for_each_ioapic(ioapic_idx)
1504
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1505 1506
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1507 1508 1509 1510 1511 1512 1513

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1514
	for_each_ioapic(ioapic_idx)
1515
		print_IO_APIC(ioapic_idx);
1516

L
Linus Torvalds 已提交
1517
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1518
	for_each_active_irq(irq) {
1519 1520
		struct irq_pin_list *entry;

1521 1522 1523 1524
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1525
		cfg = irq_cfg(irq);
1526 1527
		if (!cfg)
			continue;
1528
		if (list_empty(&cfg->irq_2_pin))
L
Linus Torvalds 已提交
1529
			continue;
1530
		printk(KERN_DEBUG "IRQ%d ", irq);
1531
		for_each_irq_pin(entry, cfg->irq_2_pin)
1532 1533
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1534 1535 1536 1537 1538
	}

	printk(KERN_INFO ".................................... done.\n");
}

Y
Yinghai Lu 已提交
1539 1540 1541
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1542
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1543
{
1544
	int i8259_apic, i8259_pin;
1545
	int apic, pin;
1546

1547 1548 1549 1550
	if (skip_ioapic_setup)
		nr_ioapics = 0;

	if (!nr_legacy_irqs() || !nr_ioapics)
1551 1552
		return;

1553
	for_each_ioapic_pin(apic, pin) {
1554
		/* See if any of the pins is in ExtINT mode */
1555
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1556

1557 1558 1559 1560 1561 1562 1563
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1585 1586 1587 1588 1589 1590 1591 1592
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1593
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1594
{
1595
	/*
1596
	 * If the i8259 is routed through an IOAPIC
1597
	 * Put that IOAPIC in virtual wire mode
1598
	 * so legacy interrupts can be delivered.
1599
	 */
1600
	if (ioapic_i8259.pin != -1) {
1601 1602 1603 1604 1605 1606 1607 1608 1609
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1610
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1611
		entry.vector          = 0;
1612
		entry.dest            = read_apic_id();
1613 1614 1615 1616

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1617
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1618
	}
1619

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1630
	/*
1631
	 * Clear the IO-APIC before rebooting:
1632
	 */
1633 1634
	clear_IO_APIC();

1635
	if (!nr_legacy_irqs())
1636 1637 1638
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
1639 1640
}

1641
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1642 1643 1644 1645 1646 1647
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1648
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1649 1650 1651
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1652
	int ioapic_idx;
L
Linus Torvalds 已提交
1653 1654 1655 1656 1657 1658 1659 1660
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1661
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1662 1663 1664 1665

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1666
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
1667
		/* Read the register 0 value */
1668
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1669
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1670
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1671

1672
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1673

1674
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1675
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1676
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1677 1678
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1679
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1680 1681 1682 1683 1684 1685 1686
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1687
		if (apic->check_apicid_used(&phys_id_present_map,
1688
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
1689
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1690
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1691 1692 1693 1694 1695 1696 1697 1698
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1699
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
1700 1701
		} else {
			physid_mask_t tmp;
1702
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1703
						    &tmp);
L
Linus Torvalds 已提交
1704 1705
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1706
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1707 1708 1709 1710 1711 1712 1713
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1714
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
1715
			for (i = 0; i < mp_irq_entries; i++)
1716 1717
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
1718
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1719 1720

		/*
1721 1722
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
1723
		 */
1724
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1725 1726
			continue;

L
Linus Torvalds 已提交
1727 1728
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1729
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1730

1731
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1732
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1733
		io_apic_write(ioapic_idx, 0, reg_00.raw);
1734
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1735 1736 1737 1738

		/*
		 * Sanity check
		 */
1739
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1740
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1741
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1742
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1743
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
1744 1745 1746 1747
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
1763
#endif
L
Linus Torvalds 已提交
1764

1765
int no_timer_check __initdata;
1766 1767 1768 1769 1770 1771 1772 1773

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
1774 1775 1776 1777 1778 1779 1780 1781
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1782
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1783 1784
{
	unsigned long t1 = jiffies;
1785
	unsigned long flags;
L
Linus Torvalds 已提交
1786

1787 1788 1789
	if (no_timer_check)
		return 1;

1790
	local_save_flags(flags);
L
Linus Torvalds 已提交
1791 1792 1793
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
1794
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1795 1796 1797 1798 1799 1800 1801 1802

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1803 1804

	/* jiffies wrap? */
1805
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
1832

1833
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1834
{
1835
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
1836 1837
	unsigned long flags;

1838
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1839
	if (irq < nr_legacy_irqs()) {
1840
		legacy_pic->mask(irq);
1841
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
1842 1843
			was_pending = 1;
	}
1844
	__unmask_ioapic(irqd_cfg(data));
1845
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1846 1847 1848 1849

	return was_pending;
}

1850 1851 1852 1853 1854 1855 1856 1857
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
1858

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
1870 1871

		io_apic_write(apic, 0x11 + pin*2, dest);
1872 1873 1874 1875 1876 1877 1878
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

1879 1880 1881
int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
1882 1883 1884 1885 1886 1887
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
1888
		return -EPERM;
1889 1890

	raw_spin_lock_irqsave(&ioapic_lock, flags);
1891
	ret = apic_set_affinity(data, mask, &dest);
1892 1893 1894
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
1895
		__target_IO_APIC_irq(irq, dest, irqd_cfg(data));
1896 1897 1898 1899 1900 1901
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

Y
Yinghai Lu 已提交
1902 1903
atomic_t irq_mis_count;

1904
#ifdef CONFIG_GENERIC_PENDING_IRQ
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

1928 1929
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
1930
	/* If we are moving the irq we need to mask it */
1931
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
1932
		mask_ioapic(cfg);
1933
		return true;
1934
	}
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
1982 1983
#endif

1984
static void ack_ioapic_level(struct irq_data *data)
1985
{
1986
	struct irq_cfg *cfg = irqd_cfg(data);
1987 1988 1989 1990 1991 1992 1993
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
1994
	/*
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2025
	 */
Y
Yinghai Lu 已提交
2026
	i = cfg->vector;
Y
Yinghai Lu 已提交
2027 2028
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2029 2030 2031 2032 2033 2034
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2035 2036 2037 2038 2039 2040 2041
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2042 2043 2044
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2045
		eoi_ioapic_irq(irq, cfg);
2046 2047
	}

2048
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2049
}
2050

2051
static struct irq_chip ioapic_chip __read_mostly = {
2052 2053 2054 2055
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2056 2057
	.irq_ack		= apic_ack_edge,
	.irq_eoi		= ack_ioapic_level,
2058
	.irq_set_affinity	= native_ioapic_set_affinity,
2059
	.irq_retrigger		= apic_retrigger_irq,
2060
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
2061 2062 2063 2064
};

static inline void init_IO_APIC_traps(void)
{
2065
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2066
	unsigned int irq;
L
Linus Torvalds 已提交
2067

T
Thomas Gleixner 已提交
2068
	for_each_active_irq(irq) {
2069
		cfg = irq_cfg(irq);
2070
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2071 2072 2073 2074 2075
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2076
			if (irq < nr_legacy_irqs())
2077
				legacy_pic->make_irq(irq);
2078
			else
L
Linus Torvalds 已提交
2079
				/* Strange. Oh, well.. */
2080
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2081 2082 2083 2084
		}
	}
}

2085 2086 2087
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2088

2089
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2090 2091 2092 2093
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2094
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2095 2096
}

2097
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2098
{
2099
	unsigned long v;
L
Linus Torvalds 已提交
2100

2101
	v = apic_read(APIC_LVT0);
2102
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2103
}
L
Linus Torvalds 已提交
2104

2105
static void ack_lapic_irq(struct irq_data *data)
2106 2107 2108 2109
{
	ack_APIC_irq();
}

2110
static struct irq_chip lapic_chip __read_mostly = {
2111
	.name		= "local-APIC",
2112 2113 2114
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2115 2116
};

2117
static void lapic_register_intr(int irq)
2118
{
2119
	irq_clear_status_flags(irq, IRQ_LEVEL);
2120
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2121 2122 2123
				      "edge");
}

L
Linus Torvalds 已提交
2124 2125 2126 2127 2128 2129 2130
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2131
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2132
{
2133
	int apic, pin, i;
L
Linus Torvalds 已提交
2134 2135 2136
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2137
	pin  = find_isa_irq_pin(8, mp_INT);
2138 2139 2140 2141
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2142
	apic = find_isa_irq_apic(8, mp_INT);
2143 2144
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2145
		return;
2146
	}
L
Linus Torvalds 已提交
2147

2148
	entry0 = ioapic_read_entry(apic, pin);
2149
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2150 2151 2152 2153 2154

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2155
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2156 2157 2158 2159 2160
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2161
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2178
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2179

2180
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2181 2182
}

Y
Yinghai Lu 已提交
2183
static int disable_timer_pin_1 __initdata;
2184
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2185
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2186 2187 2188 2189
{
	disable_timer_pin_1 = 1;
	return 0;
}
2190
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2191

L
Linus Torvalds 已提交
2192 2193 2194 2195 2196
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2197 2198
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2199
 */
2200
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2201
{
2202
	struct irq_cfg *cfg = irq_cfg(0);
2203
	int node = cpu_to_node(0);
2204
	int apic1, pin1, apic2, pin2;
2205
	unsigned long flags;
2206
	int no_pin1 = 0;
2207 2208

	local_irq_save(flags);
2209

L
Linus Torvalds 已提交
2210 2211 2212
	/*
	 * get/set the timer IRQ vector:
	 */
2213
	legacy_pic->mask(0);
2214
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2215 2216

	/*
2217 2218 2219 2220 2221 2222 2223
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2224
	 */
2225
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2226
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2227

2228 2229 2230 2231
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2232

2233 2234
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2235
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2236

2237 2238 2239 2240 2241 2242 2243 2244
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2245
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2246 2247 2248 2249 2250 2251 2252 2253
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2254 2255 2256 2257
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2258
		if (no_pin1) {
2259
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2260
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2261
		} else {
2262
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2263 2264 2265 2266 2267 2268 2269
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2270
				unmask_ioapic(cfg);
2271
		}
L
Linus Torvalds 已提交
2272
		if (timer_irq_works()) {
2273 2274
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2275
			goto out;
L
Linus Torvalds 已提交
2276
		}
2277
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2278
		local_irq_disable();
2279
		clear_IO_APIC_pin(apic1, pin1);
2280
		if (!no_pin1)
2281 2282
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2283

2284 2285 2286 2287
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2288 2289 2290
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2291
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2292
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2293
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2294
		if (timer_irq_works()) {
2295
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2296
			goto out;
L
Linus Torvalds 已提交
2297 2298 2299 2300
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2301
		local_irq_disable();
2302
		legacy_pic->mask(0);
2303
		clear_IO_APIC_pin(apic2, pin2);
2304
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2305 2306
	}

2307 2308
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2309

2310
	lapic_register_intr(0);
2311
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2312
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2313 2314

	if (timer_irq_works()) {
2315
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2316
		goto out;
L
Linus Torvalds 已提交
2317
	}
Y
Yinghai Lu 已提交
2318
	local_irq_disable();
2319
	legacy_pic->mask(0);
2320
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2321
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2322

2323 2324
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2325

2326 2327
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2328
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2329 2330 2331 2332

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2333
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2334
		goto out;
L
Linus Torvalds 已提交
2335
	}
Y
Yinghai Lu 已提交
2336
	local_irq_disable();
2337
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2338
	if (apic_is_x2apic_enabled())
2339 2340 2341
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2342
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2343
		"report.  Then try booting with the 'noapic' option.\n");
2344 2345
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2346 2347 2348
}

/*
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2364
 */
2365
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2366

2367 2368
static int mp_irqdomain_create(int ioapic)
{
2369
	size_t size;
2370 2371 2372 2373 2374
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

2375 2376 2377 2378 2379
	size = sizeof(struct mp_pin_info) * mp_ioapic_pin_count(ioapic);
	ip->pin_info = kzalloc(size, GFP_KERNEL);
	if (!ip->pin_info)
		return -ENOMEM;

2380 2381 2382 2383 2384
	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2385 2386 2387
	if(!ip->irqdomain) {
		kfree(ip->pin_info);
		ip->pin_info = NULL;
2388
		return -ENOMEM;
2389
	}
2390 2391 2392 2393 2394 2395 2396 2397 2398

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	return 0;
}

2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
static void ioapic_destroy_irqdomain(int idx)
{
	if (ioapics[idx].irqdomain) {
		irq_domain_remove(ioapics[idx].irqdomain);
		ioapics[idx].irqdomain = NULL;
	}
	kfree(ioapics[idx].pin_info);
	ioapics[idx].pin_info = NULL;
}

L
Linus Torvalds 已提交
2409 2410
void __init setup_IO_APIC(void)
{
2411
	int ioapic;
2412

2413 2414 2415
	if (skip_ioapic_setup || !nr_ioapics)
		return;

2416
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2417

2418
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2419 2420 2421
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2422
	/*
2423 2424
         * Set up IO-APIC IRQ routing.
         */
2425 2426
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2427 2428 2429
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2430
	if (nr_legacy_irqs())
2431
		check_timer();
2432 2433

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
2434 2435 2436
}

/*
L
Lucas De Marchi 已提交
2437
 *      Called after all the initialization is done. If we didn't find any
2438
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2439
 */
2440

L
Linus Torvalds 已提交
2441 2442
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2443 2444 2445
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2446 2447 2448 2449
}

late_initcall(io_apic_bug_finalize);

2450
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2451 2452 2453
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2454

2455
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2456 2457 2458 2459
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2460
	}
2461
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2462
}
L
Linus Torvalds 已提交
2463

2464 2465
static void ioapic_resume(void)
{
2466
	int ioapic_idx;
2467

2468
	for_each_ioapic_reverse(ioapic_idx)
2469
		resume_ioapic_id(ioapic_idx);
2470 2471

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2472 2473
}

2474
static struct syscore_ops ioapic_syscore_ops = {
2475
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2476 2477 2478
	.resume = ioapic_resume,
};

2479
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2480
{
2481 2482
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2483 2484 2485
	return 0;
}

2486
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2487

2488
static int
2489 2490 2491 2492 2493 2494 2495 2496 2497
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
2498
		setup_ioapic_irq(irq, cfg, attr);
2499 2500 2501
	return ret;
}

2502
static int io_apic_get_redir_entries(int ioapic)
2503 2504 2505 2506
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2507
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2508
	reg_01.raw = io_apic_read(ioapic, 1);
2509
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2510

2511 2512 2513 2514 2515
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
2516 2517
}

2518 2519
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
2520 2521 2522 2523 2524
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
2525 2526
}

2527
#ifdef CONFIG_X86_32
2528
static int io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
2529 2530 2531 2532 2533 2534 2535 2536
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
2537 2538
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
2539
	 * supports up to 16 on one shared APIC bus.
2540
	 *
L
Linus Torvalds 已提交
2541 2542 2543 2544 2545
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
2546
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
2547

2548
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2549
	reg_00.raw = io_apic_read(ioapic, 0);
2550
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2551 2552 2553 2554 2555 2556 2557 2558

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
2559
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
2560 2561
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
2562
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
2563 2564

		for (i = 0; i < get_physical_broadcast(); i++) {
2565
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
2576
	}
L
Linus Torvalds 已提交
2577

2578
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
2579 2580 2581 2582 2583
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

2584
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2585 2586
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
2587
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2588 2589

		/* Sanity check */
2590
		if (reg_00.bits.ID != apic_id) {
2591 2592
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
2593 2594
			return -1;
		}
L
Linus Torvalds 已提交
2595 2596 2597 2598 2599 2600 2601
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
2602

2603
static u8 io_apic_unique_id(int idx, u8 id)
2604 2605 2606
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2607
		return io_apic_get_unique_id(idx, id);
2608 2609 2610 2611
	else
		return id;
}
#else
2612
static u8 io_apic_unique_id(int idx, u8 id)
2613
{
2614
	union IO_APIC_reg_00 reg_00;
2615
	DECLARE_BITMAP(used, 256);
2616 2617 2618
	unsigned long flags;
	u8 new_id;
	int i;
2619 2620

	bitmap_zero(used, 256);
2621
	for_each_ioapic(i)
2622
		__set_bit(mpc_ioapic_id(i), used);
2623 2624

	/* Hand out the requested id if available */
2625 2626
	if (!test_bit(id, used))
		return id;
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655

	/*
	 * Read the current id from the ioapic and keep it if
	 * available.
	 */
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	new_id = reg_00.bits.ID;
	if (!test_bit(new_id, used)) {
		apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
			 idx, new_id, id);
		return new_id;
	}

	/*
	 * Get the next free id and write it to the ioapic.
	 */
	new_id = find_first_zero_bit(used, 256);
	reg_00.bits.ID = new_id;
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(idx, 0, reg_00.raw);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	/* Sanity check */
	BUG_ON(reg_00.bits.ID != new_id);

	return new_id;
2656
}
2657
#endif
L
Linus Torvalds 已提交
2658

2659
static int io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
2660 2661 2662 2663
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2664
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2665
	reg_01.raw = io_apic_read(ioapic, 1);
2666
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2667 2668 2669 2670

	return reg_01.bits.version;
}

2671
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2672
{
2673
	int ioapic, pin, idx;
2674 2675 2676 2677

	if (skip_ioapic_setup)
		return -1;

2678 2679
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
2680 2681
		return -1;

2682 2683 2684 2685 2686 2687
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
2688 2689
		return -1;

2690 2691
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
2692 2693 2694
	return 0;
}

2695 2696 2697
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
2698
 * so mask in all cases should simply be apic->target_cpus()
2699 2700 2701 2702
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
2703
	int pin, ioapic, irq, irq_entry;
2704
	const struct cpumask *mask;
2705
	struct irq_data *idata;
2706 2707 2708 2709

	if (skip_ioapic_setup == 1)
		return;

2710
	for_each_ioapic_pin(ioapic, pin) {
2711 2712 2713
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
2714

2715 2716
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
2717 2718
			continue;

2719
		idata = irq_get_irq_data(irq);
2720

2721 2722 2723
		/*
		 * Honour affinities which have been set in early boot
		 */
2724 2725
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
2726 2727
		else
			mask = apic->target_cpus();
2728

2729
		x86_io_apic_ops.set_affinity(idata, mask, false);
2730
	}
2731

2732 2733 2734
}
#endif

2735 2736 2737 2738
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

2739
static struct resource * __init ioapic_setup_resources(void)
2740 2741 2742 2743
{
	unsigned long n;
	struct resource *res;
	char *mem;
2744
	int i, num = 0;
2745

2746 2747 2748
	for_each_ioapic(i)
		num++;
	if (num == 0)
2749 2750 2751
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2752
	n *= num;
2753 2754 2755 2756

	mem = alloc_bootmem(n);
	res = (void *)mem;

2757
	mem += sizeof(struct resource) * num;
2758

2759 2760 2761 2762
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2763
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2764
		mem += IOAPIC_RESOURCE_NAME_SIZE;
2765
		num++;
2766
		ioapics[i].iomem_res = res;
2767 2768 2769 2770 2771 2772 2773
	}

	ioapic_resources = res;

	return res;
}

2774
void __init native_io_apic_init_mappings(void)
2775 2776
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2777
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
2778
	int i;
2779

2780 2781
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
2782
		if (smp_found_config) {
2783
			ioapic_phys = mpc_ioapic_addr(i);
2784
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
2785 2786 2787 2788 2789 2790 2791 2792 2793
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
2794
#endif
2795
		} else {
2796
#ifdef CONFIG_X86_32
2797
fake_ioapic_page:
2798
#endif
2799
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
2800 2801 2802
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
2803 2804 2805
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
2806
		idx++;
2807

2808
		ioapic_res->start = ioapic_phys;
2809
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2810
		ioapic_res++;
2811 2812 2813
	}
}

2814
void __init ioapic_insert_resources(void)
2815 2816 2817 2818 2819
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
2820
		if (nr_ioapics > 0)
2821 2822
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
2823
		return;
2824 2825
	}

2826
	for_each_ioapic(i) {
2827 2828 2829 2830
		insert_resource(&iomem_resource, r);
		r++;
	}
}
2831

2832
int mp_find_ioapic(u32 gsi)
2833
{
2834
	int i;
2835

2836 2837 2838
	if (nr_ioapics == 0)
		return -1;

2839
	/* Find the IOAPIC that manages this GSI. */
2840
	for_each_ioapic(i) {
2841
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2842
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2843 2844
			return i;
	}
2845

2846 2847 2848 2849
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

2850
int mp_find_ioapic_pin(int ioapic, u32 gsi)
2851
{
2852 2853
	struct mp_ioapic_gsi *gsi_cfg;

2854
	if (WARN_ON(ioapic < 0))
2855
		return -1;
2856 2857 2858

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
2859 2860
		return -1;

2861
	return gsi - gsi_cfg->gsi_base;
2862 2863
}

2864
static int bad_ioapic_register(int idx)
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

2883 2884
static int find_free_ioapic_entry(void)
{
2885 2886 2887 2888 2889 2890 2891
	int idx;

	for (idx = 0; idx < MAX_IO_APICS; idx++)
		if (ioapics[idx].nr_registers == 0)
			return idx;

	return MAX_IO_APICS;
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
}

/**
 * mp_register_ioapic - Register an IOAPIC device
 * @id:		hardware IOAPIC ID
 * @address:	physical address of IOAPIC register area
 * @gsi_base:	base of GSI associated with the IOAPIC
 * @cfg:	configuration information for the IOAPIC
 */
int mp_register_ioapic(int id, u32 address, u32 gsi_base,
		       struct ioapic_domain_cfg *cfg)
2903
{
2904
	bool hotplug = !!ioapic_initialized;
2905
	struct mp_ioapic_gsi *gsi_cfg;
2906 2907
	int idx, ioapic, entries;
	u32 gsi_end;
2908

2909 2910 2911 2912 2913 2914 2915 2916 2917 2918
	if (!address) {
		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
		return -EINVAL;
	}
	for_each_ioapic(ioapic)
		if (ioapics[ioapic].mp_config.apicaddr == address) {
			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
				address, ioapic);
			return -EEXIST;
		}
2919

2920 2921 2922 2923 2924 2925
	idx = find_free_ioapic_entry();
	if (idx >= MAX_IO_APICS) {
		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, idx);
		return -ENOSPC;
	}
2926

2927 2928 2929
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
2930 2931

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2932 2933
	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2934
		return -ENODEV;
2935 2936
	}

2937
	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2938
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2939 2940 2941 2942 2943

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
2944
	entries = io_apic_get_redir_entries(idx);
2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958
	gsi_end = gsi_base + entries - 1;
	for_each_ioapic(ioapic) {
		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
		if ((gsi_base >= gsi_cfg->gsi_base &&
		     gsi_base <= gsi_cfg->gsi_end) ||
		    (gsi_end >= gsi_cfg->gsi_base &&
		     gsi_end <= gsi_cfg->gsi_end)) {
			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
				gsi_base, gsi_end,
				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOSPC;
		}
	}
2959 2960
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
2961
	gsi_cfg->gsi_end = gsi_end;
2962

2963 2964
	ioapics[idx].irqdomain = NULL;
	ioapics[idx].irqdomain_cfg = *cfg;
2965

2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
	/*
	 * If mp_register_ioapic() is called during early boot stage when
	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
	 */
	if (hotplug) {
		if (mp_irqdomain_create(idx)) {
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOMEM;
		}
		alloc_ioapic_saved_registers(idx);
	}

2979 2980
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
2981 2982 2983 2984 2985
	if (nr_ioapics <= idx)
		nr_ioapics = idx + 1;

	/* Set nr_registers to mark entry present */
	ioapics[idx].nr_registers = entries;
2986

2987 2988 2989 2990
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2991

2992
	return 0;
2993
}
2994

2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
int mp_unregister_ioapic(u32 gsi_base)
{
	int ioapic, pin;
	int found = 0;
	struct mp_pin_info *pin_info;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
			found = 1;
			break;
		}
	if (!found) {
		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
		return -ENODEV;
	}

	for_each_pin(ioapic, pin) {
		pin_info = mp_pin_info(ioapic, pin);
		if (pin_info->count) {
			pr_warn("pin%d on IOAPIC%d is still in use.\n",
				pin, ioapic);
			return -EBUSY;
		}
	}

	/* Mark entry not present */
	ioapics[ioapic].nr_registers  = 0;
	ioapic_destroy_irqdomain(ioapic);
	free_ioapic_saved_registers(ioapic);
	if (ioapics[ioapic].iomem_res)
		release_resource(ioapics[ioapic].iomem_res);
	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));

	return 0;
}

3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
int mp_ioapic_registered(u32 gsi_base)
{
	int ioapic;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
			return 1;

	return 0;
}

3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
static inline void set_io_apic_irq_attr(struct io_apic_irq_attr *irq_attr,
					int ioapic, int ioapic_pin,
					int trigger, int polarity)
{
	irq_attr->ioapic	= ioapic;
	irq_attr->ioapic_pin	= ioapic_pin;
	irq_attr->trigger	= trigger;
	irq_attr->polarity	= polarity;
}

3053 3054 3055
int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
		     irq_hw_number_t hwirq)
{
3056
	int ioapic = mp_irqdomain_ioapic_idx(domain);
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073
	struct mp_pin_info *info = mp_pin_info(ioapic, hwirq);
	struct io_apic_irq_attr attr;

	/* Get default attribute if not set by caller yet */
	if (!info->set) {
		u32 gsi = mp_pin_to_gsi(ioapic, hwirq);

		if (acpi_get_override_irq(gsi, &info->trigger,
					  &info->polarity) < 0) {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			info->trigger = 1;
			info->polarity = 1;
		}
		info->node = NUMA_NO_NODE;
3074 3075 3076 3077 3078 3079 3080 3081 3082

		/*
		 * setup_IO_APIC_irqs() programs all legacy IRQs with default
		 * trigger and polarity attributes. Don't set the flag for that
		 * case so the first legacy IRQ user could reprogram the pin
		 * with real trigger and polarity attributes.
		 */
		if (virq >= nr_legacy_irqs() || info->count)
			info->set = 1;
3083 3084 3085 3086 3087 3088 3089
	}
	set_io_apic_irq_attr(&attr, ioapic, hwirq, info->trigger,
			     info->polarity);

	return io_apic_setup_irq_pin(virq, info->node, &attr);
}

3090 3091 3092 3093
void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq)
{
	struct irq_data *data = irq_get_irq_data(virq);
	struct irq_cfg *cfg = irq_cfg(virq);
3094
	int ioapic = mp_irqdomain_ioapic_idx(domain);
3095 3096 3097 3098
	int pin = (int)data->hwirq;

	ioapic_mask_entry(ioapic, pin);
	__remove_pin_from_irq(cfg, ioapic, pin);
3099
	WARN_ON(!list_empty(&cfg->irq_2_pin));
3100 3101 3102
	arch_teardown_hwirq(virq);
}

3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
				 struct irq_alloc_info *info)
{
	if (info && info->ioapic_valid) {
		data->trigger = info->ioapic_trigger;
		data->polarity = info->ioapic_polarity;
	} else if (acpi_get_override_irq(gsi, &data->trigger,
					 &data->polarity) < 0) {
		/* PCI interrupts are always polarity one level triggered. */
		data->trigger = 1;
		data->polarity = 1;
	}
}

static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
			   struct IO_APIC_route_entry *entry)
{
	memset(entry, 0, sizeof(*entry));
	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = cfg->dest_apicid;
	entry->vector	     = cfg->vector;
	entry->mask	     = 0;	/* enable IRQ */
	entry->trigger	     = data->trigger;
	entry->polarity	     = data->polarity;
	/*
	 * Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (data->trigger)
		entry->mask = 1;
}

int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs, void *arg)
{
	int ret, ioapic, pin;
	struct irq_cfg *cfg;
	struct irq_data *irq_data;
	struct mp_chip_data *data;
	struct irq_alloc_info *info = arg;

	if (!info || nr_irqs > 1)
		return -EINVAL;
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (!irq_data)
		return -EINVAL;

	ioapic = mp_irqdomain_ioapic_idx(domain);
	pin = info->ioapic_pin;
	if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
		return -EEXIST;

	data = kzalloc(sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

	info->ioapic_entry = &data->entry;
	ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
	if (ret < 0) {
		kfree(data);
		return ret;
	}

	irq_data->hwirq = info->ioapic_pin;
	irq_data->chip = &ioapic_chip;
	irq_data->chip_data = data;
	mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);

	cfg = irqd_cfg(irq_data);
	add_pin_to_irq_node(cfg, info->ioapic_node, ioapic, pin);
	if (info->ioapic_entry)
		mp_setup_entry(cfg, data, info->ioapic_entry);
	mp_register_handler(virq, data->trigger);
	if (virq < nr_legacy_irqs())
		legacy_pic->mask(virq);

	apic_printk(APIC_VERBOSE, KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
		    ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
		    virq, data->trigger, data->polarity, cfg->dest_apicid);

	return 0;
}

void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs)
{
	struct irq_cfg *cfg = irq_cfg(virq);
	struct irq_data *irq_data;

	BUG_ON(nr_irqs != 1);
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (irq_data && irq_data->chip_data) {
		__remove_pin_from_irq(cfg, mp_irqdomain_ioapic_idx(domain),
				      (int)irq_data->hwirq);
		WARN_ON(!list_empty(&cfg->irq_2_pin));
		kfree(irq_data->chip_data);
	}
	irq_domain_free_irqs_top(domain, virq, nr_irqs);
}

void mp_irqdomain_activate(struct irq_domain *domain,
			   struct irq_data *irq_data)
{
	unsigned long flags;
	struct irq_pin_list *entry;
	struct mp_chip_data *data = irq_data->chip_data;
	struct irq_cfg *cfg = irqd_cfg(irq_data);

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__ioapic_write_entry(entry->apic, entry->pin, data->entry);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

void mp_irqdomain_deactivate(struct irq_domain *domain,
			     struct irq_data *irq_data)
{
	/* It won't be called for IRQ with multiple IOAPIC pins associated */
	ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
			  (int)irq_data->hwirq);
}

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node)
{
	int ret = 0;
	int ioapic, pin;
	struct mp_pin_info *info;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -ENODEV;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	info = mp_pin_info(ioapic, pin);
	trigger = trigger ? 1 : 0;
	polarity = polarity ? 1 : 0;

	mutex_lock(&ioapic_mutex);
	if (!info->set) {
		info->trigger = trigger;
		info->polarity = polarity;
		info->node = node;
		info->set = 1;
	} else if (info->trigger != trigger || info->polarity != polarity) {
		ret = -EBUSY;
	}
	mutex_unlock(&ioapic_mutex);

	return ret;
}
3255 3256 3257 3258 3259

int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
{
	return (int)(long)domain->host_data;
}