io_apic.c 103.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76 77
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
78

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88 89 90
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

91
/* MP IRQ source entries */
92
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
93 94 95 96

/* # of MP IRQ source entries */
int mp_irq_entries;

97 98 99
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

100 101 102 103 104 105
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
106 107
int skip_ioapic_setup;

108 109 110 111 112 113 114 115 116
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

117
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
118 119
{
	/* disable IO-APIC */
120
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
121 122 123
	return 0;
}
early_param("noapic", parse_noapic);
124

125 126 127 128 129
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

130
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
131 132 133 134 135 136 137 138
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
139
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
140
#ifdef CONFIG_SPARSE_IRQ
141
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
142
#else
143
static struct irq_cfg irq_cfgx[NR_IRQS];
144
#endif
Y
Yinghai Lu 已提交
145

146
int __init arch_early_irq_init(void)
147
{
148 149 150
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
151
	int node;
152
	int i;
T
Thomas Gleixner 已提交
153

154 155 156 157 158
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

159 160
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
161
	node= cpu_to_node(boot_cpu_id);
162

163 164 165
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
166 167
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
168 169 170 171
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
172
		if (i < legacy_pic->nr_legacy_irqs) {
173 174 175
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
176
	}
177 178

	return 0;
179
}
180

181
#ifdef CONFIG_SPARSE_IRQ
182
struct irq_cfg *irq_cfg(unsigned int irq)
183
{
184 185
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
186

187 188 189
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
190

191
	return cfg;
192
}
T
Thomas Gleixner 已提交
193

194
static struct irq_cfg *get_one_free_irq_cfg(int node)
195
{
196
	struct irq_cfg *cfg;
197

198
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
199
	if (cfg) {
200
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
201 202
			kfree(cfg);
			cfg = NULL;
203
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
204
							  GFP_ATOMIC, node)) {
205 206 207 208 209
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
210

211
	return cfg;
212 213
}

214
int arch_init_chip_data(struct irq_desc *desc, int node)
215
{
216
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
217

218 219
	cfg = desc->chip_data;
	if (!cfg) {
220
		desc->chip_data = get_one_free_irq_cfg(node);
221 222 223 224 225
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
226

227
	return 0;
228
}
229

230
/* for move_irq_desc */
231
static void
232
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
233
{
234 235 236 237 238 239
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
240

241
	entry = get_one_free_irq_2_pin(node);
242 243
	if (!entry)
		return;
244

245 246 247 248 249 250
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
251
		entry = get_one_free_irq_2_pin(node);
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
268

269 270
	tail->next = NULL;
	cfg->irq_2_pin = head;
271 272
}

273
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
274
{
275
	struct irq_pin_list *entry, *next;
276

277 278
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
279

280
	entry = old_cfg->irq_2_pin;
281

282 283 284 285 286 287
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
288 289
}

290
void arch_init_copy_chip_data(struct irq_desc *old_desc,
291
				 struct irq_desc *desc, int node)
292
{
293 294
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
295

296
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
297

298 299 300 301 302 303 304 305 306
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

307
	init_copy_irq_2_pin(old_cfg, cfg, node);
308
}
L
Linus Torvalds 已提交
309

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
331
/* end for move_irq_desc */
332

333
#else
334
struct irq_cfg *irq_cfg(unsigned int irq)
335 336
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
337
}
L
Linus Torvalds 已提交
338

339 340
#endif

L
Linus Torvalds 已提交
341 342 343 344
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
345 346
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
347 348 349 350 351
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
352
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
353 354
}

355 356 357 358 359 360
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
383
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
384 385 386

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
387 388 389
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
390
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
391 392 393 394
{
	struct irq_pin_list *entry;
	unsigned long flags;

395
	raw_spin_lock_irqsave(&ioapic_lock, flags);
396
	for_each_irq_pin(entry, cfg->irq_2_pin) {
397 398 399 400 401 402 403
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
404
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
405 406 407
			return true;
		}
	}
408
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
409 410 411 412

	return false;
}

413 414 415 416 417 418 419 420 421
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
422
	raw_spin_lock_irqsave(&ioapic_lock, flags);
423 424
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
425
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
426 427 428
	return eu.entry;
}

429 430 431 432 433 434
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
435 436
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
437
{
438 439
	union entry_union eu = {{0, 0}};

440
	eu.entry = e;
441 442
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
443 444
}

445
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
446 447
{
	unsigned long flags;
448
	raw_spin_lock_irqsave(&ioapic_lock, flags);
449
	__ioapic_write_entry(apic, pin, e);
450
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
451 452 453 454 455 456 457 458 459 460 461 462
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

463
	raw_spin_lock_irqsave(&ioapic_lock, flags);
464 465
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
466
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
467 468
}

L
Linus Torvalds 已提交
469 470 471 472 473
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
474 475
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
476
{
477
	struct irq_pin_list **last, *entry;
478

479 480 481
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
482
		if (entry->apic == apic && entry->pin == pin)
483
			return 0;
484
		last = &entry->next;
L
Linus Torvalds 已提交
485
	}
486

487
	entry = get_one_free_irq_2_pin(node);
488
	if (!entry) {
489 490 491
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
492
	}
L
Linus Torvalds 已提交
493 494
	entry->apic = apic;
	entry->pin = pin;
495

496
	*last = entry;
497 498 499 500 501 502 503
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
504 505 506 507 508
}

/*
 * Reroute an IRQ to a different pin.
 */
509
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
510 511
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
512
{
513
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
514

515
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
516 517 518
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
519
			/* every one is different, right? */
520
			return;
521
		}
L
Linus Torvalds 已提交
522
	}
523

524 525
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
526 527
}

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

543 544 545
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
546 547
{
	struct irq_pin_list *entry;
548

549 550 551 552 553 554 555 556 557 558 559 560 561 562
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
563
}
564

Y
Yinghai Lu 已提交
565
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
566
{
Y
Yinghai Lu 已提交
567
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
568
}
569

570
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
571
{
572 573 574 575 576 577
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
578
	readl(&io_apic->data);
L
Linus Torvalds 已提交
579 580
}

Y
Yinghai Lu 已提交
581
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
582
{
Y
Yinghai Lu 已提交
583
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
584
}
L
Linus Torvalds 已提交
585

Y
Yinghai Lu 已提交
586
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
587
{
Y
Yinghai Lu 已提交
588
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
589 590
	unsigned long flags;

Y
Yinghai Lu 已提交
591 592
	BUG_ON(!cfg);

593
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
594
	__mask_IO_APIC_irq(cfg);
595
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
596 597
}

Y
Yinghai Lu 已提交
598
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
599
{
Y
Yinghai Lu 已提交
600
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
601 602
	unsigned long flags;

603
	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
604
	__unmask_IO_APIC_irq(cfg);
605
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
606 607
}

Y
Yinghai Lu 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
621 622 623
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
624

L
Linus Torvalds 已提交
625
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
626
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
627 628 629 630 631
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
632
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
633 634
}

635
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
636 637 638 639 640 641 642 643
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

644
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
645 646 647 648 649 650
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
651 652 653
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
680 681
#endif /* CONFIG_X86_32 */

682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
709 710

/*
711
 * Saves all the IO-APIC RTE's
712
 */
713
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
714 715 716
{
	int apic, pin;

717 718
	if (!ioapic_entries)
		return -ENOMEM;
719 720

	for (apic = 0; apic < nr_ioapics; apic++) {
721 722
		if (!ioapic_entries[apic])
			return -ENOMEM;
723

724
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
725
			ioapic_entries[apic][pin] =
726
				ioapic_read_entry(apic, pin);
727
	}
728

729 730 731
	return 0;
}

732 733 734 735
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
736 737 738
{
	int apic, pin;

739 740 741
	if (!ioapic_entries)
		return;

742
	for (apic = 0; apic < nr_ioapics; apic++) {
743
		if (!ioapic_entries[apic])
744
			break;
745

746 747 748
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

749
			entry = ioapic_entries[apic][pin];
750 751 752 753 754 755 756 757
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

758 759 760 761
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
762 763 764
{
	int apic, pin;

765 766 767
	if (!ioapic_entries)
		return -ENOMEM;

768
	for (apic = 0; apic < nr_ioapics; apic++) {
769 770 771
		if (!ioapic_entries[apic])
			return -ENOMEM;

772 773
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
774
					ioapic_entries[apic][pin]);
775
	}
776
	return 0;
777 778
}

779 780 781 782 783 784 785 786
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
787
}
L
Linus Torvalds 已提交
788 789 790 791 792 793 794 795 796

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
797 798 799 800
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
801 802 803 804 805 806 807 808
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
809
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
810 811 812 813
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
814
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
815

A
Alexey Starikovskiy 已提交
816
		if (test_bit(lbus, mp_bus_not_pci) &&
817 818
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
819

820
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
821 822 823 824
	}
	return -1;
}

825 826 827 828 829
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
830
		int lbus = mp_irqs[i].srcbus;
831

A
Alexey Starikovskiy 已提交
832
		if (test_bit(lbus, mp_bus_not_pci) &&
833 834
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
835 836 837 838
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
839
		for(apic = 0; apic < nr_ioapics; apic++) {
840
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
841 842 843 844 845 846 847
				return apic;
		}
	}

	return -1;
}

848
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
849 850 851 852 853
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
854
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
855 856 857 858 859 860 861
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
862

863
#endif
L
Linus Torvalds 已提交
864

A
Alexey Starikovskiy 已提交
865 866 867 868 869 870
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
871 872 873 874 875
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

876
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
877
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
878 879 880 881 882 883 884 885 886 887 888

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
889
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
890

891
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
892
{
893
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
894 895 896 897 898
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
899
	switch (mp_irqs[idx].irqflag & 3)
900
	{
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
929 930 931 932 933 934
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
935
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
936 937 938 939 940
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
941
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
942
	{
943 944 945 946 947
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
948
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
978
			break;
979
		case 1: /* edge */
L
Linus Torvalds 已提交
980
		{
981
			trigger = 0;
L
Linus Torvalds 已提交
982 983
			break;
		}
984
		case 2: /* reserved */
L
Linus Torvalds 已提交
985
		{
986 987
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
988 989
			break;
		}
990
		case 3: /* level */
L
Linus Torvalds 已提交
991
		{
992
			trigger = 1;
L
Linus Torvalds 已提交
993 994
			break;
		}
995
		default: /* invalid */
L
Linus Torvalds 已提交
996 997
		{
			printk(KERN_WARNING "broken BIOS!!\n");
998
			trigger = 0;
L
Linus Torvalds 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1015
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1016 1017 1018
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1019
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1020 1021 1022 1023

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1024
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1025 1026
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1027
	if (test_bit(bus, mp_bus_not_pci)) {
1028
		irq = mp_irqs[idx].srcbusirq;
1029
	} else {
A
Alexey Starikovskiy 已提交
1030 1031 1032 1033 1034 1035 1036
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1037
		/*
1038 1039
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1040 1041
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1042 1043
	}

1044
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1061 1062
#endif

L
Linus Torvalds 已提交
1063 1064 1065
	return irq;
}

1066 1067 1068 1069 1070
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1071
				struct io_apic_irq_attr *irq_attr)
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1101 1102 1103 1104
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1105 1106 1107 1108 1109 1110 1111
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1112 1113 1114 1115
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1116 1117 1118 1119 1120 1121 1122 1123
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1124 1125 1126 1127 1128
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1129
	raw_spin_lock(&vector_lock);
1130
}
L
Linus Torvalds 已提交
1131

1132
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1133
{
1134
	raw_spin_unlock(&vector_lock);
1135
}
L
Linus Torvalds 已提交
1136

1137 1138
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1139
{
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1151
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1152
	static int current_offset = VECTOR_OFFSET_START % 8;
1153
	unsigned int old_vector;
1154 1155
	int cpu, err;
	cpumask_var_t tmp_mask;
1156

1157
	if (cfg->move_in_progress)
1158
		return -EBUSY;
1159

1160 1161
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1162

1163 1164
	old_vector = cfg->vector;
	if (old_vector) {
1165 1166 1167 1168
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1169
			return 0;
1170
		}
1171
	}
1172

1173
	/* Only try and allocate irqs on cpus that are present */
1174 1175
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1176 1177
		int new_cpu;
		int vector, offset;
1178

1179
		apic->vector_allocation_domain(cpu, tmp_mask);
1180

1181 1182
		vector = current_vector;
		offset = current_offset;
1183
next:
1184 1185
		vector += 8;
		if (vector >= first_system_vector) {
1186
			/* If out of vectors on large boxen, must share them. */
1187
			offset = (offset + 1) % 8;
1188
			vector = FIRST_EXTERNAL_VECTOR + offset;
1189 1190 1191
		}
		if (unlikely(current_vector == vector))
			continue;
1192 1193

		if (test_bit(vector, used_vectors))
1194
			goto next;
1195

1196
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1197 1198 1199 1200 1201 1202 1203
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1204
			cpumask_copy(cfg->old_domain, cfg->domain);
1205
		}
1206
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1207 1208
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1209 1210 1211
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1212
	}
1213 1214
	free_cpumask_var(tmp_mask);
	return err;
1215 1216
}

1217
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1218 1219
{
	int err;
1220 1221
	unsigned long flags;

1222
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1223
	err = __assign_irq_vector(irq, cfg, mask);
1224
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1225 1226 1227
	return err;
}

Y
Yinghai Lu 已提交
1228
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1229 1230 1231 1232 1233 1234
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1235
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1236 1237 1238
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1239
	cpumask_clear(cfg->domain);
1240 1241 1242

	if (likely(!cfg->move_in_progress))
		return;
1243
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1244 1245 1246 1247 1248 1249 1250 1251 1252
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1253 1254 1255 1256 1257 1258 1259
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;
1260
	struct irq_desc *desc;
1261

1262 1263 1264 1265 1266
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1267
	raw_spin_lock(&vector_lock);
1268
	/* Mark the inuse vectors */
1269 1270
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1271 1272 1273 1274 1275 1276 1277 1278

		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1279
		if (!cpumask_test_cpu(cpu, cfg->domain))
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1291
		if (!cpumask_test_cpu(cpu, cfg->domain))
1292
			per_cpu(vector_irq, cpu)[vector] = -1;
1293
	}
1294
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1295
}
1296

1297
static struct irq_chip ioapic_chip;
1298
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1299

1300 1301 1302
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1303

1304
#ifdef CONFIG_X86_32
1305 1306
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1307
	int apic, idx, pin;
1308

T
Thomas Gleixner 已提交
1309 1310 1311 1312 1313 1314 1315 1316
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1317 1318
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1319
	return 0;
1320
}
1321 1322 1323
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1324
	return 1;
1325 1326
}
#endif
1327

Y
Yinghai Lu 已提交
1328
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1329
{
Y
Yinghai Lu 已提交
1330

1331
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1332
	    trigger == IOAPIC_LEVEL)
1333
		desc->status |= IRQ_LEVEL;
1334 1335 1336
	else
		desc->status &= ~IRQ_LEVEL;

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1348

1349 1350
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1351
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1352 1353
					      handle_fasteoi_irq,
					      "fasteoi");
1354
	else
1355
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1356
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1357 1358
}

1359 1360 1361
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1362
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1363
{
1364 1365 1366 1367 1368
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1369
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1370
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1371 1372 1373 1374 1375 1376
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1377
			panic("No mapping iommu for ioapic %d\n", apic_id);
1378 1379 1380

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1381
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1382 1383 1384 1385

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1386
		irte.dst_mode = apic->irq_dest_mode;
1387 1388 1389 1390 1391 1392 1393 1394
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1395
		irte.dlvry_mode = apic->irq_delivery_mode;
1396 1397 1398
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

1399 1400 1401
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1402 1403 1404 1405 1406 1407
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1408 1409 1410 1411 1412
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1413
	} else {
1414 1415
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1416
		entry->dest = destination;
1417
		entry->vector = vector;
1418
	}
1419

1420
	entry->mask = 0;				/* enable IRQ */
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1432
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1433
			      int trigger, int polarity)
1434 1435
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1436
	struct IO_APIC_route_entry entry;
1437
	unsigned int dest;
1438 1439 1440 1441

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1442
	cfg = desc->chip_data;
1443

1444 1445 1446 1447 1448
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1449
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1450 1451
		apic->vector_allocation_domain(0, cfg->domain);

1452
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1453 1454
		return;

1455
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1456 1457 1458 1459

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1460
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1461 1462 1463
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1464
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1465
			       dest, trigger, polarity, cfg->vector, pin)) {
1466
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1467
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1468
		__clear_irq_vector(irq, cfg);
1469 1470 1471
		return;
	}

Y
Yinghai Lu 已提交
1472
	ioapic_register_intr(irq, desc, trigger);
1473 1474
	if (irq < legacy_pic->nr_legacy_irqs)
		legacy_pic->chip->mask(irq);
1475

I
Ingo Molnar 已提交
1476
	ioapic_write_entry(apic_id, pin, entry);
1477 1478
}

1479 1480 1481 1482
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1483 1484
static void __init setup_IO_APIC_irqs(void)
{
E
Eric W. Biederman 已提交
1485
	int apic_id, pin, idx, irq;
1486
	int notcon = 0;
1487
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1488
	struct irq_cfg *cfg;
1489
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1490 1491 1492

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

E
Eric W. Biederman 已提交
1493
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1512

1513
		irq = pin_2_irq(idx, apic_id, pin);
1514

E
Eric W. Biederman 已提交
1515 1516 1517
		if ((apic_id > 0) && (irq > 16))
			continue;

1518 1519 1520 1521 1522 1523 1524
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1525

1526 1527 1528 1529
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1530
		}
1531 1532
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1533 1534 1535 1536
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1537 1538
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1539 1540
	}

1541 1542
	if (notcon)
		apic_printk(APIC_VERBOSE,
1543
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1544 1545
}

Y
Yinghai Lu 已提交
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
	int apic_id = 0, pin, idx, irq;
	int node = cpu_to_node(boot_cpu_id);
	struct irq_desc *desc;
	struct irq_cfg *cfg;

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
#ifdef CONFIG_SPARSE_IRQ
	desc = irq_to_desc(irq);
	if (desc)
		return;
#endif
	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc for %d\n", irq);
		return;
	}

	cfg = desc->chip_data;
	add_pin_to_irq_node(cfg, node, apic_id, pin);

	if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[apic_id].apicid, pin);
		return;
	}
	set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);

	setup_IO_APIC_irq(apic_id, pin, irq, desc,
			irq_trigger(idx), irq_polarity(idx));
}

L
Linus Torvalds 已提交
1596
/*
1597
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1598
 */
I
Ingo Molnar 已提交
1599
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1600
					int vector)
L
Linus Torvalds 已提交
1601 1602 1603
{
	struct IO_APIC_route_entry entry;

1604 1605 1606
	if (intr_remapping_enabled)
		return;

1607
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1608 1609 1610 1611 1612

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1613
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1614
	entry.mask = 0;			/* don't mask IRQ for edge */
1615
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1616
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1617 1618 1619 1620 1621 1622
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1623
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1624
	 */
1625
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1626 1627 1628 1629

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1630
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1631 1632
}

1633 1634

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1635 1636 1637 1638 1639 1640 1641
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1642
	struct irq_cfg *cfg;
1643
	struct irq_desc *desc;
1644
	unsigned int irq;
L
Linus Torvalds 已提交
1645

1646
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1647 1648
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1649
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1650 1651 1652 1653 1654 1655 1656 1657 1658

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1659
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1660 1661 1662 1663
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1664 1665
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1666
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1667

1668
	printk("\n");
1669
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1670 1671 1672 1673 1674
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1675
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1704
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1705
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1706 1707 1708 1709

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1710
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1711

1712 1713 1714 1715
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1730 1731 1732 1733 1734
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1735
		if (!entry)
L
Linus Torvalds 已提交
1736
			continue;
1737
		printk(KERN_DEBUG "IRQ%d ", irq);
1738
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1739 1740 1741 1742 1743 1744 1745 1746 1747
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1748
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1749
{
1750
	int i;
L
Linus Torvalds 已提交
1751

1752 1753 1754 1755 1756 1757
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1758 1759
}

1760
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1761
{
1762
	unsigned int i, v, ver, maxlvt;
1763
	u64 icr;
L
Linus Torvalds 已提交
1764

1765
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1766
		smp_processor_id(), hard_smp_processor_id());
1767
	v = apic_read(APIC_ID);
1768
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1769 1770 1771
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1772
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1773 1774 1775 1776

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1777
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1778 1779 1780 1781 1782
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1783 1784 1785 1786
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1787 1788 1789 1790 1791 1792 1793 1794 1795
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1796 1797
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1798 1799 1800 1801
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1802 1803 1804 1805
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1806
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1807
	printk(KERN_DEBUG "... APIC TMR field:\n");
1808
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1809
	printk(KERN_DEBUG "... APIC IRR field:\n");
1810
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1811

1812 1813
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1814
			apic_write(APIC_ESR, 0);
1815

L
Linus Torvalds 已提交
1816 1817 1818 1819
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1820
	icr = apic_icr_read();
1821 1822
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1859 1860 1861
	printk("\n");
}

1862
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1863
{
1864 1865
	int cpu;

1866 1867 1868
	if (!maxcpu)
		return;

1869
	preempt_disable();
1870 1871 1872
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1873
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1874
	}
1875
	preempt_enable();
L
Linus Torvalds 已提交
1876 1877
}

1878
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1879 1880 1881 1882
{
	unsigned int v;
	unsigned long flags;

1883
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1884 1885 1886 1887
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1888
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1889 1890 1891 1892 1893 1894 1895

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1896 1897
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1898
	v = inb(0xa0) << 8 | inb(0x20);
1899 1900
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1901

1902
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1903 1904 1905 1906 1907 1908 1909

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1928
{
1929 1930 1931
	if (apic_verbosity == APIC_QUIET)
		return 0;

1932
	print_PIC();
1933 1934

	/* don't print out if apic is not there */
1935
	if (!cpu_has_apic && !apic_from_smp_config())
1936 1937
		return 0;

1938
	print_local_APICs(show_lapic);
1939 1940 1941 1942 1943
	print_IO_APIC();

	return 0;
}

1944
fs_initcall(print_ICs);
1945

L
Linus Torvalds 已提交
1946

Y
Yinghai Lu 已提交
1947 1948 1949
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1950
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1951 1952
{
	union IO_APIC_reg_01 reg_01;
1953
	int i8259_apic, i8259_pin;
1954
	int apic;
L
Linus Torvalds 已提交
1955 1956 1957 1958 1959
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1960
	for (apic = 0; apic < nr_ioapics; apic++) {
1961
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1962
		reg_01.raw = io_apic_read(apic, 1);
1963
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1964 1965
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1966

1967
	if (!legacy_pic->nr_legacy_irqs)
1968 1969
		return;

1970
	for(apic = 0; apic < nr_ioapics; apic++) {
1971 1972
		int pin;
		/* See if any of the pins is in ExtINT mode */
1973
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1974
			struct IO_APIC_route_entry entry;
1975
			entry = ioapic_read_entry(apic, pin);
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2024
	if (!legacy_pic->nr_legacy_irqs)
2025 2026
		return;

2027
	/*
2028
	 * If the i8259 is routed through an IOAPIC
2029
	 * Put that IOAPIC in virtual wire mode
2030
	 * so legacy interrupts can be delivered.
2031 2032 2033 2034 2035
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
2036
	 */
2037
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2038 2039 2040 2041 2042 2043 2044 2045 2046
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2047
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2048
		entry.vector          = 0;
2049
		entry.dest            = read_apic_id();
2050 2051 2052 2053

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2054
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2055
	}
2056

2057 2058 2059
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2060
	if (cpu_has_apic || apic_from_smp_config())
2061 2062
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2063 2064
}

2065
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2066 2067 2068 2069 2070 2071 2072
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2073
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2074 2075 2076
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2077
	int apic_id;
L
Linus Torvalds 已提交
2078 2079 2080 2081
	int i;
	unsigned char old_id;
	unsigned long flags;

2082
	if (acpi_ioapic)
2083
		return;
2084 2085 2086 2087
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2088 2089
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2090
		return;
L
Linus Torvalds 已提交
2091 2092 2093 2094
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2095
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2096 2097 2098 2099

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2100
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2101 2102

		/* Read the register 0 value */
2103
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2104
		reg_00.raw = io_apic_read(apic_id, 0);
2105
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2106

I
Ingo Molnar 已提交
2107
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2108

I
Ingo Molnar 已提交
2109
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2110
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2111
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2112 2113
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2114
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2115 2116 2117 2118 2119 2120 2121
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2122
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2123
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2124
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2125
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2126 2127 2128 2129 2130 2131 2132 2133
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2134
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2135 2136
		} else {
			physid_mask_t tmp;
2137
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2138 2139
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2140
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2141 2142 2143 2144 2145 2146 2147 2148
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2149
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2150
			for (i = 0; i < mp_irq_entries; i++)
2151 2152
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2153
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2154 2155 2156 2157

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2158
		 */
L
Linus Torvalds 已提交
2159 2160
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2161
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2162

I
Ingo Molnar 已提交
2163
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2164
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2165
		io_apic_write(apic_id, 0, reg_00.raw);
2166
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2167 2168 2169 2170

		/*
		 * Sanity check
		 */
2171
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2172
		reg_00.raw = io_apic_read(apic_id, 0);
2173
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2174
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2175 2176 2177 2178 2179
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2180
#endif
L
Linus Torvalds 已提交
2181

2182
int no_timer_check __initdata;
2183 2184 2185 2186 2187 2188 2189 2190

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2191 2192 2193 2194 2195 2196 2197 2198
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2199
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2200 2201
{
	unsigned long t1 = jiffies;
2202
	unsigned long flags;
L
Linus Torvalds 已提交
2203

2204 2205 2206
	if (no_timer_check)
		return 1;

2207
	local_save_flags(flags);
L
Linus Torvalds 已提交
2208 2209 2210
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2211
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2212 2213 2214 2215 2216 2217 2218 2219

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2220 2221

	/* jiffies wrap? */
2222
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2249

2250
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2251 2252 2253
{
	int was_pending = 0;
	unsigned long flags;
2254
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2255

2256
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2257 2258 2259
	if (irq < legacy_pic->nr_legacy_irqs) {
		legacy_pic->chip->mask(irq);
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2260 2261
			was_pending = 1;
	}
2262
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2263
	__unmask_IO_APIC_irq(cfg);
2264
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2265 2266 2267 2268

	return was_pending;
}

2269
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2270
{
2271 2272 2273 2274

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

2275
	raw_spin_lock_irqsave(&vector_lock, flags);
2276
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2277
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2278 2279 2280

	return 1;
}
2281

2282 2283 2284 2285 2286 2287 2288 2289
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2290

2291
#ifdef CONFIG_SMP
2292
void send_cleanup_vector(struct irq_cfg *cfg)
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2308
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2309 2310 2311 2312 2313
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2314
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
2334
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2335 2336
 * leaves desc->affinity untouched.
 */
2337
unsigned int
2338 2339
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
		  unsigned int *dest_id)
2340 2341 2342 2343 2344
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
2345
		return -1;
2346 2347 2348 2349

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2350
		return -1;
2351 2352 2353

	cpumask_copy(desc->affinity, mask);

2354 2355
	*dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
	return 0;
2356 2357
}

2358
static int
2359 2360 2361 2362 2363 2364
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2365
	int ret = -1;
2366 2367 2368 2369

	irq = desc->irq;
	cfg = desc->chip_data;

2370
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2371 2372
	ret = set_desc_affinity(desc, mask, &dest);
	if (!ret) {
2373 2374 2375 2376
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
2377
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2378 2379

	return ret;
2380 2381
}

2382
static int
2383 2384 2385 2386 2387 2388
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2389
	return set_ioapic_affinity_irq_desc(desc, mask);
2390
}
2391

2392
#ifdef CONFIG_INTR_REMAP
2393

2394 2395 2396
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2397 2398
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2399
 *
2400 2401 2402 2403
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2404
 */
2405
static int
2406
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2407
{
2408 2409 2410
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2411
	unsigned int irq;
2412
	int ret = -1;
2413

2414
	if (!cpumask_intersects(mask, cpu_online_mask))
2415
		return ret;
2416

Y
Yinghai Lu 已提交
2417
	irq = desc->irq;
2418
	if (get_irte(irq, &irte))
2419
		return ret;
2420

Y
Yinghai Lu 已提交
2421 2422
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2423
		return ret;
2424

2425
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2426 2427 2428 2429 2430 2431 2432 2433 2434

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2435 2436
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2437

2438
	cpumask_copy(desc->affinity, mask);
2439 2440

	return 0;
2441 2442 2443 2444 2445
}

/*
 * Migrates the IRQ destination in the process context.
 */
2446
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2447
					    const struct cpumask *mask)
2448
{
2449
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2450
}
2451
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2452
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2453 2454 2455
{
	struct irq_desc *desc = irq_to_desc(irq);

2456
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2457
}
2458
#else
2459
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2460 2461
						   const struct cpumask *mask)
{
2462
	return 0;
2463
}
2464 2465 2466 2467 2468
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2469

2470 2471 2472 2473 2474 2475 2476
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2477
		unsigned int irr;
2478 2479 2480 2481
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2482 2483 2484
		if (irq == -1)
			continue;

2485 2486 2487 2488 2489
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2490
		raw_spin_lock(&desc->lock);
2491

2492 2493 2494 2495 2496 2497 2498
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2499
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2500 2501
			goto unlock;

2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2514 2515
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2516
		raw_spin_unlock(&desc->lock);
2517 2518 2519 2520 2521
	}

	irq_exit();
}

2522
static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2523
{
Y
Yinghai Lu 已提交
2524 2525
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2526
	unsigned me;
2527

2528
	if (likely(!cfg->move_in_progress))
2529 2530 2531
		return;

	me = smp_processor_id();
2532

2533
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2534
		send_cleanup_vector(cfg);
2535
}
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548

static void irq_complete_move(struct irq_desc **descp)
{
	__irq_complete_move(descp, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
	struct irq_cfg *cfg = desc->chip_data;

	__irq_complete_move(&desc, cfg->vector);
}
2549
#else
Y
Yinghai Lu 已提交
2550
static inline void irq_complete_move(struct irq_desc **descp) {}
2551
#endif
Y
Yinghai Lu 已提交
2552

2553 2554
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2555 2556 2557
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2558 2559 2560 2561
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2562 2563
atomic_t irq_mis_count;

2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
2580 2581 2582 2583 2584
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	}
}

static void eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

2612
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2613
	__eoi_ioapic_irq(irq, cfg);
2614
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2615 2616
}

2617 2618
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2619
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2620 2621
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2622
	struct irq_cfg *cfg;
2623
	int do_unmask_irq = 0;
2624

Y
Yinghai Lu 已提交
2625
	irq_complete_move(&desc);
2626
#ifdef CONFIG_GENERIC_PENDING_IRQ
2627
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2628
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2629
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2630
		mask_IO_APIC_irq_desc(desc);
2631
	}
2632 2633
#endif

Y
Yinghai Lu 已提交
2634
	/*
2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2665
	 */
Y
Yinghai Lu 已提交
2666 2667
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2668 2669
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2670 2671 2672 2673 2674 2675
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2676 2677 2678 2679 2680 2681 2682
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2683 2684 2685
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

2686
		eoi_ioapic_irq(desc);
2687 2688
	}

2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2717 2718
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2719
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2720
		unmask_IO_APIC_irq_desc(desc);
2721
	}
Y
Yinghai Lu 已提交
2722
}
2723

2724 2725 2726
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2727
	ack_APIC_irq();
2728 2729 2730 2731
}

static void ir_ack_apic_level(unsigned int irq)
{
2732 2733 2734 2735
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2736 2737 2738
}
#endif /* CONFIG_INTR_REMAP */

2739
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2740 2741 2742 2743 2744 2745
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2746
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2747
	.set_affinity	= set_ioapic_affinity_irq,
2748
#endif
2749
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2750 2751
};

2752
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2753 2754 2755 2756
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2757
#ifdef CONFIG_INTR_REMAP
2758 2759
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2760
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2761
	.set_affinity	= set_ir_ioapic_affinity_irq,
2762
#endif
2763 2764 2765
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2766 2767 2768 2769

static inline void init_IO_APIC_traps(void)
{
	int irq;
2770
	struct irq_desc *desc;
2771
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2784 2785 2786
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2787 2788 2789 2790 2791
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2792 2793
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2794
			else
L
Linus Torvalds 已提交
2795
				/* Strange. Oh, well.. */
2796
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2797 2798 2799 2800
		}
	}
}

2801 2802 2803
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2804

2805
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2806 2807 2808 2809
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2810
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2811 2812
}

2813
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2814
{
2815
	unsigned long v;
L
Linus Torvalds 已提交
2816

2817
	v = apic_read(APIC_LVT0);
2818
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2819
}
L
Linus Torvalds 已提交
2820

Y
Yinghai Lu 已提交
2821
static void ack_lapic_irq(unsigned int irq)
2822 2823 2824 2825
{
	ack_APIC_irq();
}

2826
static struct irq_chip lapic_chip __read_mostly = {
2827
	.name		= "local-APIC",
2828 2829
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2830
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2831 2832
};

Y
Yinghai Lu 已提交
2833
static void lapic_register_intr(int irq, struct irq_desc *desc)
2834
{
2835
	desc->status &= ~IRQ_LEVEL;
2836 2837 2838 2839
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2840
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2841 2842
{
	/*
2843
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2844 2845 2846 2847 2848 2849
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2850
	 */
L
Linus Torvalds 已提交
2851 2852
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2853
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2865
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2866
{
2867
	int apic, pin, i;
L
Linus Torvalds 已提交
2868 2869 2870
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2871
	pin  = find_isa_irq_pin(8, mp_INT);
2872 2873 2874 2875
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2876
	apic = find_isa_irq_apic(8, mp_INT);
2877 2878
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2879
		return;
2880
	}
L
Linus Torvalds 已提交
2881

2882
	entry0 = ioapic_read_entry(apic, pin);
2883
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2884 2885 2886 2887 2888

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2889
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2890 2891 2892 2893 2894
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2895
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2912
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2913

2914
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2915 2916
}

Y
Yinghai Lu 已提交
2917
static int disable_timer_pin_1 __initdata;
2918
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2919
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2920 2921 2922 2923
{
	disable_timer_pin_1 = 1;
	return 0;
}
2924
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2925 2926 2927

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2928 2929 2930 2931 2932
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2933 2934
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2935
 */
2936
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2937
{
Y
Yinghai Lu 已提交
2938 2939
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2940
	int node = cpu_to_node(boot_cpu_id);
2941
	int apic1, pin1, apic2, pin2;
2942
	unsigned long flags;
2943
	int no_pin1 = 0;
2944 2945

	local_irq_save(flags);
2946

L
Linus Torvalds 已提交
2947 2948 2949
	/*
	 * get/set the timer IRQ vector:
	 */
2950
	legacy_pic->chip->mask(0);
2951
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2952 2953

	/*
2954 2955 2956 2957 2958 2959 2960
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2961
	 */
2962
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2963
	legacy_pic->init(1);
2964
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2965 2966 2967 2968 2969 2970 2971
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2972
#endif
L
Linus Torvalds 已提交
2973

2974 2975 2976 2977
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2978

2979 2980
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2981
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2982

2983 2984 2985 2986 2987 2988 2989 2990
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2991 2992
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2993 2994 2995 2996 2997 2998 2999 3000
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
3001 3002 3003 3004
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
3005
		if (no_pin1) {
3006
			add_pin_to_irq_node(cfg, node, apic1, pin1);
3007
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
3018
		}
L
Linus Torvalds 已提交
3019 3020 3021
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
3022
				legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3023
			}
3024 3025
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
3026
			goto out;
L
Linus Torvalds 已提交
3027
		}
3028 3029
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
3030
		local_irq_disable();
3031
		clear_IO_APIC_pin(apic1, pin1);
3032
		if (!no_pin1)
3033 3034
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
3035

3036 3037 3038 3039
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
3040 3041 3042
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
3043
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
3044
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
3045
		legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3046
		if (timer_irq_works()) {
3047
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
3048
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
3049
			if (nmi_watchdog == NMI_IO_APIC) {
3050
				legacy_pic->chip->mask(0);
L
Linus Torvalds 已提交
3051
				setup_nmi();
3052
				legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3053
			}
3054
			goto out;
L
Linus Torvalds 已提交
3055 3056 3057 3058
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
3059
		local_irq_disable();
3060
		legacy_pic->chip->mask(0);
3061
		clear_IO_APIC_pin(apic2, pin2);
3062
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
3063 3064 3065
	}

	if (nmi_watchdog == NMI_IO_APIC) {
3066 3067
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
3068
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
3069
	}
3070
#ifdef CONFIG_X86_32
3071
	timer_ack = 0;
3072
#endif
L
Linus Torvalds 已提交
3073

3074 3075
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3076

Y
Yinghai Lu 已提交
3077
	lapic_register_intr(0, desc);
3078
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
3079
	legacy_pic->chip->unmask(0);
L
Linus Torvalds 已提交
3080 3081

	if (timer_irq_works()) {
3082
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3083
		goto out;
L
Linus Torvalds 已提交
3084
	}
Y
Yinghai Lu 已提交
3085
	local_irq_disable();
3086
	legacy_pic->chip->mask(0);
3087
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3088
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3089

3090 3091
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3092

3093 3094
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
3095
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3096 3097 3098 3099

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3100
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3101
		goto out;
L
Linus Torvalds 已提交
3102
	}
Y
Yinghai Lu 已提交
3103
	local_irq_disable();
3104
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3105
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3106
		"report.  Then try booting with the 'noapic' option.\n");
3107 3108
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3109 3110 3111
}

/*
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3127
 */
3128
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3129 3130 3131

void __init setup_IO_APIC(void)
{
3132 3133 3134 3135

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3136
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3137

3138
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3139
	/*
3140 3141
         * Set up IO-APIC IRQ routing.
         */
3142 3143
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3144 3145 3146
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3147
	if (legacy_pic->nr_legacy_irqs)
3148
		check_timer();
L
Linus Torvalds 已提交
3149 3150 3151
}

/*
3152 3153
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3154
 */
3155

L
Linus Torvalds 已提交
3156 3157
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3158 3159 3160
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3161 3162 3163 3164 3165 3166 3167 3168
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3169
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3170

3171
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3172 3173 3174 3175
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3176

L
Linus Torvalds 已提交
3177 3178
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3179 3180
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3192

L
Linus Torvalds 已提交
3193 3194 3195
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

3196
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3197
	reg_00.raw = io_apic_read(dev->id, 0);
3198 3199
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3200 3201
		io_apic_write(dev->id, 0, reg_00.raw);
	}
3202
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3203
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3204
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3205 3206 3207 3208 3209

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3210
	.name = "ioapic",
L
Linus Torvalds 已提交
3211 3212 3213 3214 3215 3216
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3217 3218
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3219 3220 3221 3222 3223

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3224
	for (i = 0; i < nr_ioapics; i++ ) {
3225
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3226
			* sizeof(struct IO_APIC_route_entry);
3227
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3228 3229 3230 3231 3232
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3233
		dev->id = i;
L
Linus Torvalds 已提交
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3249
/*
3250
 * Dynamic irq allocate and deallocation
3251
 */
3252
unsigned int create_irq_nr(unsigned int irq_want, int node)
3253
{
3254
	/* Allocate an unused irq */
3255 3256
	unsigned int irq;
	unsigned int new;
3257
	unsigned long flags;
3258 3259
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3260 3261

	irq = 0;
3262 3263 3264
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3265
	raw_spin_lock_irqsave(&vector_lock, flags);
3266
	for (new = irq_want; new < nr_irqs; new++) {
3267
		desc_new = irq_to_desc_alloc_node(new, node);
3268 3269
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3270
			continue;
3271 3272 3273 3274
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3275
			continue;
3276

3277
		desc_new = move_irq_desc(desc_new, node);
3278
		cfg_new = desc_new->chip_data;
3279

3280
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3281 3282 3283
			irq = new;
		break;
	}
3284
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3285

3286 3287
	if (irq > 0)
		dynamic_irq_init_keep_chip_data(irq);
3288 3289 3290 3291

	return irq;
}

Y
Yinghai Lu 已提交
3292 3293
int create_irq(void)
{
3294
	int node = cpu_to_node(boot_cpu_id);
3295
	unsigned int irq_want;
3296 3297
	int irq;

3298
	irq_want = nr_irqs_gsi;
3299
	irq = create_irq_nr(irq_want, node);
3300 3301 3302 3303 3304

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3305 3306
}

3307 3308 3309 3310
void destroy_irq(unsigned int irq)
{
	unsigned long flags;

3311
	dynamic_irq_cleanup_keep_chip_data(irq);
3312

3313
	free_irte(irq);
3314
	raw_spin_lock_irqsave(&vector_lock, flags);
3315
	__clear_irq_vector(irq, get_irq_chip_data(irq));
3316
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3317 3318
}

3319
/*
S
Simon Arlott 已提交
3320
 * MSI message composition
3321 3322
 */
#ifdef CONFIG_PCI_MSI
3323 3324
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3325
{
3326 3327
	struct irq_cfg *cfg;
	int err;
3328 3329
	unsigned dest;

J
Jan Beulich 已提交
3330 3331 3332
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3333
	cfg = irq_cfg(irq);
3334
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3335 3336
	if (err)
		return err;
3337

3338
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3339

3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3351
		irte.dst_mode = apic->irq_dest_mode;
3352
		irte.trigger_mode = 0; /* edge */
3353
		irte.dlvry_mode = apic->irq_delivery_mode;
3354 3355 3356
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

3357
		/* Set source-id of interrupt request */
3358 3359 3360 3361
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3362

3363 3364 3365 3366 3367 3368 3369 3370
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3371
	} else {
3372 3373 3374 3375 3376 3377
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3378 3379
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3380
			((apic->irq_dest_mode == 0) ?
3381 3382
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3383
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3384 3385 3386
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3387

3388 3389 3390
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3391
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3392 3393 3394 3395
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3396
	return err;
3397 3398
}

3399
#ifdef CONFIG_SMP
3400
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3401
{
Y
Yinghai Lu 已提交
3402
	struct irq_desc *desc = irq_to_desc(irq);
3403
	struct irq_cfg *cfg;
3404 3405 3406
	struct msi_msg msg;
	unsigned int dest;

3407
	if (set_desc_affinity(desc, mask, &dest))
3408
		return -1;
3409

Y
Yinghai Lu 已提交
3410
	cfg = desc->chip_data;
3411

Y
Yinghai Lu 已提交
3412
	read_msi_msg_desc(desc, &msg);
3413 3414

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3415
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3416 3417 3418
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3419
	write_msi_msg_desc(desc, &msg);
3420 3421

	return 0;
3422
}
3423 3424 3425 3426 3427
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3428
static int
3429
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3430
{
Y
Yinghai Lu 已提交
3431
	struct irq_desc *desc = irq_to_desc(irq);
3432
	struct irq_cfg *cfg = desc->chip_data;
3433 3434 3435 3436
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3437
		return -1;
3438

3439
	if (set_desc_affinity(desc, mask, &dest))
3440
		return -1;
3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3455 3456
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3457 3458

	return 0;
3459
}
Y
Yinghai Lu 已提交
3460

3461
#endif
3462
#endif /* CONFIG_SMP */
3463

3464 3465 3466 3467 3468 3469 3470 3471
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3472
	.ack		= ack_apic_edge,
3473 3474 3475 3476
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3477 3478
};

3479 3480 3481 3482
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3483
#ifdef CONFIG_INTR_REMAP
3484
	.ack		= ir_ack_apic_edge,
3485 3486
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3487
#endif
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3513
		       pci_name(dev));
3514 3515 3516 3517
		return -ENOSPC;
	}
	return index;
}
3518

Y
Yinghai Lu 已提交
3519
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3520 3521 3522 3523
{
	int ret;
	struct msi_msg msg;

3524
	ret = msi_compose_msg(dev, irq, &msg, -1);
3525 3526 3527
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3528
	set_irq_msi(irq, msidesc);
3529 3530
	write_msi_msg(irq, &msg);

3531 3532 3533 3534 3535 3536 3537 3538 3539
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3540

Y
Yinghai Lu 已提交
3541 3542
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3543 3544 3545
	return 0;
}

3546 3547
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3548 3549
	unsigned int irq;
	int ret, sub_handle;
3550
	struct msi_desc *msidesc;
3551
	unsigned int irq_want;
3552
	struct intel_iommu *iommu = NULL;
3553
	int index = 0;
3554
	int node;
3555

3556 3557 3558 3559
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3560
	node = dev_to_node(&dev->dev);
3561
	irq_want = nr_irqs_gsi;
3562
	sub_handle = 0;
3563
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3564
		irq = create_irq_nr(irq_want, node);
3565 3566
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3567
		irq_want = irq + 1;
3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3595
		ret = setup_msi_irq(dev, msidesc, irq);
3596 3597 3598 3599 3600
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3601 3602

error:
3603 3604
	destroy_irq(irq);
	return ret;
3605 3606
}

3607 3608
void arch_teardown_msi_irq(unsigned int irq)
{
3609
	destroy_irq(irq);
3610 3611
}

3612
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3613
#ifdef CONFIG_SMP
3614
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3615
{
Y
Yinghai Lu 已提交
3616
	struct irq_desc *desc = irq_to_desc(irq);
3617 3618 3619 3620
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3621
	if (set_desc_affinity(desc, mask, &dest))
3622
		return -1;
3623

Y
Yinghai Lu 已提交
3624
	cfg = desc->chip_data;
3625 3626 3627 3628 3629 3630 3631 3632 3633

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3634 3635

	return 0;
3636
}
Y
Yinghai Lu 已提交
3637

3638 3639
#endif /* CONFIG_SMP */

3640
static struct irq_chip dmar_msi_type = {
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3655

3656
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3657 3658 3659 3660 3661 3662 3663 3664 3665
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3666 3667 3668
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3669
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3670
{
Y
Yinghai Lu 已提交
3671
	struct irq_desc *desc = irq_to_desc(irq);
3672 3673 3674 3675
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3676
	if (set_desc_affinity(desc, mask, &dest))
3677
		return -1;
3678

Y
Yinghai Lu 已提交
3679
	cfg = desc->chip_data;
3680 3681 3682 3683 3684 3685 3686 3687 3688

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3689 3690

	return 0;
3691
}
Y
Yinghai Lu 已提交
3692

3693 3694
#endif /* CONFIG_SMP */

3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
#ifdef CONFIG_INTR_REMAP
	.ack = ir_ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
	.retrigger = ioapic_retrigger_irq,
};

3708
static struct irq_chip hpet_msi_type = {
3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

3719
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3720 3721 3722
{
	int ret;
	struct msi_msg msg;
3723
	struct irq_desc *desc = irq_to_desc(irq);
3724

3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3738 3739 3740 3741
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3742
	desc->status |= IRQ_MOVE_PCNTXT;
3743 3744 3745 3746 3747 3748
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3749

3750 3751 3752 3753
	return 0;
}
#endif

3754
#endif /* CONFIG_PCI_MSI */
3755 3756 3757 3758 3759 3760 3761
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3762
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3763
{
3764 3765
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3766

3767
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3768
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3769

3770
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3771
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3772

3773
	write_ht_irq_msg(irq, &msg);
3774 3775
}

3776
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3777
{
Y
Yinghai Lu 已提交
3778
	struct irq_desc *desc = irq_to_desc(irq);
3779
	struct irq_cfg *cfg;
3780 3781
	unsigned int dest;

3782
	if (set_desc_affinity(desc, mask, &dest))
3783
		return -1;
3784

Y
Yinghai Lu 已提交
3785
	cfg = desc->chip_data;
3786

3787
	target_ht_irq(irq, dest, cfg->vector);
3788 3789

	return 0;
3790
}
Y
Yinghai Lu 已提交
3791

3792 3793
#endif

3794
static struct irq_chip ht_irq_chip = {
3795 3796 3797
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3798
	.ack		= ack_apic_edge,
3799 3800 3801 3802 3803 3804 3805 3806
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3807 3808
	struct irq_cfg *cfg;
	int err;
3809

J
Jan Beulich 已提交
3810 3811 3812
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3813
	cfg = irq_cfg(irq);
3814
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3815
	if (!err) {
3816
		struct ht_irq_msg msg;
3817 3818
		unsigned dest;

3819 3820
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3821

3822
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3823

3824 3825
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3826
			HT_IRQ_LOW_DEST_ID(dest) |
3827
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3828
			((apic->irq_dest_mode == 0) ?
3829 3830 3831
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3832
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3833 3834 3835 3836
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3837
		write_ht_irq_msg(irq, &msg);
3838

3839 3840
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3841 3842

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3843
	}
3844
	return err;
3845 3846 3847
}
#endif /* CONFIG_HT_IRQ */

3848 3849 3850 3851 3852
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3853
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3854
	reg_01.raw = io_apic_read(ioapic, 1);
3855
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3856 3857 3858 3859

	return reg_01.bits.entries;
}

3860
void __init probe_nr_irqs_gsi(void)
3861
{
3862 3863
	int nr = 0;

3864 3865
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3866
		nr_irqs_gsi = nr;
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3880 3881
}

Y
Yinghai Lu 已提交
3882 3883 3884 3885 3886
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3887 3888
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3889

Y
Yinghai Lu 已提交
3890 3891 3892 3893 3894 3895 3896 3897
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3898 3899 3900 3901 3902 3903
		nr_irqs = nr;

	return 0;
}
#endif

3904 3905
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3906 3907 3908 3909
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3910 3911
	int ioapic, pin;
	int trigger, polarity;
3912

3913
	ioapic = irq_attr->ioapic;
3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3931 3932 3933 3934
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3935 3936 3937
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3938
	if (irq >= legacy_pic->nr_legacy_irqs) {
3939
		cfg = desc->chip_data;
3940 3941 3942 3943 3944
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3945 3946
	}

3947
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3948 3949 3950 3951

	return 0;
}

3952 3953
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3954
{
3955
	int ioapic, pin;
3956 3957 3958 3959 3960
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3961 3962
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3963 3964 3965 3966 3967 3968 3969
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3970
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3971 3972
}

3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3984

3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3995

3996
#ifdef CONFIG_X86_32
3997
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3998 3999 4000 4001 4002 4003 4004 4005
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
4006 4007
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
4008
	 * supports up to 16 on one shared APIC bus.
4009
	 *
L
Linus Torvalds 已提交
4010 4011 4012 4013 4014
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
4015
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
4016

4017
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4018
	reg_00.raw = io_apic_read(ioapic, 0);
4019
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4020 4021 4022 4023 4024 4025 4026 4027

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
4028
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
4029 4030
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
4031
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
4032 4033

		for (i = 0; i < get_physical_broadcast(); i++) {
4034
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
4035 4036 4037 4038 4039 4040 4041 4042 4043 4044
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
4045
	}
L
Linus Torvalds 已提交
4046

4047
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
4048 4049 4050 4051 4052
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

4053
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4054 4055
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
4056
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4057 4058

		/* Sanity check */
4059 4060 4061 4062
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
4063 4064 4065 4066 4067 4068 4069
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4070
#endif
L
Linus Torvalds 已提交
4071

4072
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4073 4074 4075 4076
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

4077
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4078
	reg_01.raw = io_apic_read(ioapic, 1);
4079
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4080 4081 4082 4083

	return reg_01.bits.version;
}

4084 4085 4086 4087 4088 4089 4090 4091
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
4092 4093
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
4094 4095 4096 4097 4098 4099 4100 4101 4102
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

4103 4104 4105
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4106
 * so mask in all cases should simply be apic->target_cpus()
4107 4108 4109 4110
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
4111
	int pin, ioapic, irq, irq_entry;
4112
	struct irq_desc *desc;
4113
	const struct cpumask *mask;
4114 4115 4116 4117

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
4118
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
4119 4120 4121 4122 4123
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4124

E
Eric W. Biederman 已提交
4125 4126 4127
		if ((ioapic > 0) && (irq > 16))
			continue;

4128
		desc = irq_to_desc(irq);
4129

4130 4131 4132 4133 4134 4135 4136 4137
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4138

4139 4140 4141 4142
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4143
	}
4144

4145 4146 4147
}
#endif

4148 4149 4150 4151
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4152
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4168
	mem += sizeof(struct resource) * nr_ioapics;
4169

4170 4171 4172
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4173
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4174
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4175 4176 4177 4178 4179 4180 4181
	}

	ioapic_resources = res;

	return res;
}

4182 4183 4184
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4185
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4186
	int i;
4187

4188
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4189 4190
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4191
			ioapic_phys = mp_ioapics[i].apicaddr;
4192
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4193 4194 4195 4196 4197 4198 4199 4200 4201
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4202
#endif
4203
		} else {
4204
#ifdef CONFIG_X86_32
4205
fake_ioapic_page:
4206
#endif
4207
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4208 4209 4210
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4211 4212 4213
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4214
		idx++;
4215

4216
		ioapic_res->start = ioapic_phys;
4217
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4218
		ioapic_res++;
4219 4220 4221
	}
}

4222
void __init ioapic_insert_resources(void)
4223 4224 4225 4226 4227
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4228
		if (nr_ioapics > 0)
4229 4230
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4231
		return;
4232 4233 4234 4235 4236 4237 4238
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249

int mp_find_ioapic(int gsi)
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4250

4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

int mp_find_ioapic_pin(int ioapic, int gsi)
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4277 4278 4279
	return 0;
}

4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
	mp_gsi_routing[idx].gsi_base = gsi_base;
	mp_gsi_routing[idx].gsi_end = gsi_base +
	    io_apic_get_redir_entries(idx);

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
	struct irq_cfg *cfg;
	struct irq_desc *desc;

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
#endif
	desc = irq_to_desc_alloc_node(0, 0);

	setup_local_APIC();

	cfg = irq_cfg(0);
	add_pin_to_irq_node(cfg, 0, 0, 0);
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");

	setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
}