io_apic.c 102.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/nmi.h>
58
#include <asm/msidef.h>
59
#include <asm/hypertransport.h>
60
#include <asm/setup.h>
61
#include <asm/irq_remapping.h>
62
#include <asm/hpet.h>
63
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67
#define __apicdebuginit(type) static type __init
68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

L
Linus Torvalds 已提交
71
/*
72 73
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
74 75 76
 */
int sis_apic_bug = -1;

77 78
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
79

L
Linus Torvalds 已提交
80 81 82 83 84
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

85
/* I/O APIC entries */
86
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
87 88
int nr_ioapics;

89 90 91
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

92 93
/* The one past the highest gsi number used */
u32 gsi_top;
94

95
/* MP IRQ source entries */
96
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
97 98 99 100

/* # of MP IRQ source entries */
int mp_irq_entries;

101 102 103
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

104 105 106 107 108 109
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
110 111
int skip_ioapic_setup;

112 113 114 115 116 117 118 119 120
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

121
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
122 123
{
	/* disable IO-APIC */
124
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
125 126 127
	return 0;
}
early_param("noapic", parse_noapic);
128

129 130 131 132 133
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

134
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
135 136 137 138 139 140 141 142
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
143
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
144
#ifdef CONFIG_SPARSE_IRQ
145
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
146
#else
147
static struct irq_cfg irq_cfgx[NR_IRQS];
148
#endif
Y
Yinghai Lu 已提交
149

150
int __init arch_early_irq_init(void)
151
{
152 153 154
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
155
	int node;
156
	int i;
T
Thomas Gleixner 已提交
157

158 159 160 161 162
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

163 164
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
165
	node = cpu_to_node(0);
166

167 168 169
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
170 171
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
172 173 174 175
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
176
		if (i < legacy_pic->nr_legacy_irqs) {
177 178 179
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
180
	}
181 182

	return 0;
183
}
184

185
#ifdef CONFIG_SPARSE_IRQ
186
struct irq_cfg *irq_cfg(unsigned int irq)
187
{
188 189
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
190

191 192
	desc = irq_to_desc(irq);
	if (desc)
T
Thomas Gleixner 已提交
193
		cfg = get_irq_desc_chip_data(desc);
194

195
	return cfg;
196
}
T
Thomas Gleixner 已提交
197

198
static struct irq_cfg *get_one_free_irq_cfg(int node)
199
{
200
	struct irq_cfg *cfg;
201

202
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
203
	if (cfg) {
204
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
205 206
			kfree(cfg);
			cfg = NULL;
207
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
208
							  GFP_ATOMIC, node)) {
209 210 211 212 213
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
214

215
	return cfg;
216 217
}

218
int arch_init_chip_data(struct irq_desc *desc, int node)
219
{
220
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
221

T
Thomas Gleixner 已提交
222
	cfg = get_irq_desc_chip_data(desc);
223
	if (!cfg) {
T
Thomas Gleixner 已提交
224 225 226
		cfg = get_one_free_irq_cfg(node);
		desc->chip_data = cfg;
		if (!cfg) {
227 228 229 230
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
231

232
	return 0;
233
}
234

235
/* for move_irq_desc */
236
static void
237
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
238
{
239 240 241 242 243 244
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
245

246
	entry = get_one_free_irq_2_pin(node);
247 248
	if (!entry)
		return;
249

250 251 252 253 254 255
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
256
		entry = get_one_free_irq_2_pin(node);
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
273

274 275
	tail->next = NULL;
	cfg->irq_2_pin = head;
276 277
}

278
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
279
{
280
	struct irq_pin_list *entry, *next;
281

282 283
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
284

285
	entry = old_cfg->irq_2_pin;
286

287 288 289 290 291 292
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
293 294
}

295
void arch_init_copy_chip_data(struct irq_desc *old_desc,
296
				 struct irq_desc *desc, int node)
297
{
298 299
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
300

301
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
302

303 304 305 306 307 308 309
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

310 311 312 313
	cfg->vector = old_cfg->vector;
	cfg->move_in_progress = old_cfg->move_in_progress;
	cpumask_copy(cfg->domain, old_cfg->domain);
	cpumask_copy(cfg->old_domain, old_cfg->old_domain);
314

315
	init_copy_irq_2_pin(old_cfg, cfg, node);
316
}
L
Linus Torvalds 已提交
317

318
static void free_irq_cfg(struct irq_cfg *cfg)
319
{
320 321 322
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
323 324 325 326 327 328
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

T
Thomas Gleixner 已提交
329 330
	old_cfg = get_irq_desc_chip_data(old_desc);
	cfg = get_irq_desc_chip_data(desc);
331 332 333 334 335 336 337 338 339 340

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
341
/* end for move_irq_desc */
342

343
#else
344
struct irq_cfg *irq_cfg(unsigned int irq)
345 346
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
347
}
L
Linus Torvalds 已提交
348

349 350
#endif

L
Linus Torvalds 已提交
351 352 353 354
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
355 356
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
357 358 359 360 361
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
362
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
363 364
}

365 366 367 368 369 370
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
393
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
394 395 396

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
397 398 399
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
400
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
401 402 403 404
{
	struct irq_pin_list *entry;
	unsigned long flags;

405
	raw_spin_lock_irqsave(&ioapic_lock, flags);
406
	for_each_irq_pin(entry, cfg->irq_2_pin) {
407 408 409 410 411 412 413
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
414
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
415 416 417
			return true;
		}
	}
418
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
419 420 421 422

	return false;
}

423 424 425 426 427 428 429 430 431
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
432
	raw_spin_lock_irqsave(&ioapic_lock, flags);
433 434
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
435
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
436 437 438
	return eu.entry;
}

439 440 441 442 443 444
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
445 446
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
447
{
448 449
	union entry_union eu = {{0, 0}};

450
	eu.entry = e;
451 452
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
453 454
}

455
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
456 457
{
	unsigned long flags;
458
	raw_spin_lock_irqsave(&ioapic_lock, flags);
459
	__ioapic_write_entry(apic, pin, e);
460
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
461 462 463 464 465 466 467 468 469 470 471 472
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

473
	raw_spin_lock_irqsave(&ioapic_lock, flags);
474 475
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
476
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
477 478
}

L
Linus Torvalds 已提交
479 480 481 482 483
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
484 485
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
486
{
487
	struct irq_pin_list **last, *entry;
488

489 490 491
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
492
		if (entry->apic == apic && entry->pin == pin)
493
			return 0;
494
		last = &entry->next;
L
Linus Torvalds 已提交
495
	}
496

497
	entry = get_one_free_irq_2_pin(node);
498
	if (!entry) {
499 500 501
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
502
	}
L
Linus Torvalds 已提交
503 504
	entry->apic = apic;
	entry->pin = pin;
505

506
	*last = entry;
507 508 509 510 511 512 513
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
514 515 516 517 518
}

/*
 * Reroute an IRQ to a different pin.
 */
519
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
520 521
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
522
{
523
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
524

525
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
526 527 528
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
529
			/* every one is different, right? */
530
			return;
531
		}
L
Linus Torvalds 已提交
532
	}
533

534 535
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
536 537
}

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

553 554 555
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
556 557
{
	struct irq_pin_list *entry;
558

559 560 561 562 563 564 565 566 567 568 569 570 571 572
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
573
}
574

575
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
576
{
577 578 579 580 581 582
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
583
	readl(&io_apic->data);
L
Linus Torvalds 已提交
584 585
}

T
Thomas Gleixner 已提交
586
static void mask_ioapic(struct irq_cfg *cfg)
587
{
T
Thomas Gleixner 已提交
588 589 590
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
591
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
592
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
593
}
L
Linus Torvalds 已提交
594

T
Thomas Gleixner 已提交
595
static void mask_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
596
{
T
Thomas Gleixner 已提交
597
	struct irq_cfg *cfg = get_irq_chip_data(irq);
L
Linus Torvalds 已提交
598

T
Thomas Gleixner 已提交
599 600
	mask_ioapic(cfg);
}
Y
Yinghai Lu 已提交
601

T
Thomas Gleixner 已提交
602 603 604
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
605 606
}

T
Thomas Gleixner 已提交
607
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
608 609 610
{
	unsigned long flags;

611
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
612
	__unmask_ioapic(cfg);
613
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
614 615
}

T
Thomas Gleixner 已提交
616
static void unmask_ioapic_irq(unsigned int irq)
Y
Yinghai Lu 已提交
617
{
T
Thomas Gleixner 已提交
618
	struct irq_cfg *cfg = get_irq_chip_data(irq);
Y
Yinghai Lu 已提交
619

T
Thomas Gleixner 已提交
620
	unmask_ioapic(cfg);
Y
Yinghai Lu 已提交
621 622
}

L
Linus Torvalds 已提交
623 624 625
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
626

L
Linus Torvalds 已提交
627
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
628
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
629 630 631 632 633
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
634
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
635 636
}

637
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
638 639 640 641 642 643 644 645
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

646
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
647 648 649 650 651 652
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
653 654 655
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
682 683
#endif /* CONFIG_X86_32 */

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
711 712

/*
713
 * Saves all the IO-APIC RTE's
714
 */
715
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
716 717 718
{
	int apic, pin;

719 720
	if (!ioapic_entries)
		return -ENOMEM;
721 722

	for (apic = 0; apic < nr_ioapics; apic++) {
723 724
		if (!ioapic_entries[apic])
			return -ENOMEM;
725

726
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
727
			ioapic_entries[apic][pin] =
728
				ioapic_read_entry(apic, pin);
729
	}
730

731 732 733
	return 0;
}

734 735 736 737
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
738 739 740
{
	int apic, pin;

741 742 743
	if (!ioapic_entries)
		return;

744
	for (apic = 0; apic < nr_ioapics; apic++) {
745
		if (!ioapic_entries[apic])
746
			break;
747

748 749 750
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

751
			entry = ioapic_entries[apic][pin];
752 753 754 755 756 757 758 759
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

760 761 762 763
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
764 765 766
{
	int apic, pin;

767 768 769
	if (!ioapic_entries)
		return -ENOMEM;

770
	for (apic = 0; apic < nr_ioapics; apic++) {
771 772 773
		if (!ioapic_entries[apic])
			return -ENOMEM;

774 775
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
776
					ioapic_entries[apic][pin]);
777
	}
778
	return 0;
779 780
}

781 782 783 784 785 786 787 788
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
789
}
L
Linus Torvalds 已提交
790 791 792 793 794 795 796 797 798

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
799 800 801 802
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
803 804 805 806 807 808 809 810
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
811
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
812 813 814 815
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
816
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
817

A
Alexey Starikovskiy 已提交
818
		if (test_bit(lbus, mp_bus_not_pci) &&
819 820
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
821

822
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
823 824 825 826
	}
	return -1;
}

827 828 829 830 831
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
832
		int lbus = mp_irqs[i].srcbus;
833

A
Alexey Starikovskiy 已提交
834
		if (test_bit(lbus, mp_bus_not_pci) &&
835 836
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
837 838 839 840
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
841
		for(apic = 0; apic < nr_ioapics; apic++) {
842
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
843 844 845 846 847 848 849
				return apic;
		}
	}

	return -1;
}

850
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
851 852 853 854 855
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
856
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
857 858 859 860 861 862 863
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
864

865
#endif
L
Linus Torvalds 已提交
866

A
Alexey Starikovskiy 已提交
867 868 869 870 871 872
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
873 874 875 876 877
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

878
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
879
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
880 881 882 883 884 885 886 887 888 889 890

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
891
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
892

893
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
894
{
895
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
896 897 898 899 900
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
901
	switch (mp_irqs[idx].irqflag & 3)
902
	{
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
931 932 933 934 935 936
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
937
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
938 939 940 941 942
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
943
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
944
	{
945 946 947 948 949
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
950
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
980
			break;
981
		case 1: /* edge */
L
Linus Torvalds 已提交
982
		{
983
			trigger = 0;
L
Linus Torvalds 已提交
984 985
			break;
		}
986
		case 2: /* reserved */
L
Linus Torvalds 已提交
987
		{
988 989
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
990 991
			break;
		}
992
		case 3: /* level */
L
Linus Torvalds 已提交
993
		{
994
			trigger = 1;
L
Linus Torvalds 已提交
995 996
			break;
		}
997
		default: /* invalid */
L
Linus Torvalds 已提交
998 999
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1000
			trigger = 0;
L
Linus Torvalds 已提交
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

static int pin_2_irq(int idx, int apic, int pin)
{
1019
	int irq;
1020
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1021 1022 1023 1024

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1025
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1026 1027
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1028
	if (test_bit(bus, mp_bus_not_pci)) {
1029
		irq = mp_irqs[idx].srcbusirq;
1030
	} else {
1031
		u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
1032 1033 1034 1035

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1036
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1037 1038
	}

1039
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1056 1057
#endif

L
Linus Torvalds 已提交
1058 1059 1060
	return irq;
}

1061 1062 1063 1064 1065
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1066
				struct io_apic_irq_attr *irq_attr)
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1096 1097 1098 1099
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1100 1101 1102 1103 1104 1105 1106
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1107 1108 1109 1110
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1111 1112 1113 1114 1115 1116 1117 1118
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1119 1120 1121 1122 1123
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1124
	raw_spin_lock(&vector_lock);
1125
}
L
Linus Torvalds 已提交
1126

1127
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1128
{
1129
	raw_spin_unlock(&vector_lock);
1130
}
L
Linus Torvalds 已提交
1131

1132 1133
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1134
{
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1146
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1147
	static int current_offset = VECTOR_OFFSET_START % 8;
1148
	unsigned int old_vector;
1149 1150
	int cpu, err;
	cpumask_var_t tmp_mask;
1151

1152
	if (cfg->move_in_progress)
1153
		return -EBUSY;
1154

1155 1156
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1157

1158 1159
	old_vector = cfg->vector;
	if (old_vector) {
1160 1161 1162 1163
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1164
			return 0;
1165
		}
1166
	}
1167

1168
	/* Only try and allocate irqs on cpus that are present */
1169 1170
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1171 1172
		int new_cpu;
		int vector, offset;
1173

1174
		apic->vector_allocation_domain(cpu, tmp_mask);
1175

1176 1177
		vector = current_vector;
		offset = current_offset;
1178
next:
1179 1180
		vector += 8;
		if (vector >= first_system_vector) {
1181
			/* If out of vectors on large boxen, must share them. */
1182
			offset = (offset + 1) % 8;
1183
			vector = FIRST_EXTERNAL_VECTOR + offset;
1184 1185 1186
		}
		if (unlikely(current_vector == vector))
			continue;
1187 1188

		if (test_bit(vector, used_vectors))
1189
			goto next;
1190

1191
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1192 1193 1194 1195 1196 1197 1198
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1199
			cpumask_copy(cfg->old_domain, cfg->domain);
1200
		}
1201
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1202 1203
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1204 1205 1206
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1207
	}
1208 1209
	free_cpumask_var(tmp_mask);
	return err;
1210 1211
}

1212
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1213 1214
{
	int err;
1215 1216
	unsigned long flags;

1217
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1218
	err = __assign_irq_vector(irq, cfg, mask);
1219
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1220 1221 1222
	return err;
}

Y
Yinghai Lu 已提交
1223
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1224 1225 1226 1227 1228 1229
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1230
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1231 1232 1233
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1234
	cpumask_clear(cfg->domain);
1235 1236 1237

	if (likely(!cfg->move_in_progress))
		return;
1238
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1239 1240 1241 1242 1243 1244 1245 1246 1247
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1248 1249 1250 1251 1252 1253 1254
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;
1255
	struct irq_desc *desc;
1256

1257 1258 1259 1260 1261
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1262
	raw_spin_lock(&vector_lock);
1263
	/* Mark the inuse vectors */
1264
	for_each_irq_desc(irq, desc) {
T
Thomas Gleixner 已提交
1265
		cfg = get_irq_desc_chip_data(desc);
1266 1267 1268 1269 1270 1271 1272 1273

		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1274
		if (!cpumask_test_cpu(cpu, cfg->domain))
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1286
		if (!cpumask_test_cpu(cpu, cfg->domain))
1287
			per_cpu(vector_irq, cpu)[vector] = -1;
1288
	}
1289
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1290
}
1291

1292
static struct irq_chip ioapic_chip;
1293
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1294

1295 1296 1297
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1298

1299
#ifdef CONFIG_X86_32
1300 1301
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1302
	int apic, idx, pin;
1303

T
Thomas Gleixner 已提交
1304 1305 1306 1307 1308 1309 1310 1311
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1312 1313
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1314
	return 0;
1315
}
1316 1317 1318
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1319
	return 1;
1320 1321
}
#endif
1322

Y
Yinghai Lu 已提交
1323
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1324
{
Y
Yinghai Lu 已提交
1325

1326
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1327
	    trigger == IOAPIC_LEVEL)
1328
		desc->status |= IRQ_LEVEL;
1329 1330 1331
	else
		desc->status &= ~IRQ_LEVEL;

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1343

1344 1345
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1346
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1347 1348
					      handle_fasteoi_irq,
					      "fasteoi");
1349
	else
1350
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1351
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1352 1353
}

1354 1355 1356
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1357
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1358
{
1359 1360 1361 1362 1363
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1364
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1365
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1366 1367 1368 1369 1370 1371
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1372
			panic("No mapping iommu for ioapic %d\n", apic_id);
1373 1374 1375

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1376
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1377

1378
		prepare_irte(&irte, vector, destination);
1379

1380 1381 1382
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1383 1384 1385 1386 1387 1388
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1389 1390 1391 1392 1393
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1394
	} else {
1395 1396
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1397
		entry->dest = destination;
1398
		entry->vector = vector;
1399
	}
1400

1401
	entry->mask = 0;				/* enable IRQ */
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1413
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1414
			      int trigger, int polarity)
1415 1416
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1417
	struct IO_APIC_route_entry entry;
1418
	unsigned int dest;
1419 1420 1421 1422

	if (!IO_APIC_IRQ(irq))
		return;

T
Thomas Gleixner 已提交
1423
	cfg = get_irq_desc_chip_data(desc);
1424

1425 1426 1427 1428 1429
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1430
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1431 1432
		apic->vector_allocation_domain(0, cfg->domain);

1433
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1434 1435
		return;

1436
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1437 1438 1439 1440

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1441
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1442 1443 1444
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1445
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1446
			       dest, trigger, polarity, cfg->vector, pin)) {
1447
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1448
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1449
		__clear_irq_vector(irq, cfg);
1450 1451 1452
		return;
	}

Y
Yinghai Lu 已提交
1453
	ioapic_register_intr(irq, desc, trigger);
1454
	if (irq < legacy_pic->nr_legacy_irqs)
1455
		legacy_pic->mask(irq);
1456

I
Ingo Molnar 已提交
1457
	ioapic_write_entry(apic_id, pin, entry);
1458 1459
}

1460 1461 1462 1463
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1464 1465
static void __init setup_IO_APIC_irqs(void)
{
E
Eric W. Biederman 已提交
1466
	int apic_id, pin, idx, irq;
1467
	int notcon = 0;
1468
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1469
	struct irq_cfg *cfg;
1470
	int node = cpu_to_node(0);
L
Linus Torvalds 已提交
1471 1472 1473

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

E
Eric W. Biederman 已提交
1474
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1493

1494
		irq = pin_2_irq(idx, apic_id, pin);
1495

E
Eric W. Biederman 已提交
1496 1497 1498
		if ((apic_id > 0) && (irq > 16))
			continue;

1499 1500 1501 1502 1503 1504 1505
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1506

1507 1508 1509 1510
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1511
		}
T
Thomas Gleixner 已提交
1512
		cfg = get_irq_desc_chip_data(desc);
1513
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1514 1515 1516 1517
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1518 1519
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1520 1521
	}

1522 1523
	if (notcon)
		apic_printk(APIC_VERBOSE,
1524
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1525 1526
}

Y
Yinghai Lu 已提交
1527 1528 1529 1530 1531 1532 1533 1534
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
	int apic_id = 0, pin, idx, irq;
1535
	int node = cpu_to_node(0);
Y
Yinghai Lu 已提交
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	struct irq_desc *desc;
	struct irq_cfg *cfg;

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
#ifdef CONFIG_SPARSE_IRQ
	desc = irq_to_desc(irq);
	if (desc)
		return;
#endif
	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc for %d\n", irq);
		return;
	}

T
Thomas Gleixner 已提交
1563
	cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
	add_pin_to_irq_node(cfg, node, apic_id, pin);

	if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[apic_id].apicid, pin);
		return;
	}
	set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);

	setup_IO_APIC_irq(apic_id, pin, irq, desc,
			irq_trigger(idx), irq_polarity(idx));
}

L
Linus Torvalds 已提交
1577
/*
1578
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1579
 */
I
Ingo Molnar 已提交
1580
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1581
					int vector)
L
Linus Torvalds 已提交
1582 1583 1584
{
	struct IO_APIC_route_entry entry;

1585 1586 1587
	if (intr_remapping_enabled)
		return;

1588
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1589 1590 1591 1592 1593

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1594
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1595
	entry.mask = 0;			/* don't mask IRQ for edge */
1596
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1597
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1598 1599 1600 1601 1602 1603
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1604
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1605
	 */
1606
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1607 1608 1609 1610

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1611
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1612 1613
}

1614 1615

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1616 1617 1618 1619 1620 1621 1622
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1623
	struct irq_cfg *cfg;
1624
	struct irq_desc *desc;
1625
	unsigned int irq;
L
Linus Torvalds 已提交
1626

1627
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1628 1629
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1630
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1631 1632 1633 1634 1635 1636 1637 1638 1639

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1640
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1641 1642 1643 1644
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1645 1646
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1647
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1648

1649
	printk("\n");
1650
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1651 1652 1653 1654 1655
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1656
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1685
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1686
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1687 1688 1689 1690

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1691
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1692

1693 1694 1695 1696
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1711 1712 1713
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

T
Thomas Gleixner 已提交
1714
		cfg = get_irq_desc_chip_data(desc);
1715 1716
		if (!cfg)
			continue;
1717
		entry = cfg->irq_2_pin;
1718
		if (!entry)
L
Linus Torvalds 已提交
1719
			continue;
1720
		printk(KERN_DEBUG "IRQ%d ", irq);
1721
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1722 1723 1724 1725 1726 1727 1728 1729 1730
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1731
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1732
{
1733
	int i;
L
Linus Torvalds 已提交
1734

1735 1736 1737 1738 1739 1740
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1741 1742
}

1743
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1744
{
1745
	unsigned int i, v, ver, maxlvt;
1746
	u64 icr;
L
Linus Torvalds 已提交
1747

1748
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1749
		smp_processor_id(), hard_smp_processor_id());
1750
	v = apic_read(APIC_ID);
1751
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1752 1753 1754
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1755
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1756 1757 1758 1759

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1760
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1761 1762 1763 1764 1765
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1766 1767 1768 1769
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1770 1771 1772 1773 1774 1775 1776 1777 1778
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1779 1780
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1781 1782 1783 1784
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1785 1786 1787 1788
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1789
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1790
	printk(KERN_DEBUG "... APIC TMR field:\n");
1791
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1792
	printk(KERN_DEBUG "... APIC IRR field:\n");
1793
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1794

1795 1796
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1797
			apic_write(APIC_ESR, 0);
1798

L
Linus Torvalds 已提交
1799 1800 1801 1802
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1803
	icr = apic_icr_read();
1804 1805
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1842 1843 1844
	printk("\n");
}

1845
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1846
{
1847 1848
	int cpu;

1849 1850 1851
	if (!maxcpu)
		return;

1852
	preempt_disable();
1853 1854 1855
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1856
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1857
	}
1858
	preempt_enable();
L
Linus Torvalds 已提交
1859 1860
}

1861
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1862 1863 1864 1865
{
	unsigned int v;
	unsigned long flags;

1866
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1867 1868 1869 1870
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1871
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1872 1873 1874 1875 1876 1877 1878

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1879 1880
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1881
	v = inb(0xa0) << 8 | inb(0x20);
1882 1883
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1884

1885
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1886 1887 1888 1889 1890 1891 1892

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1911
{
1912 1913 1914
	if (apic_verbosity == APIC_QUIET)
		return 0;

1915
	print_PIC();
1916 1917

	/* don't print out if apic is not there */
1918
	if (!cpu_has_apic && !apic_from_smp_config())
1919 1920
		return 0;

1921
	print_local_APICs(show_lapic);
1922 1923 1924 1925 1926
	print_IO_APIC();

	return 0;
}

1927
fs_initcall(print_ICs);
1928

L
Linus Torvalds 已提交
1929

Y
Yinghai Lu 已提交
1930 1931 1932
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1933
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1934
{
1935
	int i8259_apic, i8259_pin;
1936
	int apic;
1937

1938
	if (!legacy_pic->nr_legacy_irqs)
1939 1940
		return;

1941
	for(apic = 0; apic < nr_ioapics; apic++) {
1942 1943
		int pin;
		/* See if any of the pins is in ExtINT mode */
1944
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1945
			struct IO_APIC_route_entry entry;
1946
			entry = ioapic_read_entry(apic, pin);
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1995
	if (!legacy_pic->nr_legacy_irqs)
1996 1997
		return;

1998
	/*
1999
	 * If the i8259 is routed through an IOAPIC
2000
	 * Put that IOAPIC in virtual wire mode
2001
	 * so legacy interrupts can be delivered.
2002 2003 2004 2005 2006
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
2007
	 */
2008
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2009 2010 2011 2012 2013 2014 2015 2016 2017
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2018
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2019
		entry.vector          = 0;
2020
		entry.dest            = read_apic_id();
2021 2022 2023 2024

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2025
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2026
	}
2027

2028 2029 2030
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2031
	if (cpu_has_apic || apic_from_smp_config())
2032 2033
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2034 2035
}

2036
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2037 2038 2039 2040 2041 2042 2043
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2044
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2045 2046 2047
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2048
	int apic_id;
L
Linus Torvalds 已提交
2049 2050 2051 2052
	int i;
	unsigned char old_id;
	unsigned long flags;

2053
	if (acpi_ioapic)
2054
		return;
2055 2056 2057 2058
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2059 2060
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2061
		return;
L
Linus Torvalds 已提交
2062 2063 2064 2065
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2066
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2067 2068 2069 2070

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2071
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2072 2073

		/* Read the register 0 value */
2074
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2075
		reg_00.raw = io_apic_read(apic_id, 0);
2076
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2077

I
Ingo Molnar 已提交
2078
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2079

I
Ingo Molnar 已提交
2080
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2081
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2082
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2083 2084
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2085
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2086 2087 2088 2089 2090 2091 2092
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2093
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2094
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2095
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2096
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2097 2098 2099 2100 2101 2102 2103 2104
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2105
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2106 2107
		} else {
			physid_mask_t tmp;
2108
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2109 2110
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2111
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2112 2113 2114 2115 2116 2117 2118 2119
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2120
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2121
			for (i = 0; i < mp_irq_entries; i++)
2122 2123
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2124
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2125 2126 2127 2128

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2129
		 */
L
Linus Torvalds 已提交
2130 2131
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2132
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2133

I
Ingo Molnar 已提交
2134
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2135
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2136
		io_apic_write(apic_id, 0, reg_00.raw);
2137
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2138 2139 2140 2141

		/*
		 * Sanity check
		 */
2142
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2143
		reg_00.raw = io_apic_read(apic_id, 0);
2144
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2145
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2146 2147 2148 2149 2150
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2151
#endif
L
Linus Torvalds 已提交
2152

2153
int no_timer_check __initdata;
2154 2155 2156 2157 2158 2159 2160 2161

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2162 2163 2164 2165 2166 2167 2168 2169
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2170
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2171 2172
{
	unsigned long t1 = jiffies;
2173
	unsigned long flags;
L
Linus Torvalds 已提交
2174

2175 2176 2177
	if (no_timer_check)
		return 1;

2178
	local_save_flags(flags);
L
Linus Torvalds 已提交
2179 2180 2181
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2182
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2183 2184 2185 2186 2187 2188 2189 2190

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2191 2192

	/* jiffies wrap? */
2193
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2220

2221
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2222 2223 2224
{
	int was_pending = 0;
	unsigned long flags;
2225
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2226

2227
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2228
	if (irq < legacy_pic->nr_legacy_irqs) {
2229
		legacy_pic->mask(irq);
2230
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2231 2232
			was_pending = 1;
	}
2233
	cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
2234
	__unmask_ioapic(cfg);
2235
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2236 2237 2238 2239

	return was_pending;
}

2240
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2241
{
2242 2243 2244 2245

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

2246
	raw_spin_lock_irqsave(&vector_lock, flags);
2247
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2248
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2249 2250 2251

	return 1;
}
2252

2253 2254 2255 2256 2257 2258 2259 2260
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2261

2262
#ifdef CONFIG_SMP
2263
void send_cleanup_vector(struct irq_cfg *cfg)
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2279
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2280 2281 2282 2283 2284
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2285
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
2305
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2306 2307
 * leaves desc->affinity untouched.
 */
2308
unsigned int
2309 2310
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
		  unsigned int *dest_id)
2311 2312 2313 2314 2315
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
2316
		return -1;
2317 2318

	irq = desc->irq;
T
Thomas Gleixner 已提交
2319
	cfg = get_irq_desc_chip_data(desc);
2320
	if (assign_irq_vector(irq, cfg, mask))
2321
		return -1;
2322 2323 2324

	cpumask_copy(desc->affinity, mask);

2325 2326
	*dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
	return 0;
2327 2328
}

2329
static int
2330 2331 2332 2333 2334 2335
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2336
	int ret = -1;
2337 2338

	irq = desc->irq;
T
Thomas Gleixner 已提交
2339
	cfg = get_irq_desc_chip_data(desc);
2340

2341
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2342 2343
	ret = set_desc_affinity(desc, mask, &dest);
	if (!ret) {
2344 2345 2346 2347
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
2348
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2349 2350

	return ret;
2351 2352
}

2353
static int
2354 2355 2356 2357 2358 2359
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2360
	return set_ioapic_affinity_irq_desc(desc, mask);
2361
}
2362

2363
#ifdef CONFIG_INTR_REMAP
2364

2365 2366 2367
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2368 2369
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2370
 *
2371 2372 2373 2374
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2375
 */
2376
static int
2377
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2378
{
2379 2380 2381
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2382
	unsigned int irq;
2383
	int ret = -1;
2384

2385
	if (!cpumask_intersects(mask, cpu_online_mask))
2386
		return ret;
2387

Y
Yinghai Lu 已提交
2388
	irq = desc->irq;
2389
	if (get_irte(irq, &irte))
2390
		return ret;
2391

T
Thomas Gleixner 已提交
2392
	cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
2393
	if (assign_irq_vector(irq, cfg, mask))
2394
		return ret;
2395

2396
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2397 2398 2399 2400 2401 2402 2403 2404 2405

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2406 2407
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2408

2409
	cpumask_copy(desc->affinity, mask);
2410 2411

	return 0;
2412 2413 2414 2415 2416
}

/*
 * Migrates the IRQ destination in the process context.
 */
2417
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2418
					    const struct cpumask *mask)
2419
{
2420
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2421
}
2422
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2423
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2424 2425 2426
{
	struct irq_desc *desc = irq_to_desc(irq);

2427
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2428
}
2429
#else
2430
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2431 2432
						   const struct cpumask *mask)
{
2433
	return 0;
2434
}
2435 2436 2437 2438 2439
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2440

2441 2442 2443 2444 2445 2446 2447
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2448
		unsigned int irr;
2449 2450 2451 2452
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2453 2454 2455
		if (irq == -1)
			continue;

2456 2457 2458 2459 2460
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2461
		raw_spin_lock(&desc->lock);
2462

2463 2464 2465 2466 2467 2468 2469
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2470
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2471 2472
			goto unlock;

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2485 2486
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2487
		raw_spin_unlock(&desc->lock);
2488 2489 2490 2491 2492
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2493
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2494
{
2495
	unsigned me;
2496

2497
	if (likely(!cfg->move_in_progress))
2498 2499 2500
		return;

	me = smp_processor_id();
2501

2502
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2503
		send_cleanup_vector(cfg);
2504
}
2505

T
Thomas Gleixner 已提交
2506
static void irq_complete_move(struct irq_cfg *cfg)
2507
{
T
Thomas Gleixner 已提交
2508
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2509 2510 2511 2512
}

void irq_force_complete_move(int irq)
{
T
Thomas Gleixner 已提交
2513
	struct irq_cfg *cfg = get_irq_chip_data(irq);
2514

2515 2516 2517
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2518
	__irq_complete_move(cfg, cfg->vector);
2519
}
2520
#else
T
Thomas Gleixner 已提交
2521
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2522
#endif
Y
Yinghai Lu 已提交
2523

2524 2525
static void ack_apic_edge(unsigned int irq)
{
T
Thomas Gleixner 已提交
2526
	struct irq_cfg *cfg = get_irq_chip_data(irq);
Y
Yinghai Lu 已提交
2527

T
Thomas Gleixner 已提交
2528
	irq_complete_move(cfg);
2529 2530 2531 2532
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2533 2534
atomic_t irq_mis_count;

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
T
Thomas Gleixner 已提交
2551
static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2552 2553
{
	struct irq_pin_list *entry;
T
Thomas Gleixner 已提交
2554
	unsigned long flags;
2555

T
Thomas Gleixner 已提交
2556
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2557
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2573
	}
2574
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2575 2576
}

2577 2578
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2579
	struct irq_desc *desc = irq_to_desc(irq);
T
Thomas Gleixner 已提交
2580 2581
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
	int i, do_unmask_irq = 0;
Y
Yinghai Lu 已提交
2582
	unsigned long v;
2583

T
Thomas Gleixner 已提交
2584
	irq_complete_move(cfg);
2585
#ifdef CONFIG_GENERIC_PENDING_IRQ
2586
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2587
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2588
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2589
		mask_ioapic(cfg);
2590
	}
2591 2592
#endif

Y
Yinghai Lu 已提交
2593
	/*
2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2624
	 */
Y
Yinghai Lu 已提交
2625
	i = cfg->vector;
Y
Yinghai Lu 已提交
2626 2627
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2628 2629 2630 2631 2632 2633
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2634 2635 2636 2637 2638 2639 2640
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2641 2642 2643
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2644
		eoi_ioapic_irq(irq, cfg);
2645 2646
	}

2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2675
		if (!io_apic_level_ack_pending(cfg))
2676
			move_masked_irq(irq);
T
Thomas Gleixner 已提交
2677
		unmask_ioapic(cfg);
2678
	}
Y
Yinghai Lu 已提交
2679
}
2680

2681 2682 2683
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2684
	ack_APIC_irq();
2685 2686 2687 2688
}

static void ir_ack_apic_level(unsigned int irq)
{
T
Thomas Gleixner 已提交
2689
	struct irq_cfg *cfg = get_irq_chip_data(irq);
2690 2691

	ack_APIC_irq();
T
Thomas Gleixner 已提交
2692
	eoi_ioapic_irq(irq, cfg);
2693 2694 2695
}
#endif /* CONFIG_INTR_REMAP */

2696
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2697 2698
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
T
Thomas Gleixner 已提交
2699 2700
	.mask		= mask_ioapic_irq,
	.unmask		= unmask_ioapic_irq,
T
Thomas Gleixner 已提交
2701 2702
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2703
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2704
	.set_affinity	= set_ioapic_affinity_irq,
2705
#endif
2706
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2707 2708
};

2709
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2710 2711
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
T
Thomas Gleixner 已提交
2712 2713
	.mask		= mask_ioapic_irq,
	.unmask		= unmask_ioapic_irq,
2714
#ifdef CONFIG_INTR_REMAP
2715 2716
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2717
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2718
	.set_affinity	= set_ir_ioapic_affinity_irq,
2719
#endif
2720 2721 2722
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2723 2724 2725 2726

static inline void init_IO_APIC_traps(void)
{
	int irq;
2727
	struct irq_desc *desc;
2728
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2741
	for_each_irq_desc(irq, desc) {
T
Thomas Gleixner 已提交
2742
		cfg = get_irq_desc_chip_data(desc);
2743
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2744 2745 2746 2747 2748
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2749 2750
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2751
			else
L
Linus Torvalds 已提交
2752
				/* Strange. Oh, well.. */
2753
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2754 2755 2756 2757
		}
	}
}

2758 2759 2760
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2761

2762
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2763 2764 2765 2766
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2767
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2768 2769
}

2770
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2771
{
2772
	unsigned long v;
L
Linus Torvalds 已提交
2773

2774
	v = apic_read(APIC_LVT0);
2775
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2776
}
L
Linus Torvalds 已提交
2777

Y
Yinghai Lu 已提交
2778
static void ack_lapic_irq(unsigned int irq)
2779 2780 2781 2782
{
	ack_APIC_irq();
}

2783
static struct irq_chip lapic_chip __read_mostly = {
2784
	.name		= "local-APIC",
2785 2786
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2787
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2788 2789
};

Y
Yinghai Lu 已提交
2790
static void lapic_register_intr(int irq, struct irq_desc *desc)
2791
{
2792
	desc->status &= ~IRQ_LEVEL;
2793 2794 2795 2796
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2797
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2798 2799
{
	/*
2800
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2801 2802 2803 2804 2805 2806
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2807
	 */
L
Linus Torvalds 已提交
2808 2809
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2810
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2822
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2823
{
2824
	int apic, pin, i;
L
Linus Torvalds 已提交
2825 2826 2827
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2828
	pin  = find_isa_irq_pin(8, mp_INT);
2829 2830 2831 2832
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2833
	apic = find_isa_irq_apic(8, mp_INT);
2834 2835
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2836
		return;
2837
	}
L
Linus Torvalds 已提交
2838

2839
	entry0 = ioapic_read_entry(apic, pin);
2840
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2841 2842 2843 2844 2845

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2846
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2847 2848 2849 2850 2851
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2852
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2869
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2870

2871
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2872 2873
}

Y
Yinghai Lu 已提交
2874
static int disable_timer_pin_1 __initdata;
2875
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2876
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2877 2878 2879 2880
{
	disable_timer_pin_1 = 1;
	return 0;
}
2881
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2882 2883 2884

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2885 2886 2887 2888 2889
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2890 2891
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2892
 */
2893
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2894
{
Y
Yinghai Lu 已提交
2895
	struct irq_desc *desc = irq_to_desc(0);
T
Thomas Gleixner 已提交
2896
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
2897
	int node = cpu_to_node(0);
2898
	int apic1, pin1, apic2, pin2;
2899
	unsigned long flags;
2900
	int no_pin1 = 0;
2901 2902

	local_irq_save(flags);
2903

L
Linus Torvalds 已提交
2904 2905 2906
	/*
	 * get/set the timer IRQ vector:
	 */
2907
	legacy_pic->mask(0);
2908
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2909 2910

	/*
2911 2912 2913 2914 2915 2916 2917
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2918
	 */
2919
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2920
	legacy_pic->init(1);
2921
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2922 2923 2924 2925 2926 2927 2928
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2929
#endif
L
Linus Torvalds 已提交
2930

2931 2932 2933 2934
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2935

2936 2937
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2938
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2939

2940 2941 2942 2943 2944 2945 2946 2947
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2948 2949
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2950 2951 2952 2953 2954 2955 2956 2957
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2958 2959 2960 2961
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2962
		if (no_pin1) {
2963
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2964
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2965 2966 2967 2968 2969 2970 2971 2972 2973
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2974
				unmask_ioapic(cfg);
2975
		}
L
Linus Torvalds 已提交
2976 2977 2978
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
2979
				legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2980
			}
2981 2982
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2983
			goto out;
L
Linus Torvalds 已提交
2984
		}
2985 2986
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2987
		local_irq_disable();
2988
		clear_IO_APIC_pin(apic1, pin1);
2989
		if (!no_pin1)
2990 2991
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2992

2993 2994 2995 2996
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2997 2998 2999
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
3000
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
3001
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
3002
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
3003
		if (timer_irq_works()) {
3004
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
3005
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
3006
			if (nmi_watchdog == NMI_IO_APIC) {
3007
				legacy_pic->mask(0);
L
Linus Torvalds 已提交
3008
				setup_nmi();
3009
				legacy_pic->unmask(0);
L
Linus Torvalds 已提交
3010
			}
3011
			goto out;
L
Linus Torvalds 已提交
3012 3013 3014 3015
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
3016
		local_irq_disable();
3017
		legacy_pic->mask(0);
3018
		clear_IO_APIC_pin(apic2, pin2);
3019
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
3020 3021 3022
	}

	if (nmi_watchdog == NMI_IO_APIC) {
3023 3024
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
3025
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
3026
	}
3027
#ifdef CONFIG_X86_32
3028
	timer_ack = 0;
3029
#endif
L
Linus Torvalds 已提交
3030

3031 3032
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3033

Y
Yinghai Lu 已提交
3034
	lapic_register_intr(0, desc);
3035
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
3036
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
3037 3038

	if (timer_irq_works()) {
3039
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3040
		goto out;
L
Linus Torvalds 已提交
3041
	}
Y
Yinghai Lu 已提交
3042
	local_irq_disable();
3043
	legacy_pic->mask(0);
3044
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3045
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3046

3047 3048
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3049

3050 3051
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
3052
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3053 3054 3055 3056

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3057
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3058
		goto out;
L
Linus Torvalds 已提交
3059
	}
Y
Yinghai Lu 已提交
3060
	local_irq_disable();
3061
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3062
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3063
		"report.  Then try booting with the 'noapic' option.\n");
3064 3065
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3066 3067 3068
}

/*
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3084
 */
3085
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3086 3087 3088

void __init setup_IO_APIC(void)
{
3089 3090 3091 3092

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3093
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3094

3095
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3096
	/*
3097 3098
         * Set up IO-APIC IRQ routing.
         */
3099 3100
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3101 3102 3103
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3104
	if (legacy_pic->nr_legacy_irqs)
3105
		check_timer();
L
Linus Torvalds 已提交
3106 3107 3108
}

/*
3109 3110
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3111
 */
3112

L
Linus Torvalds 已提交
3113 3114
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3115 3116 3117
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3118 3119 3120 3121 3122 3123 3124 3125
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3126
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3127

3128
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3129 3130 3131 3132
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3133

L
Linus Torvalds 已提交
3134 3135
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3136 3137
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3149

L
Linus Torvalds 已提交
3150 3151 3152
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

3153
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3154
	reg_00.raw = io_apic_read(dev->id, 0);
3155 3156
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3157 3158
		io_apic_write(dev->id, 0, reg_00.raw);
	}
3159
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3160
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3161
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3162 3163 3164 3165 3166

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3167
	.name = "ioapic",
L
Linus Torvalds 已提交
3168 3169 3170 3171 3172 3173
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3174 3175
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3176 3177 3178 3179 3180

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3181
	for (i = 0; i < nr_ioapics; i++ ) {
3182
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3183
			* sizeof(struct IO_APIC_route_entry);
3184
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3185 3186 3187 3188 3189
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3190
		dev->id = i;
L
Linus Torvalds 已提交
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3206
/*
3207
 * Dynamic irq allocate and deallocation
3208
 */
3209
unsigned int create_irq_nr(unsigned int irq_want, int node)
3210
{
3211
	/* Allocate an unused irq */
3212 3213
	unsigned int irq;
	unsigned int new;
3214
	unsigned long flags;
3215 3216
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3217 3218

	irq = 0;
3219 3220 3221
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3222
	raw_spin_lock_irqsave(&vector_lock, flags);
3223
	for (new = irq_want; new < nr_irqs; new++) {
3224
		desc_new = irq_to_desc_alloc_node(new, node);
3225 3226
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3227
			continue;
3228
		}
T
Thomas Gleixner 已提交
3229
		cfg_new = get_irq_desc_chip_data(desc_new);
3230 3231

		if (cfg_new->vector != 0)
3232
			continue;
3233

3234
		desc_new = move_irq_desc(desc_new, node);
T
Thomas Gleixner 已提交
3235
		cfg_new = get_irq_desc_chip_data(desc_new);
3236

3237
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3238 3239 3240
			irq = new;
		break;
	}
3241
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3242

3243 3244
	if (irq > 0)
		dynamic_irq_init_keep_chip_data(irq);
3245 3246 3247 3248

	return irq;
}

Y
Yinghai Lu 已提交
3249 3250
int create_irq(void)
{
3251
	int node = cpu_to_node(0);
3252
	unsigned int irq_want;
3253 3254
	int irq;

3255
	irq_want = nr_irqs_gsi;
3256
	irq = create_irq_nr(irq_want, node);
3257 3258 3259 3260 3261

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3262 3263
}

3264 3265 3266 3267
void destroy_irq(unsigned int irq)
{
	unsigned long flags;

3268
	dynamic_irq_cleanup_keep_chip_data(irq);
3269

3270
	free_irte(irq);
3271
	raw_spin_lock_irqsave(&vector_lock, flags);
3272
	__clear_irq_vector(irq, get_irq_chip_data(irq));
3273
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3274 3275
}

3276
/*
S
Simon Arlott 已提交
3277
 * MSI message composition
3278 3279
 */
#ifdef CONFIG_PCI_MSI
3280 3281
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3282
{
3283 3284
	struct irq_cfg *cfg;
	int err;
3285 3286
	unsigned dest;

J
Jan Beulich 已提交
3287 3288 3289
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3290
	cfg = irq_cfg(irq);
3291
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3292 3293
	if (err)
		return err;
3294

3295
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3296

3297 3298 3299 3300 3301 3302 3303 3304
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3305
		prepare_irte(&irte, cfg->vector, dest);
3306

3307
		/* Set source-id of interrupt request */
3308 3309 3310 3311
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3312

3313 3314 3315 3316 3317 3318 3319 3320
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3321
	} else {
3322 3323 3324 3325 3326 3327
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3328 3329
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3330
			((apic->irq_dest_mode == 0) ?
3331 3332
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3333
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3334 3335 3336
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3337

3338 3339 3340
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3341
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3342 3343 3344 3345
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3346
	return err;
3347 3348
}

3349
#ifdef CONFIG_SMP
3350
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3351
{
Y
Yinghai Lu 已提交
3352
	struct irq_desc *desc = irq_to_desc(irq);
3353
	struct irq_cfg *cfg;
3354 3355 3356
	struct msi_msg msg;
	unsigned int dest;

3357
	if (set_desc_affinity(desc, mask, &dest))
3358
		return -1;
3359

T
Thomas Gleixner 已提交
3360
	cfg = get_irq_desc_chip_data(desc);
3361

3362
	__get_cached_msi_msg(desc->irq_data.msi_desc, &msg);
3363 3364

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3365
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3366 3367 3368
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3369
	__write_msi_msg(desc->irq_data.msi_desc, &msg);
3370 3371

	return 0;
3372
}
3373 3374 3375 3376 3377
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3378
static int
3379
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3380
{
Y
Yinghai Lu 已提交
3381
	struct irq_desc *desc = irq_to_desc(irq);
T
Thomas Gleixner 已提交
3382
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
3383 3384 3385 3386
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3387
		return -1;
3388

3389
	if (set_desc_affinity(desc, mask, &dest))
3390
		return -1;
3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3405 3406
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3407 3408

	return 0;
3409
}
Y
Yinghai Lu 已提交
3410

3411
#endif
3412
#endif /* CONFIG_SMP */
3413

3414 3415 3416 3417 3418 3419
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
3420 3421
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3422
	.ack		= ack_apic_edge,
3423 3424 3425 3426
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3427 3428
};

3429 3430
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
3431 3432
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3433
#ifdef CONFIG_INTR_REMAP
3434
	.ack		= ir_ack_apic_edge,
3435 3436
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3437
#endif
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3463
		       pci_name(dev));
3464 3465 3466 3467
		return -ENOSPC;
	}
	return index;
}
3468

Y
Yinghai Lu 已提交
3469
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3470 3471 3472 3473
{
	int ret;
	struct msi_msg msg;

3474
	ret = msi_compose_msg(dev, irq, &msg, -1);
3475 3476 3477
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3478
	set_irq_msi(irq, msidesc);
3479 3480
	write_msi_msg(irq, &msg);

3481 3482 3483 3484 3485 3486 3487 3488 3489
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3490

Y
Yinghai Lu 已提交
3491 3492
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3493 3494 3495
	return 0;
}

3496 3497
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3498 3499
	unsigned int irq;
	int ret, sub_handle;
3500
	struct msi_desc *msidesc;
3501
	unsigned int irq_want;
3502
	struct intel_iommu *iommu = NULL;
3503
	int index = 0;
3504
	int node;
3505

3506 3507 3508 3509
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3510
	node = dev_to_node(&dev->dev);
3511
	irq_want = nr_irqs_gsi;
3512
	sub_handle = 0;
3513
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3514
		irq = create_irq_nr(irq_want, node);
3515 3516
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3517
		irq_want = irq + 1;
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3545
		ret = setup_msi_irq(dev, msidesc, irq);
3546 3547 3548 3549 3550
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3551 3552

error:
3553 3554
	destroy_irq(irq);
	return ret;
3555 3556
}

3557 3558
void arch_teardown_msi_irq(unsigned int irq)
{
3559
	destroy_irq(irq);
3560 3561
}

3562
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3563
#ifdef CONFIG_SMP
3564
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3565
{
Y
Yinghai Lu 已提交
3566
	struct irq_desc *desc = irq_to_desc(irq);
3567 3568 3569 3570
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3571
	if (set_desc_affinity(desc, mask, &dest))
3572
		return -1;
3573

T
Thomas Gleixner 已提交
3574
	cfg = get_irq_desc_chip_data(desc);
3575 3576 3577 3578 3579 3580 3581 3582 3583

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3584 3585

	return 0;
3586
}
Y
Yinghai Lu 已提交
3587

3588 3589
#endif /* CONFIG_SMP */

3590
static struct irq_chip dmar_msi_type = {
3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3605

3606
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3607 3608 3609 3610 3611 3612 3613 3614 3615
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3616 3617 3618
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3619
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3620
{
Y
Yinghai Lu 已提交
3621
	struct irq_desc *desc = irq_to_desc(irq);
3622 3623 3624 3625
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3626
	if (set_desc_affinity(desc, mask, &dest))
3627
		return -1;
3628

T
Thomas Gleixner 已提交
3629
	cfg = get_irq_desc_chip_data(desc);
3630 3631 3632 3633 3634 3635 3636 3637 3638

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3639 3640

	return 0;
3641
}
Y
Yinghai Lu 已提交
3642

3643 3644
#endif /* CONFIG_SMP */

3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
#ifdef CONFIG_INTR_REMAP
	.ack = ir_ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
	.retrigger = ioapic_retrigger_irq,
};

3658
static struct irq_chip hpet_msi_type = {
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

3669
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3670 3671 3672
{
	int ret;
	struct msi_msg msg;
3673
	struct irq_desc *desc = irq_to_desc(irq);
3674

3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3688 3689 3690 3691
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3692
	desc->status |= IRQ_MOVE_PCNTXT;
3693 3694 3695 3696 3697 3698
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3699

3700 3701 3702 3703
	return 0;
}
#endif

3704
#endif /* CONFIG_PCI_MSI */
3705 3706 3707 3708 3709 3710 3711
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3712
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3713
{
3714 3715
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3716

3717
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3718
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3719

3720
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3721
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3722

3723
	write_ht_irq_msg(irq, &msg);
3724 3725
}

3726
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3727
{
Y
Yinghai Lu 已提交
3728
	struct irq_desc *desc = irq_to_desc(irq);
3729
	struct irq_cfg *cfg;
3730 3731
	unsigned int dest;

3732
	if (set_desc_affinity(desc, mask, &dest))
3733
		return -1;
3734

T
Thomas Gleixner 已提交
3735
	cfg = get_irq_desc_chip_data(desc);
3736

3737
	target_ht_irq(irq, dest, cfg->vector);
3738 3739

	return 0;
3740
}
Y
Yinghai Lu 已提交
3741

3742 3743
#endif

3744
static struct irq_chip ht_irq_chip = {
3745 3746 3747
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3748
	.ack		= ack_apic_edge,
3749 3750 3751 3752 3753 3754 3755 3756
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3757 3758
	struct irq_cfg *cfg;
	int err;
3759

J
Jan Beulich 已提交
3760 3761 3762
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3763
	cfg = irq_cfg(irq);
3764
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3765
	if (!err) {
3766
		struct ht_irq_msg msg;
3767 3768
		unsigned dest;

3769 3770
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3771

3772
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3773

3774 3775
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3776
			HT_IRQ_LOW_DEST_ID(dest) |
3777
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3778
			((apic->irq_dest_mode == 0) ?
3779 3780 3781
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3782
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3783 3784 3785 3786
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3787
		write_ht_irq_msg(irq, &msg);
3788

3789 3790
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3791 3792

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3793
	}
3794
	return err;
3795 3796 3797
}
#endif /* CONFIG_HT_IRQ */

3798 3799 3800 3801 3802
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3803
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3804
	reg_01.raw = io_apic_read(ioapic, 1);
3805
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3806

3807 3808 3809 3810 3811
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3812 3813
}

3814
void __init probe_nr_irqs_gsi(void)
3815
{
3816
	int nr;
3817

3818
	nr = gsi_top + NR_IRQS_LEGACY;
3819
	if (nr > nr_irqs_gsi)
3820
		nr_irqs_gsi = nr;
3821 3822

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3823 3824
}

Y
Yinghai Lu 已提交
3825 3826 3827 3828 3829
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3830 3831
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3832

Y
Yinghai Lu 已提交
3833 3834 3835 3836 3837 3838 3839 3840
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3841 3842
		nr_irqs = nr;

3843
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3844 3845 3846
}
#endif

3847 3848
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3849 3850 3851 3852
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3853 3854
	int ioapic, pin;
	int trigger, polarity;
3855

3856
	ioapic = irq_attr->ioapic;
3857 3858 3859 3860 3861 3862 3863 3864 3865
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
3866
		node = cpu_to_node(0);
3867 3868 3869 3870 3871 3872 3873

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3874 3875 3876 3877
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3878 3879 3880
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3881
	if (irq >= legacy_pic->nr_legacy_irqs) {
T
Thomas Gleixner 已提交
3882
		cfg = get_irq_desc_chip_data(desc);
3883 3884 3885 3886 3887
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3888 3889
	}

3890
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3891 3892 3893 3894

	return 0;
}

3895 3896
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3897
{
3898
	int ioapic, pin;
3899 3900 3901 3902 3903
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3904 3905
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3906 3907 3908 3909 3910 3911 3912
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3913
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3914 3915
}

3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3927

3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3938

3939
#ifdef CONFIG_X86_32
3940
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3941 3942 3943 3944 3945 3946 3947 3948
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3949 3950
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3951
	 * supports up to 16 on one shared APIC bus.
3952
	 *
L
Linus Torvalds 已提交
3953 3954 3955 3956 3957
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3958
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3959

3960
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3961
	reg_00.raw = io_apic_read(ioapic, 0);
3962
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3963 3964 3965 3966 3967 3968 3969 3970

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3971
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3972 3973
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3974
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3975 3976

		for (i = 0; i < get_physical_broadcast(); i++) {
3977
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3988
	}
L
Linus Torvalds 已提交
3989

3990
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3991 3992 3993 3994 3995
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3996
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3997 3998
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3999
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4000 4001

		/* Sanity check */
4002 4003 4004 4005
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
4006 4007 4008 4009 4010 4011 4012
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4013
#endif
L
Linus Torvalds 已提交
4014

4015
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4016 4017 4018 4019
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

4020
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4021
	reg_01.raw = io_apic_read(ioapic, 1);
4022
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
4023 4024 4025 4026

	return reg_01.bits.version;
}

4027
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
4028
{
4029
	int ioapic, pin, idx;
4030 4031 4032 4033

	if (skip_ioapic_setup)
		return -1;

4034 4035
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
4036 4037
		return -1;

4038 4039 4040 4041 4042 4043
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
4044 4045
		return -1;

4046 4047
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
4048 4049 4050
	return 0;
}

4051 4052 4053
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4054
 * so mask in all cases should simply be apic->target_cpus()
4055 4056 4057 4058
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
4059
	int pin, ioapic, irq, irq_entry;
4060
	struct irq_desc *desc;
4061
	const struct cpumask *mask;
4062 4063 4064 4065

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
4066
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
4067 4068 4069 4070 4071
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4072

E
Eric W. Biederman 已提交
4073 4074 4075
		if ((ioapic > 0) && (irq > 16))
			continue;

4076
		desc = irq_to_desc(irq);
4077

4078 4079 4080 4081 4082 4083 4084 4085
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4086

4087 4088 4089 4090
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4091
	}
4092

4093 4094 4095
}
#endif

4096 4097 4098 4099
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4100
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4116
	mem += sizeof(struct resource) * nr_ioapics;
4117

4118 4119 4120
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4121
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4122
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4123 4124 4125 4126 4127 4128 4129
	}

	ioapic_resources = res;

	return res;
}

4130 4131 4132
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4133
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4134
	int i;
4135

4136
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4137 4138
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4139
			ioapic_phys = mp_ioapics[i].apicaddr;
4140
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4141 4142 4143 4144 4145 4146 4147 4148 4149
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4150
#endif
4151
		} else {
4152
#ifdef CONFIG_X86_32
4153
fake_ioapic_page:
4154
#endif
4155
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4156 4157 4158
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4159 4160 4161
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4162
		idx++;
4163

4164
		ioapic_res->start = ioapic_phys;
4165
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4166
		ioapic_res++;
4167 4168 4169
	}
}

4170
void __init ioapic_insert_resources(void)
4171 4172 4173 4174 4175
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4176
		if (nr_ioapics > 0)
4177 4178
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4179
		return;
4180 4181 4182 4183 4184 4185 4186
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4187

4188
int mp_find_ioapic(u32 gsi)
4189 4190 4191 4192 4193 4194 4195 4196 4197
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4198

4199 4200 4201 4202
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

4203
int mp_find_ioapic_pin(int ioapic, u32 gsi)
4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4225 4226 4227
	return 0;
}

4228 4229 4230
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4231
	int entries;
4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4250
	entries = io_apic_get_redir_entries(idx);
4251
	mp_gsi_routing[idx].gsi_base = gsi_base;
4252 4253 4254 4255 4256 4257
	mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	nr_ioapic_registers[idx] = entries;
4258

4259 4260
	if (mp_gsi_routing[idx].gsi_end >= gsi_top)
		gsi_top = mp_gsi_routing[idx].gsi_end + 1;
4261 4262 4263 4264 4265 4266 4267 4268

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
	struct irq_cfg *cfg;
	struct irq_desc *desc;

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
#endif
	desc = irq_to_desc_alloc_node(0, 0);

	setup_local_APIC();

	cfg = irq_cfg(0);
	add_pin_to_irq_node(cfg, 0, 0, 0);
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");

	setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
}