io_apic.c 99.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76 77
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
78

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88 89 90
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

91 92
/* The one past the highest gsi number used */
u32 gsi_top;
93

94
/* MP IRQ source entries */
95
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
96 97 98 99

/* # of MP IRQ source entries */
int mp_irq_entries;

100 101 102
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

103 104 105 106 107 108
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
109 110
int skip_ioapic_setup;

111 112 113 114
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
115 116 117 118 119 120 121 122
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

123
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
124 125
{
	/* disable IO-APIC */
126
	disable_ioapic_support();
Y
Yinghai Lu 已提交
127 128 129
	return 0;
}
early_param("noapic", parse_noapic);
130

131 132 133 134 135 136 137 138 139 140 141
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
142
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
143 144 145
			return;
	}

146
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
147 148 149 150
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

151 152 153 154 155
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
156
static struct irq_pin_list *alloc_irq_pin_list(int node)
157
{
158
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
159 160
}

161

Y
Yinghai Lu 已提交
162
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
163
#ifdef CONFIG_SPARSE_IRQ
164
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
165
#else
166
static struct irq_cfg irq_cfgx[NR_IRQS];
167
#endif
Y
Yinghai Lu 已提交
168

169
int __init arch_early_irq_init(void)
170
{
171
	struct irq_cfg *cfg;
172
	int count, node, i;
T
Thomas Gleixner 已提交
173

174 175 176 177 178
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

179 180
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
181
	node = cpu_to_node(0);
182

183 184 185
	/* Make sure the legacy interrupts are marked in the bitmap */
	irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);

186
	for (i = 0; i < count; i++) {
187
		set_irq_chip_data(i, &cfg[i]);
188 189
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
190 191 192 193
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
194
		if (i < legacy_pic->nr_legacy_irqs) {
195 196 197
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
198
	}
199 200

	return 0;
201
}
202

203
#ifdef CONFIG_SPARSE_IRQ
204
static struct irq_cfg *irq_cfg(unsigned int irq)
205
{
206
	return get_irq_chip_data(irq);
207
}
T
Thomas Gleixner 已提交
208

209
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
210
{
211
	struct irq_cfg *cfg;
212

213
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
214 215
	if (!cfg)
		return NULL;
216
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
217
		goto out_cfg;
218
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
219
		goto out_domain;
220
	return cfg;
221 222 223 224 225
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
226 227
}

228
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
229
{
230 231 232
	if (!cfg)
		return;
	set_irq_chip_data(at, NULL);
233 234 235 236 237
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

238
#else
239

240
struct irq_cfg *irq_cfg(unsigned int irq)
241 242
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
243
}
L
Linus Torvalds 已提交
244

245
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
246 247 248 249
{
	return irq_cfgx + irq;
}

250
static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
251

252 253
#endif

254 255 256 257 258 259 260 261 262 263 264 265 266
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
		cfg = get_irq_chip_data(at);
		if (cfg)
			return cfg;
	}

267
	cfg = alloc_irq_cfg(at, node);
268 269 270 271 272 273 274 275 276 277 278 279 280 281
	if (cfg)
		set_irq_chip_data(at, cfg);
	else
		irq_free_desc(at);
	return cfg;
}

static int alloc_irq_from(unsigned int from, int node)
{
	return irq_alloc_desc_from(from, node);
}

static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
{
282
	free_irq_cfg(at, cfg);
283 284 285
	irq_free_desc(at);
}

L
Linus Torvalds 已提交
286 287 288 289
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
290 291
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
292 293 294 295 296
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
297
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
298 299
}

300 301 302 303 304 305
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
328
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
329 330 331

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
332 333 334
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
335
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
336 337 338 339
{
	struct irq_pin_list *entry;
	unsigned long flags;

340
	raw_spin_lock_irqsave(&ioapic_lock, flags);
341
	for_each_irq_pin(entry, cfg->irq_2_pin) {
342 343 344 345 346 347 348
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
349
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
350 351 352
			return true;
		}
	}
353
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
354 355 356 357

	return false;
}

358 359 360 361 362 363 364 365 366
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
367
	raw_spin_lock_irqsave(&ioapic_lock, flags);
368 369
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
370
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
371 372 373
	return eu.entry;
}

374 375 376 377 378 379
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
380 381
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
382
{
383 384
	union entry_union eu = {{0, 0}};

385
	eu.entry = e;
386 387
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
388 389
}

390
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
391 392
{
	unsigned long flags;
393
	raw_spin_lock_irqsave(&ioapic_lock, flags);
394
	__ioapic_write_entry(apic, pin, e);
395
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
396 397 398 399 400 401 402 403 404 405 406 407
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

408
	raw_spin_lock_irqsave(&ioapic_lock, flags);
409 410
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
411
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
412 413
}

L
Linus Torvalds 已提交
414 415 416 417 418
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
419
static int
T
Thomas Gleixner 已提交
420
__add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
421
{
422
	struct irq_pin_list **last, *entry;
423

424 425 426
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
427
		if (entry->apic == apic && entry->pin == pin)
428
			return 0;
429
		last = &entry->next;
L
Linus Torvalds 已提交
430
	}
431

T
Thomas Gleixner 已提交
432
	entry = alloc_irq_pin_list(node);
433
	if (!entry) {
434 435 436
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
437
	}
L
Linus Torvalds 已提交
438 439
	entry->apic = apic;
	entry->pin = pin;
440

441
	*last = entry;
442 443 444 445 446
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
447
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
448
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
449 450 451 452 453
}

/*
 * Reroute an IRQ to a different pin.
 */
454
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
455 456
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
457
{
458
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
459

460
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
461 462 463
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
464
			/* every one is different, right? */
465
			return;
466
		}
L
Linus Torvalds 已提交
467
	}
468

469 470
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
471 472
}

473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

488 489 490
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
491 492
{
	struct irq_pin_list *entry;
493

494 495 496 497 498 499 500 501 502 503 504 505 506 507
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
508
}
509

510
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
511
{
512 513 514 515 516 517
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
518
	readl(&io_apic->data);
L
Linus Torvalds 已提交
519 520
}

T
Thomas Gleixner 已提交
521
static void mask_ioapic(struct irq_cfg *cfg)
522
{
T
Thomas Gleixner 已提交
523 524 525
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
526
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
527
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
528
}
L
Linus Torvalds 已提交
529

530
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
531
{
532
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
533
}
Y
Yinghai Lu 已提交
534

T
Thomas Gleixner 已提交
535 536 537
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
538 539
}

T
Thomas Gleixner 已提交
540
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
541 542 543
{
	unsigned long flags;

544
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
545
	__unmask_ioapic(cfg);
546
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
547 548
}

549
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
550
{
551
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
552 553
}

L
Linus Torvalds 已提交
554 555 556
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
557

L
Linus Torvalds 已提交
558
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
559
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
560 561 562 563 564
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
565
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
566 567
}

568
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
569 570 571 572 573 574 575 576
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

577
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
578 579 580 581 582 583
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
584 585 586
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
613 614
#endif /* CONFIG_X86_32 */

615 616 617 618 619 620
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
621
				GFP_KERNEL);
622 623 624 625 626 627
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
628
				nr_ioapic_registers[apic], GFP_KERNEL);
629 630 631 632 633 634 635 636 637 638 639 640 641
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
642 643

/*
644
 * Saves all the IO-APIC RTE's
645
 */
646
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
647 648 649
{
	int apic, pin;

650 651
	if (!ioapic_entries)
		return -ENOMEM;
652 653

	for (apic = 0; apic < nr_ioapics; apic++) {
654 655
		if (!ioapic_entries[apic])
			return -ENOMEM;
656

657
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
658
			ioapic_entries[apic][pin] =
659
				ioapic_read_entry(apic, pin);
660
	}
661

662 663 664
	return 0;
}

665 666 667 668
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
669 670 671
{
	int apic, pin;

672 673 674
	if (!ioapic_entries)
		return;

675
	for (apic = 0; apic < nr_ioapics; apic++) {
676
		if (!ioapic_entries[apic])
677
			break;
678

679 680 681
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

682
			entry = ioapic_entries[apic][pin];
683 684 685 686 687 688 689 690
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

691 692 693 694
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
695 696 697
{
	int apic, pin;

698 699 700
	if (!ioapic_entries)
		return -ENOMEM;

701
	for (apic = 0; apic < nr_ioapics; apic++) {
702 703 704
		if (!ioapic_entries[apic])
			return -ENOMEM;

705 706
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
707
					ioapic_entries[apic][pin]);
708
	}
709
	return 0;
710 711
}

712 713 714 715 716 717 718 719
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
720
}
L
Linus Torvalds 已提交
721 722 723 724 725 726 727 728 729

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
730 731 732 733
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
734 735 736 737 738 739 740 741
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
742
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
743 744 745 746
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
747
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
748

A
Alexey Starikovskiy 已提交
749
		if (test_bit(lbus, mp_bus_not_pci) &&
750 751
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
752

753
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
754 755 756 757
	}
	return -1;
}

758 759 760 761 762
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
763
		int lbus = mp_irqs[i].srcbus;
764

A
Alexey Starikovskiy 已提交
765
		if (test_bit(lbus, mp_bus_not_pci) &&
766 767
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
768 769 770 771
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
772
		for(apic = 0; apic < nr_ioapics; apic++) {
773
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
774 775 776 777 778 779 780
				return apic;
		}
	}

	return -1;
}

781
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
782 783 784 785 786
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
787
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
788 789 790 791 792 793 794
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
795

796
#endif
L
Linus Torvalds 已提交
797

A
Alexey Starikovskiy 已提交
798 799 800 801 802 803
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
804 805 806 807 808
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

809
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
810
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
811 812 813 814 815 816 817 818 819 820 821

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
822
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
823

824
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
825
{
826
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
827 828 829 830 831
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
832
	switch (mp_irqs[idx].irqflag & 3)
833
	{
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
862 863 864 865 866 867
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
868
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
869 870 871 872 873
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
874
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
875
	{
876 877 878 879 880
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
881
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
911
			break;
912
		case 1: /* edge */
L
Linus Torvalds 已提交
913
		{
914
			trigger = 0;
L
Linus Torvalds 已提交
915 916
			break;
		}
917
		case 2: /* reserved */
L
Linus Torvalds 已提交
918
		{
919 920
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
921 922
			break;
		}
923
		case 3: /* level */
L
Linus Torvalds 已提交
924
		{
925
			trigger = 1;
L
Linus Torvalds 已提交
926 927
			break;
		}
928
		default: /* invalid */
L
Linus Torvalds 已提交
929 930
		{
			printk(KERN_WARNING "broken BIOS!!\n");
931
			trigger = 0;
L
Linus Torvalds 已提交
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

static int pin_2_irq(int idx, int apic, int pin)
{
950
	int irq;
951
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
952 953 954 955

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
956
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
957 958
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

959
	if (test_bit(bus, mp_bus_not_pci)) {
960
		irq = mp_irqs[idx].srcbusirq;
961
	} else {
962
		u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
963 964 965 966

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
967
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
968 969
	}

970
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
987 988
#endif

L
Linus Torvalds 已提交
989 990 991
	return irq;
}

992 993 994 995 996
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
997
				struct io_apic_irq_attr *irq_attr)
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1027 1028 1029 1030
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1031 1032 1033 1034 1035 1036 1037
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1038 1039 1040 1041
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1042 1043 1044 1045 1046 1047 1048 1049
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1050 1051 1052 1053 1054
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1055
	raw_spin_lock(&vector_lock);
1056
}
L
Linus Torvalds 已提交
1057

1058
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1059
{
1060
	raw_spin_unlock(&vector_lock);
1061
}
L
Linus Torvalds 已提交
1062

1063 1064
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1065
{
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1077
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1078
	static int current_offset = VECTOR_OFFSET_START % 8;
1079
	unsigned int old_vector;
1080 1081
	int cpu, err;
	cpumask_var_t tmp_mask;
1082

1083
	if (cfg->move_in_progress)
1084
		return -EBUSY;
1085

1086 1087
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1088

1089 1090
	old_vector = cfg->vector;
	if (old_vector) {
1091 1092 1093 1094
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1095
			return 0;
1096
		}
1097
	}
1098

1099
	/* Only try and allocate irqs on cpus that are present */
1100 1101
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1102 1103
		int new_cpu;
		int vector, offset;
1104

1105
		apic->vector_allocation_domain(cpu, tmp_mask);
1106

1107 1108
		vector = current_vector;
		offset = current_offset;
1109
next:
1110 1111
		vector += 8;
		if (vector >= first_system_vector) {
1112
			/* If out of vectors on large boxen, must share them. */
1113
			offset = (offset + 1) % 8;
1114
			vector = FIRST_EXTERNAL_VECTOR + offset;
1115 1116 1117
		}
		if (unlikely(current_vector == vector))
			continue;
1118 1119

		if (test_bit(vector, used_vectors))
1120
			goto next;
1121

1122
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1123 1124 1125 1126 1127 1128 1129
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1130
			cpumask_copy(cfg->old_domain, cfg->domain);
1131
		}
1132
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1133 1134
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1135 1136 1137
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1138
	}
1139 1140
	free_cpumask_var(tmp_mask);
	return err;
1141 1142
}

1143
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1144 1145
{
	int err;
1146 1147
	unsigned long flags;

1148
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1149
	err = __assign_irq_vector(irq, cfg, mask);
1150
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1151 1152 1153
	return err;
}

Y
Yinghai Lu 已提交
1154
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1155 1156 1157 1158 1159 1160
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1161
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1162 1163 1164
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1165
	cpumask_clear(cfg->domain);
1166 1167 1168

	if (likely(!cfg->move_in_progress))
		return;
1169
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1170 1171 1172 1173 1174 1175 1176 1177 1178
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1179 1180 1181 1182 1183 1184 1185 1186
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1187 1188 1189 1190 1191
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1192
	raw_spin_lock(&vector_lock);
1193
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1194 1195 1196 1197
	for_each_active_irq(irq) {
		cfg = get_irq_chip_data(irq);
		if (!cfg)
			continue;
1198 1199 1200 1201 1202 1203 1204
		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1205
		if (!cpumask_test_cpu(cpu, cfg->domain))
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1217
		if (!cpumask_test_cpu(cpu, cfg->domain))
1218
			per_cpu(vector_irq, cpu)[vector] = -1;
1219
	}
1220
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1221
}
1222

1223
static struct irq_chip ioapic_chip;
1224
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1225

1226 1227 1228
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1229

1230
#ifdef CONFIG_X86_32
1231 1232
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1233
	int apic, idx, pin;
1234

T
Thomas Gleixner 已提交
1235 1236 1237 1238 1239 1240 1241 1242
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1243 1244
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1245
	return 0;
1246
}
1247 1248 1249
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1250
	return 1;
1251 1252
}
#endif
1253

1254
static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
L
Linus Torvalds 已提交
1255
{
Y
Yinghai Lu 已提交
1256

1257
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1258
	    trigger == IOAPIC_LEVEL)
1259
		irq_set_status_flags(irq, IRQ_LEVEL);
1260
	else
1261
		irq_clear_status_flags(irq, IRQ_LEVEL);
1262

1263
	if (irq_remapped(get_irq_chip_data(irq))) {
1264
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1265 1266 1267 1268 1269 1270 1271 1272 1273
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1274

1275 1276
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1277
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1278 1279
					      handle_fasteoi_irq,
					      "fasteoi");
1280
	else
1281
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1282
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1283 1284
}

1285 1286 1287 1288
static int setup_ioapic_entry(int apic_id, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1289
{
1290 1291 1292 1293 1294
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1295
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1296
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1297 1298 1299 1300 1301 1302
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1303
			panic("No mapping iommu for ioapic %d\n", apic_id);
1304 1305 1306

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1307
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1308

1309
		prepare_irte(&irte, vector, destination);
1310

1311 1312 1313
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1314 1315 1316 1317 1318 1319
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1320 1321 1322 1323 1324
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1325
	} else {
1326 1327
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1328
		entry->dest = destination;
1329
		entry->vector = vector;
1330
	}
1331

1332
	entry->mask = 0;				/* enable IRQ */
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

1344 1345
static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
			     struct irq_cfg *cfg, int trigger, int polarity)
1346
{
L
Linus Torvalds 已提交
1347
	struct IO_APIC_route_entry entry;
1348
	unsigned int dest;
1349 1350 1351

	if (!IO_APIC_IRQ(irq))
		return;
1352 1353 1354 1355 1356
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1357
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1358 1359
		apic->vector_allocation_domain(0, cfg->domain);

1360
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1361 1362
		return;

1363
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1364 1365 1366 1367

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1368
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1369 1370 1371
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1372
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1373
			       dest, trigger, polarity, cfg->vector, pin)) {
1374
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1375
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1376
		__clear_irq_vector(irq, cfg);
1377 1378 1379
		return;
	}

1380
	ioapic_register_intr(irq, trigger);
1381
	if (irq < legacy_pic->nr_legacy_irqs)
1382
		legacy_pic->mask(irq);
1383

I
Ingo Molnar 已提交
1384
	ioapic_write_entry(apic_id, pin, entry);
1385 1386
}

1387 1388 1389 1390
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
static bool __init io_apic_pin_not_connected(int idx, int apic_id, int pin)
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
		    mp_ioapics[apic_id].apicid, pin);
	return true;
}

1401
static void __init __io_apic_setup_irqs(unsigned int apic_id)
1402
{
1403 1404
	int idx, node = cpu_to_node(0);
	unsigned int pin, irq;
1405
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1406

1407 1408
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
1409
		if (io_apic_pin_not_connected(idx, apic_id, pin))
1410
			continue;
1411

1412
		irq = pin_2_irq(idx, apic_id, pin);
1413

E
Eric W. Biederman 已提交
1414 1415 1416
		if ((apic_id > 0) && (irq > 16))
			continue;

1417 1418 1419 1420 1421 1422 1423
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1424

1425 1426
		cfg = alloc_irq_and_cfg_at(irq, node);
		if (!cfg)
1427
			continue;
1428

1429
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1430 1431 1432 1433
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1434 1435
		setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
				  irq_polarity(idx));
L
Linus Torvalds 已提交
1436 1437 1438
	}
}

1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
static void __init setup_IO_APIC_irqs(void)
{
	unsigned int apic_id;

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
		__io_apic_setup_irqs(apic_id);
}

Y
Yinghai Lu 已提交
1449 1450 1451 1452 1453 1454 1455
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1456
	int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
Y
Yinghai Lu 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	struct irq_cfg *cfg;

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
1472 1473 1474

	/* Only handle the non legacy irqs on secondary ioapics */
	if (apic_id == 0 || irq < NR_IRQS_LEGACY)
Y
Yinghai Lu 已提交
1475
		return;
1476

1477 1478
	cfg = alloc_irq_and_cfg_at(irq, node);
	if (!cfg)
Y
Yinghai Lu 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
		return;

	add_pin_to_irq_node(cfg, node, apic_id, pin);

	if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[apic_id].apicid, pin);
		return;
	}
	set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);

1490
	setup_ioapic_irq(apic_id, pin, irq, cfg,
Y
Yinghai Lu 已提交
1491 1492 1493
			irq_trigger(idx), irq_polarity(idx));
}

L
Linus Torvalds 已提交
1494
/*
1495
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1496
 */
I
Ingo Molnar 已提交
1497
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1498
					int vector)
L
Linus Torvalds 已提交
1499 1500 1501
{
	struct IO_APIC_route_entry entry;

1502 1503 1504
	if (intr_remapping_enabled)
		return;

1505
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1506 1507 1508 1509 1510

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1511
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1512
	entry.mask = 0;			/* don't mask IRQ for edge */
1513
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1514
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1515 1516 1517 1518 1519 1520
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1521
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1522
	 */
1523
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1524 1525 1526 1527

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1528
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1529 1530
}

1531 1532

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1533 1534 1535 1536 1537 1538 1539
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1540
	struct irq_cfg *cfg;
1541
	unsigned int irq;
L
Linus Torvalds 已提交
1542

1543
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1544 1545
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1546
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1547 1548 1549 1550 1551 1552 1553 1554 1555

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1556
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1557 1558 1559 1560
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1561 1562
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1563
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1564

1565
	printk("\n");
1566
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1567 1568 1569 1570 1571
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1572
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1601
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1602
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1603 1604 1605 1606

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1607
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1608

1609 1610 1611 1612
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1627
	for_each_active_irq(irq) {
1628 1629
		struct irq_pin_list *entry;

T
Thomas Gleixner 已提交
1630
		cfg = get_irq_chip_data(irq);
1631 1632
		if (!cfg)
			continue;
1633
		entry = cfg->irq_2_pin;
1634
		if (!entry)
L
Linus Torvalds 已提交
1635
			continue;
1636
		printk(KERN_DEBUG "IRQ%d ", irq);
1637
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1638 1639 1640 1641 1642 1643 1644 1645 1646
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1647
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1648
{
1649
	int i;
L
Linus Torvalds 已提交
1650

1651 1652 1653 1654 1655 1656
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1657 1658
}

1659
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1660
{
1661
	unsigned int i, v, ver, maxlvt;
1662
	u64 icr;
L
Linus Torvalds 已提交
1663

1664
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1665
		smp_processor_id(), hard_smp_processor_id());
1666
	v = apic_read(APIC_ID);
1667
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1668 1669 1670
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1671
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1672 1673 1674 1675

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1676
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1677 1678 1679 1680 1681
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1682 1683 1684 1685
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1686 1687 1688 1689 1690 1691 1692 1693 1694
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1695 1696
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1697 1698 1699 1700
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1701 1702 1703 1704
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1705
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1706
	printk(KERN_DEBUG "... APIC TMR field:\n");
1707
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1708
	printk(KERN_DEBUG "... APIC IRR field:\n");
1709
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1710

1711 1712
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1713
			apic_write(APIC_ESR, 0);
1714

L
Linus Torvalds 已提交
1715 1716 1717 1718
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1719
	icr = apic_icr_read();
1720 1721
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1758 1759 1760
	printk("\n");
}

1761
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1762
{
1763 1764
	int cpu;

1765 1766 1767
	if (!maxcpu)
		return;

1768
	preempt_disable();
1769 1770 1771
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1772
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1773
	}
1774
	preempt_enable();
L
Linus Torvalds 已提交
1775 1776
}

1777
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1778 1779 1780 1781
{
	unsigned int v;
	unsigned long flags;

1782
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1783 1784 1785 1786
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1787
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1788 1789 1790 1791 1792 1793 1794

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1795 1796
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1797
	v = inb(0xa0) << 8 | inb(0x20);
1798 1799
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1800

1801
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1802 1803 1804 1805 1806 1807 1808

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1827
{
1828 1829 1830
	if (apic_verbosity == APIC_QUIET)
		return 0;

1831
	print_PIC();
1832 1833

	/* don't print out if apic is not there */
1834
	if (!cpu_has_apic && !apic_from_smp_config())
1835 1836
		return 0;

1837
	print_local_APICs(show_lapic);
1838 1839 1840 1841 1842
	print_IO_APIC();

	return 0;
}

1843
fs_initcall(print_ICs);
1844

L
Linus Torvalds 已提交
1845

Y
Yinghai Lu 已提交
1846 1847 1848
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1849
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1850
{
1851
	int i8259_apic, i8259_pin;
1852
	int apic;
1853

1854
	if (!legacy_pic->nr_legacy_irqs)
1855 1856
		return;

1857
	for(apic = 0; apic < nr_ioapics; apic++) {
1858 1859
		int pin;
		/* See if any of the pins is in ExtINT mode */
1860
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1861
			struct IO_APIC_route_entry entry;
1862
			entry = ioapic_read_entry(apic, pin);
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1911
	if (!legacy_pic->nr_legacy_irqs)
1912 1913
		return;

1914
	/*
1915
	 * If the i8259 is routed through an IOAPIC
1916
	 * Put that IOAPIC in virtual wire mode
1917
	 * so legacy interrupts can be delivered.
1918 1919 1920 1921 1922
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1923
	 */
1924
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1925 1926 1927 1928 1929 1930 1931 1932 1933
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1934
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1935
		entry.vector          = 0;
1936
		entry.dest            = read_apic_id();
1937 1938 1939 1940

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1941
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1942
	}
1943

1944 1945 1946
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1947
	if (cpu_has_apic || apic_from_smp_config())
1948 1949
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1950 1951
}

1952
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1953 1954 1955 1956 1957 1958
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1959
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1960 1961 1962
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
1963
	int apic_id;
L
Linus Torvalds 已提交
1964 1965 1966 1967 1968 1969 1970 1971
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1972
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1973 1974 1975 1976

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
1977
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
1978 1979

		/* Read the register 0 value */
1980
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
1981
		reg_00.raw = io_apic_read(apic_id, 0);
1982
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1983

I
Ingo Molnar 已提交
1984
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
1985

I
Ingo Molnar 已提交
1986
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1987
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
1988
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
1989 1990
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
1991
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1992 1993 1994 1995 1996 1997 1998
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1999
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2000
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2001
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2002
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2003 2004 2005 2006 2007 2008 2009 2010
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2011
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2012 2013
		} else {
			physid_mask_t tmp;
2014
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2015 2016
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2017
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2018 2019 2020 2021 2022 2023 2024
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2025
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2026
			for (i = 0; i < mp_irq_entries; i++)
2027 2028
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2029
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2030 2031

		/*
2032 2033
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2034
		 */
2035 2036 2037
		if (mp_ioapics[apic_id].apicid == reg_00.bits.ID)
			continue;

L
Linus Torvalds 已提交
2038 2039
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2040
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2041

I
Ingo Molnar 已提交
2042
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2043
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2044
		io_apic_write(apic_id, 0, reg_00.raw);
2045
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2046 2047 2048 2049

		/*
		 * Sanity check
		 */
2050
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2051
		reg_00.raw = io_apic_read(apic_id, 0);
2052
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2053
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2054 2055 2056 2057 2058
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2074
#endif
L
Linus Torvalds 已提交
2075

2076
int no_timer_check __initdata;
2077 2078 2079 2080 2081 2082 2083 2084

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2085 2086 2087 2088 2089 2090 2091 2092
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2093
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2094 2095
{
	unsigned long t1 = jiffies;
2096
	unsigned long flags;
L
Linus Torvalds 已提交
2097

2098 2099 2100
	if (no_timer_check)
		return 1;

2101
	local_save_flags(flags);
L
Linus Torvalds 已提交
2102 2103 2104
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2105
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2106 2107 2108 2109 2110 2111 2112 2113

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2114 2115

	/* jiffies wrap? */
2116
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2143

2144
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2145
{
2146
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2147 2148
	unsigned long flags;

2149
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2150
	if (irq < legacy_pic->nr_legacy_irqs) {
2151
		legacy_pic->mask(irq);
2152
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2153 2154
			was_pending = 1;
	}
2155
	__unmask_ioapic(data->chip_data);
2156
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2157 2158 2159 2160

	return was_pending;
}

2161
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2162
{
2163
	struct irq_cfg *cfg = data->chip_data;
2164 2165
	unsigned long flags;

2166
	raw_spin_lock_irqsave(&vector_lock, flags);
2167
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2168
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2169 2170 2171

	return 1;
}
2172

2173 2174 2175 2176 2177 2178 2179 2180
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2181

2182
#ifdef CONFIG_SMP
2183
void send_cleanup_vector(struct irq_cfg *cfg)
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2199
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2200 2201 2202 2203 2204
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2205
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2206 2207 2208 2209 2210 2211 2212 2213
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
2214
		if (!irq_remapped(cfg))
2215 2216 2217 2218 2219 2220 2221 2222 2223
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2224
 * Either sets data->affinity to a valid value, and returns
2225
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2226
 * leaves data->affinity untouched.
2227
 */
2228 2229
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2230
{
2231
	struct irq_cfg *cfg = data->chip_data;
2232 2233

	if (!cpumask_intersects(mask, cpu_online_mask))
2234
		return -1;
2235

2236
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2237
		return -1;
2238

2239
	cpumask_copy(data->affinity, mask);
2240

2241
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2242
	return 0;
2243 2244
}

2245
static int
2246 2247
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2248
{
2249
	unsigned int dest, irq = data->irq;
2250
	unsigned long flags;
2251
	int ret;
2252

2253
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2254
	ret = __ioapic_set_affinity(data, mask, &dest);
2255
	if (!ret) {
2256 2257
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2258
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2259
	}
2260
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2261
	return ret;
2262 2263
}

2264
#ifdef CONFIG_INTR_REMAP
2265

2266 2267 2268
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2269 2270
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2271
 *
2272 2273 2274 2275
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2276
 */
2277
static int
2278 2279
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2280
{
2281 2282
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
2283
	struct irte irte;
2284

2285
	if (!cpumask_intersects(mask, cpu_online_mask))
2286
		return -EINVAL;
2287

2288
	if (get_irte(irq, &irte))
2289
		return -EBUSY;
2290

Y
Yinghai Lu 已提交
2291
	if (assign_irq_vector(irq, cfg, mask))
2292
		return -EBUSY;
2293

2294
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2295 2296 2297 2298 2299 2300 2301 2302 2303

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2304 2305
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2306

2307
	cpumask_copy(data->affinity, mask);
2308
	return 0;
2309 2310
}

2311
#else
2312 2313 2314
static inline int
ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		       bool force)
2315
{
2316
	return 0;
2317
}
2318 2319 2320 2321 2322
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2323

2324 2325 2326 2327 2328 2329 2330
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2331
		unsigned int irr;
2332 2333
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2334
		irq = __this_cpu_read(vector_irq[vector]);
2335

2336 2337 2338
		if (irq == -1)
			continue;

2339 2340 2341 2342 2343
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2344
		raw_spin_lock(&desc->lock);
2345

2346 2347 2348 2349 2350 2351 2352
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2353
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2354 2355
			goto unlock;

2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
T
Tejun Heo 已提交
2368
		__this_cpu_write(vector_irq[vector], -1);
2369
unlock:
2370
		raw_spin_unlock(&desc->lock);
2371 2372 2373 2374 2375
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2376
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2377
{
2378
	unsigned me;
2379

2380
	if (likely(!cfg->move_in_progress))
2381 2382 2383
		return;

	me = smp_processor_id();
2384

2385
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2386
		send_cleanup_vector(cfg);
2387
}
2388

T
Thomas Gleixner 已提交
2389
static void irq_complete_move(struct irq_cfg *cfg)
2390
{
T
Thomas Gleixner 已提交
2391
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2392 2393 2394 2395
}

void irq_force_complete_move(int irq)
{
T
Thomas Gleixner 已提交
2396
	struct irq_cfg *cfg = get_irq_chip_data(irq);
2397

2398 2399 2400
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2401
	__irq_complete_move(cfg, cfg->vector);
2402
}
2403
#else
T
Thomas Gleixner 已提交
2404
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2405
#endif
Y
Yinghai Lu 已提交
2406

2407
static void ack_apic_edge(struct irq_data *data)
2408
{
2409 2410
	irq_complete_move(data->chip_data);
	move_native_irq(data->irq);
2411 2412 2413
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2414 2415
atomic_t irq_mis_count;

2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
T
Thomas Gleixner 已提交
2432
static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2433 2434
{
	struct irq_pin_list *entry;
T
Thomas Gleixner 已提交
2435
	unsigned long flags;
2436

T
Thomas Gleixner 已提交
2437
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2438
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2439 2440 2441 2442 2443 2444 2445
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
2446
			if (irq_remapped(cfg))
2447 2448 2449 2450 2451 2452 2453
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2454
	}
2455
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2456 2457
}

2458
static void ack_apic_level(struct irq_data *data)
2459
{
2460 2461
	struct irq_cfg *cfg = data->chip_data;
	int i, do_unmask_irq = 0, irq = data->irq;
Y
Yinghai Lu 已提交
2462
	unsigned long v;
2463

T
Thomas Gleixner 已提交
2464
	irq_complete_move(cfg);
2465
#ifdef CONFIG_GENERIC_PENDING_IRQ
2466
	/* If we are moving the irq we need to mask it */
2467
	if (unlikely(irq_to_desc(irq)->status & IRQ_MOVE_PENDING)) {
2468
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2469
		mask_ioapic(cfg);
2470
	}
2471 2472
#endif

Y
Yinghai Lu 已提交
2473
	/*
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2504
	 */
Y
Yinghai Lu 已提交
2505
	i = cfg->vector;
Y
Yinghai Lu 已提交
2506 2507
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2508 2509 2510 2511 2512 2513
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2514 2515 2516 2517 2518 2519 2520
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2521 2522 2523
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2524
		eoi_ioapic_irq(irq, cfg);
2525 2526
	}

2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2555
		if (!io_apic_level_ack_pending(cfg))
2556
			move_masked_irq(irq);
T
Thomas Gleixner 已提交
2557
		unmask_ioapic(cfg);
2558
	}
Y
Yinghai Lu 已提交
2559
}
2560

2561
#ifdef CONFIG_INTR_REMAP
2562
static void ir_ack_apic_edge(struct irq_data *data)
2563
{
2564
	ack_APIC_irq();
2565 2566
}

2567
static void ir_ack_apic_level(struct irq_data *data)
2568
{
2569
	ack_APIC_irq();
2570
	eoi_ioapic_irq(data->irq, data->chip_data);
2571 2572 2573
}
#endif /* CONFIG_INTR_REMAP */

2574
static struct irq_chip ioapic_chip __read_mostly = {
2575 2576 2577 2578 2579 2580
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2581
#ifdef CONFIG_SMP
2582
	.irq_set_affinity	= ioapic_set_affinity,
2583
#endif
2584
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2585 2586
};

2587
static struct irq_chip ir_ioapic_chip __read_mostly = {
2588 2589 2590 2591
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2592
#ifdef CONFIG_INTR_REMAP
2593 2594
	.irq_ack		= ir_ack_apic_edge,
	.irq_eoi		= ir_ack_apic_level,
2595
#ifdef CONFIG_SMP
2596
	.irq_set_affinity	= ir_ioapic_set_affinity,
2597
#endif
2598
#endif
2599
	.irq_retrigger		= ioapic_retrigger_irq,
2600
};
L
Linus Torvalds 已提交
2601 2602 2603

static inline void init_IO_APIC_traps(void)
{
2604
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2605
	unsigned int irq;
L
Linus Torvalds 已提交
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
T
Thomas Gleixner 已提交
2618 2619
	for_each_active_irq(irq) {
		cfg = get_irq_chip_data(irq);
2620
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2621 2622 2623 2624 2625
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2626 2627
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2628
			else
L
Linus Torvalds 已提交
2629
				/* Strange. Oh, well.. */
T
Thomas Gleixner 已提交
2630
				set_irq_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2631 2632 2633 2634
		}
	}
}

2635 2636 2637
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2638

2639
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2640 2641 2642 2643
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2644
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2645 2646
}

2647
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2648
{
2649
	unsigned long v;
L
Linus Torvalds 已提交
2650

2651
	v = apic_read(APIC_LVT0);
2652
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2653
}
L
Linus Torvalds 已提交
2654

2655
static void ack_lapic_irq(struct irq_data *data)
2656 2657 2658 2659
{
	ack_APIC_irq();
}

2660
static struct irq_chip lapic_chip __read_mostly = {
2661
	.name		= "local-APIC",
2662 2663 2664
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2665 2666
};

2667
static void lapic_register_intr(int irq)
2668
{
2669
	irq_clear_status_flags(irq, IRQ_LEVEL);
2670 2671 2672 2673
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

L
Linus Torvalds 已提交
2674 2675 2676 2677 2678 2679 2680
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2681
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2682
{
2683
	int apic, pin, i;
L
Linus Torvalds 已提交
2684 2685 2686
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2687
	pin  = find_isa_irq_pin(8, mp_INT);
2688 2689 2690 2691
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2692
	apic = find_isa_irq_apic(8, mp_INT);
2693 2694
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2695
		return;
2696
	}
L
Linus Torvalds 已提交
2697

2698
	entry0 = ioapic_read_entry(apic, pin);
2699
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2700 2701 2702 2703 2704

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2705
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2706 2707 2708 2709 2710
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2711
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2728
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2729

2730
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2731 2732
}

Y
Yinghai Lu 已提交
2733
static int disable_timer_pin_1 __initdata;
2734
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2735
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2736 2737 2738 2739
{
	disable_timer_pin_1 = 1;
	return 0;
}
2740
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2741 2742 2743

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2744 2745 2746 2747 2748
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2749 2750
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2751
 */
2752
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2753
{
2754
	struct irq_cfg *cfg = get_irq_chip_data(0);
2755
	int node = cpu_to_node(0);
2756
	int apic1, pin1, apic2, pin2;
2757
	unsigned long flags;
2758
	int no_pin1 = 0;
2759 2760

	local_irq_save(flags);
2761

L
Linus Torvalds 已提交
2762 2763 2764
	/*
	 * get/set the timer IRQ vector:
	 */
2765
	legacy_pic->mask(0);
2766
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2767 2768

	/*
2769 2770 2771 2772 2773 2774 2775
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2776
	 */
2777
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2778
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2779

2780 2781 2782 2783
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2784

2785 2786
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2787
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2788

2789 2790 2791 2792 2793 2794 2795 2796
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2797 2798
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2799 2800 2801 2802 2803 2804 2805 2806
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2807 2808 2809 2810
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2811
		if (no_pin1) {
2812
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2813
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2814
		} else {
2815
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2816 2817 2818 2819 2820 2821 2822
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2823
				unmask_ioapic(cfg);
2824
		}
L
Linus Torvalds 已提交
2825
		if (timer_irq_works()) {
2826 2827
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2828
			goto out;
L
Linus Torvalds 已提交
2829
		}
2830 2831
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2832
		local_irq_disable();
2833
		clear_IO_APIC_pin(apic1, pin1);
2834
		if (!no_pin1)
2835 2836
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2837

2838 2839 2840 2841
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2842 2843 2844
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2845
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2846
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2847
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2848
		if (timer_irq_works()) {
2849
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2850
			timer_through_8259 = 1;
2851
			goto out;
L
Linus Torvalds 已提交
2852 2853 2854 2855
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2856
		local_irq_disable();
2857
		legacy_pic->mask(0);
2858
		clear_IO_APIC_pin(apic2, pin2);
2859
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2860 2861
	}

2862 2863
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2864

2865
	lapic_register_intr(0);
2866
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2867
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2868 2869

	if (timer_irq_works()) {
2870
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2871
		goto out;
L
Linus Torvalds 已提交
2872
	}
Y
Yinghai Lu 已提交
2873
	local_irq_disable();
2874
	legacy_pic->mask(0);
2875
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2876
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2877

2878 2879
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2880

2881 2882
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2883
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2884 2885 2886 2887

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2888
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2889
		goto out;
L
Linus Torvalds 已提交
2890
	}
Y
Yinghai Lu 已提交
2891
	local_irq_disable();
2892
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2893
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2894
		"report.  Then try booting with the 'noapic' option.\n");
2895 2896
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2897 2898 2899
}

/*
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2915
 */
2916
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2917 2918 2919

void __init setup_IO_APIC(void)
{
2920 2921 2922 2923

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2924
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2925

2926
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2927
	/*
2928 2929
         * Set up IO-APIC IRQ routing.
         */
2930 2931
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2932 2933 2934
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2935
	if (legacy_pic->nr_legacy_irqs)
2936
		check_timer();
L
Linus Torvalds 已提交
2937 2938 2939
}

/*
2940 2941
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2942
 */
2943

L
Linus Torvalds 已提交
2944 2945
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2946 2947 2948
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2949 2950 2951 2952 2953 2954 2955 2956
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
2957
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
2958

2959
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
2960 2961 2962 2963
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
2964

L
Linus Torvalds 已提交
2965 2966
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
2967 2968
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
2980

L
Linus Torvalds 已提交
2981 2982 2983
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

2984
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2985
	reg_00.raw = io_apic_read(dev->id, 0);
2986 2987
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
2988 2989
		io_apic_write(dev->id, 0, reg_00.raw);
	}
2990
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2991
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2992
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
2993 2994 2995 2996 2997

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
2998
	.name = "ioapic",
L
Linus Torvalds 已提交
2999 3000 3001 3002 3003 3004
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3005 3006
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3007 3008 3009 3010 3011

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3012
	for (i = 0; i < nr_ioapics; i++ ) {
3013
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3014
			* sizeof(struct IO_APIC_route_entry);
3015
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3016 3017 3018 3019 3020
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3021
		dev->id = i;
L
Linus Torvalds 已提交
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3037
/*
3038
 * Dynamic irq allocate and deallocation
3039
 */
3040
unsigned int create_irq_nr(unsigned int from, int node)
3041
{
3042
	struct irq_cfg *cfg;
3043
	unsigned long flags;
3044 3045
	unsigned int ret = 0;
	int irq;
3046

3047 3048
	if (from < nr_irqs_gsi)
		from = nr_irqs_gsi;
3049

3050 3051 3052 3053 3054 3055 3056
	irq = alloc_irq_from(from, node);
	if (irq < 0)
		return 0;
	cfg = alloc_irq_cfg(irq, node);
	if (!cfg) {
		free_irq_at(irq, NULL);
		return 0;
3057
	}
3058

3059 3060 3061 3062
	raw_spin_lock_irqsave(&vector_lock, flags);
	if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
		ret = irq;
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3063

3064 3065 3066 3067 3068 3069 3070
	if (ret) {
		set_irq_chip_data(irq, cfg);
		irq_clear_status_flags(irq, IRQ_NOREQUEST);
	} else {
		free_irq_at(irq, cfg);
	}
	return ret;
3071 3072
}

Y
Yinghai Lu 已提交
3073 3074
int create_irq(void)
{
3075
	int node = cpu_to_node(0);
3076
	unsigned int irq_want;
3077 3078
	int irq;

3079
	irq_want = nr_irqs_gsi;
3080
	irq = create_irq_nr(irq_want, node);
3081 3082 3083 3084 3085

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3086 3087
}

3088 3089
void destroy_irq(unsigned int irq)
{
3090
	struct irq_cfg *cfg = get_irq_chip_data(irq);
3091 3092
	unsigned long flags;

3093
	irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3094

3095
	if (irq_remapped(cfg))
3096
		free_irte(irq);
3097
	raw_spin_lock_irqsave(&vector_lock, flags);
3098
	__clear_irq_vector(irq, cfg);
3099
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3100
	free_irq_at(irq, cfg);
3101 3102
}

3103
/*
S
Simon Arlott 已提交
3104
 * MSI message composition
3105 3106
 */
#ifdef CONFIG_PCI_MSI
3107 3108
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3109
{
3110 3111
	struct irq_cfg *cfg;
	int err;
3112 3113
	unsigned dest;

J
Jan Beulich 已提交
3114 3115 3116
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3117
	cfg = irq_cfg(irq);
3118
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3119 3120
	if (err)
		return err;
3121

3122
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3123

3124
	if (irq_remapped(get_irq_chip_data(irq))) {
3125 3126 3127 3128 3129 3130 3131
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3132
		prepare_irte(&irte, cfg->vector, dest);
3133

3134
		/* Set source-id of interrupt request */
3135 3136 3137 3138
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3139

3140 3141 3142 3143 3144 3145 3146 3147
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3148
	} else {
3149 3150 3151 3152 3153 3154
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3155 3156
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3157
			((apic->irq_dest_mode == 0) ?
3158 3159
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3160
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3161 3162 3163
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3164

3165 3166 3167
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3168
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3169 3170 3171 3172
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3173
	return err;
3174 3175
}

3176
#ifdef CONFIG_SMP
3177 3178
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3179
{
3180
	struct irq_cfg *cfg = data->chip_data;
3181 3182 3183
	struct msi_msg msg;
	unsigned int dest;

3184
	if (__ioapic_set_affinity(data, mask, &dest))
3185
		return -1;
3186

3187
	__get_cached_msi_msg(data->msi_desc, &msg);
3188 3189

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3190
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3191 3192 3193
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3194
	__write_msi_msg(data->msi_desc, &msg);
3195 3196

	return 0;
3197
}
3198 3199 3200 3201 3202
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3203
static int
3204 3205
ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
3206
{
3207 3208
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3209 3210 3211
	struct irte irte;

	if (get_irte(irq, &irte))
3212
		return -1;
3213

3214
	if (__ioapic_set_affinity(data, mask, &dest))
3215
		return -1;
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3230 3231
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3232 3233

	return 0;
3234
}
Y
Yinghai Lu 已提交
3235

3236
#endif
3237
#endif /* CONFIG_SMP */
3238

3239 3240 3241 3242 3243
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3244 3245 3246 3247
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
3248
#ifdef CONFIG_SMP
3249
	.irq_set_affinity	= msi_set_affinity,
3250
#endif
3251
	.irq_retrigger		= ioapic_retrigger_irq,
3252 3253
};

3254
static struct irq_chip msi_ir_chip = {
3255 3256 3257
	.name			= "IR-PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
3258
#ifdef CONFIG_INTR_REMAP
3259
	.irq_ack		= ir_ack_apic_edge,
3260
#ifdef CONFIG_SMP
3261
	.irq_set_affinity	= ir_msi_set_affinity,
3262
#endif
3263
#endif
3264
	.irq_retrigger		= ioapic_retrigger_irq,
3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3288
		       pci_name(dev));
3289 3290 3291 3292
		return -ENOSPC;
	}
	return index;
}
3293

Y
Yinghai Lu 已提交
3294
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3295 3296
{
	struct msi_msg msg;
3297
	int ret;
3298

3299
	ret = msi_compose_msg(dev, irq, &msg, -1);
3300 3301 3302
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3303
	set_irq_msi(irq, msidesc);
3304 3305
	write_msi_msg(irq, &msg);

3306
	if (irq_remapped(get_irq_chip_data(irq))) {
3307
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3308 3309 3310
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3311

Y
Yinghai Lu 已提交
3312 3313
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3314 3315 3316
	return 0;
}

S
Stefano Stabellini 已提交
3317
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3318
{
3319 3320
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3321
	struct msi_desc *msidesc;
3322
	struct intel_iommu *iommu = NULL;
3323

3324 3325 3326 3327
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3328
	node = dev_to_node(&dev->dev);
3329
	irq_want = nr_irqs_gsi;
3330
	sub_handle = 0;
3331
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3332
		irq = create_irq_nr(irq_want, node);
3333 3334
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3335
		irq_want = irq + 1;
3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3363
		ret = setup_msi_irq(dev, msidesc, irq);
3364 3365 3366 3367 3368
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3369 3370

error:
3371 3372
	destroy_irq(irq);
	return ret;
3373 3374
}

S
Stefano Stabellini 已提交
3375
void native_teardown_msi_irq(unsigned int irq)
3376
{
3377
	destroy_irq(irq);
3378 3379
}

3380
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3381
#ifdef CONFIG_SMP
3382 3383 3384
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3385
{
3386 3387
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3388 3389
	struct msi_msg msg;

3390
	if (__ioapic_set_affinity(data, mask, &dest))
3391
		return -1;
3392 3393 3394 3395 3396 3397 3398

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3399
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3400 3401

	dmar_msi_write(irq, &msg);
3402 3403

	return 0;
3404
}
Y
Yinghai Lu 已提交
3405

3406 3407
#endif /* CONFIG_SMP */

3408
static struct irq_chip dmar_msi_type = {
3409 3410 3411 3412
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
3413
#ifdef CONFIG_SMP
3414
	.irq_set_affinity	= dmar_msi_set_affinity,
3415
#endif
3416
	.irq_retrigger		= ioapic_retrigger_irq,
3417 3418 3419 3420 3421 3422
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3423

3424
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3425 3426 3427 3428 3429 3430 3431 3432 3433
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3434 3435 3436
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3437 3438
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3439
{
3440
	struct irq_cfg *cfg = data->chip_data;
3441 3442 3443
	struct msi_msg msg;
	unsigned int dest;

3444
	if (__ioapic_set_affinity(data, mask, &dest))
3445
		return -1;
3446

3447
	hpet_msi_read(data->handler_data, &msg);
3448 3449 3450 3451 3452 3453

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3454
	hpet_msi_write(data->handler_data, &msg);
3455 3456

	return 0;
3457
}
Y
Yinghai Lu 已提交
3458

3459 3460
#endif /* CONFIG_SMP */

3461
static struct irq_chip ir_hpet_msi_type = {
3462 3463 3464
	.name			= "IR-HPET_MSI",
	.irq_unmask		= hpet_msi_unmask,
	.irq_mask		= hpet_msi_mask,
3465
#ifdef CONFIG_INTR_REMAP
3466
	.irq_ack		= ir_ack_apic_edge,
3467
#ifdef CONFIG_SMP
3468
	.irq_set_affinity	= ir_msi_set_affinity,
3469 3470
#endif
#endif
3471
	.irq_retrigger		= ioapic_retrigger_irq,
3472 3473
};

3474
static struct irq_chip hpet_msi_type = {
3475
	.name = "HPET_MSI",
3476 3477
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3478
	.irq_ack = ack_apic_edge,
3479
#ifdef CONFIG_SMP
3480
	.irq_set_affinity = hpet_msi_set_affinity,
3481
#endif
3482
	.irq_retrigger = ioapic_retrigger_irq,
3483 3484
};

3485
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3486 3487
{
	struct msi_msg msg;
3488
	int ret;
3489

3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3503 3504 3505
	if (ret < 0)
		return ret;

3506
	hpet_msi_write(get_irq_data(irq), &msg);
3507
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3508
	if (irq_remapped(get_irq_chip_data(irq)))
3509 3510 3511 3512 3513
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3514

3515 3516 3517 3518
	return 0;
}
#endif

3519
#endif /* CONFIG_PCI_MSI */
3520 3521 3522 3523 3524 3525 3526
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3527
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3528
{
3529 3530
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3531

3532
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3533
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3534

3535
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3536
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3537

3538
	write_ht_irq_msg(irq, &msg);
3539 3540
}

3541 3542
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3543
{
3544
	struct irq_cfg *cfg = data->chip_data;
3545 3546
	unsigned int dest;

3547
	if (__ioapic_set_affinity(data, mask, &dest))
3548
		return -1;
3549

3550
	target_ht_irq(data->irq, dest, cfg->vector);
3551
	return 0;
3552
}
Y
Yinghai Lu 已提交
3553

3554 3555
#endif

3556
static struct irq_chip ht_irq_chip = {
3557 3558 3559 3560
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
3561
#ifdef CONFIG_SMP
3562
	.irq_set_affinity	= ht_set_affinity,
3563
#endif
3564
	.irq_retrigger		= ioapic_retrigger_irq,
3565 3566 3567 3568
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3569 3570
	struct irq_cfg *cfg;
	int err;
3571

J
Jan Beulich 已提交
3572 3573 3574
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3575
	cfg = irq_cfg(irq);
3576
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3577
	if (!err) {
3578
		struct ht_irq_msg msg;
3579 3580
		unsigned dest;

3581 3582
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3583

3584
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3585

3586 3587
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3588
			HT_IRQ_LOW_DEST_ID(dest) |
3589
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3590
			((apic->irq_dest_mode == 0) ?
3591 3592 3593
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3594
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3595 3596 3597 3598
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3599
		write_ht_irq_msg(irq, &msg);
3600

3601 3602
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3603 3604

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3605
	}
3606
	return err;
3607 3608 3609
}
#endif /* CONFIG_HT_IRQ */

3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
int
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
		setup_ioapic_irq(attr->ioapic, attr->ioapic_pin, irq, cfg,
				 attr->trigger, attr->polarity);
	return ret;
}

3625 3626 3627 3628 3629
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3630
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3631
	reg_01.raw = io_apic_read(ioapic, 1);
3632
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3633

3634 3635 3636 3637 3638
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3639 3640
}

3641
static void __init probe_nr_irqs_gsi(void)
3642
{
3643
	int nr;
3644

3645
	nr = gsi_top + NR_IRQS_LEGACY;
3646
	if (nr > nr_irqs_gsi)
3647
		nr_irqs_gsi = nr;
3648 3649

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3650 3651
}

3652 3653 3654 3655 3656
int get_nr_irqs_gsi(void)
{
	return nr_irqs_gsi;
}

Y
Yinghai Lu 已提交
3657 3658 3659 3660 3661
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3662 3663
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3664

Y
Yinghai Lu 已提交
3665 3666 3667 3668 3669 3670 3671 3672
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3673 3674
		nr_irqs = nr;

3675
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3676 3677 3678
}
#endif

3679 3680
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3681 3682 3683 3684 3685
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3686
			    irq_attr->ioapic);
3687 3688 3689
		return -EINVAL;
	}

3690
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3691

3692
	return io_apic_setup_irq_pin(irq, node, irq_attr);
3693 3694
}

3695 3696
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3697
{
3698
	int ioapic, pin;
3699 3700 3701 3702 3703
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3704 3705
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3706 3707 3708 3709 3710 3711 3712
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3713
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3714 3715
}

3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3727

3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3738

3739
#ifdef CONFIG_X86_32
3740
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3741 3742 3743 3744 3745 3746 3747 3748
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3749 3750
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3751
	 * supports up to 16 on one shared APIC bus.
3752
	 *
L
Linus Torvalds 已提交
3753 3754 3755 3756 3757
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3758
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3759

3760
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3761
	reg_00.raw = io_apic_read(ioapic, 0);
3762
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3763 3764 3765 3766 3767 3768 3769 3770

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3771
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3772 3773
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3774
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3775 3776

		for (i = 0; i < get_physical_broadcast(); i++) {
3777
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3778 3779 3780 3781 3782 3783 3784 3785 3786 3787
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3788
	}
L
Linus Torvalds 已提交
3789

3790
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3791 3792 3793 3794 3795
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3796
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3797 3798
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3799
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3800 3801

		/* Sanity check */
3802 3803 3804 3805
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3806 3807 3808 3809 3810 3811 3812
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3813
#endif
L
Linus Torvalds 已提交
3814

3815
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3816 3817 3818 3819
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3820
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3821
	reg_01.raw = io_apic_read(ioapic, 1);
3822
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3823 3824 3825 3826

	return reg_01.bits.version;
}

3827
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3828
{
3829
	int ioapic, pin, idx;
3830 3831 3832 3833

	if (skip_ioapic_setup)
		return -1;

3834 3835
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3836 3837
		return -1;

3838 3839 3840 3841 3842 3843
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3844 3845
		return -1;

3846 3847
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3848 3849 3850
	return 0;
}

3851 3852 3853
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3854
 * so mask in all cases should simply be apic->target_cpus()
3855 3856 3857 3858
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3859
	int pin, ioapic, irq, irq_entry;
3860
	struct irq_desc *desc;
3861
	const struct cpumask *mask;
3862 3863 3864 3865

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
3866
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
3867 3868 3869 3870 3871
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
3872

E
Eric W. Biederman 已提交
3873 3874 3875
		if ((ioapic > 0) && (irq > 16))
			continue;

3876
		desc = irq_to_desc(irq);
3877

3878 3879 3880 3881 3882
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
3883
			mask = desc->irq_data.affinity;
3884 3885
		else
			mask = apic->target_cpus();
3886

3887
		if (intr_remapping_enabled)
3888
			ir_ioapic_set_affinity(&desc->irq_data, mask, false);
3889
		else
3890
			ioapic_set_affinity(&desc->irq_data, mask, false);
3891
	}
3892

3893 3894 3895
}
#endif

3896 3897 3898 3899
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3900
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

3916
	mem += sizeof(struct resource) * nr_ioapics;
3917

3918 3919 3920
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3921
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3922
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3923 3924 3925 3926 3927 3928 3929
	}

	ioapic_resources = res;

	return res;
}

3930
void __init ioapic_and_gsi_init(void)
3931 3932
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3933
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3934
	int i;
3935

3936
	ioapic_res = ioapic_setup_resources(nr_ioapics);
3937 3938
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
3939
			ioapic_phys = mp_ioapics[i].apicaddr;
3940
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3941 3942 3943 3944 3945 3946 3947 3948 3949
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3950
#endif
3951
		} else {
3952
#ifdef CONFIG_X86_32
3953
fake_ioapic_page:
3954
#endif
3955
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3956 3957 3958
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3959 3960 3961
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3962
		idx++;
3963

3964
		ioapic_res->start = ioapic_phys;
3965
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3966
		ioapic_res++;
3967
	}
3968 3969

	probe_nr_irqs_gsi();
3970 3971
}

3972
void __init ioapic_insert_resources(void)
3973 3974 3975 3976 3977
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3978
		if (nr_ioapics > 0)
3979 3980
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3981
		return;
3982 3983 3984 3985 3986 3987 3988
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3989

3990
int mp_find_ioapic(u32 gsi)
3991 3992 3993
{
	int i = 0;

3994 3995 3996
	if (nr_ioapics == 0)
		return -1;

3997 3998 3999 4000 4001 4002
	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4003

4004 4005 4006 4007
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

4008
int mp_find_ioapic_pin(int ioapic, u32 gsi)
4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4030 4031 4032
	return 0;
}

4033 4034 4035
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4036
	int entries;
4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4055
	entries = io_apic_get_redir_entries(idx);
4056
	mp_gsi_routing[idx].gsi_base = gsi_base;
4057 4058 4059 4060 4061 4062
	mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	nr_ioapic_registers[idx] = entries;
4063

4064 4065
	if (mp_gsi_routing[idx].gsi_end >= gsi_top)
		gsi_top = mp_gsi_routing[idx].gsi_end + 1;
4066 4067 4068 4069 4070 4071 4072 4073

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4074 4075 4076 4077

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4078
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4079 4080 4081

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4082 4083
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4084 4085 4086
#endif
	setup_local_APIC();

4087
	io_apic_setup_irq_pin(0, 0, &attr);
4088 4089
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
}