io_apic.c 101.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
76 77 78
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88 89 90
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

91
/* MP IRQ source entries */
92
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
93 94 95 96

/* # of MP IRQ source entries */
int mp_irq_entries;

97 98 99
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

100 101 102 103 104 105
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
106 107
int skip_ioapic_setup;

108 109 110 111 112 113 114 115 116
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

117
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
118 119
{
	/* disable IO-APIC */
120
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
121 122 123
	return 0;
}
early_param("noapic", parse_noapic);
124

125 126 127 128 129
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

130
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
131 132 133 134 135 136 137 138
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
139
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
140
#ifdef CONFIG_SPARSE_IRQ
141
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
142
#else
143
static struct irq_cfg irq_cfgx[NR_IRQS];
144
#endif
Y
Yinghai Lu 已提交
145

146 147 148 149 150 151
void __init io_apic_disable_legacy(void)
{
	nr_legacy_irqs = 0;
	nr_irqs_gsi = 0;
}

152
int __init arch_early_irq_init(void)
153
{
154 155 156
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
157
	int node;
158
	int i;
T
Thomas Gleixner 已提交
159

160 161
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
162
	node= cpu_to_node(boot_cpu_id);
163

164 165 166
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
167 168
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
169 170 171 172 173 174 175 176
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
		if (i < nr_legacy_irqs) {
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
177
	}
178 179

	return 0;
180
}
181

182
#ifdef CONFIG_SPARSE_IRQ
183
struct irq_cfg *irq_cfg(unsigned int irq)
184
{
185 186
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
187

188 189 190
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
191

192
	return cfg;
193
}
T
Thomas Gleixner 已提交
194

195
static struct irq_cfg *get_one_free_irq_cfg(int node)
196
{
197
	struct irq_cfg *cfg;
198

199
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
200
	if (cfg) {
201
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
202 203
			kfree(cfg);
			cfg = NULL;
204
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
205
							  GFP_ATOMIC, node)) {
206 207 208 209 210
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
211

212
	return cfg;
213 214
}

215
int arch_init_chip_data(struct irq_desc *desc, int node)
216
{
217
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
218

219 220
	cfg = desc->chip_data;
	if (!cfg) {
221
		desc->chip_data = get_one_free_irq_cfg(node);
222 223 224 225 226
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
227

228
	return 0;
229
}
230

231
/* for move_irq_desc */
232
static void
233
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
234
{
235 236 237 238 239 240
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
241

242
	entry = get_one_free_irq_2_pin(node);
243 244
	if (!entry)
		return;
245

246 247 248 249 250 251
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
252
		entry = get_one_free_irq_2_pin(node);
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
269

270 271
	tail->next = NULL;
	cfg->irq_2_pin = head;
272 273
}

274
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
275
{
276
	struct irq_pin_list *entry, *next;
277

278 279
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
280

281
	entry = old_cfg->irq_2_pin;
282

283 284 285 286 287 288
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
289 290
}

291
void arch_init_copy_chip_data(struct irq_desc *old_desc,
292
				 struct irq_desc *desc, int node)
293
{
294 295
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
296

297
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
298

299 300 301 302 303 304 305 306 307
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

308
	init_copy_irq_2_pin(old_cfg, cfg, node);
309
}
L
Linus Torvalds 已提交
310

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
332
/* end for move_irq_desc */
333

334
#else
335
struct irq_cfg *irq_cfg(unsigned int irq)
336 337
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
338
}
L
Linus Torvalds 已提交
339

340 341
#endif

L
Linus Torvalds 已提交
342 343 344 345
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
346 347
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
348 349 350 351 352
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
353
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
354 355
}

356 357 358 359 360 361
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
384
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
385 386 387

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
388 389 390
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
391
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
392 393 394 395 396
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
397
	for_each_irq_pin(entry, cfg->irq_2_pin) {
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

430 431 432 433 434 435
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
436 437
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
438
{
439 440
	union entry_union eu = {{0, 0}};

441
	eu.entry = e;
442 443
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
444 445
}

446
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
447 448 449 450
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
451 452 453 454 455 456 457 458 459 460 461 462 463
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

464 465 466 467 468 469
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
470 471 472 473 474
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
475 476
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
477
{
478
	struct irq_pin_list **last, *entry;
479

480 481 482
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
483
		if (entry->apic == apic && entry->pin == pin)
484
			return 0;
485
		last = &entry->next;
L
Linus Torvalds 已提交
486
	}
487

488
	entry = get_one_free_irq_2_pin(node);
489
	if (!entry) {
490 491 492
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
493
	}
L
Linus Torvalds 已提交
494 495
	entry->apic = apic;
	entry->pin = pin;
496

497
	*last = entry;
498 499 500 501 502 503 504
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
505 506 507 508 509
}

/*
 * Reroute an IRQ to a different pin.
 */
510
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
511 512
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
513
{
514
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
515

516
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
517 518 519
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
520
			/* every one is different, right? */
521
			return;
522
		}
L
Linus Torvalds 已提交
523
	}
524

525 526
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
527 528
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

544 545 546
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
547 548
{
	struct irq_pin_list *entry;
549

550 551 552 553 554 555 556 557 558 559 560 561 562 563
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
564
}
565

Y
Yinghai Lu 已提交
566
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
567
{
Y
Yinghai Lu 已提交
568
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
569
}
570

571
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
572
{
573 574 575 576 577 578
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
579
	readl(&io_apic->data);
L
Linus Torvalds 已提交
580 581
}

Y
Yinghai Lu 已提交
582
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
583
{
Y
Yinghai Lu 已提交
584
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
585
}
L
Linus Torvalds 已提交
586

Y
Yinghai Lu 已提交
587
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
588
{
Y
Yinghai Lu 已提交
589
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
590 591
	unsigned long flags;

Y
Yinghai Lu 已提交
592 593
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
594
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
595
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
596 597 598
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
599
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
600
{
Y
Yinghai Lu 已提交
601
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
602 603 604
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
605
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
606 607 608
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
622 623 624
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
625

L
Linus Torvalds 已提交
626
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
627
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
628 629 630 631 632
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
633
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
634 635
}

636
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
637 638 639 640 641 642 643 644
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

645
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
646 647 648 649 650 651
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
652 653 654
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
681 682
#endif /* CONFIG_X86_32 */

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
710 711

/*
712
 * Saves all the IO-APIC RTE's
713
 */
714
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
715 716 717
{
	int apic, pin;

718 719
	if (!ioapic_entries)
		return -ENOMEM;
720 721

	for (apic = 0; apic < nr_ioapics; apic++) {
722 723
		if (!ioapic_entries[apic])
			return -ENOMEM;
724

725
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
726
			ioapic_entries[apic][pin] =
727
				ioapic_read_entry(apic, pin);
728
	}
729

730 731 732
	return 0;
}

733 734 735 736
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
737 738 739
{
	int apic, pin;

740 741 742
	if (!ioapic_entries)
		return;

743
	for (apic = 0; apic < nr_ioapics; apic++) {
744
		if (!ioapic_entries[apic])
745
			break;
746

747 748 749
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

750
			entry = ioapic_entries[apic][pin];
751 752 753 754 755 756 757 758
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

759 760 761 762
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
763 764 765
{
	int apic, pin;

766 767 768
	if (!ioapic_entries)
		return -ENOMEM;

769
	for (apic = 0; apic < nr_ioapics; apic++) {
770 771 772
		if (!ioapic_entries[apic])
			return -ENOMEM;

773 774
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
775
					ioapic_entries[apic][pin]);
776
	}
777
	return 0;
778 779
}

780 781 782 783 784 785 786 787
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
788
}
L
Linus Torvalds 已提交
789 790 791 792 793 794 795 796 797

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
798 799 800 801
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
802 803 804 805 806 807 808 809
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
810
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
811 812 813 814
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
815
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
816

A
Alexey Starikovskiy 已提交
817
		if (test_bit(lbus, mp_bus_not_pci) &&
818 819
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
820

821
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
822 823 824 825
	}
	return -1;
}

826 827 828 829 830
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
831
		int lbus = mp_irqs[i].srcbus;
832

A
Alexey Starikovskiy 已提交
833
		if (test_bit(lbus, mp_bus_not_pci) &&
834 835
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
836 837 838 839
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
840
		for(apic = 0; apic < nr_ioapics; apic++) {
841
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
842 843 844 845 846 847 848
				return apic;
		}
	}

	return -1;
}

849
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
850 851 852 853 854
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
855
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
856 857 858 859 860 861 862
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
863

864
#endif
L
Linus Torvalds 已提交
865

A
Alexey Starikovskiy 已提交
866 867 868 869 870 871
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
872 873 874 875 876
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

877
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
878
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
879 880 881 882 883 884 885 886 887 888 889

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
890
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
891

892
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
893
{
894
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
895 896 897 898 899
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
900
	switch (mp_irqs[idx].irqflag & 3)
901
	{
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
930 931 932 933 934 935
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
936
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
937 938 939 940 941
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
942
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
943
	{
944 945 946 947 948
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
949
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
979
			break;
980
		case 1: /* edge */
L
Linus Torvalds 已提交
981
		{
982
			trigger = 0;
L
Linus Torvalds 已提交
983 984
			break;
		}
985
		case 2: /* reserved */
L
Linus Torvalds 已提交
986
		{
987 988
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
989 990
			break;
		}
991
		case 3: /* level */
L
Linus Torvalds 已提交
992
		{
993
			trigger = 1;
L
Linus Torvalds 已提交
994 995
			break;
		}
996
		default: /* invalid */
L
Linus Torvalds 已提交
997 998
		{
			printk(KERN_WARNING "broken BIOS!!\n");
999
			trigger = 0;
L
Linus Torvalds 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1016
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1017 1018 1019
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1020
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1021 1022 1023 1024

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1025
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1026 1027
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1028
	if (test_bit(bus, mp_bus_not_pci)) {
1029
		irq = mp_irqs[idx].srcbusirq;
1030
	} else {
A
Alexey Starikovskiy 已提交
1031 1032 1033 1034 1035 1036 1037
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1038
		/*
1039 1040
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1041 1042
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1043 1044
	}

1045
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1062 1063
#endif

L
Linus Torvalds 已提交
1064 1065 1066
	return irq;
}

1067 1068 1069 1070 1071
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1072
				struct io_apic_irq_attr *irq_attr)
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1102 1103 1104 1105
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1106 1107 1108 1109 1110 1111 1112
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1113 1114 1115 1116
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1117 1118 1119 1120 1121 1122 1123 1124
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1125 1126 1127 1128 1129 1130 1131
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1132

1133
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1134
{
1135 1136
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1137

1138 1139
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1140
{
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1152
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1153
	static int current_offset = VECTOR_OFFSET_START % 8;
1154
	unsigned int old_vector;
1155 1156
	int cpu, err;
	cpumask_var_t tmp_mask;
1157

1158
	if (cfg->move_in_progress)
1159
		return -EBUSY;
1160

1161 1162
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1163

1164 1165
	old_vector = cfg->vector;
	if (old_vector) {
1166 1167 1168 1169
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1170
			return 0;
1171
		}
1172
	}
1173

1174
	/* Only try and allocate irqs on cpus that are present */
1175 1176
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1177 1178
		int new_cpu;
		int vector, offset;
1179

1180
		apic->vector_allocation_domain(cpu, tmp_mask);
1181

1182 1183
		vector = current_vector;
		offset = current_offset;
1184
next:
1185 1186
		vector += 8;
		if (vector >= first_system_vector) {
1187
			/* If out of vectors on large boxen, must share them. */
1188
			offset = (offset + 1) % 8;
1189
			vector = FIRST_EXTERNAL_VECTOR + offset;
1190 1191 1192
		}
		if (unlikely(current_vector == vector))
			continue;
1193 1194

		if (test_bit(vector, used_vectors))
1195
			goto next;
1196

1197
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1198 1199 1200 1201 1202 1203 1204
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1205
			cpumask_copy(cfg->old_domain, cfg->domain);
1206
		}
1207
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1208 1209
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1210 1211 1212
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1213
	}
1214 1215
	free_cpumask_var(tmp_mask);
	return err;
1216 1217
}

1218
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1219 1220
{
	int err;
1221 1222 1223
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1224
	err = __assign_irq_vector(irq, cfg, mask);
1225
	spin_unlock_irqrestore(&vector_lock, flags);
1226 1227 1228
	return err;
}

Y
Yinghai Lu 已提交
1229
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1230 1231 1232 1233 1234 1235
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1236
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1237 1238 1239
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1240
	cpumask_clear(cfg->domain);
1241 1242 1243

	if (likely(!cfg->move_in_progress))
		return;
1244
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1245 1246 1247 1248 1249 1250 1251 1252 1253
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1254 1255 1256 1257 1258 1259 1260 1261
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1262
	struct irq_desc *desc;
1263 1264

	/* Mark the inuse vectors */
1265 1266
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1267
		if (!cpumask_test_cpu(cpu, cfg->domain))
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1279
		if (!cpumask_test_cpu(cpu, cfg->domain))
1280
			per_cpu(vector_irq, cpu)[vector] = -1;
1281
	}
L
Linus Torvalds 已提交
1282
}
1283

1284
static struct irq_chip ioapic_chip;
1285
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1286

1287 1288 1289
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1290

1291
#ifdef CONFIG_X86_32
1292 1293
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1294
	int apic, idx, pin;
1295

T
Thomas Gleixner 已提交
1296 1297 1298 1299 1300 1301 1302 1303
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1304 1305
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1306
	return 0;
1307
}
1308 1309 1310
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1311
	return 1;
1312 1313
}
#endif
1314

Y
Yinghai Lu 已提交
1315
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1316
{
Y
Yinghai Lu 已提交
1317

1318
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1319
	    trigger == IOAPIC_LEVEL)
1320
		desc->status |= IRQ_LEVEL;
1321 1322 1323
	else
		desc->status &= ~IRQ_LEVEL;

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1335

1336 1337
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1338
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1339 1340
					      handle_fasteoi_irq,
					      "fasteoi");
1341
	else
1342
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1343
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1344 1345
}

1346 1347 1348
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1349
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1350
{
1351 1352 1353 1354 1355
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1356
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1357
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1358 1359 1360 1361 1362 1363
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1364
			panic("No mapping iommu for ioapic %d\n", apic_id);
1365 1366 1367

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1368
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1369 1370 1371 1372

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1373
		irte.dst_mode = apic->irq_dest_mode;
1374 1375 1376 1377 1378 1379 1380 1381
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1382
		irte.dlvry_mode = apic->irq_delivery_mode;
1383 1384 1385
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

1386 1387 1388
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1389 1390 1391 1392 1393 1394
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1395 1396 1397 1398 1399
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1400
	} else {
1401 1402
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1403
		entry->dest = destination;
1404
		entry->vector = vector;
1405
	}
1406

1407
	entry->mask = 0;				/* enable IRQ */
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1419
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1420
			      int trigger, int polarity)
1421 1422
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1423
	struct IO_APIC_route_entry entry;
1424
	unsigned int dest;
1425 1426 1427 1428

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1429
	cfg = desc->chip_data;
1430

1431
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1432 1433
		return;

1434
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1435 1436 1437 1438

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1439
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1440 1441 1442
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1443
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1444
			       dest, trigger, polarity, cfg->vector, pin)) {
1445
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1446
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1447
		__clear_irq_vector(irq, cfg);
1448 1449 1450
		return;
	}

Y
Yinghai Lu 已提交
1451
	ioapic_register_intr(irq, desc, trigger);
1452
	if (irq < nr_legacy_irqs)
1453 1454
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1455
	ioapic_write_entry(apic_id, pin, entry);
1456 1457
}

1458 1459 1460 1461
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1462 1463
static void __init setup_IO_APIC_irqs(void)
{
1464
	int apic_id = 0, pin, idx, irq;
1465
	int notcon = 0;
1466
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1467
	struct irq_cfg *cfg;
1468
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1469 1470 1471

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1472 1473 1474 1475 1476 1477 1478
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		apic_id = mp_find_ioapic(0);
		if (apic_id < 0)
			apic_id = 0;
	}
#endif
1479

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1498

1499
		irq = pin_2_irq(idx, apic_id, pin);
1500

1501 1502 1503 1504 1505 1506 1507
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1508

1509 1510 1511 1512
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1513
		}
1514 1515
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1516 1517 1518 1519
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1520 1521
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1522 1523
	}

1524 1525
	if (notcon)
		apic_printk(APIC_VERBOSE,
1526
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1527 1528 1529
}

/*
1530
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1531
 */
I
Ingo Molnar 已提交
1532
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1533
					int vector)
L
Linus Torvalds 已提交
1534 1535 1536
{
	struct IO_APIC_route_entry entry;

1537 1538 1539
	if (intr_remapping_enabled)
		return;

1540
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1541 1542 1543 1544 1545

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1546
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1547
	entry.mask = 0;			/* don't mask IRQ for edge */
1548
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1549
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1550 1551 1552 1553 1554 1555
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1556
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1557
	 */
1558
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1559 1560 1561 1562

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1563
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1564 1565
}

1566 1567

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1568 1569 1570 1571 1572 1573 1574
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1575
	struct irq_cfg *cfg;
1576
	struct irq_desc *desc;
1577
	unsigned int irq;
L
Linus Torvalds 已提交
1578

1579
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1580 1581
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1582
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1597 1598
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1599 1600
	spin_unlock_irqrestore(&ioapic_lock, flags);

1601
	printk("\n");
1602
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1603 1604 1605 1606 1607
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1608
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1637 1638
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1639 1640 1641 1642

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1643
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1644

1645 1646 1647 1648
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1663 1664 1665 1666 1667
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1668
		if (!entry)
L
Linus Torvalds 已提交
1669
			continue;
1670
		printk(KERN_DEBUG "IRQ%d ", irq);
1671
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1672 1673 1674 1675 1676 1677 1678 1679 1680
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1681
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1682
{
1683
	int i;
L
Linus Torvalds 已提交
1684

1685 1686 1687 1688 1689 1690
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1691 1692
}

1693
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1694
{
1695
	unsigned int i, v, ver, maxlvt;
1696
	u64 icr;
L
Linus Torvalds 已提交
1697

1698
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1699
		smp_processor_id(), hard_smp_processor_id());
1700
	v = apic_read(APIC_ID);
1701
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1702 1703 1704
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1705
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1706 1707 1708 1709

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1710
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1711 1712 1713 1714 1715
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1716 1717 1718 1719
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1720 1721 1722 1723 1724 1725 1726 1727 1728
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1729 1730
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1731 1732 1733 1734
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1735 1736 1737 1738
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1739
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1740
	printk(KERN_DEBUG "... APIC TMR field:\n");
1741
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1742
	printk(KERN_DEBUG "... APIC IRR field:\n");
1743
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1744

1745 1746
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1747
			apic_write(APIC_ESR, 0);
1748

L
Linus Torvalds 已提交
1749 1750 1751 1752
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1753
	icr = apic_icr_read();
1754 1755
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1792 1793 1794
	printk("\n");
}

1795
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1796
{
1797 1798
	int cpu;

1799 1800 1801
	if (!maxcpu)
		return;

1802
	preempt_disable();
1803 1804 1805
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1806
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1807
	}
1808
	preempt_enable();
L
Linus Torvalds 已提交
1809 1810
}

1811
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1812 1813 1814 1815
{
	unsigned int v;
	unsigned long flags;

1816
	if (!nr_legacy_irqs)
L
Linus Torvalds 已提交
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1829 1830
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1831
	v = inb(0xa0) << 8 | inb(0x20);
1832 1833
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1834 1835 1836 1837 1838 1839 1840 1841 1842

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1861
{
1862 1863 1864
	if (apic_verbosity == APIC_QUIET)
		return 0;

1865
	print_PIC();
1866 1867

	/* don't print out if apic is not there */
1868
	if (!cpu_has_apic && !apic_from_smp_config())
1869 1870
		return 0;

1871
	print_local_APICs(show_lapic);
1872 1873 1874 1875 1876
	print_IO_APIC();

	return 0;
}

1877
fs_initcall(print_ICs);
1878

L
Linus Torvalds 已提交
1879

Y
Yinghai Lu 已提交
1880 1881 1882
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1883
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1884 1885
{
	union IO_APIC_reg_01 reg_01;
1886
	int i8259_apic, i8259_pin;
1887
	int apic;
L
Linus Torvalds 已提交
1888 1889 1890 1891 1892
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1893
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1894
		spin_lock_irqsave(&ioapic_lock, flags);
1895
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1896
		spin_unlock_irqrestore(&ioapic_lock, flags);
1897 1898
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1899 1900 1901 1902

	if (!nr_legacy_irqs)
		return;

1903
	for(apic = 0; apic < nr_ioapics; apic++) {
1904 1905
		int pin;
		/* See if any of the pins is in ExtINT mode */
1906
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1907
			struct IO_APIC_route_entry entry;
1908
			entry = ioapic_read_entry(apic, pin);
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1957 1958 1959
	if (!nr_legacy_irqs)
		return;

1960
	/*
1961
	 * If the i8259 is routed through an IOAPIC
1962
	 * Put that IOAPIC in virtual wire mode
1963
	 * so legacy interrupts can be delivered.
1964 1965 1966 1967 1968
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1969
	 */
1970
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1971 1972 1973 1974 1975 1976 1977 1978 1979
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1980
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1981
		entry.vector          = 0;
1982
		entry.dest            = read_apic_id();
1983 1984 1985 1986

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1987
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1988
	}
1989

1990 1991 1992
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1993
	if (cpu_has_apic || apic_from_smp_config())
1994 1995
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1996 1997
}

1998
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1999 2000 2001 2002 2003 2004 2005
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2006
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2007 2008 2009
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2010
	int apic_id;
L
Linus Torvalds 已提交
2011 2012 2013 2014
	int i;
	unsigned char old_id;
	unsigned long flags;

2015
	if (acpi_ioapic)
2016
		return;
2017 2018 2019 2020
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2021 2022
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2023
		return;
L
Linus Torvalds 已提交
2024 2025 2026 2027
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2028
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2029 2030 2031 2032

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2033
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2034 2035 2036

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2037
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2038
		spin_unlock_irqrestore(&ioapic_lock, flags);
2039

I
Ingo Molnar 已提交
2040
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2041

I
Ingo Molnar 已提交
2042
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2043
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2044
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2045 2046
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2047
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2048 2049 2050 2051 2052 2053 2054
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2055
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2056
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2057
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2058
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2059 2060 2061 2062 2063 2064 2065 2066
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2067
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2068 2069
		} else {
			physid_mask_t tmp;
2070
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2071 2072
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2073
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2074 2075 2076 2077 2078 2079 2080 2081
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2082
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2083
			for (i = 0; i < mp_irq_entries; i++)
2084 2085
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2086
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2087 2088 2089 2090

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2091
		 */
L
Linus Torvalds 已提交
2092 2093
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2094
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2095

I
Ingo Molnar 已提交
2096
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2097
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2098
		io_apic_write(apic_id, 0, reg_00.raw);
2099
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2100 2101 2102 2103 2104

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2105
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2106
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2107
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2108 2109 2110 2111 2112
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2113
#endif
L
Linus Torvalds 已提交
2114

2115
int no_timer_check __initdata;
2116 2117 2118 2119 2120 2121 2122 2123

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2124 2125 2126 2127 2128 2129 2130 2131
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2132
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2133 2134
{
	unsigned long t1 = jiffies;
2135
	unsigned long flags;
L
Linus Torvalds 已提交
2136

2137 2138 2139
	if (no_timer_check)
		return 1;

2140
	local_save_flags(flags);
L
Linus Torvalds 已提交
2141 2142 2143
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2144
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2145 2146 2147 2148 2149 2150 2151 2152

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2153 2154

	/* jiffies wrap? */
2155
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2182

2183
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2184 2185 2186
{
	int was_pending = 0;
	unsigned long flags;
2187
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2188 2189

	spin_lock_irqsave(&ioapic_lock, flags);
2190
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
2191 2192 2193 2194
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2195
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2196
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2197 2198 2199 2200 2201
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2202
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2203
{
2204 2205 2206 2207 2208

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2209
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2210
	spin_unlock_irqrestore(&vector_lock, flags);
2211 2212 2213

	return 1;
}
2214

2215 2216 2217 2218 2219 2220 2221 2222
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2223

2224
#ifdef CONFIG_SMP
2225
void send_cleanup_vector(struct irq_cfg *cfg)
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2241
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2242 2243 2244 2245 2246
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2247
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
2267
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2268 2269
 * leaves desc->affinity untouched.
 */
2270
unsigned int
2271 2272
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
		  unsigned int *dest_id)
2273 2274 2275 2276 2277
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
2278
		return -1;
2279 2280 2281 2282

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2283
		return -1;
2284 2285 2286

	cpumask_copy(desc->affinity, mask);

2287 2288
	*dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
	return 0;
2289 2290
}

2291
static int
2292 2293 2294 2295 2296 2297
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2298
	int ret = -1;
2299 2300 2301 2302 2303

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
2304 2305
	ret = set_desc_affinity(desc, mask, &dest);
	if (!ret) {
2306 2307 2308 2309 2310
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2311 2312

	return ret;
2313 2314
}

2315
static int
2316 2317 2318 2319 2320 2321
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2322
	return set_ioapic_affinity_irq_desc(desc, mask);
2323
}
2324

2325
#ifdef CONFIG_INTR_REMAP
2326

2327 2328 2329
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2330 2331
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2332
 *
2333 2334 2335 2336
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2337
 */
2338
static int
2339
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2340
{
2341 2342 2343
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2344
	unsigned int irq;
2345
	int ret = -1;
2346

2347
	if (!cpumask_intersects(mask, cpu_online_mask))
2348
		return ret;
2349

Y
Yinghai Lu 已提交
2350
	irq = desc->irq;
2351
	if (get_irte(irq, &irte))
2352
		return ret;
2353

Y
Yinghai Lu 已提交
2354 2355
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2356
		return ret;
2357

2358
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2359 2360 2361 2362 2363 2364 2365 2366 2367

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2368 2369
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2370

2371
	cpumask_copy(desc->affinity, mask);
2372 2373

	return 0;
2374 2375 2376 2377 2378
}

/*
 * Migrates the IRQ destination in the process context.
 */
2379
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2380
					    const struct cpumask *mask)
2381
{
2382
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2383
}
2384
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2385
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2386 2387 2388
{
	struct irq_desc *desc = irq_to_desc(irq);

2389
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2390
}
2391
#else
2392
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2393 2394
						   const struct cpumask *mask)
{
2395
	return 0;
2396
}
2397 2398 2399 2400 2401
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2402

2403 2404 2405 2406 2407 2408 2409
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2410
		unsigned int irr;
2411 2412 2413 2414
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2415 2416 2417
		if (irq == -1)
			continue;

2418 2419 2420 2421 2422
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2423
		raw_spin_lock(&desc->lock);
2424

2425
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2426 2427
			goto unlock;

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2440 2441
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2442
		raw_spin_unlock(&desc->lock);
2443 2444 2445 2446 2447
	}

	irq_exit();
}

2448
static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2449
{
Y
Yinghai Lu 已提交
2450 2451
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2452
	unsigned me;
2453

2454
	if (likely(!cfg->move_in_progress))
2455 2456 2457
		return;

	me = smp_processor_id();
2458

2459
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2460
		send_cleanup_vector(cfg);
2461
}
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474

static void irq_complete_move(struct irq_desc **descp)
{
	__irq_complete_move(descp, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
	struct irq_cfg *cfg = desc->chip_data;

	__irq_complete_move(&desc, cfg->vector);
}
2475
#else
Y
Yinghai Lu 已提交
2476
static inline void irq_complete_move(struct irq_desc **descp) {}
2477
#endif
Y
Yinghai Lu 已提交
2478

2479 2480
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2481 2482 2483
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2484 2485 2486 2487
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2488 2489
atomic_t irq_mis_count;

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
2506 2507 2508 2509 2510
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
	}
}

static void eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	__eoi_ioapic_irq(irq, cfg);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

2543 2544
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2545
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2546 2547
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2548
	struct irq_cfg *cfg;
2549
	int do_unmask_irq = 0;
2550

Y
Yinghai Lu 已提交
2551
	irq_complete_move(&desc);
2552
#ifdef CONFIG_GENERIC_PENDING_IRQ
2553
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2554
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2555
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2556
		mask_IO_APIC_irq_desc(desc);
2557
	}
2558 2559
#endif

Y
Yinghai Lu 已提交
2560
	/*
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2591
	 */
Y
Yinghai Lu 已提交
2592 2593
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2594 2595
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2596 2597 2598 2599 2600 2601
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2602 2603 2604 2605 2606 2607 2608
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2609 2610 2611
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

2612
		eoi_ioapic_irq(desc);
2613 2614
	}

2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2643 2644
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2645
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2646
		unmask_IO_APIC_irq_desc(desc);
2647
	}
Y
Yinghai Lu 已提交
2648
}
2649

2650 2651 2652
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2653
	ack_APIC_irq();
2654 2655 2656 2657
}

static void ir_ack_apic_level(unsigned int irq)
{
2658 2659 2660 2661
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2662 2663 2664
}
#endif /* CONFIG_INTR_REMAP */

2665
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2666 2667 2668 2669 2670 2671
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2672
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2673
	.set_affinity	= set_ioapic_affinity_irq,
2674
#endif
2675
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2676 2677
};

2678
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2679 2680 2681 2682
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2683
#ifdef CONFIG_INTR_REMAP
2684 2685
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2686
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2687
	.set_affinity	= set_ir_ioapic_affinity_irq,
2688
#endif
2689 2690 2691
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2692 2693 2694 2695

static inline void init_IO_APIC_traps(void)
{
	int irq;
2696
	struct irq_desc *desc;
2697
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2710 2711 2712
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2713 2714 2715 2716 2717
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2718
			if (irq < nr_legacy_irqs)
L
Linus Torvalds 已提交
2719
				make_8259A_irq(irq);
2720
			else
L
Linus Torvalds 已提交
2721
				/* Strange. Oh, well.. */
2722
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2723 2724 2725 2726
		}
	}
}

2727 2728 2729
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2730

2731
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2732 2733 2734 2735
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2736
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2737 2738
}

2739
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2740
{
2741
	unsigned long v;
L
Linus Torvalds 已提交
2742

2743
	v = apic_read(APIC_LVT0);
2744
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2745
}
L
Linus Torvalds 已提交
2746

Y
Yinghai Lu 已提交
2747
static void ack_lapic_irq(unsigned int irq)
2748 2749 2750 2751
{
	ack_APIC_irq();
}

2752
static struct irq_chip lapic_chip __read_mostly = {
2753
	.name		= "local-APIC",
2754 2755
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2756
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2757 2758
};

Y
Yinghai Lu 已提交
2759
static void lapic_register_intr(int irq, struct irq_desc *desc)
2760
{
2761
	desc->status &= ~IRQ_LEVEL;
2762 2763 2764 2765
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2766
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2767 2768
{
	/*
2769
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2770 2771 2772 2773 2774 2775
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2776
	 */
L
Linus Torvalds 已提交
2777 2778
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2779
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2791
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2792
{
2793
	int apic, pin, i;
L
Linus Torvalds 已提交
2794 2795 2796
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2797
	pin  = find_isa_irq_pin(8, mp_INT);
2798 2799 2800 2801
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2802
	apic = find_isa_irq_apic(8, mp_INT);
2803 2804
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2805
		return;
2806
	}
L
Linus Torvalds 已提交
2807

2808
	entry0 = ioapic_read_entry(apic, pin);
2809
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2810 2811 2812 2813 2814

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2815
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2816 2817 2818 2819 2820
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2821
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2838
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2839

2840
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2841 2842
}

Y
Yinghai Lu 已提交
2843
static int disable_timer_pin_1 __initdata;
2844
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2845
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2846 2847 2848 2849
{
	disable_timer_pin_1 = 1;
	return 0;
}
2850
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2851 2852 2853

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2854 2855 2856 2857 2858
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2859 2860
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2861
 */
2862
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2863
{
Y
Yinghai Lu 已提交
2864 2865
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2866
	int node = cpu_to_node(boot_cpu_id);
2867
	int apic1, pin1, apic2, pin2;
2868
	unsigned long flags;
2869
	int no_pin1 = 0;
2870 2871

	local_irq_save(flags);
2872

L
Linus Torvalds 已提交
2873 2874 2875 2876
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2877
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2878 2879

	/*
2880 2881 2882 2883 2884 2885 2886
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2887
	 */
2888
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2889
	init_8259A(1);
2890
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2891 2892 2893 2894 2895 2896 2897
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2898
#endif
L
Linus Torvalds 已提交
2899

2900 2901 2902 2903
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2904

2905 2906
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2907
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2908

2909 2910 2911 2912 2913 2914 2915 2916
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2917 2918
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2919 2920 2921 2922 2923 2924 2925 2926
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2927 2928 2929 2930
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2931
		if (no_pin1) {
2932
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2933
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2944
		}
L
Linus Torvalds 已提交
2945 2946 2947 2948 2949
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2950 2951
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2952
			goto out;
L
Linus Torvalds 已提交
2953
		}
2954 2955
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2956
		local_irq_disable();
2957
		clear_IO_APIC_pin(apic1, pin1);
2958
		if (!no_pin1)
2959 2960
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2961

2962 2963 2964 2965
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2966 2967 2968
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2969
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2970
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2971
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2972
		if (timer_irq_works()) {
2973
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2974
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2975
			if (nmi_watchdog == NMI_IO_APIC) {
2976
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2977
				setup_nmi();
2978
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2979
			}
2980
			goto out;
L
Linus Torvalds 已提交
2981 2982 2983 2984
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2985
		local_irq_disable();
2986
		disable_8259A_irq(0);
2987
		clear_IO_APIC_pin(apic2, pin2);
2988
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2989 2990 2991
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2992 2993
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2994
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2995
	}
2996
#ifdef CONFIG_X86_32
2997
	timer_ack = 0;
2998
#endif
L
Linus Torvalds 已提交
2999

3000 3001
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3002

Y
Yinghai Lu 已提交
3003
	lapic_register_intr(0, desc);
3004
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
3005 3006 3007
	enable_8259A_irq(0);

	if (timer_irq_works()) {
3008
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3009
		goto out;
L
Linus Torvalds 已提交
3010
	}
Y
Yinghai Lu 已提交
3011
	local_irq_disable();
3012
	disable_8259A_irq(0);
3013
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3014
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3015

3016 3017
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3018 3019 3020

	init_8259A(0);
	make_8259A_irq(0);
3021
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3022 3023 3024 3025

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3026
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3027
		goto out;
L
Linus Torvalds 已提交
3028
	}
Y
Yinghai Lu 已提交
3029
	local_irq_disable();
3030
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3031
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3032
		"report.  Then try booting with the 'noapic' option.\n");
3033 3034
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3035 3036 3037
}

/*
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3053
 */
3054
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3055 3056 3057

void __init setup_IO_APIC(void)
{
3058 3059 3060 3061

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3062
	io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3063

3064
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3065
	/*
3066 3067
         * Set up IO-APIC IRQ routing.
         */
3068 3069
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3070 3071 3072
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3073 3074
	if (nr_legacy_irqs)
		check_timer();
L
Linus Torvalds 已提交
3075 3076 3077
}

/*
3078 3079
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3080
 */
3081

L
Linus Torvalds 已提交
3082 3083
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3084 3085 3086
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3087 3088 3089 3090 3091 3092 3093 3094
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3095
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3096

3097
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3098 3099 3100 3101
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3102

L
Linus Torvalds 已提交
3103 3104
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3105 3106
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3118

L
Linus Torvalds 已提交
3119 3120 3121 3122 3123
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3124 3125
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3126 3127 3128
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3129
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3130
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3131 3132 3133 3134 3135

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3136
	.name = "ioapic",
L
Linus Torvalds 已提交
3137 3138 3139 3140 3141 3142
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3143 3144
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3145 3146 3147 3148 3149

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3150
	for (i = 0; i < nr_ioapics; i++ ) {
3151
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3152
			* sizeof(struct IO_APIC_route_entry);
3153
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3154 3155 3156 3157 3158
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3159
		dev->id = i;
L
Linus Torvalds 已提交
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3175
/*
3176
 * Dynamic irq allocate and deallocation
3177
 */
3178
unsigned int create_irq_nr(unsigned int irq_want, int node)
3179
{
3180
	/* Allocate an unused irq */
3181 3182
	unsigned int irq;
	unsigned int new;
3183
	unsigned long flags;
3184 3185
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3186 3187

	irq = 0;
3188 3189 3190
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3191
	spin_lock_irqsave(&vector_lock, flags);
3192
	for (new = irq_want; new < nr_irqs; new++) {
3193
		desc_new = irq_to_desc_alloc_node(new, node);
3194 3195
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3196
			continue;
3197 3198 3199 3200
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3201
			continue;
3202

3203
		desc_new = move_irq_desc(desc_new, node);
3204
		cfg_new = desc_new->chip_data;
3205

3206
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3207 3208 3209 3210
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3211

Y
Yinghai Lu 已提交
3212
	if (irq > 0) {
3213
		dynamic_irq_init(irq);
3214 3215 3216
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3217 3218 3219 3220
	}
	return irq;
}

Y
Yinghai Lu 已提交
3221 3222
int create_irq(void)
{
3223
	int node = cpu_to_node(boot_cpu_id);
3224
	unsigned int irq_want;
3225 3226
	int irq;

3227
	irq_want = nr_irqs_gsi;
3228
	irq = create_irq_nr(irq_want, node);
3229 3230 3231 3232 3233

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3234 3235
}

3236 3237 3238
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3239 3240
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3241

3242 3243 3244
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3245
	dynamic_irq_cleanup(irq);
3246
	/* connect back irq_cfg */
3247
	desc->chip_data = cfg;
3248

3249
	free_irte(irq);
3250
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3251
	__clear_irq_vector(irq, cfg);
3252 3253 3254
	spin_unlock_irqrestore(&vector_lock, flags);
}

3255
/*
S
Simon Arlott 已提交
3256
 * MSI message composition
3257 3258
 */
#ifdef CONFIG_PCI_MSI
3259 3260
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3261
{
3262 3263
	struct irq_cfg *cfg;
	int err;
3264 3265
	unsigned dest;

J
Jan Beulich 已提交
3266 3267 3268
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3269
	cfg = irq_cfg(irq);
3270
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3271 3272
	if (err)
		return err;
3273

3274
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3275

3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3287
		irte.dst_mode = apic->irq_dest_mode;
3288
		irte.trigger_mode = 0; /* edge */
3289
		irte.dlvry_mode = apic->irq_delivery_mode;
3290 3291 3292
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

3293
		/* Set source-id of interrupt request */
3294 3295 3296 3297
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3298

3299 3300 3301 3302 3303 3304 3305 3306
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3307
	} else {
3308 3309 3310 3311 3312 3313
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3314 3315
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3316
			((apic->irq_dest_mode == 0) ?
3317 3318
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3319
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3320 3321 3322
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3323

3324 3325 3326
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3327
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3328 3329 3330 3331
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3332
	return err;
3333 3334
}

3335
#ifdef CONFIG_SMP
3336
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3337
{
Y
Yinghai Lu 已提交
3338
	struct irq_desc *desc = irq_to_desc(irq);
3339
	struct irq_cfg *cfg;
3340 3341 3342
	struct msi_msg msg;
	unsigned int dest;

3343
	if (set_desc_affinity(desc, mask, &dest))
3344
		return -1;
3345

Y
Yinghai Lu 已提交
3346
	cfg = desc->chip_data;
3347

Y
Yinghai Lu 已提交
3348
	read_msi_msg_desc(desc, &msg);
3349 3350

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3351
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3352 3353 3354
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3355
	write_msi_msg_desc(desc, &msg);
3356 3357

	return 0;
3358
}
3359 3360 3361 3362 3363
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3364
static int
3365
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3366
{
Y
Yinghai Lu 已提交
3367
	struct irq_desc *desc = irq_to_desc(irq);
3368
	struct irq_cfg *cfg = desc->chip_data;
3369 3370 3371 3372
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3373
		return -1;
3374

3375
	if (set_desc_affinity(desc, mask, &dest))
3376
		return -1;
3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3391 3392
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3393 3394

	return 0;
3395
}
Y
Yinghai Lu 已提交
3396

3397
#endif
3398
#endif /* CONFIG_SMP */
3399

3400 3401 3402 3403 3404 3405 3406 3407
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3408
	.ack		= ack_apic_edge,
3409 3410 3411 3412
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3413 3414
};

3415 3416 3417 3418
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3419
#ifdef CONFIG_INTR_REMAP
3420
	.ack		= ir_ack_apic_edge,
3421 3422
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3423
#endif
3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3449
		       pci_name(dev));
3450 3451 3452 3453
		return -ENOSPC;
	}
	return index;
}
3454

Y
Yinghai Lu 已提交
3455
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3456 3457 3458 3459
{
	int ret;
	struct msi_msg msg;

3460
	ret = msi_compose_msg(dev, irq, &msg, -1);
3461 3462 3463
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3464
	set_irq_msi(irq, msidesc);
3465 3466
	write_msi_msg(irq, &msg);

3467 3468 3469 3470 3471 3472 3473 3474 3475
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3476

Y
Yinghai Lu 已提交
3477 3478
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3479 3480 3481
	return 0;
}

3482 3483
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3484 3485
	unsigned int irq;
	int ret, sub_handle;
3486
	struct msi_desc *msidesc;
3487
	unsigned int irq_want;
3488
	struct intel_iommu *iommu = NULL;
3489
	int index = 0;
3490
	int node;
3491

3492 3493 3494 3495
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3496
	node = dev_to_node(&dev->dev);
3497
	irq_want = nr_irqs_gsi;
3498
	sub_handle = 0;
3499
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3500
		irq = create_irq_nr(irq_want, node);
3501 3502
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3503
		irq_want = irq + 1;
3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3531
		ret = setup_msi_irq(dev, msidesc, irq);
3532 3533 3534 3535 3536
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3537 3538

error:
3539 3540
	destroy_irq(irq);
	return ret;
3541 3542
}

3543 3544
void arch_teardown_msi_irq(unsigned int irq)
{
3545
	destroy_irq(irq);
3546 3547
}

3548
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3549
#ifdef CONFIG_SMP
3550
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3551
{
Y
Yinghai Lu 已提交
3552
	struct irq_desc *desc = irq_to_desc(irq);
3553 3554 3555 3556
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3557
	if (set_desc_affinity(desc, mask, &dest))
3558
		return -1;
3559

Y
Yinghai Lu 已提交
3560
	cfg = desc->chip_data;
3561 3562 3563 3564 3565 3566 3567 3568 3569

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3570 3571

	return 0;
3572
}
Y
Yinghai Lu 已提交
3573

3574 3575
#endif /* CONFIG_SMP */

3576
static struct irq_chip dmar_msi_type = {
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3591

3592
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3593 3594 3595 3596 3597 3598 3599 3600 3601
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3602 3603 3604
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3605
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3606
{
Y
Yinghai Lu 已提交
3607
	struct irq_desc *desc = irq_to_desc(irq);
3608 3609 3610 3611
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3612
	if (set_desc_affinity(desc, mask, &dest))
3613
		return -1;
3614

Y
Yinghai Lu 已提交
3615
	cfg = desc->chip_data;
3616 3617 3618 3619 3620 3621 3622 3623 3624

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3625 3626

	return 0;
3627
}
Y
Yinghai Lu 已提交
3628

3629 3630
#endif /* CONFIG_SMP */

3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
#ifdef CONFIG_INTR_REMAP
	.ack = ir_ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
	.retrigger = ioapic_retrigger_irq,
};

3644
static struct irq_chip hpet_msi_type = {
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

3655
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3656 3657 3658
{
	int ret;
	struct msi_msg msg;
3659
	struct irq_desc *desc = irq_to_desc(irq);
3660

3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3674 3675 3676 3677
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3678
	desc->status |= IRQ_MOVE_PCNTXT;
3679 3680 3681 3682 3683 3684
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3685

3686 3687 3688 3689
	return 0;
}
#endif

3690
#endif /* CONFIG_PCI_MSI */
3691 3692 3693 3694 3695 3696 3697
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3698
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3699
{
3700 3701
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3702

3703
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3704
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3705

3706
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3707
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3708

3709
	write_ht_irq_msg(irq, &msg);
3710 3711
}

3712
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3713
{
Y
Yinghai Lu 已提交
3714
	struct irq_desc *desc = irq_to_desc(irq);
3715
	struct irq_cfg *cfg;
3716 3717
	unsigned int dest;

3718
	if (set_desc_affinity(desc, mask, &dest))
3719
		return -1;
3720

Y
Yinghai Lu 已提交
3721
	cfg = desc->chip_data;
3722

3723
	target_ht_irq(irq, dest, cfg->vector);
3724 3725

	return 0;
3726
}
Y
Yinghai Lu 已提交
3727

3728 3729
#endif

3730
static struct irq_chip ht_irq_chip = {
3731 3732 3733
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3734
	.ack		= ack_apic_edge,
3735 3736 3737 3738 3739 3740 3741 3742
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3743 3744
	struct irq_cfg *cfg;
	int err;
3745

J
Jan Beulich 已提交
3746 3747 3748
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3749
	cfg = irq_cfg(irq);
3750
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3751
	if (!err) {
3752
		struct ht_irq_msg msg;
3753 3754
		unsigned dest;

3755 3756
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3757

3758
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3759

3760 3761
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3762
			HT_IRQ_LOW_DEST_ID(dest) |
3763
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3764
			((apic->irq_dest_mode == 0) ?
3765 3766 3767
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3768
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3769 3770 3771 3772
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3773
		write_ht_irq_msg(irq, &msg);
3774

3775 3776
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3777 3778

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3779
	}
3780
	return err;
3781 3782 3783
}
#endif /* CONFIG_HT_IRQ */

3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3796
void __init probe_nr_irqs_gsi(void)
3797
{
3798 3799
	int nr = 0;

3800 3801
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3802
		nr_irqs_gsi = nr;
3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3816 3817
}

Y
Yinghai Lu 已提交
3818 3819 3820 3821 3822
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3823 3824
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3825

Y
Yinghai Lu 已提交
3826 3827 3828 3829 3830
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
Y
Yinghai Lu 已提交
3831
	nr += nr_irqs_gsi * 64;
Y
Yinghai Lu 已提交
3832 3833
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3834 3835 3836 3837 3838 3839
		nr_irqs = nr;

	return 0;
}
#endif

3840 3841
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3842 3843 3844 3845
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3846 3847
	int ioapic, pin;
	int trigger, polarity;
3848

3849
	ioapic = irq_attr->ioapic;
3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3867 3868 3869 3870
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3871 3872 3873
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3874
	if (irq >= nr_legacy_irqs) {
3875
		cfg = desc->chip_data;
3876 3877 3878 3879 3880
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3881 3882
	}

3883
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3884 3885 3886 3887

	return 0;
}

3888 3889
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3890
{
3891
	int ioapic, pin;
3892 3893 3894 3895 3896
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3897 3898
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3899 3900 3901 3902 3903 3904 3905
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3906
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3907 3908
}

3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3920

3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3931

3932
#ifdef CONFIG_X86_32
3933
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3934 3935 3936 3937 3938 3939 3940 3941
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3942 3943
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3944
	 * supports up to 16 on one shared APIC bus.
3945
	 *
L
Linus Torvalds 已提交
3946 3947 3948 3949 3950
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3951
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3964
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3965 3966
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3967
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3968 3969

		for (i = 0; i < get_physical_broadcast(); i++) {
3970
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3981
	}
L
Linus Torvalds 已提交
3982

3983
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3995 3996 3997 3998
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3999 4000 4001 4002 4003 4004 4005
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4006
#endif
L
Linus Torvalds 已提交
4007

4008
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}

4020 4021 4022 4023 4024 4025 4026 4027
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
4028 4029
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
4030 4031 4032 4033 4034 4035 4036 4037 4038
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

4039 4040 4041
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4042
 * so mask in all cases should simply be apic->target_cpus()
4043 4044 4045 4046
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
4047
	int pin, ioapic = 0, irq, irq_entry;
4048
	struct irq_desc *desc;
4049
	const struct cpumask *mask;
4050 4051 4052 4053

	if (skip_ioapic_setup == 1)
		return;

4054 4055 4056 4057 4058 4059 4060
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		ioapic = mp_find_ioapic(0);
		if (ioapic < 0)
			ioapic = 0;
	}
#endif
4061

4062 4063 4064 4065 4066
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4067

4068
		desc = irq_to_desc(irq);
4069

4070 4071 4072 4073 4074 4075 4076 4077
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4078

4079 4080 4081 4082
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4083
	}
4084

4085 4086 4087
}
#endif

4088 4089 4090 4091
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4092
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4108
	mem += sizeof(struct resource) * nr_ioapics;
4109

4110 4111 4112
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4113
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4114
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4115 4116 4117 4118 4119 4120 4121
	}

	ioapic_resources = res;

	return res;
}

4122 4123 4124
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4125
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4126
	int i;
4127

4128
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4129 4130
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4131
			ioapic_phys = mp_ioapics[i].apicaddr;
4132
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4133 4134 4135 4136 4137 4138 4139 4140 4141
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4142
#endif
4143
		} else {
4144
#ifdef CONFIG_X86_32
4145
fake_ioapic_page:
4146
#endif
4147
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4148 4149 4150
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4151 4152 4153
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4154
		idx++;
4155

4156
		ioapic_res->start = ioapic_phys;
4157
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4158
		ioapic_res++;
4159 4160 4161
	}
}

4162
void __init ioapic_insert_resources(void)
4163 4164 4165 4166 4167
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4168
		if (nr_ioapics > 0)
4169 4170
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4171
		return;
4172 4173 4174 4175 4176 4177 4178
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189

int mp_find_ioapic(int gsi)
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4190

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

int mp_find_ioapic_pin(int ioapic, int gsi)
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4217 4218 4219
	return 0;
}

4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
	mp_gsi_routing[idx].gsi_base = gsi_base;
	mp_gsi_routing[idx].gsi_end = gsi_base +
	    io_apic_get_redir_entries(idx);

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}