io_apic.c 97.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62 63
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67 68
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
69
/*
70 71
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
72 73 74
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
75 76 77
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
78 79 80 81 82
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

83
/* I/O APIC entries */
84
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
85 86
int nr_ioapics;

87
/* MP IRQ source entries */
88
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
89 90 91 92

/* # of MP IRQ source entries */
int mp_irq_entries;

93 94 95 96 97 98
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
99 100
int skip_ioapic_setup;

101 102 103 104 105 106 107 108 109
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

110
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
111 112
{
	/* disable IO-APIC */
113
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
114 115 116
	return 0;
}
early_param("noapic", parse_noapic);
117

118
struct irq_pin_list;
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143

/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
{
	struct irq_pin_list *pin;
	int node;

	node = cpu_to_node(cpu);

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
144
struct irq_cfg {
145
	struct irq_pin_list *irq_2_pin;
146 147
	cpumask_var_t domain;
	cpumask_var_t old_domain;
148
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
149
	u8 vector;
150
	u8 move_in_progress : 1;
151 152 153
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
	u8 move_desc_pending : 1;
#endif
Y
Yinghai Lu 已提交
154 155 156
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
157 158 159
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
160
static struct irq_cfg irq_cfgx[NR_IRQS] = {
161
#endif
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
178 179
};

180
int __init arch_early_irq_init(void)
181
{
182 183 184 185
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
	int i;
T
Thomas Gleixner 已提交
186

187 188
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
189

190 191 192
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
193 194 195 196
		alloc_bootmem_cpumask_var(&cfg[i].domain);
		alloc_bootmem_cpumask_var(&cfg[i].old_domain);
		if (i < NR_IRQS_LEGACY)
			cpumask_setall(cfg[i].domain);
197
	}
198 199

	return 0;
200
}
201

202
#ifdef CONFIG_SPARSE_IRQ
T
Thomas Gleixner 已提交
203
static struct irq_cfg *irq_cfg(unsigned int irq)
204
{
205 206
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
207

208 209 210
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
211

212
	return cfg;
213
}
T
Thomas Gleixner 已提交
214

215
static struct irq_cfg *get_one_free_irq_cfg(int cpu)
216
{
217 218 219 220
	struct irq_cfg *cfg;
	int node;

	node = cpu_to_node(cpu);
221

222
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
223
	if (cfg) {
224
		if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
225 226
			kfree(cfg);
			cfg = NULL;
227 228
		} else if (!alloc_cpumask_var_node(&cfg->old_domain,
							  GFP_ATOMIC, node)) {
229 230 231 232 233 234 235 236
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		} else {
			cpumask_clear(cfg->domain);
			cpumask_clear(cfg->old_domain);
		}
	}
237

238
	return cfg;
239 240
}

241
int arch_init_chip_data(struct irq_desc *desc, int cpu)
242
{
243
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
244

245 246 247 248 249 250 251 252
	cfg = desc->chip_data;
	if (!cfg) {
		desc->chip_data = get_one_free_irq_cfg(cpu);
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
253

254
	return 0;
255
}
256

257
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
T
Thomas Gleixner 已提交
258

259 260
static void
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
261
{
262 263 264 265 266 267
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
268

269 270 271
	entry = get_one_free_irq_2_pin(cpu);
	if (!entry)
		return;
272

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
296

297 298
	tail->next = NULL;
	cfg->irq_2_pin = head;
299 300
}

301
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
302
{
303
	struct irq_pin_list *entry, *next;
304

305 306
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
307

308
	entry = old_cfg->irq_2_pin;
309

310 311 312 313 314 315
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
316 317
}

318 319
void arch_init_copy_chip_data(struct irq_desc *old_desc,
				 struct irq_desc *desc, int cpu)
320
{
321 322
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
323

324
	cfg = get_one_free_irq_cfg(cpu);
Y
Yinghai Lu 已提交
325

326 327 328 329 330 331 332 333 334 335
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

	init_copy_irq_2_pin(old_cfg, cfg, cpu);
336
}
L
Linus Torvalds 已提交
337

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}

360 361
static void
set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
362 363 364 365 366
{
	struct irq_cfg *cfg = desc->chip_data;

	if (!cfg->move_in_progress) {
		/* it means that domain is not changed */
367
		if (!cpumask_intersects(desc->affinity, mask))
368 369
			cfg->move_desc_pending = 1;
	}
370
}
371 372
#endif

373 374 375 376
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
377
}
L
Linus Torvalds 已提交
378

379 380
#endif

381
#ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
382 383
static inline void
set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Y
Yinghai Lu 已提交
384 385
{
}
386
#endif
L
Linus Torvalds 已提交
387

L
Linus Torvalds 已提交
388 389 390 391
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
392 393
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
394 395 396 397 398
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
399
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
400 401
}

402 403 404 405 406 407
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
430
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
431 432 433

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
434 435 436
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
437
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;
		int pin;

		if (!entry)
			break;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
		if (!entry->next)
			break;
		entry = entry->next;
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

482 483 484 485 486 487
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
488 489
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
490 491 492
{
	union entry_union eu;
	eu.entry = e;
493 494
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
495 496
}

497
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
498 499 500 501
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
502 503 504 505 506 507 508 509 510 511 512 513 514
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

515 516 517 518 519 520
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

521
#ifdef CONFIG_SMP
522 523 524 525 526 527 528 529 530 531
static void send_cleanup_vector(struct irq_cfg *cfg)
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		cfg->move_cleanup_count = 0;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			cfg->move_cleanup_count++;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
532
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
533 534 535
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
536
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
537 538 539 540 541
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

Y
Yinghai Lu 已提交
542
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
543 544 545
{
	int apic, pin;
	struct irq_pin_list *entry;
Y
Yinghai Lu 已提交
546
	u8 vector = cfg->vector;
547 548 549 550 551 552 553 554 555 556

	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
557 558 559 560 561 562 563 564
#ifdef CONFIG_INTR_REMAP
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
#else
565
		io_apic_write(apic, 0x11 + pin*2, dest);
566
#endif
567 568 569
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
570
		io_apic_modify(apic, 0x10 + pin*2, reg);
571 572 573 574 575
		if (!entry->next)
			break;
		entry = entry->next;
	}
}
Y
Yinghai Lu 已提交
576

577 578
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
Y
Yinghai Lu 已提交
579

580
/*
581 582 583
 * Either sets desc->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
 * leaves desc->affinity untouched.
584 585 586
 */
static unsigned int
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
587 588
{
	struct irq_cfg *cfg;
Y
Yinghai Lu 已提交
589
	unsigned int irq;
590

591
	if (!cpumask_intersects(mask, cpu_online_mask))
592
		return BAD_APICID;
593

Y
Yinghai Lu 已提交
594 595 596
	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
597
		return BAD_APICID;
598

599
	cpumask_and(desc->affinity, cfg->domain, mask);
Y
Yinghai Lu 已提交
600
	set_extra_move_desc(desc, mask);
601 602

	return apic->cpu_mask_to_apicid_and(desc->affinity, cpu_online_mask);
603
}
Y
Yinghai Lu 已提交
604

605 606
static void
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
607 608 609 610
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
611
	unsigned int irq;
612

613 614
	irq = desc->irq;
	cfg = desc->chip_data;
615 616

	spin_lock_irqsave(&ioapic_lock, flags);
617 618 619 620 621 622
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
623 624 625
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

626 627
static void
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
Y
Yinghai Lu 已提交
628 629
{
	struct irq_desc *desc;
630

631
	desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
632 633

	set_ioapic_affinity_irq_desc(desc, mask);
634 635 636
}
#endif /* CONFIG_SMP */

L
Linus Torvalds 已提交
637 638 639 640 641
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
Y
Yinghai Lu 已提交
642
static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
L
Linus Torvalds 已提交
643
{
644 645 646 647
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	if (!entry) {
648 649 650 651 652 653
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
					apic, pin);
			return;
		}
654 655 656 657 658
		cfg->irq_2_pin = entry;
		entry->apic = apic;
		entry->pin = pin;
		return;
	}
L
Linus Torvalds 已提交
659

660 661 662 663
	while (entry->next) {
		/* not again, please */
		if (entry->apic == apic && entry->pin == pin)
			return;
L
Linus Torvalds 已提交
664

665
		entry = entry->next;
L
Linus Torvalds 已提交
666
	}
667

668
	entry->next = get_one_free_irq_2_pin(cpu);
669
	entry = entry->next;
L
Linus Torvalds 已提交
670 671 672 673 674 675 676
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
Y
Yinghai Lu 已提交
677
static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
L
Linus Torvalds 已提交
678 679 680
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
681 682
	struct irq_pin_list *entry = cfg->irq_2_pin;
	int replaced = 0;
L
Linus Torvalds 已提交
683

684
	while (entry) {
L
Linus Torvalds 已提交
685 686 687
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
688 689
			replaced = 1;
			/* every one is different, right? */
L
Linus Torvalds 已提交
690
			break;
691 692
		}
		entry = entry->next;
L
Linus Torvalds 已提交
693
	}
694 695 696

	/* why? call replace before add? */
	if (!replaced)
Y
Yinghai Lu 已提交
697
		add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
L
Linus Torvalds 已提交
698 699
}

Y
Yinghai Lu 已提交
700
static inline void io_apic_modify_irq(struct irq_cfg *cfg,
701 702 703 704 705
				int mask_and, int mask_or,
				void (*final)(struct irq_pin_list *entry))
{
	int pin;
	struct irq_pin_list *entry;
706

707 708 709 710 711 712 713 714 715 716 717
	for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
718

Y
Yinghai Lu 已提交
719
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
720
{
Y
Yinghai Lu 已提交
721
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
722
}
723

Y
Yinghai Lu 已提交
724
#ifdef CONFIG_X86_64
725
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
726
{
727 728 729 730 731 732
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
733
	readl(&io_apic->data);
L
Linus Torvalds 已提交
734 735
}

Y
Yinghai Lu 已提交
736
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
737
{
Y
Yinghai Lu 已提交
738
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
739 740
}
#else /* CONFIG_X86_32 */
Y
Yinghai Lu 已提交
741
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
742
{
Y
Yinghai Lu 已提交
743
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
744
}
L
Linus Torvalds 已提交
745

Y
Yinghai Lu 已提交
746
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
747
{
Y
Yinghai Lu 已提交
748
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
749 750
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
751

Y
Yinghai Lu 已提交
752
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
753
{
Y
Yinghai Lu 已提交
754
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
755 756 757
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
#endif /* CONFIG_X86_32 */
758

Y
Yinghai Lu 已提交
759
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
760
{
Y
Yinghai Lu 已提交
761
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
762 763
	unsigned long flags;

Y
Yinghai Lu 已提交
764 765
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
766
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
767
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
768 769 770
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
771
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
772
{
Y
Yinghai Lu 已提交
773
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
774 775 776
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
777
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
778 779 780
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
781 782 783 784 785 786 787 788 789 790 791 792 793
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
794 795 796
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
797

L
Linus Torvalds 已提交
798
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
799
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
800 801 802 803 804
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
805
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
806 807
}

808
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
809 810 811 812 813 814 815 816
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

817
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
818 819 820 821 822 823
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
824 825 826
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
#endif /* CONFIG_X86_32 */

#ifdef CONFIG_INTR_REMAP
/* I/O APIC RTE contents at the OS boot up */
static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];

/*
 * Saves and masks all the unmasked IO-APIC RTE's
 */
int save_mask_IO_APIC_setup(void)
{
	union IO_APIC_reg_01 reg_01;
	unsigned long flags;
	int apic, pin;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_01.raw = io_apic_read(apic, 1);
		spin_unlock_irqrestore(&ioapic_lock, flags);
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}

	for (apic = 0; apic < nr_ioapics; apic++) {
		early_ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_KERNEL);
		if (!early_ioapic_entries[apic])
883
			goto nomem;
884 885 886 887 888 889 890 891 892 893 894 895 896
	}

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

			entry = early_ioapic_entries[apic][pin] =
				ioapic_read_entry(apic, pin);
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
897

898
	return 0;
899 900

nomem:
901 902
	while (apic >= 0)
		kfree(early_ioapic_entries[apic--]);
903 904 905 906
	memset(early_ioapic_entries, 0,
		ARRAY_SIZE(early_ioapic_entries));

	return -ENOMEM;
907 908 909 910 911 912
}

void restore_IO_APIC_setup(void)
{
	int apic, pin;

913 914 915
	for (apic = 0; apic < nr_ioapics; apic++) {
		if (!early_ioapic_entries[apic])
			break;
916 917 918
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
					   early_ioapic_entries[apic][pin]);
919 920 921
		kfree(early_ioapic_entries[apic]);
		early_ioapic_entries[apic] = NULL;
	}
922 923 924 925 926 927 928 929 930 931 932 933 934 935
}

void reinit_intr_remapped_IO_APIC(int intr_remapping)
{
	/*
	 * for now plain restore of previous settings.
	 * TBD: In the case of OS enabling interrupt-remapping,
	 * IO-APIC RTE's need to be setup to point to interrupt-remapping
	 * table entries. for now, do a plain restore, and wait for
	 * the setup_IO_APIC_irqs() to do proper initialization.
	 */
	restore_IO_APIC_setup();
}
#endif
L
Linus Torvalds 已提交
936 937 938 939 940 941 942 943 944

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
945 946 947 948
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
949 950 951 952 953 954 955 956
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
957
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
958 959 960 961
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
962
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
963

A
Alexey Starikovskiy 已提交
964
		if (test_bit(lbus, mp_bus_not_pci) &&
965 966
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
967

968
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
969 970 971 972
	}
	return -1;
}

973 974 975 976 977
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
978
		int lbus = mp_irqs[i].srcbus;
979

A
Alexey Starikovskiy 已提交
980
		if (test_bit(lbus, mp_bus_not_pci) &&
981 982
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
983 984 985 986
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
987
		for(apic = 0; apic < nr_ioapics; apic++) {
988
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
989 990 991 992 993 994 995
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
996 997 998 999 1000 1001 1002 1003 1004 1005
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

1006 1007
	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		bus, slot, pin);
1008
	if (test_bit(bus, mp_bus_not_pci)) {
1009
		apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
L
Linus Torvalds 已提交
1010 1011 1012
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
1013
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
1014 1015

		for (apic = 0; apic < nr_ioapics; apic++)
1016 1017
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
1018 1019
				break;

A
Alexey Starikovskiy 已提交
1020
		if (!test_bit(lbus, mp_bus_not_pci) &&
1021
		    !mp_irqs[i].irqtype &&
L
Linus Torvalds 已提交
1022
		    (bus == lbus) &&
1023 1024
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
L
Linus Torvalds 已提交
1025 1026 1027 1028

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

1029
			if (pin == (mp_irqs[i].srcbusirq & 3))
L
Linus Torvalds 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
1041

1042
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
1043

1044
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
1045 1046 1047 1048 1049
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
Y
Yinghai Lu 已提交
1050
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
1051 1052 1053 1054 1055 1056 1057
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
1058

1059
#endif
L
Linus Torvalds 已提交
1060

A
Alexey Starikovskiy 已提交
1061 1062 1063 1064 1065 1066
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
1067 1068 1069 1070 1071
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

1072
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
1073
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
1085
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1086

1087
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
1088
{
1089
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1090 1091 1092 1093 1094
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
1095
	switch (mp_irqs[idx].irqflag & 3)
1096
	{
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
1125 1126 1127 1128 1129 1130
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
1131
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1132 1133 1134 1135 1136
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
1137
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
1138
	{
1139 1140 1141 1142 1143
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
1144
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1174
			break;
1175
		case 1: /* edge */
L
Linus Torvalds 已提交
1176
		{
1177
			trigger = 0;
L
Linus Torvalds 已提交
1178 1179
			break;
		}
1180
		case 2: /* reserved */
L
Linus Torvalds 已提交
1181
		{
1182 1183
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1184 1185
			break;
		}
1186
		case 3: /* level */
L
Linus Torvalds 已提交
1187
		{
1188
			trigger = 1;
L
Linus Torvalds 已提交
1189 1190
			break;
		}
1191
		default: /* invalid */
L
Linus Torvalds 已提交
1192 1193
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1194
			trigger = 0;
L
Linus Torvalds 已提交
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1211
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1212 1213 1214
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1215
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1216 1217 1218 1219

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1220
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1221 1222
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1223
	if (test_bit(bus, mp_bus_not_pci)) {
1224
		irq = mp_irqs[idx].srcbusirq;
1225
	} else {
A
Alexey Starikovskiy 已提交
1226 1227 1228 1229 1230 1231 1232
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1233
		/*
1234 1235
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1236 1237
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1238 1239
	}

1240
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1257 1258
#endif

L
Linus Torvalds 已提交
1259 1260 1261
	return irq;
}

1262 1263 1264 1265 1266 1267 1268
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1269

1270
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1271
{
1272 1273
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1274

1275 1276
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1277
{
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1289 1290
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1291 1292
	int cpu, err;
	cpumask_var_t tmp_mask;
1293

1294 1295
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1296

1297 1298
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1299

1300 1301
	old_vector = cfg->vector;
	if (old_vector) {
1302 1303 1304 1305
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1306
			return 0;
1307
		}
1308
	}
1309

1310
	/* Only try and allocate irqs on cpus that are present */
1311 1312
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1313 1314
		int new_cpu;
		int vector, offset;
1315

1316
		apic->vector_allocation_domain(cpu, tmp_mask);
1317

1318 1319
		vector = current_vector;
		offset = current_offset;
1320
next:
1321 1322
		vector += 8;
		if (vector >= first_system_vector) {
1323
			/* If out of vectors on large boxen, must share them. */
1324 1325 1326 1327 1328
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1329 1330

		if (test_bit(vector, used_vectors))
1331
			goto next;
1332

1333
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1334 1335 1336 1337 1338 1339 1340
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1341
			cpumask_copy(cfg->old_domain, cfg->domain);
1342
		}
1343
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1344 1345
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1346 1347 1348
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1349
	}
1350 1351
	free_cpumask_var(tmp_mask);
	return err;
1352 1353
}

1354 1355
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1356 1357
{
	int err;
1358 1359 1360
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1361
	err = __assign_irq_vector(irq, cfg, mask);
1362
	spin_unlock_irqrestore(&vector_lock, flags);
1363 1364 1365
	return err;
}

Y
Yinghai Lu 已提交
1366
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1367 1368 1369 1370 1371 1372
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1373
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1374 1375 1376
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1377
	cpumask_clear(cfg->domain);
1378 1379 1380

	if (likely(!cfg->move_in_progress))
		return;
1381
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1382 1383 1384 1385 1386 1387 1388 1389 1390
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1391 1392 1393 1394 1395 1396 1397 1398
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1399
	struct irq_desc *desc;
1400 1401

	/* Mark the inuse vectors */
1402 1403
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1404
		if (!cpumask_test_cpu(cpu, cfg->domain))
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1416
		if (!cpumask_test_cpu(cpu, cfg->domain))
1417
			per_cpu(vector_irq, cpu)[vector] = -1;
1418
	}
L
Linus Torvalds 已提交
1419
}
1420

1421
static struct irq_chip ioapic_chip;
1422 1423 1424
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip;
#endif
L
Linus Torvalds 已提交
1425

1426 1427 1428
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1429

1430
#ifdef CONFIG_X86_32
1431 1432
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1433
	int apic, idx, pin;
1434

T
Thomas Gleixner 已提交
1435 1436 1437 1438 1439 1440 1441 1442
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1443 1444
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1445
	return 0;
1446
}
1447 1448 1449
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1450
	return 1;
1451 1452
}
#endif
1453

Y
Yinghai Lu 已提交
1454
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1455
{
Y
Yinghai Lu 已提交
1456

1457
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1458
	    trigger == IOAPIC_LEVEL)
1459
		desc->status |= IRQ_LEVEL;
1460 1461 1462
	else
		desc->status &= ~IRQ_LEVEL;

1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
#endif
1476 1477
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1478
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1479 1480
					      handle_fasteoi_irq,
					      "fasteoi");
1481
	else
1482
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1483
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1484 1485
}

1486 1487 1488
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1489
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1490
{
1491 1492 1493 1494 1495
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1496 1497
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1498
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1499 1500 1501 1502 1503 1504
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1505
			panic("No mapping iommu for ioapic %d\n", apic_id);
1506 1507 1508

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1509
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1510 1511 1512 1513

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1514
		irte.dst_mode = apic->irq_dest_mode;
1515 1516 1517 1518 1519 1520 1521 1522
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1523
		irte.dlvry_mode = apic->irq_delivery_mode;
1524 1525 1526 1527 1528 1529 1530 1531 1532
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1533 1534 1535 1536 1537
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1538 1539 1540
	} else
#endif
	{
1541 1542
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1543
		entry->dest = destination;
1544
		entry->vector = vector;
1545
	}
1546

1547
	entry->mask = 0;				/* enable IRQ */
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1559
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1560
			      int trigger, int polarity)
1561 1562
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1563
	struct IO_APIC_route_entry entry;
1564
	unsigned int dest;
1565 1566 1567 1568

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1569
	cfg = desc->chip_data;
1570

1571
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1572 1573
		return;

1574
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1575 1576 1577 1578

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1579
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1580 1581 1582
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1583
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1584
			       dest, trigger, polarity, cfg->vector, pin)) {
1585
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1586
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1587
		__clear_irq_vector(irq, cfg);
1588 1589 1590
		return;
	}

Y
Yinghai Lu 已提交
1591
	ioapic_register_intr(irq, desc, trigger);
Y
Yinghai Lu 已提交
1592
	if (irq < NR_IRQS_LEGACY)
1593 1594
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1595
	ioapic_write_entry(apic_id, pin, entry);
1596 1597 1598 1599
}

static void __init setup_IO_APIC_irqs(void)
{
I
Ingo Molnar 已提交
1600
	int apic_id, pin, idx, irq;
1601
	int notcon = 0;
1602
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1603
	struct irq_cfg *cfg;
1604
	int cpu = boot_cpu_id;
L
Linus Torvalds 已提交
1605 1606 1607

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

I
Ingo Molnar 已提交
1608 1609
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
		for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1610

I
Ingo Molnar 已提交
1611
			idx = find_irq_entry(apic_id, pin, mp_INT);
1612
			if (idx == -1) {
1613
				if (!notcon) {
1614
					notcon = 1;
1615 1616
					apic_printk(APIC_VERBOSE,
						KERN_DEBUG " %d-%d",
I
Ingo Molnar 已提交
1617
						mp_ioapics[apic_id].apicid, pin);
1618 1619
				} else
					apic_printk(APIC_VERBOSE, " %d-%d",
I
Ingo Molnar 已提交
1620
						mp_ioapics[apic_id].apicid, pin);
1621 1622
				continue;
			}
1623 1624 1625 1626 1627
			if (notcon) {
				apic_printk(APIC_VERBOSE,
					" (apicid-pin) not connected\n");
				notcon = 0;
			}
1628

I
Ingo Molnar 已提交
1629
			irq = pin_2_irq(idx, apic_id, pin);
1630 1631 1632 1633 1634 1635 1636

			/*
			 * Skip the timer IRQ if there's a quirk handler
			 * installed and if it returns 1:
			 */
			if (apic->multi_timer_check &&
					apic->multi_timer_check(apic_id, irq))
1637
				continue;
1638

1639 1640 1641 1642 1643
			desc = irq_to_desc_alloc_cpu(irq, cpu);
			if (!desc) {
				printk(KERN_INFO "can not get irq_desc for %d\n", irq);
				continue;
			}
Y
Yinghai Lu 已提交
1644
			cfg = desc->chip_data;
I
Ingo Molnar 已提交
1645
			add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
1646

I
Ingo Molnar 已提交
1647
			setup_IO_APIC_irq(apic_id, pin, irq, desc,
1648 1649
					irq_trigger(idx), irq_polarity(idx));
		}
L
Linus Torvalds 已提交
1650 1651
	}

1652 1653
	if (notcon)
		apic_printk(APIC_VERBOSE,
1654
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1655 1656 1657
}

/*
1658
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1659
 */
I
Ingo Molnar 已提交
1660
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1661
					int vector)
L
Linus Torvalds 已提交
1662 1663 1664
{
	struct IO_APIC_route_entry entry;

1665 1666 1667 1668 1669
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled)
		return;
#endif

1670
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1671 1672 1673 1674 1675

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1676
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1677
	entry.mask = 0;			/* don't mask IRQ for edge */
1678
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1679
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1680 1681 1682 1683 1684 1685
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1686
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1687
	 */
1688
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1689 1690 1691 1692

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1693
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1694 1695
}

1696 1697

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1698 1699 1700 1701 1702 1703 1704
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1705
	struct irq_cfg *cfg;
1706
	struct irq_desc *desc;
1707
	unsigned int irq;
L
Linus Torvalds 已提交
1708 1709 1710 1711

	if (apic_verbosity == APIC_QUIET)
		return;

1712
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1713 1714
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1715
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1730 1731
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1732 1733
	spin_unlock_irqrestore(&ioapic_lock, flags);

1734
	printk("\n");
1735
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1736 1737 1738 1739 1740
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1741
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1770 1771
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1772 1773 1774 1775

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1776
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1777

1778 1779 1780 1781
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1796 1797 1798 1799 1800
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1801
		if (!entry)
L
Linus Torvalds 已提交
1802
			continue;
1803
		printk(KERN_DEBUG "IRQ%d ", irq);
L
Linus Torvalds 已提交
1804 1805 1806 1807
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
1808
			entry = entry->next;
L
Linus Torvalds 已提交
1809 1810 1811 1812 1813 1814 1815 1816 1817
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1818
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1839
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1840 1841
{
	unsigned int v, ver, maxlvt;
1842
	u64 icr;
L
Linus Torvalds 已提交
1843 1844 1845 1846 1847 1848

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1849
	v = apic_read(APIC_ID);
1850
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1851 1852 1853
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1854
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1855 1856 1857 1858

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1859
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1860 1861 1862 1863 1864
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1865 1866 1867 1868
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1869 1870 1871 1872 1873 1874 1875 1876 1877
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1878 1879
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1880 1881 1882 1883
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

1894 1895
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1896
			apic_write(APIC_ESR, 0);
1897

L
Linus Torvalds 已提交
1898 1899 1900 1901
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1902
	icr = apic_icr_read();
1903 1904
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1932
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1933
{
1934 1935 1936 1937 1938 1939
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1940 1941
}

1942
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1960 1961
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1962
	v = inb(0xa0) << 8 | inb(0x20);
1963 1964
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1965 1966 1967 1968 1969 1970 1971 1972 1973

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1985

Y
Yinghai Lu 已提交
1986 1987 1988
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1989
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1990 1991
{
	union IO_APIC_reg_01 reg_01;
1992
	int i8259_apic, i8259_pin;
1993
	int apic;
L
Linus Torvalds 已提交
1994 1995 1996 1997 1998
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1999
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
2000
		spin_lock_irqsave(&ioapic_lock, flags);
2001
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
2002
		spin_unlock_irqrestore(&ioapic_lock, flags);
2003 2004
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
2005
	for(apic = 0; apic < nr_ioapics; apic++) {
2006 2007
		int pin;
		/* See if any of the pins is in ExtINT mode */
2008
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
2009
			struct IO_APIC_route_entry entry;
2010
			entry = ioapic_read_entry(apic, pin);
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2059
	/*
2060
	 * If the i8259 is routed through an IOAPIC
2061
	 * Put that IOAPIC in virtual wire mode
2062
	 * so legacy interrupts can be delivered.
2063 2064 2065 2066 2067
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
2068
	 */
2069
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
2070 2071 2072 2073 2074 2075 2076 2077 2078
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2079
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2080
		entry.vector          = 0;
2081
		entry.dest            = read_apic_id();
2082 2083 2084 2085

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2086
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2087
	}
2088

2089 2090 2091 2092
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
	disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2093 2094
}

2095
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2107
	int apic_id;
L
Linus Torvalds 已提交
2108 2109 2110 2111
	int i;
	unsigned char old_id;
	unsigned long flags;

2112
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
2113 2114
		return;

2115 2116 2117 2118
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2119 2120
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2121
		return;
L
Linus Torvalds 已提交
2122 2123 2124 2125
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2126
	phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
2127 2128 2129 2130

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2131
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2132 2133 2134

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2135
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2136
		spin_unlock_irqrestore(&ioapic_lock, flags);
2137

I
Ingo Molnar 已提交
2138
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2139

I
Ingo Molnar 已提交
2140
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2141
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2142
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2143 2144
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2145
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2146 2147 2148 2149 2150 2151 2152
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2153
		if (apic->check_apicid_used(phys_id_present_map,
I
Ingo Molnar 已提交
2154
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2155
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2156
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2157 2158 2159 2160 2161 2162 2163 2164
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2165
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2166 2167
		} else {
			physid_mask_t tmp;
2168
			tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2169 2170
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2171
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2172 2173 2174 2175 2176 2177 2178 2179
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2180
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2181
			for (i = 0; i < mp_irq_entries; i++)
2182 2183
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2184
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2185 2186 2187 2188

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2189
		 */
L
Linus Torvalds 已提交
2190 2191
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2192
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2193

I
Ingo Molnar 已提交
2194
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2195
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2196
		io_apic_write(apic_id, 0, reg_00.raw);
2197
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2198 2199 2200 2201 2202

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2203
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2204
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2205
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2206 2207 2208 2209 2210
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2211
#endif
L
Linus Torvalds 已提交
2212

2213
int no_timer_check __initdata;
2214 2215 2216 2217 2218 2219 2220 2221

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2222 2223 2224 2225 2226 2227 2228 2229
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2230
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2231 2232
{
	unsigned long t1 = jiffies;
2233
	unsigned long flags;
L
Linus Torvalds 已提交
2234

2235 2236 2237
	if (no_timer_check)
		return 1;

2238
	local_save_flags(flags);
L
Linus Torvalds 已提交
2239 2240 2241
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2242
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2243 2244 2245 2246 2247 2248 2249 2250

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2251 2252

	/* jiffies wrap? */
2253
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2280

2281
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2282 2283 2284
{
	int was_pending = 0;
	unsigned long flags;
2285
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2286 2287

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2288
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
2289 2290 2291 2292
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2293
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2294
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2295 2296 2297 2298 2299
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2300
#ifdef CONFIG_X86_64
2301
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2302
{
2303 2304 2305 2306 2307

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2308
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2309
	spin_unlock_irqrestore(&vector_lock, flags);
2310 2311 2312

	return 1;
}
2313 2314
#else
static int ioapic_retrigger_irq(unsigned int irq)
2315
{
2316
	apic->send_IPI_self(irq_cfg(irq)->vector);
2317

T
Thomas Gleixner 已提交
2318
	return 1;
2319 2320
}
#endif
2321

2322 2323 2324 2325 2326 2327 2328 2329
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2330

2331
#ifdef CONFIG_SMP
2332

2333
#ifdef CONFIG_INTR_REMAP
2334

2335 2336 2337
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2338 2339
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2340
 *
2341 2342 2343 2344
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2345
 */
2346 2347
static void
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2348
{
2349 2350 2351
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2352
	unsigned int irq;
2353

2354
	if (!cpumask_intersects(mask, cpu_online_mask))
2355 2356
		return;

Y
Yinghai Lu 已提交
2357
	irq = desc->irq;
2358 2359
	if (get_irte(irq, &irte))
		return;
2360

Y
Yinghai Lu 已提交
2361 2362
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2363 2364
		return;

Y
Yinghai Lu 已提交
2365 2366
	set_extra_move_desc(desc, mask);

2367
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2368 2369 2370 2371 2372 2373 2374 2375 2376

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2377 2378
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2379

2380
	cpumask_copy(desc->affinity, mask);
2381 2382 2383 2384 2385
}

/*
 * Migrates the IRQ destination in the process context.
 */
R
Rusty Russell 已提交
2386 2387
static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
					    const struct cpumask *mask)
2388
{
Y
Yinghai Lu 已提交
2389 2390
	migrate_ioapic_irq_desc(desc, mask);
}
R
Rusty Russell 已提交
2391 2392
static void set_ir_ioapic_affinity_irq(unsigned int irq,
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2393 2394 2395 2396
{
	struct irq_desc *desc = irq_to_desc(irq);

	set_ir_ioapic_affinity_irq_desc(desc, mask);
2397 2398 2399 2400 2401 2402
}
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2403

2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2415 2416 2417
		if (irq == -1)
			continue;

2418 2419 2420 2421 2422 2423 2424 2425 2426
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

2427
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
			goto unlock;

		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2439
static void irq_complete_move(struct irq_desc **descp)
2440
{
Y
Yinghai Lu 已提交
2441 2442
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2443 2444
	unsigned vector, me;

2445 2446 2447 2448 2449
	if (likely(!cfg->move_in_progress)) {
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		if (likely(!cfg->move_desc_pending))
			return;

2450
		/* domain has not changed, but affinity did */
2451
		me = smp_processor_id();
2452
		if (cpumask_test_cpu(me, desc->affinity)) {
2453 2454 2455 2456 2457 2458
			*descp = desc = move_irq_desc(desc, me);
			/* get the new one */
			cfg = desc->chip_data;
			cfg->move_desc_pending = 0;
		}
#endif
2459
		return;
2460
	}
2461 2462 2463

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
2464 2465

	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain)) {
2466 2467 2468 2469 2470
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		*descp = desc = move_irq_desc(desc, me);
		/* get the new one */
		cfg = desc->chip_data;
#endif
2471
		send_cleanup_vector(cfg);
2472
	}
2473 2474
}
#else
Y
Yinghai Lu 已提交
2475
static inline void irq_complete_move(struct irq_desc **descp) {}
2476
#endif
Y
Yinghai Lu 已提交
2477

2478
#ifdef CONFIG_INTR_REMAP
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	for (;;) {

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
		io_apic_eoi(apic, pin);
		entry = entry->next;
	}
}

static void
eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	__eoi_ioapic_irq(irq, cfg);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

2512 2513
static void ack_x2apic_level(unsigned int irq)
{
2514
	struct irq_desc *desc = irq_to_desc(irq);
2515
	ack_x2APIC_irq();
2516
	eoi_ioapic_irq(desc);
2517 2518 2519 2520 2521 2522
}

static void ack_x2apic_edge(unsigned int irq)
{
	ack_x2APIC_irq();
}
Y
Yinghai Lu 已提交
2523

2524
#endif
2525

2526 2527
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2528 2529 2530
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2531 2532 2533 2534
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2535 2536
atomic_t irq_mis_count;

2537 2538
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2539 2540
	struct irq_desc *desc = irq_to_desc(irq);

Y
Yinghai Lu 已提交
2541 2542 2543 2544
#ifdef CONFIG_X86_32
	unsigned long v;
	int i;
#endif
Y
Yinghai Lu 已提交
2545
	struct irq_cfg *cfg;
2546
	int do_unmask_irq = 0;
2547

Y
Yinghai Lu 已提交
2548
	irq_complete_move(&desc);
2549
#ifdef CONFIG_GENERIC_PENDING_IRQ
2550
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2551
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2552
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2553
		mask_IO_APIC_irq_desc(desc);
2554
	}
2555 2556
#endif

Y
Yinghai Lu 已提交
2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
#ifdef CONFIG_X86_32
	/*
	* It appears there is an erratum which affects at least version 0x11
	* of I/O APIC (that's the 82093AA and cores integrated into various
	* chipsets).  Under certain conditions a level-triggered interrupt is
	* erroneously delivered as edge-triggered one but the respective IRR
	* bit gets set nevertheless.  As a result the I/O unit expects an EOI
	* message but it will never arrive and further interrupts are blocked
	* from the source.  The exact reason is so far unknown, but the
	* phenomenon was observed when two consecutive interrupt requests
	* from a given source get delivered to the same CPU and the source is
	* temporarily disabled in between.
	*
	* A workaround is to simulate an EOI message manually.  We achieve it
	* by setting the trigger mode to edge and then to level when the edge
	* trigger mode gets detected in the TMR of a local APIC for a
	* level-triggered interrupt.  We mask the source for the time of the
	* operation to prevent an edge-triggered interrupt escaping meanwhile.
	* The idea is from Manfred Spraul.  --macro
	*/
Y
Yinghai Lu 已提交
2577 2578
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2579 2580 2581 2582

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
#endif

2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2617 2618
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2619
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2620
		unmask_IO_APIC_irq_desc(desc);
2621
	}
2622

Y
Yinghai Lu 已提交
2623
#ifdef CONFIG_X86_32
2624 2625 2626
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2627 2628
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2629 2630
		spin_unlock(&ioapic_lock);
	}
2631
#endif
Y
Yinghai Lu 已提交
2632
}
2633

2634
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2635 2636 2637 2638 2639 2640
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2641
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2642
	.set_affinity	= set_ioapic_affinity_irq,
2643
#endif
2644
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2645 2646
};

2647 2648
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2649 2650 2651 2652 2653 2654
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_x2apic_edge,
	.eoi		= ack_x2apic_level,
2655
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2656
	.set_affinity	= set_ir_ioapic_affinity_irq,
2657 2658 2659 2660
#endif
	.retrigger	= ioapic_retrigger_irq,
};
#endif
L
Linus Torvalds 已提交
2661 2662 2663 2664

static inline void init_IO_APIC_traps(void)
{
	int irq;
2665
	struct irq_desc *desc;
2666
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2679 2680 2681
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2682 2683 2684 2685 2686
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
Y
Yinghai Lu 已提交
2687
			if (irq < NR_IRQS_LEGACY)
L
Linus Torvalds 已提交
2688
				make_8259A_irq(irq);
2689
			else
L
Linus Torvalds 已提交
2690
				/* Strange. Oh, well.. */
2691
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2692 2693 2694 2695
		}
	}
}

2696 2697 2698
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2699

2700
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2701 2702 2703 2704
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2705
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2706 2707
}

2708
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2709
{
2710
	unsigned long v;
L
Linus Torvalds 已提交
2711

2712
	v = apic_read(APIC_LVT0);
2713
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2714
}
L
Linus Torvalds 已提交
2715

Y
Yinghai Lu 已提交
2716
static void ack_lapic_irq(unsigned int irq)
2717 2718 2719 2720
{
	ack_APIC_irq();
}

2721
static struct irq_chip lapic_chip __read_mostly = {
2722
	.name		= "local-APIC",
2723 2724
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2725
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2726 2727
};

Y
Yinghai Lu 已提交
2728
static void lapic_register_intr(int irq, struct irq_desc *desc)
2729
{
2730
	desc->status &= ~IRQ_LEVEL;
2731 2732 2733 2734
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2735
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2736 2737
{
	/*
2738
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2739 2740 2741 2742 2743 2744
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2745
	 */
L
Linus Torvalds 已提交
2746 2747
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2748
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2760
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2761
{
2762
	int apic, pin, i;
L
Linus Torvalds 已提交
2763 2764 2765
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2766
	pin  = find_isa_irq_pin(8, mp_INT);
2767 2768 2769 2770
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2771
	apic = find_isa_irq_apic(8, mp_INT);
2772 2773
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2774
		return;
2775
	}
L
Linus Torvalds 已提交
2776

2777
	entry0 = ioapic_read_entry(apic, pin);
2778
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2779 2780 2781 2782 2783

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2784
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2785 2786 2787 2788 2789
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2790
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2807
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2808

2809
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2810 2811
}

Y
Yinghai Lu 已提交
2812
static int disable_timer_pin_1 __initdata;
2813
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2814
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2815 2816 2817 2818
{
	disable_timer_pin_1 = 1;
	return 0;
}
2819
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2820 2821 2822

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2823 2824 2825 2826 2827
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2828 2829
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2830
 */
2831
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2832
{
Y
Yinghai Lu 已提交
2833 2834 2835
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
	int cpu = boot_cpu_id;
2836
	int apic1, pin1, apic2, pin2;
2837
	unsigned long flags;
2838
	int no_pin1 = 0;
2839 2840

	local_irq_save(flags);
2841

L
Linus Torvalds 已提交
2842 2843 2844 2845
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2846
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2847 2848

	/*
2849 2850 2851 2852 2853 2854 2855
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2856
	 */
2857
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2858
	init_8259A(1);
2859
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2860 2861 2862 2863 2864 2865 2866
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2867
#endif
L
Linus Torvalds 已提交
2868

2869 2870 2871 2872
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2873

2874 2875
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2876
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2877

2878 2879 2880 2881 2882 2883 2884 2885
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2886 2887 2888 2889
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
#endif
2890 2891 2892 2893 2894 2895 2896 2897
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2898 2899 2900 2901
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2902
		if (no_pin1) {
Y
Yinghai Lu 已提交
2903
			add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
2904
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2915
		}
L
Linus Torvalds 已提交
2916 2917 2918 2919 2920
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2921 2922
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2923
			goto out;
L
Linus Torvalds 已提交
2924
		}
2925 2926 2927 2928
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
#endif
Y
Yinghai Lu 已提交
2929
		local_irq_disable();
2930
		clear_IO_APIC_pin(apic1, pin1);
2931
		if (!no_pin1)
2932 2933
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2934

2935 2936 2937 2938
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2939 2940 2941
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
Y
Yinghai Lu 已提交
2942
		replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
2943
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2944
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2945
		if (timer_irq_works()) {
2946
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2947
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2948
			if (nmi_watchdog == NMI_IO_APIC) {
2949
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2950
				setup_nmi();
2951
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2952
			}
2953
			goto out;
L
Linus Torvalds 已提交
2954 2955 2956 2957
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2958
		local_irq_disable();
2959
		disable_8259A_irq(0);
2960
		clear_IO_APIC_pin(apic2, pin2);
2961
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2962 2963 2964
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2965 2966
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2967
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2968
	}
2969
#ifdef CONFIG_X86_32
2970
	timer_ack = 0;
2971
#endif
L
Linus Torvalds 已提交
2972

2973 2974
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2975

Y
Yinghai Lu 已提交
2976
	lapic_register_intr(0, desc);
2977
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2978 2979 2980
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2981
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2982
		goto out;
L
Linus Torvalds 已提交
2983
	}
Y
Yinghai Lu 已提交
2984
	local_irq_disable();
2985
	disable_8259A_irq(0);
2986
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2987
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2988

2989 2990
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2991 2992 2993

	init_8259A(0);
	make_8259A_irq(0);
2994
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2995 2996 2997 2998

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2999
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3000
		goto out;
L
Linus Torvalds 已提交
3001
	}
Y
Yinghai Lu 已提交
3002
	local_irq_disable();
3003
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3004
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3005
		"report.  Then try booting with the 'noapic' option.\n");
3006 3007
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3008 3009 3010
}

/*
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3026 3027 3028 3029 3030
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
3031 3032 3033 3034

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
L
Linus Torvalds 已提交
3035

3036
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
3037

3038
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3039
	/*
3040 3041 3042
         * Set up IO-APIC IRQ routing.
         */
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3043 3044
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
3045
#endif
L
Linus Torvalds 已提交
3046 3047 3048
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3049
	check_timer();
L
Linus Torvalds 已提交
3050 3051 3052
}

/*
3053 3054
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3055
 */
3056

L
Linus Torvalds 已提交
3057 3058
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3059 3060 3061
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3062 3063 3064 3065 3066 3067 3068 3069
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3070
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3071

3072
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3073 3074 3075 3076
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3077

L
Linus Torvalds 已提交
3078 3079
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3080 3081
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3093

L
Linus Torvalds 已提交
3094 3095 3096 3097 3098
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3099 3100
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3101 3102 3103
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3104
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3105
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3106 3107 3108 3109 3110

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3111
	.name = "ioapic",
L
Linus Torvalds 已提交
3112 3113 3114 3115 3116 3117
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3118 3119
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3120 3121 3122 3123 3124

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3125
	for (i = 0; i < nr_ioapics; i++ ) {
3126
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3127
			* sizeof(struct IO_APIC_route_entry);
3128
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3129 3130 3131 3132 3133
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3134
		dev->id = i;
L
Linus Torvalds 已提交
3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3150
static int nr_irqs_gsi = NR_IRQS_LEGACY;
3151
/*
3152
 * Dynamic irq allocate and deallocation
3153
 */
Y
Yinghai Lu 已提交
3154
unsigned int create_irq_nr(unsigned int irq_want)
3155
{
3156
	/* Allocate an unused irq */
3157 3158
	unsigned int irq;
	unsigned int new;
3159
	unsigned long flags;
3160 3161 3162
	struct irq_cfg *cfg_new = NULL;
	int cpu = boot_cpu_id;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3163 3164

	irq = 0;
3165 3166 3167
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3168
	spin_lock_irqsave(&vector_lock, flags);
3169
	for (new = irq_want; new < nr_irqs; new++) {
3170 3171 3172
		desc_new = irq_to_desc_alloc_cpu(new, cpu);
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3173
			continue;
3174 3175 3176 3177
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3178
			continue;
3179
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3180 3181 3182 3183
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3184

Y
Yinghai Lu 已提交
3185
	if (irq > 0) {
3186
		dynamic_irq_init(irq);
3187 3188 3189
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3190 3191 3192 3193
	}
	return irq;
}

Y
Yinghai Lu 已提交
3194 3195
int create_irq(void)
{
3196
	unsigned int irq_want;
3197 3198
	int irq;

3199 3200
	irq_want = nr_irqs_gsi;
	irq = create_irq_nr(irq_want);
3201 3202 3203 3204 3205

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3206 3207
}

3208 3209 3210
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3211 3212
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3213

3214 3215 3216
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3217
	dynamic_irq_cleanup(irq);
3218 3219 3220
	/* connect back irq_cfg */
	if (desc)
		desc->chip_data = cfg;
3221

3222 3223 3224
#ifdef CONFIG_INTR_REMAP
	free_irte(irq);
#endif
3225
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3226
	__clear_irq_vector(irq, cfg);
3227 3228 3229
	spin_unlock_irqrestore(&vector_lock, flags);
}

3230
/*
S
Simon Arlott 已提交
3231
 * MSI message composition
3232 3233
 */
#ifdef CONFIG_PCI_MSI
3234
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3235
{
3236 3237
	struct irq_cfg *cfg;
	int err;
3238 3239
	unsigned dest;

J
Jan Beulich 已提交
3240 3241 3242
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3243
	cfg = irq_cfg(irq);
3244
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3245 3246
	if (err)
		return err;
3247

3248
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3249

3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3262
		irte.dst_mode = apic->irq_dest_mode;
3263
		irte.trigger_mode = 0; /* edge */
3264
		irte.dlvry_mode = apic->irq_delivery_mode;
3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
	} else
#endif
	{
3279 3280 3281 3282 3283 3284
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3285 3286
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3287
			((apic->irq_dest_mode == 0) ?
3288 3289
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3290
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3291 3292 3293
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3294

3295 3296 3297
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3298
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3299 3300 3301 3302
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3303
	return err;
3304 3305
}

3306
#ifdef CONFIG_SMP
3307
static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3308
{
Y
Yinghai Lu 已提交
3309
	struct irq_desc *desc = irq_to_desc(irq);
3310
	struct irq_cfg *cfg;
3311 3312 3313
	struct msi_msg msg;
	unsigned int dest;

3314 3315
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3316
		return;
3317

Y
Yinghai Lu 已提交
3318
	cfg = desc->chip_data;
3319

Y
Yinghai Lu 已提交
3320
	read_msi_msg_desc(desc, &msg);
3321 3322

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3323
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3324 3325 3326
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3327
	write_msi_msg_desc(desc, &msg);
3328
}
3329 3330 3331 3332 3333
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3334 3335
static void
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3336
{
Y
Yinghai Lu 已提交
3337
	struct irq_desc *desc = irq_to_desc(irq);
3338
	struct irq_cfg *cfg = desc->chip_data;
3339 3340 3341 3342 3343 3344
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
		return;

3345 3346
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
		return;

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3362 3363
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3364
}
Y
Yinghai Lu 已提交
3365

3366
#endif
3367
#endif /* CONFIG_SMP */
3368

3369 3370 3371 3372 3373 3374 3375 3376
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3377
	.ack		= ack_apic_edge,
3378 3379 3380 3381
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3382 3383
};

3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
#ifdef CONFIG_INTR_REMAP
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
	.ack		= ack_x2apic_edge,
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3417
		       pci_name(dev));
3418 3419 3420 3421 3422
		return -ENOSPC;
	}
	return index;
}
#endif
3423

Y
Yinghai Lu 已提交
3424
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3425 3426 3427 3428 3429 3430 3431 3432
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3433
	set_irq_msi(irq, msidesc);
3434 3435
	write_msi_msg(irq, &msg);

3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
#endif
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3447

Y
Yinghai Lu 已提交
3448 3449
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3450 3451 3452
	return 0;
}

3453 3454
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3455 3456
	unsigned int irq;
	int ret, sub_handle;
3457
	struct msi_desc *msidesc;
3458 3459 3460 3461 3462 3463 3464
	unsigned int irq_want;

#ifdef CONFIG_INTR_REMAP
	struct intel_iommu *iommu = 0;
	int index = 0;
#endif

3465
	irq_want = nr_irqs_gsi;
3466
	sub_handle = 0;
3467 3468
	list_for_each_entry(msidesc, &dev->msi_list, list) {
		irq = create_irq_nr(irq_want);
3469 3470
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3471
		irq_want = irq + 1;
3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
#ifdef CONFIG_INTR_REMAP
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
#endif
3501
		ret = setup_msi_irq(dev, msidesc, irq);
3502 3503 3504 3505 3506
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3507 3508

error:
3509 3510
	destroy_irq(irq);
	return ret;
3511 3512
}

3513 3514
void arch_teardown_msi_irq(unsigned int irq)
{
3515
	destroy_irq(irq);
3516 3517
}

3518
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3519
#ifdef CONFIG_SMP
3520
static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3521
{
Y
Yinghai Lu 已提交
3522
	struct irq_desc *desc = irq_to_desc(irq);
3523 3524 3525 3526
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3527 3528
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3529 3530
		return;

Y
Yinghai Lu 已提交
3531
	cfg = desc->chip_data;
3532 3533 3534 3535 3536 3537 3538 3539 3540 3541

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3542

3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
#endif /* CONFIG_SMP */

struct irq_chip dmar_msi_type = {
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3560

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3571 3572 3573
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3574
static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3575
{
Y
Yinghai Lu 已提交
3576
	struct irq_desc *desc = irq_to_desc(irq);
3577 3578 3579 3580
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3581 3582
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3583 3584
		return;

Y
Yinghai Lu 已提交
3585
	cfg = desc->chip_data;
3586 3587 3588 3589 3590 3591 3592 3593 3594 3595

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3596

3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
#endif /* CONFIG_SMP */

struct irq_chip hpet_msi_type = {
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3622

3623 3624 3625 3626
	return 0;
}
#endif

3627
#endif /* CONFIG_PCI_MSI */
3628 3629 3630 3631 3632 3633 3634
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3635
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3636
{
3637 3638
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3639

3640
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3641
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3642

3643
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3644
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3645

3646
	write_ht_irq_msg(irq, &msg);
3647 3648
}

3649
static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3650
{
Y
Yinghai Lu 已提交
3651
	struct irq_desc *desc = irq_to_desc(irq);
3652
	struct irq_cfg *cfg;
3653 3654
	unsigned int dest;

3655 3656
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3657
		return;
3658

Y
Yinghai Lu 已提交
3659
	cfg = desc->chip_data;
3660

3661
	target_ht_irq(irq, dest, cfg->vector);
3662
}
Y
Yinghai Lu 已提交
3663

3664 3665
#endif

3666
static struct irq_chip ht_irq_chip = {
3667 3668 3669
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3670
	.ack		= ack_apic_edge,
3671 3672 3673 3674 3675 3676 3677 3678
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3679 3680
	struct irq_cfg *cfg;
	int err;
3681

J
Jan Beulich 已提交
3682 3683 3684
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3685
	cfg = irq_cfg(irq);
3686
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3687
	if (!err) {
3688
		struct ht_irq_msg msg;
3689 3690
		unsigned dest;

3691 3692
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3693

3694
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3695

3696 3697
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3698
			HT_IRQ_LOW_DEST_ID(dest) |
3699
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3700
			((apic->irq_dest_mode == 0) ?
3701 3702 3703
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3704
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3705 3706 3707 3708
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3709
		write_ht_irq_msg(irq, &msg);
3710

3711 3712
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3713 3714

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3715
	}
3716
	return err;
3717 3718 3719
}
#endif /* CONFIG_HT_IRQ */

N
Nick Piggin 已提交
3720
#ifdef CONFIG_X86_UV
3721 3722 3723 3724 3725 3726 3727
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
3728
	const struct cpumask *eligible_cpu = cpumask_of(cpu);
3729 3730 3731 3732 3733 3734 3735
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

Y
Yinghai Lu 已提交
3736 3737
	cfg = irq_cfg(irq);

3738
	err = assign_irq_vector(irq, cfg, eligible_cpu);
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->vector = cfg->vector;
3752 3753
	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode = apic->irq_dest_mode;
3754 3755 3756
	entry->polarity = 0;
	entry->trigger = 0;
	entry->mask = 0;
3757
	entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3798
void __init probe_nr_irqs_gsi(void)
3799
{
3800 3801
	int nr = 0;

3802 3803
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3804
		nr_irqs_gsi = nr;
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3818 3819
}

Y
Yinghai Lu 已提交
3820 3821 3822 3823 3824
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3825 3826
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3827

Y
Yinghai Lu 已提交
3828 3829 3830 3831 3832 3833 3834 3835
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3836 3837 3838 3839 3840 3841
		nr_irqs = nr;

	return 0;
}
#endif

L
Linus Torvalds 已提交
3842
/* --------------------------------------------------------------------------
3843
                          ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3844 3845
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3846
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3847

3848
#ifdef CONFIG_X86_32
3849
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3850 3851 3852 3853 3854 3855 3856 3857
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3858 3859
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3860
	 * supports up to 16 on one shared APIC bus.
3861
	 *
L
Linus Torvalds 已提交
3862 3863 3864 3865 3866
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3867
		apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3880
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3881 3882
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3883
	if (apic->check_apicid_used(apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3884 3885

		for (i = 0; i < get_physical_broadcast(); i++) {
3886
			if (!apic->check_apicid_used(apic_id_map, i))
L
Linus Torvalds 已提交
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3897
	}
L
Linus Torvalds 已提交
3898

3899
	tmp = apic->apicid_to_cpu_present(apic_id);
L
Linus Torvalds 已提交
3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3911 3912 3913 3914
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3915 3916 3917 3918 3919 3920 3921 3922
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}

3923
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}
3934
#endif
L
Linus Torvalds 已提交
3935

3936
int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
L
Linus Torvalds 已提交
3937
{
3938 3939 3940 3941
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int cpu = boot_cpu_id;

L
Linus Torvalds 已提交
3942
	if (!IO_APIC_IRQ(irq)) {
3943
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
L
Linus Torvalds 已提交
3944 3945 3946 3947
			ioapic);
		return -EINVAL;
	}

3948 3949 3950 3951 3952 3953
	desc = irq_to_desc_alloc_cpu(irq, cpu);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

L
Linus Torvalds 已提交
3954 3955 3956
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
Y
Yinghai Lu 已提交
3957
	if (irq >= NR_IRQS_LEGACY) {
3958
		cfg = desc->chip_data;
Y
Yinghai Lu 已提交
3959
		add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
3960
	}
L
Linus Torvalds 已提交
3961

Y
Yinghai Lu 已提交
3962
	setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
L
Linus Torvalds 已提交
3963 3964 3965 3966

	return 0;
}

3967

3968 3969 3970 3971 3972 3973 3974 3975
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3976 3977
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
3978 3979 3980 3981 3982 3983 3984 3985 3986
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
3987
#endif /* CONFIG_ACPI */
3988

3989 3990 3991
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3992
 * so mask in all cases should simply be apic->target_cpus()
3993 3994 3995 3996 3997
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;
3998
	struct irq_desc *desc;
3999
	struct irq_cfg *cfg;
4000
	const struct cpumask *mask;
4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);

			/* setup_IO_APIC_irqs could fail to get vector for some device
			 * when you have too many devices, because at that time only boot
			 * cpu is online.
			 */
4016 4017
			desc = irq_to_desc(irq);
			cfg = desc->chip_data;
4018
			if (!cfg->vector) {
Y
Yinghai Lu 已提交
4019
				setup_IO_APIC_irq(ioapic, pin, irq, desc,
4020 4021
						  irq_trigger(irq_entry),
						  irq_polarity(irq_entry));
4022 4023 4024 4025 4026 4027 4028 4029 4030
				continue;

			}

			/*
			 * Honour affinities which have been set in early boot
			 */
			if (desc->status &
			    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4031
				mask = desc->affinity;
4032
			else
4033
				mask = apic->target_cpus();
4034

4035
#ifdef CONFIG_INTR_REMAP
4036
			if (intr_remapping_enabled)
Y
Yinghai Lu 已提交
4037
				set_ir_ioapic_affinity_irq_desc(desc, mask);
4038
			else
4039
#endif
Y
Yinghai Lu 已提交
4040
				set_ioapic_affinity_irq_desc(desc, mask);
4041 4042 4043 4044 4045 4046
		}

	}
}
#endif

4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

static struct resource * __init ioapic_setup_resources(void)
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

4083 4084 4085
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4086
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4087
	int i;
4088

4089
	ioapic_res = ioapic_setup_resources();
4090 4091
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4092
			ioapic_phys = mp_ioapics[i].apicaddr;
4093
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4094 4095 4096 4097 4098 4099 4100 4101 4102
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4103
#endif
4104
		} else {
4105
#ifdef CONFIG_X86_32
4106
fake_ioapic_page:
4107
#endif
4108
			ioapic_phys = (unsigned long)
4109
				alloc_bootmem_pages(PAGE_SIZE);
4110 4111 4112
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4113 4114 4115
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4116
		idx++;
4117 4118 4119 4120 4121 4122

		if (ioapic_res != NULL) {
			ioapic_res->start = ioapic_phys;
			ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
			ioapic_res++;
		}
4123 4124 4125
	}
}

4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
		printk(KERN_ERR
		       "IO APIC resources could be not be allocated.\n");
		return -1;
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);