io_apic.c 102.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41 42 43 44
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
45
#include <linux/hpet.h>
46

47
#include <asm/idle.h>
L
Linus Torvalds 已提交
48 49
#include <asm/io.h>
#include <asm/smp.h>
50
#include <asm/cpu.h>
L
Linus Torvalds 已提交
51
#include <asm/desc.h>
52 53 54
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
55
#include <asm/timer.h>
56
#include <asm/i8259.h>
57
#include <asm/nmi.h>
58
#include <asm/msidef.h>
59
#include <asm/hypertransport.h>
60
#include <asm/setup.h>
61
#include <asm/irq_remapping.h>
62
#include <asm/hpet.h>
63
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
64

I
Ingo Molnar 已提交
65
#include <asm/apic.h>
L
Linus Torvalds 已提交
66

67
#define __apicdebuginit(type) static type __init
68 69
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
70

L
Linus Torvalds 已提交
71
/*
72 73
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
74 75 76
 */
int sis_apic_bug = -1;

77 78
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
79

L
Linus Torvalds 已提交
80 81 82 83 84
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

85
/* I/O APIC entries */
86
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
87 88
int nr_ioapics;

89 90 91
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

92 93
/* The one past the highest gsi number used */
u32 gsi_top;
94

95
/* MP IRQ source entries */
96
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
97 98 99 100

/* # of MP IRQ source entries */
int mp_irq_entries;

101 102 103
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

104 105 106 107 108 109
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
110 111
int skip_ioapic_setup;

112 113 114 115 116 117 118 119 120
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

121
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
122 123
{
	/* disable IO-APIC */
124
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
125 126 127
	return 0;
}
early_param("noapic", parse_noapic);
128

129 130 131 132 133
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

134
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
135 136 137 138 139 140 141 142
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
143
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
144
#ifdef CONFIG_SPARSE_IRQ
145
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
146
#else
147
static struct irq_cfg irq_cfgx[NR_IRQS];
148
#endif
Y
Yinghai Lu 已提交
149

150
int __init arch_early_irq_init(void)
151
{
152
	struct irq_cfg *cfg;
153
	int count, node, i;
T
Thomas Gleixner 已提交
154

155 156 157 158 159
	if (!legacy_pic->nr_legacy_irqs) {
		nr_irqs_gsi = 0;
		io_apic_irqs = ~0UL;
	}

160 161
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
162
	node = cpu_to_node(0);
163

164
	for (i = 0; i < count; i++) {
165
		set_irq_chip_data(i, &cfg[i]);
166 167
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
168 169 170 171
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
172
		if (i < legacy_pic->nr_legacy_irqs) {
173 174 175
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
176
	}
177 178

	return 0;
179
}
180

181
#ifdef CONFIG_SPARSE_IRQ
182
struct irq_cfg *irq_cfg(unsigned int irq)
183
{
184
	return get_irq_chip_data(irq);
185
}
T
Thomas Gleixner 已提交
186

187
static struct irq_cfg *get_one_free_irq_cfg(int node)
188
{
189
	struct irq_cfg *cfg;
190

191
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
192
	if (cfg) {
193
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
194 195
			kfree(cfg);
			cfg = NULL;
196
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
197
							  GFP_ATOMIC, node)) {
198 199 200 201 202
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
203

204
	return cfg;
205 206
}

207
int arch_init_chip_data(struct irq_desc *desc, int node)
208
{
209
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
210

T
Thomas Gleixner 已提交
211
	cfg = get_irq_desc_chip_data(desc);
212
	if (!cfg) {
T
Thomas Gleixner 已提交
213 214 215
		cfg = get_one_free_irq_cfg(node);
		desc->chip_data = cfg;
		if (!cfg) {
216 217 218 219
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
220

221
	return 0;
222
}
223

224
/* for move_irq_desc */
225
static void
226
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
227
{
228 229 230 231 232 233
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
234

235
	entry = get_one_free_irq_2_pin(node);
236 237
	if (!entry)
		return;
238

239 240 241 242 243 244
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
245
		entry = get_one_free_irq_2_pin(node);
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
262

263 264
	tail->next = NULL;
	cfg->irq_2_pin = head;
265 266
}

267
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
268
{
269
	struct irq_pin_list *entry, *next;
270

271 272
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
273

274
	entry = old_cfg->irq_2_pin;
275

276 277 278 279 280 281
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
282 283
}

284
void arch_init_copy_chip_data(struct irq_desc *old_desc,
285
				 struct irq_desc *desc, int node)
286
{
287 288
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
289

290
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
291

292 293 294 295 296 297 298
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

299 300 301 302
	cfg->vector = old_cfg->vector;
	cfg->move_in_progress = old_cfg->move_in_progress;
	cpumask_copy(cfg->domain, old_cfg->domain);
	cpumask_copy(cfg->old_domain, old_cfg->old_domain);
303

304
	init_copy_irq_2_pin(old_cfg, cfg, node);
305
}
L
Linus Torvalds 已提交
306

307
static void free_irq_cfg(struct irq_cfg *cfg)
308
{
309 310 311
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
312 313 314 315 316 317
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

T
Thomas Gleixner 已提交
318 319
	old_cfg = get_irq_desc_chip_data(old_desc);
	cfg = get_irq_desc_chip_data(desc);
320 321 322 323 324 325 326 327 328 329

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
330
/* end for move_irq_desc */
331

332
#else
333
struct irq_cfg *irq_cfg(unsigned int irq)
334 335
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
336
}
L
Linus Torvalds 已提交
337

338 339
#endif

L
Linus Torvalds 已提交
340 341 342 343
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
344 345
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
346 347 348 349 350
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
351
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
352 353
}

354 355 356 357 358 359
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
382
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
383 384 385

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
386 387 388
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
389
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
390 391 392 393
{
	struct irq_pin_list *entry;
	unsigned long flags;

394
	raw_spin_lock_irqsave(&ioapic_lock, flags);
395
	for_each_irq_pin(entry, cfg->irq_2_pin) {
396 397 398 399 400 401 402
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
403
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
404 405 406
			return true;
		}
	}
407
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
408 409 410 411

	return false;
}

412 413 414 415 416 417 418 419 420
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
421
	raw_spin_lock_irqsave(&ioapic_lock, flags);
422 423
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
424
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
425 426 427
	return eu.entry;
}

428 429 430 431 432 433
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
434 435
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
436
{
437 438
	union entry_union eu = {{0, 0}};

439
	eu.entry = e;
440 441
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
442 443
}

444
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
445 446
{
	unsigned long flags;
447
	raw_spin_lock_irqsave(&ioapic_lock, flags);
448
	__ioapic_write_entry(apic, pin, e);
449
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
450 451 452 453 454 455 456 457 458 459 460 461
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

462
	raw_spin_lock_irqsave(&ioapic_lock, flags);
463 464
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
465
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
466 467
}

L
Linus Torvalds 已提交
468 469 470 471 472
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
473 474
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
475
{
476
	struct irq_pin_list **last, *entry;
477

478 479 480
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
481
		if (entry->apic == apic && entry->pin == pin)
482
			return 0;
483
		last = &entry->next;
L
Linus Torvalds 已提交
484
	}
485

486
	entry = get_one_free_irq_2_pin(node);
487
	if (!entry) {
488 489 490
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
491
	}
L
Linus Torvalds 已提交
492 493
	entry->apic = apic;
	entry->pin = pin;
494

495
	*last = entry;
496 497 498 499 500 501 502
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
503 504 505 506 507
}

/*
 * Reroute an IRQ to a different pin.
 */
508
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
509 510
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
511
{
512
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
513

514
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
515 516 517
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
518
			/* every one is different, right? */
519
			return;
520
		}
L
Linus Torvalds 已提交
521
	}
522

523 524
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
525 526
}

527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

542 543 544
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
545 546
{
	struct irq_pin_list *entry;
547

548 549 550 551 552 553 554 555 556 557 558 559 560 561
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
562
}
563

564
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
565
{
566 567 568 569 570 571
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
572
	readl(&io_apic->data);
L
Linus Torvalds 已提交
573 574
}

T
Thomas Gleixner 已提交
575
static void mask_ioapic(struct irq_cfg *cfg)
576
{
T
Thomas Gleixner 已提交
577 578 579
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
580
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
581
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
582
}
L
Linus Torvalds 已提交
583

584
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
585
{
586
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
587
}
Y
Yinghai Lu 已提交
588

T
Thomas Gleixner 已提交
589 590 591
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
592 593
}

T
Thomas Gleixner 已提交
594
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
595 596 597
{
	unsigned long flags;

598
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
599
	__unmask_ioapic(cfg);
600
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
601 602
}

603
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
604
{
605
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
606 607
}

L
Linus Torvalds 已提交
608 609 610
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
611

L
Linus Torvalds 已提交
612
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
613
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
614 615 616 617 618
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
619
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
620 621
}

622
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
623 624 625 626 627 628 629 630
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

631
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
632 633 634 635 636 637
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
638 639 640
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
667 668
#endif /* CONFIG_X86_32 */

669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
696 697

/*
698
 * Saves all the IO-APIC RTE's
699
 */
700
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
701 702 703
{
	int apic, pin;

704 705
	if (!ioapic_entries)
		return -ENOMEM;
706 707

	for (apic = 0; apic < nr_ioapics; apic++) {
708 709
		if (!ioapic_entries[apic])
			return -ENOMEM;
710

711
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
712
			ioapic_entries[apic][pin] =
713
				ioapic_read_entry(apic, pin);
714
	}
715

716 717 718
	return 0;
}

719 720 721 722
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
723 724 725
{
	int apic, pin;

726 727 728
	if (!ioapic_entries)
		return;

729
	for (apic = 0; apic < nr_ioapics; apic++) {
730
		if (!ioapic_entries[apic])
731
			break;
732

733 734 735
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

736
			entry = ioapic_entries[apic][pin];
737 738 739 740 741 742 743 744
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

745 746 747 748
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
749 750 751
{
	int apic, pin;

752 753 754
	if (!ioapic_entries)
		return -ENOMEM;

755
	for (apic = 0; apic < nr_ioapics; apic++) {
756 757 758
		if (!ioapic_entries[apic])
			return -ENOMEM;

759 760
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
761
					ioapic_entries[apic][pin]);
762
	}
763
	return 0;
764 765
}

766 767 768 769 770 771 772 773
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
774
}
L
Linus Torvalds 已提交
775 776 777 778 779 780 781 782 783

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
784 785 786 787
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
788 789 790 791 792 793 794 795
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
796
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
797 798 799 800
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
801
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
802

A
Alexey Starikovskiy 已提交
803
		if (test_bit(lbus, mp_bus_not_pci) &&
804 805
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
806

807
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
808 809 810 811
	}
	return -1;
}

812 813 814 815 816
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
817
		int lbus = mp_irqs[i].srcbus;
818

A
Alexey Starikovskiy 已提交
819
		if (test_bit(lbus, mp_bus_not_pci) &&
820 821
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
822 823 824 825
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
826
		for(apic = 0; apic < nr_ioapics; apic++) {
827
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
828 829 830 831 832 833 834
				return apic;
		}
	}

	return -1;
}

835
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
836 837 838 839 840
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
841
	if (irq < legacy_pic->nr_legacy_irqs) {
L
Linus Torvalds 已提交
842 843 844 845 846 847 848
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
849

850
#endif
L
Linus Torvalds 已提交
851

A
Alexey Starikovskiy 已提交
852 853 854 855 856 857
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
858 859 860 861 862
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

863
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
864
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
865 866 867 868 869 870 871 872 873 874 875

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
876
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
877

878
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
879
{
880
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
881 882 883 884 885
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
886
	switch (mp_irqs[idx].irqflag & 3)
887
	{
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
916 917 918 919 920 921
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
922
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
923 924 925 926 927
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
928
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
929
	{
930 931 932 933 934
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
935
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
965
			break;
966
		case 1: /* edge */
L
Linus Torvalds 已提交
967
		{
968
			trigger = 0;
L
Linus Torvalds 已提交
969 970
			break;
		}
971
		case 2: /* reserved */
L
Linus Torvalds 已提交
972
		{
973 974
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
975 976
			break;
		}
977
		case 3: /* level */
L
Linus Torvalds 已提交
978
		{
979
			trigger = 1;
L
Linus Torvalds 已提交
980 981
			break;
		}
982
		default: /* invalid */
L
Linus Torvalds 已提交
983 984
		{
			printk(KERN_WARNING "broken BIOS!!\n");
985
			trigger = 0;
L
Linus Torvalds 已提交
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

static int pin_2_irq(int idx, int apic, int pin)
{
1004
	int irq;
1005
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1006 1007 1008 1009

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1010
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1011 1012
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1013
	if (test_bit(bus, mp_bus_not_pci)) {
1014
		irq = mp_irqs[idx].srcbusirq;
1015
	} else {
1016
		u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
1017 1018 1019 1020

		if (gsi >= NR_IRQS_LEGACY)
			irq = gsi;
		else
1021
			irq = gsi_top + gsi;
L
Linus Torvalds 已提交
1022 1023
	}

1024
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1041 1042
#endif

L
Linus Torvalds 已提交
1043 1044 1045
	return irq;
}

1046 1047 1048 1049 1050
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1051
				struct io_apic_irq_attr *irq_attr)
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1081 1082 1083 1084
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1085 1086 1087 1088 1089 1090 1091
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1092 1093 1094 1095
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1096 1097 1098 1099 1100 1101 1102 1103
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1104 1105 1106 1107 1108
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1109
	raw_spin_lock(&vector_lock);
1110
}
L
Linus Torvalds 已提交
1111

1112
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1113
{
1114
	raw_spin_unlock(&vector_lock);
1115
}
L
Linus Torvalds 已提交
1116

1117 1118
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1119
{
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1131
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1132
	static int current_offset = VECTOR_OFFSET_START % 8;
1133
	unsigned int old_vector;
1134 1135
	int cpu, err;
	cpumask_var_t tmp_mask;
1136

1137
	if (cfg->move_in_progress)
1138
		return -EBUSY;
1139

1140 1141
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1142

1143 1144
	old_vector = cfg->vector;
	if (old_vector) {
1145 1146 1147 1148
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1149
			return 0;
1150
		}
1151
	}
1152

1153
	/* Only try and allocate irqs on cpus that are present */
1154 1155
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1156 1157
		int new_cpu;
		int vector, offset;
1158

1159
		apic->vector_allocation_domain(cpu, tmp_mask);
1160

1161 1162
		vector = current_vector;
		offset = current_offset;
1163
next:
1164 1165
		vector += 8;
		if (vector >= first_system_vector) {
1166
			/* If out of vectors on large boxen, must share them. */
1167
			offset = (offset + 1) % 8;
1168
			vector = FIRST_EXTERNAL_VECTOR + offset;
1169 1170 1171
		}
		if (unlikely(current_vector == vector))
			continue;
1172 1173

		if (test_bit(vector, used_vectors))
1174
			goto next;
1175

1176
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1177 1178 1179 1180 1181 1182 1183
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1184
			cpumask_copy(cfg->old_domain, cfg->domain);
1185
		}
1186
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1187 1188
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1189 1190 1191
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1192
	}
1193 1194
	free_cpumask_var(tmp_mask);
	return err;
1195 1196
}

1197
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1198 1199
{
	int err;
1200 1201
	unsigned long flags;

1202
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1203
	err = __assign_irq_vector(irq, cfg, mask);
1204
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1205 1206 1207
	return err;
}

Y
Yinghai Lu 已提交
1208
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1209 1210 1211 1212 1213 1214
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1215
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1216 1217 1218
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1219
	cpumask_clear(cfg->domain);
1220 1221 1222

	if (likely(!cfg->move_in_progress))
		return;
1223
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1224 1225 1226 1227 1228 1229 1230 1231 1232
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1233 1234 1235 1236 1237 1238 1239
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;
1240
	struct irq_desc *desc;
1241

1242 1243 1244 1245 1246
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1247
	raw_spin_lock(&vector_lock);
1248
	/* Mark the inuse vectors */
1249
	for_each_irq_desc(irq, desc) {
T
Thomas Gleixner 已提交
1250
		cfg = get_irq_desc_chip_data(desc);
1251 1252 1253 1254 1255 1256 1257 1258

		/*
		 * If it is a legacy IRQ handled by the legacy PIC, this cpu
		 * will be part of the irq_cfg's domain.
		 */
		if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
			cpumask_set_cpu(cpu, cfg->domain);

1259
		if (!cpumask_test_cpu(cpu, cfg->domain))
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1271
		if (!cpumask_test_cpu(cpu, cfg->domain))
1272
			per_cpu(vector_irq, cpu)[vector] = -1;
1273
	}
1274
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1275
}
1276

1277
static struct irq_chip ioapic_chip;
1278
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1279

1280 1281 1282
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1283

1284
#ifdef CONFIG_X86_32
1285 1286
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1287
	int apic, idx, pin;
1288

T
Thomas Gleixner 已提交
1289 1290 1291 1292 1293 1294 1295 1296
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1297 1298
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1299
	return 0;
1300
}
1301 1302 1303
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1304
	return 1;
1305 1306
}
#endif
1307

1308
static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
L
Linus Torvalds 已提交
1309
{
Y
Yinghai Lu 已提交
1310

1311
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1312
	    trigger == IOAPIC_LEVEL)
1313
		irq_set_status_flags(irq, IRQ_LEVEL);
1314
	else
1315
		irq_clear_status_flags(irq, IRQ_LEVEL);
1316

1317
	if (irq_remapped(irq)) {
1318
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1319 1320 1321 1322 1323 1324 1325 1326 1327
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1328

1329 1330
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1331
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1332 1333
					      handle_fasteoi_irq,
					      "fasteoi");
1334
	else
1335
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1336
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1337 1338
}

1339 1340 1341
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1342
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1343
{
1344 1345 1346 1347 1348
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1349
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1350
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1351 1352 1353 1354 1355 1356
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1357
			panic("No mapping iommu for ioapic %d\n", apic_id);
1358 1359 1360

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1361
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1362

1363
		prepare_irte(&irte, vector, destination);
1364

1365 1366 1367
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1368 1369 1370 1371 1372 1373
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1374 1375 1376 1377 1378
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1379
	} else {
1380 1381
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1382
		entry->dest = destination;
1383
		entry->vector = vector;
1384
	}
1385

1386
	entry->mask = 0;				/* enable IRQ */
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

1398 1399
static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
			     struct irq_cfg *cfg, int trigger, int polarity)
1400
{
L
Linus Torvalds 已提交
1401
	struct IO_APIC_route_entry entry;
1402
	unsigned int dest;
1403 1404 1405

	if (!IO_APIC_IRQ(irq))
		return;
1406 1407 1408 1409 1410
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
1411
	if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
1412 1413
		apic->vector_allocation_domain(0, cfg->domain);

1414
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1415 1416
		return;

1417
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1418 1419 1420 1421

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1422
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1423 1424 1425
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1426
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1427
			       dest, trigger, polarity, cfg->vector, pin)) {
1428
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1429
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1430
		__clear_irq_vector(irq, cfg);
1431 1432 1433
		return;
	}

1434
	ioapic_register_intr(irq, trigger);
1435
	if (irq < legacy_pic->nr_legacy_irqs)
1436
		legacy_pic->mask(irq);
1437

I
Ingo Molnar 已提交
1438
	ioapic_write_entry(apic_id, pin, entry);
1439 1440
}

1441 1442 1443 1444
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1445 1446
static void __init setup_IO_APIC_irqs(void)
{
E
Eric W. Biederman 已提交
1447
	int apic_id, pin, idx, irq;
1448
	int notcon = 0;
1449
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1450
	struct irq_cfg *cfg;
1451
	int node = cpu_to_node(0);
L
Linus Torvalds 已提交
1452 1453 1454

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

E
Eric W. Biederman 已提交
1455
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1474

1475
		irq = pin_2_irq(idx, apic_id, pin);
1476

E
Eric W. Biederman 已提交
1477 1478 1479
		if ((apic_id > 0) && (irq > 16))
			continue;

1480 1481 1482 1483 1484 1485 1486
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1487

1488 1489 1490 1491
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1492
		}
T
Thomas Gleixner 已提交
1493
		cfg = get_irq_desc_chip_data(desc);
1494
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1495 1496 1497 1498
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1499 1500
		setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
				  irq_polarity(idx));
L
Linus Torvalds 已提交
1501 1502
	}

1503 1504
	if (notcon)
		apic_printk(APIC_VERBOSE,
1505
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1506 1507
}

Y
Yinghai Lu 已提交
1508 1509 1510 1511 1512 1513 1514 1515
/*
 * for the gsit that is not in first ioapic
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
	int apic_id = 0, pin, idx, irq;
1516
	int node = cpu_to_node(0);
Y
Yinghai Lu 已提交
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	struct irq_desc *desc;
	struct irq_cfg *cfg;

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
	apic_id = mp_find_ioapic(gsi);
	if (apic_id < 0)
		return;

	pin = mp_find_ioapic_pin(apic_id, gsi);
	idx = find_irq_entry(apic_id, pin, mp_INT);
	if (idx == -1)
		return;

	irq = pin_2_irq(idx, apic_id, pin);
#ifdef CONFIG_SPARSE_IRQ
	desc = irq_to_desc(irq);
	if (desc)
		return;
#endif
	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc for %d\n", irq);
		return;
	}

T
Thomas Gleixner 已提交
1544
	cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553
	add_pin_to_irq_node(cfg, node, apic_id, pin);

	if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[apic_id].apicid, pin);
		return;
	}
	set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);

1554
	setup_ioapic_irq(apic_id, pin, irq, cfg,
Y
Yinghai Lu 已提交
1555 1556 1557
			irq_trigger(idx), irq_polarity(idx));
}

L
Linus Torvalds 已提交
1558
/*
1559
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1560
 */
I
Ingo Molnar 已提交
1561
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1562
					int vector)
L
Linus Torvalds 已提交
1563 1564 1565
{
	struct IO_APIC_route_entry entry;

1566 1567 1568
	if (intr_remapping_enabled)
		return;

1569
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1570 1571 1572 1573 1574

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1575
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1576
	entry.mask = 0;			/* don't mask IRQ for edge */
1577
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1578
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1579 1580 1581 1582 1583 1584
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1585
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1586
	 */
1587
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1588 1589 1590 1591

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1592
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1593 1594
}

1595 1596

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1597 1598 1599 1600 1601 1602 1603
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1604
	struct irq_cfg *cfg;
1605
	struct irq_desc *desc;
1606
	unsigned int irq;
L
Linus Torvalds 已提交
1607

1608
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1609 1610
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1611
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1612 1613 1614 1615 1616 1617 1618 1619 1620

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

1621
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1622 1623 1624 1625
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1626 1627
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
1628
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1629

1630
	printk("\n");
1631
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1632 1633 1634 1635 1636
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1637
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1666
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1667
			  " Stat Dmod Deli Vect:\n");
L
Linus Torvalds 已提交
1668 1669 1670 1671

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1672
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1673

1674 1675 1676 1677
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1692 1693 1694
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

T
Thomas Gleixner 已提交
1695
		cfg = get_irq_desc_chip_data(desc);
1696 1697
		if (!cfg)
			continue;
1698
		entry = cfg->irq_2_pin;
1699
		if (!entry)
L
Linus Torvalds 已提交
1700
			continue;
1701
		printk(KERN_DEBUG "IRQ%d ", irq);
1702
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1703 1704 1705 1706 1707 1708 1709 1710 1711
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1712
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1713
{
1714
	int i;
L
Linus Torvalds 已提交
1715

1716 1717 1718 1719 1720 1721
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1722 1723
}

1724
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1725
{
1726
	unsigned int i, v, ver, maxlvt;
1727
	u64 icr;
L
Linus Torvalds 已提交
1728

1729
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1730
		smp_processor_id(), hard_smp_processor_id());
1731
	v = apic_read(APIC_ID);
1732
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1733 1734 1735
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1736
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1737 1738 1739 1740

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1741
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1742 1743 1744 1745 1746
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1747 1748 1749 1750
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1751 1752 1753 1754 1755 1756 1757 1758 1759
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1760 1761
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1762 1763 1764 1765
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1766 1767 1768 1769
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1770
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1771
	printk(KERN_DEBUG "... APIC TMR field:\n");
1772
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1773
	printk(KERN_DEBUG "... APIC IRR field:\n");
1774
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1775

1776 1777
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1778
			apic_write(APIC_ESR, 0);
1779

L
Linus Torvalds 已提交
1780 1781 1782 1783
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1784
	icr = apic_icr_read();
1785 1786
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1823 1824 1825
	printk("\n");
}

1826
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1827
{
1828 1829
	int cpu;

1830 1831 1832
	if (!maxcpu)
		return;

1833
	preempt_disable();
1834 1835 1836
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1837
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1838
	}
1839
	preempt_enable();
L
Linus Torvalds 已提交
1840 1841
}

1842
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1843 1844 1845 1846
{
	unsigned int v;
	unsigned long flags;

1847
	if (!legacy_pic->nr_legacy_irqs)
L
Linus Torvalds 已提交
1848 1849 1850 1851
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1852
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1853 1854 1855 1856 1857 1858 1859

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1860 1861
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1862
	v = inb(0xa0) << 8 | inb(0x20);
1863 1864
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1865

1866
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1867 1868 1869 1870 1871 1872 1873

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1892
{
1893 1894 1895
	if (apic_verbosity == APIC_QUIET)
		return 0;

1896
	print_PIC();
1897 1898

	/* don't print out if apic is not there */
1899
	if (!cpu_has_apic && !apic_from_smp_config())
1900 1901
		return 0;

1902
	print_local_APICs(show_lapic);
1903 1904 1905 1906 1907
	print_IO_APIC();

	return 0;
}

1908
fs_initcall(print_ICs);
1909

L
Linus Torvalds 已提交
1910

Y
Yinghai Lu 已提交
1911 1912 1913
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1914
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1915
{
1916
	int i8259_apic, i8259_pin;
1917
	int apic;
1918

1919
	if (!legacy_pic->nr_legacy_irqs)
1920 1921
		return;

1922
	for(apic = 0; apic < nr_ioapics; apic++) {
1923 1924
		int pin;
		/* See if any of the pins is in ExtINT mode */
1925
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1926
			struct IO_APIC_route_entry entry;
1927
			entry = ioapic_read_entry(apic, pin);
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1976
	if (!legacy_pic->nr_legacy_irqs)
1977 1978
		return;

1979
	/*
1980
	 * If the i8259 is routed through an IOAPIC
1981
	 * Put that IOAPIC in virtual wire mode
1982
	 * so legacy interrupts can be delivered.
1983 1984 1985 1986 1987
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1988
	 */
1989
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1990 1991 1992 1993 1994 1995 1996 1997 1998
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1999
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2000
		entry.vector          = 0;
2001
		entry.dest            = read_apic_id();
2002 2003 2004 2005

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2006
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2007
	}
2008

2009 2010 2011
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2012
	if (cpu_has_apic || apic_from_smp_config())
2013 2014
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2015 2016
}

2017
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2018 2019 2020 2021 2022 2023 2024
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2025
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2026 2027 2028
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2029
	int apic_id;
L
Linus Torvalds 已提交
2030 2031 2032 2033
	int i;
	unsigned char old_id;
	unsigned long flags;

2034
	if (acpi_ioapic)
2035
		return;
2036 2037 2038 2039
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2040 2041
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2042
		return;
L
Linus Torvalds 已提交
2043 2044 2045 2046
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2047
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2048 2049 2050 2051

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2052
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2053 2054

		/* Read the register 0 value */
2055
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2056
		reg_00.raw = io_apic_read(apic_id, 0);
2057
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2058

I
Ingo Molnar 已提交
2059
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2060

I
Ingo Molnar 已提交
2061
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2062
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2063
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2064 2065
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2066
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2067 2068 2069 2070 2071 2072 2073
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2074
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2075
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2076
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2077
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2078 2079 2080 2081 2082 2083 2084 2085
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2086
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2087 2088
		} else {
			physid_mask_t tmp;
2089
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2090 2091
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2092
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2093 2094 2095 2096 2097 2098 2099 2100
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2101
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2102
			for (i = 0; i < mp_irq_entries; i++)
2103 2104
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2105
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2106 2107 2108 2109

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2110
		 */
L
Linus Torvalds 已提交
2111 2112
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2113
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2114

I
Ingo Molnar 已提交
2115
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2116
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2117
		io_apic_write(apic_id, 0, reg_00.raw);
2118
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2119 2120 2121 2122

		/*
		 * Sanity check
		 */
2123
		raw_spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2124
		reg_00.raw = io_apic_read(apic_id, 0);
2125
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2126
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2127 2128 2129 2130 2131
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2132
#endif
L
Linus Torvalds 已提交
2133

2134
int no_timer_check __initdata;
2135 2136 2137 2138 2139 2140 2141 2142

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2143 2144 2145 2146 2147 2148 2149 2150
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2151
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2152 2153
{
	unsigned long t1 = jiffies;
2154
	unsigned long flags;
L
Linus Torvalds 已提交
2155

2156 2157 2158
	if (no_timer_check)
		return 1;

2159
	local_save_flags(flags);
L
Linus Torvalds 已提交
2160 2161 2162
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2163
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2164 2165 2166 2167 2168 2169 2170 2171

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2172 2173

	/* jiffies wrap? */
2174
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2201

2202
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2203
{
2204
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2205 2206
	unsigned long flags;

2207
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2208
	if (irq < legacy_pic->nr_legacy_irqs) {
2209
		legacy_pic->mask(irq);
2210
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2211 2212
			was_pending = 1;
	}
2213
	__unmask_ioapic(data->chip_data);
2214
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2215 2216 2217 2218

	return was_pending;
}

2219
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2220
{
2221
	struct irq_cfg *cfg = data->chip_data;
2222 2223
	unsigned long flags;

2224
	raw_spin_lock_irqsave(&vector_lock, flags);
2225
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2226
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2227 2228 2229

	return 1;
}
2230

2231 2232 2233 2234 2235 2236 2237 2238
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2239

2240
#ifdef CONFIG_SMP
2241
void send_cleanup_vector(struct irq_cfg *cfg)
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2257
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2258 2259 2260 2261 2262
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2263
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
2282
 * Either sets data->affinity to a valid value, and returns
2283
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2284
 * leaves data->affinity untouched.
2285
 */
2286 2287
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
2288
{
2289
	struct irq_cfg *cfg = data->chip_data;
2290 2291

	if (!cpumask_intersects(mask, cpu_online_mask))
2292
		return -1;
2293

2294
	if (assign_irq_vector(data->irq, data->chip_data, mask))
2295
		return -1;
2296

2297
	cpumask_copy(data->affinity, mask);
2298

2299
	*dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
2300
	return 0;
2301 2302
}

2303
static int
2304 2305
ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		    bool force)
2306
{
2307
	unsigned int dest, irq = data->irq;
2308
	unsigned long flags;
2309
	int ret;
2310

2311
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2312
	ret = __ioapic_set_affinity(data, mask, &dest);
2313
	if (!ret) {
2314 2315
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
2316
		__target_IO_APIC_irq(irq, dest, data->chip_data);
2317
	}
2318
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2319
	return ret;
2320 2321
}

2322
#ifdef CONFIG_INTR_REMAP
2323

2324 2325 2326
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2327 2328
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2329
 *
2330 2331 2332 2333
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2334
 */
2335
static int
2336
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2337
{
2338 2339 2340
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2341
	unsigned int irq;
2342
	int ret = -1;
2343

2344
	if (!cpumask_intersects(mask, cpu_online_mask))
2345
		return ret;
2346

Y
Yinghai Lu 已提交
2347
	irq = desc->irq;
2348
	if (get_irte(irq, &irte))
2349
		return ret;
2350

T
Thomas Gleixner 已提交
2351
	cfg = get_irq_desc_chip_data(desc);
Y
Yinghai Lu 已提交
2352
	if (assign_irq_vector(irq, cfg, mask))
2353
		return ret;
2354

2355
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2356 2357 2358 2359 2360 2361 2362 2363 2364

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2365 2366
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2367

2368
	cpumask_copy(desc->affinity, mask);
2369 2370

	return 0;
2371 2372 2373 2374 2375
}

/*
 * Migrates the IRQ destination in the process context.
 */
2376
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2377
					    const struct cpumask *mask)
2378
{
2379
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2380
}
2381
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2382
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2383 2384 2385
{
	struct irq_desc *desc = irq_to_desc(irq);

2386
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2387
}
2388
#else
2389
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2390 2391
						   const struct cpumask *mask)
{
2392
	return 0;
2393
}
2394 2395 2396 2397 2398
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2399

2400 2401 2402 2403 2404 2405 2406
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2407
		unsigned int irr;
2408 2409 2410 2411
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2412 2413 2414
		if (irq == -1)
			continue;

2415 2416 2417 2418 2419
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2420
		raw_spin_lock(&desc->lock);
2421

2422 2423 2424 2425 2426 2427 2428
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2429
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2430 2431
			goto unlock;

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2444 2445
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2446
		raw_spin_unlock(&desc->lock);
2447 2448 2449 2450 2451
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2452
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2453
{
2454
	unsigned me;
2455

2456
	if (likely(!cfg->move_in_progress))
2457 2458 2459
		return;

	me = smp_processor_id();
2460

2461
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2462
		send_cleanup_vector(cfg);
2463
}
2464

T
Thomas Gleixner 已提交
2465
static void irq_complete_move(struct irq_cfg *cfg)
2466
{
T
Thomas Gleixner 已提交
2467
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2468 2469 2470 2471
}

void irq_force_complete_move(int irq)
{
T
Thomas Gleixner 已提交
2472
	struct irq_cfg *cfg = get_irq_chip_data(irq);
2473

2474 2475 2476
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2477
	__irq_complete_move(cfg, cfg->vector);
2478
}
2479
#else
T
Thomas Gleixner 已提交
2480
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2481
#endif
Y
Yinghai Lu 已提交
2482

2483
static void ack_apic_edge(struct irq_data *data)
2484
{
2485 2486
	irq_complete_move(data->chip_data);
	move_native_irq(data->irq);
2487 2488 2489
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2490 2491
atomic_t irq_mis_count;

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
T
Thomas Gleixner 已提交
2508
static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2509 2510
{
	struct irq_pin_list *entry;
T
Thomas Gleixner 已提交
2511
	unsigned long flags;
2512

T
Thomas Gleixner 已提交
2513
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2514
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2530
	}
2531
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2532 2533
}

2534
static void ack_apic_level(struct irq_data *data)
2535
{
2536 2537
	struct irq_cfg *cfg = data->chip_data;
	int i, do_unmask_irq = 0, irq = data->irq;
Y
Yinghai Lu 已提交
2538
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2539
	unsigned long v;
2540

T
Thomas Gleixner 已提交
2541
	irq_complete_move(cfg);
2542
#ifdef CONFIG_GENERIC_PENDING_IRQ
2543
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2544
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2545
		do_unmask_irq = 1;
T
Thomas Gleixner 已提交
2546
		mask_ioapic(cfg);
2547
	}
2548 2549
#endif

Y
Yinghai Lu 已提交
2550
	/*
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2581
	 */
Y
Yinghai Lu 已提交
2582
	i = cfg->vector;
Y
Yinghai Lu 已提交
2583 2584
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2585 2586 2587 2588 2589 2590
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2591 2592 2593 2594 2595 2596 2597
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2598 2599 2600
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2601
		eoi_ioapic_irq(irq, cfg);
2602 2603
	}

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2632
		if (!io_apic_level_ack_pending(cfg))
2633
			move_masked_irq(irq);
T
Thomas Gleixner 已提交
2634
		unmask_ioapic(cfg);
2635
	}
Y
Yinghai Lu 已提交
2636
}
2637

2638
#ifdef CONFIG_INTR_REMAP
2639
static void ir_ack_apic_edge(struct irq_data *data)
2640
{
2641
	ack_APIC_irq();
2642 2643
}

2644
static void ir_ack_apic_level(struct irq_data *data)
2645
{
2646
	ack_APIC_irq();
2647
	eoi_ioapic_irq(data->irq, data->chip_data);
2648 2649 2650
}
#endif /* CONFIG_INTR_REMAP */

2651
static struct irq_chip ioapic_chip __read_mostly = {
2652 2653 2654 2655 2656 2657
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2658
#ifdef CONFIG_SMP
2659
	.irq_set_affinity	= ioapic_set_affinity,
2660
#endif
2661
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2662 2663
};

2664
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2665
	.name		= "IR-IO-APIC",
2666
	.irq_startup	= startup_ioapic_irq,
2667 2668
	.irq_mask	= mask_ioapic_irq,
	.irq_unmask	= unmask_ioapic_irq,
2669
#ifdef CONFIG_INTR_REMAP
2670 2671
	.irq_ack	= ir_ack_apic_edge,
	.irq_eoi	= ir_ack_apic_level,
2672
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2673
	.set_affinity	= set_ir_ioapic_affinity_irq,
2674
#endif
2675
#endif
2676
	.irq_retrigger	= ioapic_retrigger_irq,
2677
};
L
Linus Torvalds 已提交
2678 2679 2680 2681

static inline void init_IO_APIC_traps(void)
{
	int irq;
2682
	struct irq_desc *desc;
2683
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2696
	for_each_irq_desc(irq, desc) {
T
Thomas Gleixner 已提交
2697
		cfg = get_irq_desc_chip_data(desc);
2698
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2699 2700 2701 2702 2703
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2704 2705
			if (irq < legacy_pic->nr_legacy_irqs)
				legacy_pic->make_irq(irq);
2706
			else
L
Linus Torvalds 已提交
2707
				/* Strange. Oh, well.. */
2708
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2709 2710 2711 2712
		}
	}
}

2713 2714 2715
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2716

2717
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2718 2719 2720 2721
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2722
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2723 2724
}

2725
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2726
{
2727
	unsigned long v;
L
Linus Torvalds 已提交
2728

2729
	v = apic_read(APIC_LVT0);
2730
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2731
}
L
Linus Torvalds 已提交
2732

2733
static void ack_lapic_irq(struct irq_data *data)
2734 2735 2736 2737
{
	ack_APIC_irq();
}

2738
static struct irq_chip lapic_chip __read_mostly = {
2739
	.name		= "local-APIC",
2740 2741 2742
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2743 2744
};

2745
static void lapic_register_intr(int irq)
2746
{
2747
	irq_clear_status_flags(irq, IRQ_LEVEL);
2748 2749 2750 2751
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2752
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2753 2754
{
	/*
2755
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2756 2757 2758 2759 2760 2761
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2762
	 */
L
Linus Torvalds 已提交
2763 2764
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2765
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2777
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2778
{
2779
	int apic, pin, i;
L
Linus Torvalds 已提交
2780 2781 2782
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2783
	pin  = find_isa_irq_pin(8, mp_INT);
2784 2785 2786 2787
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2788
	apic = find_isa_irq_apic(8, mp_INT);
2789 2790
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2791
		return;
2792
	}
L
Linus Torvalds 已提交
2793

2794
	entry0 = ioapic_read_entry(apic, pin);
2795
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2796 2797 2798 2799 2800

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2801
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2802 2803 2804 2805 2806
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2807
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2824
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2825

2826
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2827 2828
}

Y
Yinghai Lu 已提交
2829
static int disable_timer_pin_1 __initdata;
2830
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2831
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2832 2833 2834 2835
{
	disable_timer_pin_1 = 1;
	return 0;
}
2836
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2837 2838 2839

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2840 2841 2842 2843 2844
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2845 2846
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2847
 */
2848
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2849
{
2850
	struct irq_cfg *cfg = get_irq_chip_data(0);
2851
	int node = cpu_to_node(0);
2852
	int apic1, pin1, apic2, pin2;
2853
	unsigned long flags;
2854
	int no_pin1 = 0;
2855 2856

	local_irq_save(flags);
2857

L
Linus Torvalds 已提交
2858 2859 2860
	/*
	 * get/set the timer IRQ vector:
	 */
2861
	legacy_pic->mask(0);
2862
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2863 2864

	/*
2865 2866 2867 2868 2869 2870 2871
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2872
	 */
2873
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2874
	legacy_pic->init(1);
2875
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2876 2877 2878 2879 2880 2881 2882
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2883
#endif
L
Linus Torvalds 已提交
2884

2885 2886 2887 2888
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2889

2890 2891
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2892
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2893

2894 2895 2896 2897 2898 2899 2900 2901
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2902 2903
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2904 2905 2906 2907 2908 2909 2910 2911
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2912 2913 2914 2915
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2916
		if (no_pin1) {
2917
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2918
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2919
		} else {
2920
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2921 2922 2923 2924 2925 2926 2927
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2928
				unmask_ioapic(cfg);
2929
		}
L
Linus Torvalds 已提交
2930 2931 2932
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
2933
				legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2934
			}
2935 2936
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2937
			goto out;
L
Linus Torvalds 已提交
2938
		}
2939 2940
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2941
		local_irq_disable();
2942
		clear_IO_APIC_pin(apic1, pin1);
2943
		if (!no_pin1)
2944 2945
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2946

2947 2948 2949 2950
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2951 2952 2953
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2954
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2955
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2956
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2957
		if (timer_irq_works()) {
2958
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2959
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2960
			if (nmi_watchdog == NMI_IO_APIC) {
2961
				legacy_pic->mask(0);
L
Linus Torvalds 已提交
2962
				setup_nmi();
2963
				legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2964
			}
2965
			goto out;
L
Linus Torvalds 已提交
2966 2967 2968 2969
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2970
		local_irq_disable();
2971
		legacy_pic->mask(0);
2972
		clear_IO_APIC_pin(apic2, pin2);
2973
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2974 2975 2976
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2977 2978
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2979
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2980
	}
2981
#ifdef CONFIG_X86_32
2982
	timer_ack = 0;
2983
#endif
L
Linus Torvalds 已提交
2984

2985 2986
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2987

2988
	lapic_register_intr(0);
2989
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2990
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2991 2992

	if (timer_irq_works()) {
2993
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2994
		goto out;
L
Linus Torvalds 已提交
2995
	}
Y
Yinghai Lu 已提交
2996
	local_irq_disable();
2997
	legacy_pic->mask(0);
2998
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2999
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3000

3001 3002
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3003

3004 3005
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
3006
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3007 3008 3009 3010

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3011
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3012
		goto out;
L
Linus Torvalds 已提交
3013
	}
Y
Yinghai Lu 已提交
3014
	local_irq_disable();
3015
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3016
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3017
		"report.  Then try booting with the 'noapic' option.\n");
3018 3019
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3020 3021 3022
}

/*
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3038
 */
3039
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3040 3041 3042

void __init setup_IO_APIC(void)
{
3043 3044 3045 3046

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3047
	io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3048

3049
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3050
	/*
3051 3052
         * Set up IO-APIC IRQ routing.
         */
3053 3054
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3055 3056 3057
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3058
	if (legacy_pic->nr_legacy_irqs)
3059
		check_timer();
L
Linus Torvalds 已提交
3060 3061 3062
}

/*
3063 3064
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3065
 */
3066

L
Linus Torvalds 已提交
3067 3068
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3069 3070 3071
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3072 3073 3074 3075 3076 3077 3078 3079
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3080
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3081

3082
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3083 3084 3085 3086
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3087

L
Linus Torvalds 已提交
3088 3089
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3090 3091
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3103

L
Linus Torvalds 已提交
3104 3105 3106
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

3107
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3108
	reg_00.raw = io_apic_read(dev->id, 0);
3109 3110
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3111 3112
		io_apic_write(dev->id, 0, reg_00.raw);
	}
3113
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3114
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3115
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3116 3117 3118 3119 3120

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3121
	.name = "ioapic",
L
Linus Torvalds 已提交
3122 3123 3124 3125 3126 3127
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3128 3129
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3130 3131 3132 3133 3134

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3135
	for (i = 0; i < nr_ioapics; i++ ) {
3136
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3137
			* sizeof(struct IO_APIC_route_entry);
3138
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3139 3140 3141 3142 3143
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3144
		dev->id = i;
L
Linus Torvalds 已提交
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3160
/*
3161
 * Dynamic irq allocate and deallocation
3162
 */
3163
unsigned int create_irq_nr(unsigned int irq_want, int node)
3164
{
3165
	/* Allocate an unused irq */
3166 3167
	unsigned int irq;
	unsigned int new;
3168
	unsigned long flags;
3169 3170
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3171 3172

	irq = 0;
3173 3174 3175
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3176
	raw_spin_lock_irqsave(&vector_lock, flags);
3177
	for (new = irq_want; new < nr_irqs; new++) {
3178
		desc_new = irq_to_desc_alloc_node(new, node);
3179 3180
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3181
			continue;
3182
		}
T
Thomas Gleixner 已提交
3183
		cfg_new = get_irq_desc_chip_data(desc_new);
3184 3185

		if (cfg_new->vector != 0)
3186
			continue;
3187

3188
		desc_new = move_irq_desc(desc_new, node);
T
Thomas Gleixner 已提交
3189
		cfg_new = get_irq_desc_chip_data(desc_new);
3190

3191
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3192 3193 3194
			irq = new;
		break;
	}
3195
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3196

3197 3198
	if (irq > 0)
		dynamic_irq_init_keep_chip_data(irq);
3199 3200 3201 3202

	return irq;
}

Y
Yinghai Lu 已提交
3203 3204
int create_irq(void)
{
3205
	int node = cpu_to_node(0);
3206
	unsigned int irq_want;
3207 3208
	int irq;

3209
	irq_want = nr_irqs_gsi;
3210
	irq = create_irq_nr(irq_want, node);
3211 3212 3213 3214 3215

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3216 3217
}

3218 3219 3220 3221
void destroy_irq(unsigned int irq)
{
	unsigned long flags;

3222
	dynamic_irq_cleanup_keep_chip_data(irq);
3223

3224
	free_irte(irq);
3225
	raw_spin_lock_irqsave(&vector_lock, flags);
3226
	__clear_irq_vector(irq, get_irq_chip_data(irq));
3227
	raw_spin_unlock_irqrestore(&vector_lock, flags);
3228 3229
}

3230
/*
S
Simon Arlott 已提交
3231
 * MSI message composition
3232 3233
 */
#ifdef CONFIG_PCI_MSI
3234 3235
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3236
{
3237 3238
	struct irq_cfg *cfg;
	int err;
3239 3240
	unsigned dest;

J
Jan Beulich 已提交
3241 3242 3243
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3244
	cfg = irq_cfg(irq);
3245
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3246 3247
	if (err)
		return err;
3248

3249
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3250

3251 3252 3253 3254 3255 3256 3257 3258
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

3259
		prepare_irte(&irte, cfg->vector, dest);
3260

3261
		/* Set source-id of interrupt request */
3262 3263 3264 3265
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3266

3267 3268 3269 3270 3271 3272 3273 3274
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3275
	} else {
3276 3277 3278 3279 3280 3281
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3282 3283
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3284
			((apic->irq_dest_mode == 0) ?
3285 3286
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3287
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3288 3289 3290
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3291

3292 3293 3294
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3295
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3296 3297 3298 3299
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3300
	return err;
3301 3302
}

3303
#ifdef CONFIG_SMP
3304
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3305
{
Y
Yinghai Lu 已提交
3306
	struct irq_desc *desc = irq_to_desc(irq);
3307
	struct irq_cfg *cfg;
3308 3309 3310
	struct msi_msg msg;
	unsigned int dest;

3311
	if (__ioapic_set_affinity(&desc->irq_data, mask, &dest))
3312
		return -1;
3313

T
Thomas Gleixner 已提交
3314
	cfg = get_irq_desc_chip_data(desc);
3315

3316
	__get_cached_msi_msg(desc->irq_data.msi_desc, &msg);
3317 3318

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3319
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3320 3321 3322
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3323
	__write_msi_msg(desc->irq_data.msi_desc, &msg);
3324 3325

	return 0;
3326
}
3327 3328 3329 3330 3331
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3332
static int
3333
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3334
{
Y
Yinghai Lu 已提交
3335
	struct irq_desc *desc = irq_to_desc(irq);
T
Thomas Gleixner 已提交
3336
	struct irq_cfg *cfg = get_irq_desc_chip_data(desc);
3337 3338 3339 3340
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3341
		return -1;
3342

3343
	if (__ioapic_set_affinity(&desc->irq_data, mask, &dest))
3344
		return -1;
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3359 3360
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3361 3362

	return 0;
3363
}
Y
Yinghai Lu 已提交
3364

3365
#endif
3366
#endif /* CONFIG_SMP */
3367

3368 3369 3370 3371 3372 3373
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
3374 3375
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3376
	.irq_ack	= ack_apic_edge,
3377 3378 3379
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
3380
	.irq_retrigger	= ioapic_retrigger_irq,
3381 3382
};

3383 3384
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
3385 3386
	.irq_unmask	= unmask_msi_irq,
	.irq_mask	= mask_msi_irq,
3387
#ifdef CONFIG_INTR_REMAP
3388
	.irq_ack	= ir_ack_apic_edge,
3389 3390
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3391
#endif
3392
#endif
3393
	.irq_retrigger	= ioapic_retrigger_irq,
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3417
		       pci_name(dev));
3418 3419 3420 3421
		return -ENOSPC;
	}
	return index;
}
3422

Y
Yinghai Lu 已提交
3423
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3424 3425
{
	struct msi_msg msg;
3426
	int ret;
3427

3428
	ret = msi_compose_msg(dev, irq, &msg, -1);
3429 3430 3431
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3432
	set_irq_msi(irq, msidesc);
3433 3434
	write_msi_msg(irq, &msg);

3435
	if (irq_remapped(irq)) {
3436
		irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3437 3438 3439
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3440

Y
Yinghai Lu 已提交
3441 3442
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3443 3444 3445
	return 0;
}

3446 3447
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3448 3449
	int node, ret, sub_handle, index = 0;
	unsigned int irq, irq_want;
3450
	struct msi_desc *msidesc;
3451
	struct intel_iommu *iommu = NULL;
3452

3453 3454 3455 3456
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3457
	node = dev_to_node(&dev->dev);
3458
	irq_want = nr_irqs_gsi;
3459
	sub_handle = 0;
3460
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3461
		irq = create_irq_nr(irq_want, node);
3462 3463
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3464
		irq_want = irq + 1;
3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3492
		ret = setup_msi_irq(dev, msidesc, irq);
3493 3494 3495 3496 3497
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3498 3499

error:
3500 3501
	destroy_irq(irq);
	return ret;
3502 3503
}

3504 3505
void arch_teardown_msi_irq(unsigned int irq)
{
3506
	destroy_irq(irq);
3507 3508
}

3509
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3510
#ifdef CONFIG_SMP
3511
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3512
{
Y
Yinghai Lu 已提交
3513
	struct irq_desc *desc = irq_to_desc(irq);
3514 3515 3516 3517
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3518
	if (__ioapic_set_affinity(&desc->irq_data, mask, &dest))
3519
		return -1;
3520

T
Thomas Gleixner 已提交
3521
	cfg = get_irq_desc_chip_data(desc);
3522 3523 3524 3525 3526 3527 3528 3529 3530

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3531 3532

	return 0;
3533
}
Y
Yinghai Lu 已提交
3534

3535 3536
#endif /* CONFIG_SMP */

3537
static struct irq_chip dmar_msi_type = {
3538
	.name = "DMAR_MSI",
3539 3540
	.irq_unmask = dmar_msi_unmask,
	.irq_mask = dmar_msi_mask,
3541
	.irq_ack = ack_apic_edge,
3542 3543 3544
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
3545
	.irq_retrigger = ioapic_retrigger_irq,
3546 3547 3548 3549 3550 3551
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3552

3553
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3554 3555 3556 3557 3558 3559 3560 3561 3562
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3563 3564 3565
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3566 3567
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3568
{
3569 3570
	struct irq_desc *desc = irq_to_desc(data->irq);
	struct irq_cfg *cfg = data->chip_data;
3571 3572 3573
	struct msi_msg msg;
	unsigned int dest;

3574
	if (__ioapic_set_affinity(&desc->irq_data, mask, &dest))
3575
		return -1;
3576

3577
	hpet_msi_read(data->handler_data, &msg);
3578 3579 3580 3581 3582 3583

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3584
	hpet_msi_write(data->handler_data, &msg);
3585 3586

	return 0;
3587
}
Y
Yinghai Lu 已提交
3588

3589 3590
#endif /* CONFIG_SMP */

3591 3592
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
3593 3594
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3595
#ifdef CONFIG_INTR_REMAP
3596
	.irq_ack = ir_ack_apic_edge,
3597 3598 3599 3600
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
3601
	.irq_retrigger = ioapic_retrigger_irq,
3602 3603
};

3604
static struct irq_chip hpet_msi_type = {
3605
	.name = "HPET_MSI",
3606 3607
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3608
	.irq_ack = ack_apic_edge,
3609
#ifdef CONFIG_SMP
3610
	.irq_set_affinity = hpet_msi_set_affinity,
3611
#endif
3612
	.irq_retrigger = ioapic_retrigger_irq,
3613 3614
};

3615
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3616 3617
{
	struct msi_msg msg;
3618
	int ret;
3619

3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3633 3634 3635
	if (ret < 0)
		return ret;

3636
	hpet_msi_write(get_irq_data(irq), &msg);
3637
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3638 3639 3640 3641 3642 3643
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3644

3645 3646 3647 3648
	return 0;
}
#endif

3649
#endif /* CONFIG_PCI_MSI */
3650 3651 3652 3653 3654 3655 3656
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3657
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3658
{
3659 3660
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3661

3662
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3663
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3664

3665
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3666
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3667

3668
	write_ht_irq_msg(irq, &msg);
3669 3670
}

3671
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3672
{
Y
Yinghai Lu 已提交
3673
	struct irq_desc *desc = irq_to_desc(irq);
3674
	struct irq_cfg *cfg;
3675 3676
	unsigned int dest;

3677
	if (__ioapic_set_affinity(&desc->irq_data, mask, &dest))
3678
		return -1;
3679

T
Thomas Gleixner 已提交
3680
	cfg = get_irq_desc_chip_data(desc);
3681

3682
	target_ht_irq(irq, dest, cfg->vector);
3683 3684

	return 0;
3685
}
Y
Yinghai Lu 已提交
3686

3687 3688
#endif

3689
static struct irq_chip ht_irq_chip = {
3690
	.name		= "PCI-HT",
3691 3692
	.irq_mask	= mask_ht_irq,
	.irq_unmask	= unmask_ht_irq,
3693
	.irq_ack	= ack_apic_edge,
3694 3695 3696
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
3697
	.irq_retrigger	= ioapic_retrigger_irq,
3698 3699 3700 3701
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3702 3703
	struct irq_cfg *cfg;
	int err;
3704

J
Jan Beulich 已提交
3705 3706 3707
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3708
	cfg = irq_cfg(irq);
3709
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3710
	if (!err) {
3711
		struct ht_irq_msg msg;
3712 3713
		unsigned dest;

3714 3715
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3716

3717
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3718

3719 3720
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3721
			HT_IRQ_LOW_DEST_ID(dest) |
3722
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3723
			((apic->irq_dest_mode == 0) ?
3724 3725 3726
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3727
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3728 3729 3730 3731
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3732
		write_ht_irq_msg(irq, &msg);
3733

3734 3735
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3736 3737

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3738
	}
3739
	return err;
3740 3741 3742
}
#endif /* CONFIG_HT_IRQ */

3743 3744 3745 3746 3747
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3748
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3749
	reg_01.raw = io_apic_read(ioapic, 1);
3750
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3751

3752 3753 3754 3755 3756
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3757 3758
}

3759
void __init probe_nr_irqs_gsi(void)
3760
{
3761
	int nr;
3762

3763
	nr = gsi_top + NR_IRQS_LEGACY;
3764
	if (nr > nr_irqs_gsi)
3765
		nr_irqs_gsi = nr;
3766 3767

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3768 3769
}

Y
Yinghai Lu 已提交
3770 3771 3772 3773 3774
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3775 3776
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3777

Y
Yinghai Lu 已提交
3778 3779 3780 3781 3782 3783 3784 3785
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3786 3787
		nr_irqs = nr;

3788
	return NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3789 3790 3791
}
#endif

3792 3793
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3794 3795 3796 3797
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3798 3799
	int ioapic, pin;
	int trigger, polarity;
3800

3801
	ioapic = irq_attr->ioapic;
3802 3803 3804 3805 3806 3807 3808 3809 3810
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
3811
		node = cpu_to_node(0);
3812 3813 3814 3815 3816 3817 3818

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3819 3820 3821 3822
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3823 3824
	cfg = get_irq_desc_chip_data(desc);

3825 3826 3827
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3828
	if (irq >= legacy_pic->nr_legacy_irqs) {
3829 3830 3831 3832 3833
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3834 3835
	}

3836
	setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
3837 3838 3839 3840

	return 0;
}

3841 3842
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3843
{
3844
	int ioapic, pin;
3845 3846 3847 3848 3849
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3850 3851
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3852 3853 3854 3855 3856 3857 3858
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3859
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3860 3861
}

3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3873

3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3884

3885
#ifdef CONFIG_X86_32
3886
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3887 3888 3889 3890 3891 3892 3893 3894
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3895 3896
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3897
	 * supports up to 16 on one shared APIC bus.
3898
	 *
L
Linus Torvalds 已提交
3899 3900 3901 3902 3903
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3904
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3905

3906
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3907
	reg_00.raw = io_apic_read(ioapic, 0);
3908
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3909 3910 3911 3912 3913 3914 3915 3916

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3917
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3918 3919
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3920
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3921 3922

		for (i = 0; i < get_physical_broadcast(); i++) {
3923
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3934
	}
L
Linus Torvalds 已提交
3935

3936
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3937 3938 3939 3940 3941
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3942
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3943 3944
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3945
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3946 3947

		/* Sanity check */
3948 3949 3950 3951
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3952 3953 3954 3955 3956 3957 3958
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3959
#endif
L
Linus Torvalds 已提交
3960

3961
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3962 3963 3964 3965
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3966
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3967
	reg_01.raw = io_apic_read(ioapic, 1);
3968
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3969 3970 3971 3972

	return reg_01.bits.version;
}

3973
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3974
{
3975
	int ioapic, pin, idx;
3976 3977 3978 3979

	if (skip_ioapic_setup)
		return -1;

3980 3981
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3982 3983
		return -1;

3984 3985 3986 3987 3988 3989
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3990 3991
		return -1;

3992 3993
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3994 3995 3996
	return 0;
}

3997 3998 3999
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4000
 * so mask in all cases should simply be apic->target_cpus()
4001 4002 4003 4004
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
4005
	int pin, ioapic, irq, irq_entry;
4006
	struct irq_desc *desc;
4007
	const struct cpumask *mask;
4008 4009 4010 4011

	if (skip_ioapic_setup == 1)
		return;

E
Eric W. Biederman 已提交
4012
	for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
4013 4014 4015 4016 4017
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4018

E
Eric W. Biederman 已提交
4019 4020 4021
		if ((ioapic > 0) && (irq > 16))
			continue;

4022
		desc = irq_to_desc(irq);
4023

4024 4025 4026 4027 4028
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4029
			mask = desc->irq_data.affinity;
4030 4031
		else
			mask = apic->target_cpus();
4032

4033 4034 4035
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
4036
			ioapic_set_affinity(&desc->irq_data, mask, false);
4037
	}
4038

4039 4040 4041
}
#endif

4042 4043 4044 4045
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4046
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4062
	mem += sizeof(struct resource) * nr_ioapics;
4063

4064 4065 4066
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4067
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4068
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4069 4070 4071 4072 4073 4074 4075
	}

	ioapic_resources = res;

	return res;
}

4076 4077 4078
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4079
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4080
	int i;
4081

4082
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4083 4084
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4085
			ioapic_phys = mp_ioapics[i].apicaddr;
4086
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4087 4088 4089 4090 4091 4092 4093 4094 4095
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4096
#endif
4097
		} else {
4098
#ifdef CONFIG_X86_32
4099
fake_ioapic_page:
4100
#endif
4101
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4102 4103 4104
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4105 4106 4107
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4108
		idx++;
4109

4110
		ioapic_res->start = ioapic_phys;
4111
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4112
		ioapic_res++;
4113 4114 4115
	}
}

4116
void __init ioapic_insert_resources(void)
4117 4118 4119 4120 4121
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4122
		if (nr_ioapics > 0)
4123 4124
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4125
		return;
4126 4127 4128 4129 4130 4131 4132
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4133

4134
int mp_find_ioapic(u32 gsi)
4135 4136 4137 4138 4139 4140 4141 4142 4143
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4144

4145 4146 4147 4148
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

4149
int mp_find_ioapic_pin(int ioapic, u32 gsi)
4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4171 4172 4173
	return 0;
}

4174 4175 4176
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
4177
	int entries;
4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
4196
	entries = io_apic_get_redir_entries(idx);
4197
	mp_gsi_routing[idx].gsi_base = gsi_base;
4198 4199 4200 4201 4202 4203
	mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	nr_ioapic_registers[idx] = entries;
4204

4205 4206
	if (mp_gsi_routing[idx].gsi_end >= gsi_top)
		gsi_top = mp_gsi_routing[idx].gsi_end + 1;
4207 4208 4209 4210 4211 4212 4213 4214

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
	struct irq_cfg *cfg;

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
	phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
#endif
4225
	irq_to_desc_alloc_node(0, 0);
4226 4227 4228 4229 4230 4231 4232

	setup_local_APIC();

	cfg = irq_cfg(0);
	add_pin_to_irq_node(cfg, 0, 0, 0);
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");

4233
	setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
4234
}