entry.S 31.1 KB
Newer Older
C
Catalin Marinas 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Low-level exception handling code
 *
 * Copyright (C) 2012 ARM Ltd.
 * Authors:	Catalin Marinas <catalin.marinas@arm.com>
 *		Will Deacon <will.deacon@arm.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

21
#include <linux/arm-smccc.h>
C
Catalin Marinas 已提交
22 23 24
#include <linux/init.h>
#include <linux/linkage.h>

25
#include <asm/alternative.h>
C
Catalin Marinas 已提交
26 27
#include <asm/assembler.h>
#include <asm/asm-offsets.h>
28
#include <asm/cpufeature.h>
C
Catalin Marinas 已提交
29
#include <asm/errno.h>
30
#include <asm/esr.h>
31
#include <asm/irq.h>
32 33
#include <asm/memory.h>
#include <asm/mmu.h>
34
#include <asm/processor.h>
35
#include <asm/ptrace.h>
C
Catalin Marinas 已提交
36
#include <asm/thread_info.h>
A
Al Viro 已提交
37
#include <asm/asm-uaccess.h>
C
Catalin Marinas 已提交
38 39
#include <asm/unistd.h>

L
Larry Bassel 已提交
40 41 42 43
/*
 * Context tracking subsystem.  Used to instrument transitions
 * between user and kernel mode.
 */
44
	.macro ct_user_exit
L
Larry Bassel 已提交
45 46 47 48 49 50 51 52 53 54 55
#ifdef CONFIG_CONTEXT_TRACKING
	bl	context_tracking_user_exit
#endif
	.endm

	.macro ct_user_enter
#ifdef CONFIG_CONTEXT_TRACKING
	bl	context_tracking_user_enter
#endif
	.endm

56 57 58 59 60 61
	.macro	clear_gp_regs
	.irp	n,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29
	mov	x\n, xzr
	.endr
	.endm

C
Catalin Marinas 已提交
62 63 64 65 66 67 68 69 70
/*
 * Bad Abort numbers
 *-----------------
 */
#define BAD_SYNC	0
#define BAD_IRQ		1
#define BAD_FIQ		2
#define BAD_ERROR	3

71
	.macro kernel_ventry, el, label, regsize = 64
72
	.align 7
73
#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
74
alternative_if ARM64_UNMAP_KERNEL_AT_EL0
75 76 77 78 79 80 81 82
	.if	\el == 0
	.if	\regsize == 64
	mrs	x30, tpidrro_el0
	msr	tpidrro_el0, xzr
	.else
	mov	x30, xzr
	.endif
	.endif
83
alternative_else_nop_endif
84 85
#endif

86
	sub	sp, sp, #S_FRAME_SIZE
87 88 89 90 91 92 93 94 95 96
#ifdef CONFIG_VMAP_STACK
	/*
	 * Test whether the SP has overflowed, without corrupting a GPR.
	 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
	 */
	add	sp, sp, x0			// sp' = sp + x0
	sub	x0, sp, x0			// x0' = sp' - x0 = (sp + x0) - x0 = sp
	tbnz	x0, #THREAD_SHIFT, 0f
	sub	x0, sp, x0			// x0'' = sp' - x0' = (sp + x0) - sp = x0
	sub	sp, sp, x0			// sp'' = sp' - x0 = (sp + x0) - x0 = sp
97
	b	el\()\el\()_\label
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128

0:
	/*
	 * Either we've just detected an overflow, or we've taken an exception
	 * while on the overflow stack. Either way, we won't return to
	 * userspace, and can clobber EL0 registers to free up GPRs.
	 */

	/* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
	msr	tpidr_el0, x0

	/* Recover the original x0 value and stash it in tpidrro_el0 */
	sub	x0, sp, x0
	msr	tpidrro_el0, x0

	/* Switch to the overflow stack */
	adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0

	/*
	 * Check whether we were already on the overflow stack. This may happen
	 * after panic() re-enables interrupts.
	 */
	mrs	x0, tpidr_el0			// sp of interrupted context
	sub	x0, sp, x0			// delta with top of overflow stack
	tst	x0, #~(OVERFLOW_STACK_SIZE - 1)	// within range?
	b.ne	__bad_stack			// no? -> bad stack pointer

	/* We were already on the overflow stack. Restore sp/x0 and carry on. */
	sub	sp, sp, x0
	mrs	x0, tpidrro_el0
#endif
129
	b	el\()\el\()_\label
130 131
	.endm

132 133 134
	.macro tramp_alias, dst, sym
	mov_q	\dst, TRAMP_VALIAS
	add	\dst, \dst, #(\sym - .entry.tramp.text)
135 136
	.endm

137 138
	// This macro corrupts x0-x3. It is the caller's duty
	// to save/restore them if required.
139
	.macro	apply_ssbd, state, tmp1, tmp2
140
#ifdef CONFIG_ARM64_SSBD
141
alternative_cb	arm64_enable_wa2_handling
142
	b	.L__asm_ssbd_skip\@
143
alternative_cb_end
144
	ldr_this_cpu	\tmp2, arm64_ssbd_callback_required, \tmp1
145
	cbz	\tmp2,	.L__asm_ssbd_skip\@
146
	ldr	\tmp2, [tsk, #TSK_TI_FLAGS]
147
	tbnz	\tmp2, #TIF_SSBD, .L__asm_ssbd_skip\@
148 149 150 151 152
	mov	w0, #ARM_SMCCC_ARCH_WORKAROUND_2
	mov	w1, #\state
alternative_cb	arm64_update_smccc_conduit
	nop					// Patched to SMC/HVC #0
alternative_cb_end
153
.L__asm_ssbd_skip\@:
154 155 156
#endif
	.endm

157
	.macro	kernel_entry, el, regsize = 64
C
Catalin Marinas 已提交
158 159 160
	.if	\regsize == 32
	mov	w0, w0				// zero upper 32 bits of x0
	.endif
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
	stp	x0, x1, [sp, #16 * 0]
	stp	x2, x3, [sp, #16 * 1]
	stp	x4, x5, [sp, #16 * 2]
	stp	x6, x7, [sp, #16 * 3]
	stp	x8, x9, [sp, #16 * 4]
	stp	x10, x11, [sp, #16 * 5]
	stp	x12, x13, [sp, #16 * 6]
	stp	x14, x15, [sp, #16 * 7]
	stp	x16, x17, [sp, #16 * 8]
	stp	x18, x19, [sp, #16 * 9]
	stp	x20, x21, [sp, #16 * 10]
	stp	x22, x23, [sp, #16 * 11]
	stp	x24, x25, [sp, #16 * 12]
	stp	x26, x27, [sp, #16 * 13]
	stp	x28, x29, [sp, #16 * 14]

C
Catalin Marinas 已提交
177
	.if	\el == 0
178
	clear_gp_regs
C
Catalin Marinas 已提交
179
	mrs	x21, sp_el0
180 181
	ldr_this_cpu	tsk, __entry_task, x20	// Ensure MDSCR_EL1.SS is clear,
	ldr	x19, [tsk, #TSK_TI_FLAGS]	// since we can unmask debug
182
	disable_step_tsk x19, x20		// exceptions when scheduling.
183

184
	apply_ssbd 1, x22, x23
185

C
Catalin Marinas 已提交
186 187
	.else
	add	x21, sp, #S_FRAME_SIZE
188
	get_thread_info tsk
189
	/* Save the task's original addr_limit and set USER_DS */
190
	ldr	x20, [tsk, #TSK_TI_ADDR_LIMIT]
191
	str	x20, [sp, #S_ORIG_ADDR_LIMIT]
192
	mov	x20, #USER_DS
193
	str	x20, [tsk, #TSK_TI_ADDR_LIMIT]
194
	/* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
195
	.endif /* \el == 0 */
C
Catalin Marinas 已提交
196 197 198
	mrs	x22, elr_el1
	mrs	x23, spsr_el1
	stp	lr, x21, [sp, #S_LR]
199

200 201 202 203 204 205 206 207 208 209 210 211
	/*
	 * In order to be able to dump the contents of struct pt_regs at the
	 * time the exception was taken (in case we attempt to walk the call
	 * stack later), chain it together with the stack frames.
	 */
	.if \el == 0
	stp	xzr, xzr, [sp, #S_STACKFRAME]
	.else
	stp	x29, x22, [sp, #S_STACKFRAME]
	.endif
	add	x29, sp, #S_STACKFRAME

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
#ifdef CONFIG_ARM64_SW_TTBR0_PAN
	/*
	 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
	 * EL0, there is no need to check the state of TTBR0_EL1 since
	 * accesses are always enabled.
	 * Note that the meaning of this bit differs from the ARMv8.1 PAN
	 * feature as all TTBR0_EL1 accesses are disabled, not just those to
	 * user mappings.
	 */
alternative_if ARM64_HAS_PAN
	b	1f				// skip TTBR0 PAN
alternative_else_nop_endif

	.if	\el != 0
	mrs	x21, ttbr0_el1
227
	tst	x21, #TTBR_ASID_MASK		// Check for the reserved ASID
228 229 230 231 232 233 234 235 236
	orr	x23, x23, #PSR_PAN_BIT		// Set the emulated PAN in the saved SPSR
	b.eq	1f				// TTBR0 access already disabled
	and	x23, x23, #~PSR_PAN_BIT		// Clear the emulated PAN in the saved SPSR
	.endif

	__uaccess_ttbr0_disable x21
1:
#endif

C
Catalin Marinas 已提交
237 238
	stp	x22, x23, [sp, #S_PC]

239
	/* Not in a syscall by default (el0_svc overwrites for real syscall) */
C
Catalin Marinas 已提交
240
	.if	\el == 0
241
	mov	w21, #NO_SYSCALL
242
	str	w21, [sp, #S_SYSCALLNO]
C
Catalin Marinas 已提交
243 244
	.endif

245 246 247 248 249 250 251
	/*
	 * Set sp_el0 to current thread_info.
	 */
	.if	\el == 0
	msr	sp_el0, tsk
	.endif

252 253 254 255 256 257
	/* Save pmr */
alternative_if ARM64_HAS_IRQ_PRIO_MASKING
	mrs_s	x20, SYS_ICC_PMR_EL1
	str	x20, [sp, #S_PMR_SAVE]
alternative_else_nop_endif

C
Catalin Marinas 已提交
258 259 260
	/*
	 * Registers that may be useful after this macro is invoked:
	 *
261
	 * x20 - ICC_PMR_EL1
C
Catalin Marinas 已提交
262 263 264 265 266 267
	 * x21 - aborted SP
	 * x22 - aborted PC
	 * x23 - aborted PSTATE
	*/
	.endm

268
	.macro	kernel_exit, el
269
	.if	\el != 0
270 271
	disable_daif

272 273
	/* Restore the task's original addr_limit. */
	ldr	x20, [sp, #S_ORIG_ADDR_LIMIT]
274
	str	x20, [tsk, #TSK_TI_ADDR_LIMIT]
275 276 277 278

	/* No need to restore UAO, it will be restored from SPSR_EL1 */
	.endif

279 280 281 282 283 284 285 286
	/* Restore pmr */
alternative_if ARM64_HAS_IRQ_PRIO_MASKING
	ldr	x20, [sp, #S_PMR_SAVE]
	msr_s	SYS_ICC_PMR_EL1, x20
	/* Ensure priority change is seen by redistributor */
	dsb	sy
alternative_else_nop_endif

C
Catalin Marinas 已提交
287 288
	ldp	x21, x22, [sp, #S_PC]		// load ELR, SPSR
	.if	\el == 0
L
Larry Bassel 已提交
289
	ct_user_enter
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
	.endif

#ifdef CONFIG_ARM64_SW_TTBR0_PAN
	/*
	 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
	 * PAN bit checking.
	 */
alternative_if ARM64_HAS_PAN
	b	2f				// skip TTBR0 PAN
alternative_else_nop_endif

	.if	\el != 0
	tbnz	x22, #22, 1f			// Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
	.endif

305
	__uaccess_ttbr0_enable x0, x1
306 307 308 309 310 311 312 313

	.if	\el == 0
	/*
	 * Enable errata workarounds only if returning to user. The only
	 * workaround currently required for TTBR0_EL1 changes are for the
	 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
	 * corruption).
	 */
314
	bl	post_ttbr_update_workaround
315 316 317 318 319 320 321 322 323
	.endif
1:
	.if	\el != 0
	and	x22, x22, #~PSR_PAN_BIT		// ARMv8.0 CPUs do not understand this bit
	.endif
2:
#endif

	.if	\el == 0
C
Catalin Marinas 已提交
324
	ldr	x23, [sp, #S_SP]		// load return stack pointer
325
	msr	sp_el0, x23
326 327 328
	tst	x22, #PSR_MODE32_BIT		// native task?
	b.eq	3f

329
#ifdef CONFIG_ARM64_ERRATUM_845719
M
Mark Rutland 已提交
330
alternative_if ARM64_WORKAROUND_845719
331 332 333
#ifdef CONFIG_PID_IN_CONTEXTIDR
	mrs	x29, contextidr_el1
	msr	contextidr_el1, x29
334
#else
335
	msr contextidr_el1, xzr
336
#endif
M
Mark Rutland 已提交
337
alternative_else_nop_endif
338
#endif
339
3:
340 341
#ifdef CONFIG_ARM64_ERRATUM_1418040
alternative_if_not ARM64_WORKAROUND_1418040
342 343 344 345 346 347 348 349 350 351 352 353 354
	b	4f
alternative_else_nop_endif
	/*
	 * if (x22.mode32 == cntkctl_el1.el0vcten)
	 *     cntkctl_el1.el0vcten = ~cntkctl_el1.el0vcten
	 */
	mrs	x1, cntkctl_el1
	eon	x0, x1, x22, lsr #3
	tbz	x0, #1, 4f
	eor	x1, x1, #2	// ARCH_TIMER_USR_VCT_ACCESS_EN
	msr	cntkctl_el1, x1
4:
#endif
355
	apply_ssbd 0, x0, x1
C
Catalin Marinas 已提交
356
	.endif
357

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
	msr	elr_el1, x21			// set up the return data
	msr	spsr_el1, x22
	ldp	x0, x1, [sp, #16 * 0]
	ldp	x2, x3, [sp, #16 * 1]
	ldp	x4, x5, [sp, #16 * 2]
	ldp	x6, x7, [sp, #16 * 3]
	ldp	x8, x9, [sp, #16 * 4]
	ldp	x10, x11, [sp, #16 * 5]
	ldp	x12, x13, [sp, #16 * 6]
	ldp	x14, x15, [sp, #16 * 7]
	ldp	x16, x17, [sp, #16 * 8]
	ldp	x18, x19, [sp, #16 * 9]
	ldp	x20, x21, [sp, #16 * 10]
	ldp	x22, x23, [sp, #16 * 11]
	ldp	x24, x25, [sp, #16 * 12]
	ldp	x26, x27, [sp, #16 * 13]
	ldp	x28, x29, [sp, #16 * 14]
	ldr	lr, [sp, #S_LR]
	add	sp, sp, #S_FRAME_SIZE		// restore sp
377 378 379 380
	/*
	 * ARCH_HAS_MEMBARRIER_SYNC_CORE rely on eret context synchronization
	 * when returning from IPI handler, and when returning to user-space.
	 */
381 382

	.if	\el == 0
383 384
alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
385
	bne	5f
386 387 388
	msr	far_el1, x30
	tramp_alias	x30, tramp_exit_native
	br	x30
389
5:
390 391
	tramp_alias	x30, tramp_exit_compat
	br	x30
392
#endif
393 394 395
	.else
	eret
	.endif
C
Catalin Marinas 已提交
396 397
	.endm

398
	.macro	irq_stack_entry
399 400 401
	mov	x19, sp			// preserve the original sp

	/*
402 403 404
	 * Compare sp with the base of the task stack.
	 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
	 * and should switch to the irq stack.
405
	 */
406 407 408 409
	ldr	x25, [tsk, TSK_STACK]
	eor	x25, x25, x19
	and	x25, x25, #~(THREAD_SIZE - 1)
	cbnz	x25, 9998f
410

M
Mark Rutland 已提交
411
	ldr_this_cpu x25, irq_stack_ptr, x26
412
	mov	x26, #IRQ_STACK_SIZE
413
	add	x26, x25, x26
414 415

	/* switch to the irq stack */
416 417 418 419 420 421 422 423 424 425 426 427
	mov	sp, x26
9998:
	.endm

	/*
	 * x19 should be preserved between irq_stack_entry and
	 * irq_stack_exit.
	 */
	.macro	irq_stack_exit
	mov	sp, x19
	.endm

C
Catalin Marinas 已提交
428 429 430 431 432 433
/*
 * These are the registers used in the syscall handler, and allow us to
 * have in theory up to 7 arguments to a function - x0 to x6.
 *
 * x7 is reserved for the system call number in 32-bit mode.
 */
434
wsc_nr	.req	w25		// number of system calls
435
xsc_nr	.req	x25		// number of system calls (zero-extended)
436 437
wscno	.req	w26		// syscall number
xscno	.req	x26		// syscall number (zero-extended)
C
Catalin Marinas 已提交
438 439 440 441 442 443 444
stbl	.req	x27		// syscall table pointer
tsk	.req	x28		// current thread_info

/*
 * Interrupt handling.
 */
	.macro	irq_handler
445
	ldr_l	x1, handle_arch_irq
C
Catalin Marinas 已提交
446
	mov	x0, sp
447
	irq_stack_entry
C
Catalin Marinas 已提交
448
	blr	x1
449
	irq_stack_exit
C
Catalin Marinas 已提交
450 451
	.endm

452 453 454 455 456 457 458 459 460 461 462 463 464 465
#ifdef CONFIG_ARM64_PSEUDO_NMI
	/*
	 * Set res to 0 if irqs were unmasked in interrupted context.
	 * Otherwise set res to non-0 value.
	 */
	.macro	test_irqs_unmasked res:req, pmr:req
alternative_if ARM64_HAS_IRQ_PRIO_MASKING
	sub	\res, \pmr, #GIC_PRIO_IRQON
alternative_else
	mov	\res, xzr
alternative_endif
	.endm
#endif

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
	.macro	gic_prio_kentry_setup, tmp:req
#ifdef CONFIG_ARM64_PSEUDO_NMI
	alternative_if ARM64_HAS_IRQ_PRIO_MASKING
	mov	\tmp, #(GIC_PRIO_PSR_I_SET | GIC_PRIO_IRQON)
	msr_s	SYS_ICC_PMR_EL1, \tmp
	alternative_else_nop_endif
#endif
	.endm

	.macro	gic_prio_irq_setup, pmr:req, tmp:req
#ifdef CONFIG_ARM64_PSEUDO_NMI
	alternative_if ARM64_HAS_IRQ_PRIO_MASKING
	orr	\tmp, \pmr, #GIC_PRIO_PSR_I_SET
	msr_s	SYS_ICC_PMR_EL1, \tmp
	alternative_else_nop_endif
#endif
	.endm

C
Catalin Marinas 已提交
484 485 486 487 488
	.text

/*
 * Exception vectors.
 */
489
	.pushsection ".entry.text", "ax"
C
Catalin Marinas 已提交
490 491 492

	.align	11
ENTRY(vectors)
493 494 495 496
	kernel_ventry	1, sync_invalid			// Synchronous EL1t
	kernel_ventry	1, irq_invalid			// IRQ EL1t
	kernel_ventry	1, fiq_invalid			// FIQ EL1t
	kernel_ventry	1, error_invalid		// Error EL1t
C
Catalin Marinas 已提交
497

498 499 500 501
	kernel_ventry	1, sync				// Synchronous EL1h
	kernel_ventry	1, irq				// IRQ EL1h
	kernel_ventry	1, fiq_invalid			// FIQ EL1h
	kernel_ventry	1, error			// Error EL1h
C
Catalin Marinas 已提交
502

503 504 505 506
	kernel_ventry	0, sync				// Synchronous 64-bit EL0
	kernel_ventry	0, irq				// IRQ 64-bit EL0
	kernel_ventry	0, fiq_invalid			// FIQ 64-bit EL0
	kernel_ventry	0, error			// Error 64-bit EL0
C
Catalin Marinas 已提交
507 508

#ifdef CONFIG_COMPAT
509 510 511 512
	kernel_ventry	0, sync_compat, 32		// Synchronous 32-bit EL0
	kernel_ventry	0, irq_compat, 32		// IRQ 32-bit EL0
	kernel_ventry	0, fiq_invalid_compat, 32	// FIQ 32-bit EL0
	kernel_ventry	0, error_compat, 32		// Error 32-bit EL0
C
Catalin Marinas 已提交
513
#else
514 515 516 517
	kernel_ventry	0, sync_invalid, 32		// Synchronous 32-bit EL0
	kernel_ventry	0, irq_invalid, 32		// IRQ 32-bit EL0
	kernel_ventry	0, fiq_invalid, 32		// FIQ 32-bit EL0
	kernel_ventry	0, error_invalid, 32		// Error 32-bit EL0
C
Catalin Marinas 已提交
518 519 520
#endif
END(vectors)

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
#ifdef CONFIG_VMAP_STACK
	/*
	 * We detected an overflow in kernel_ventry, which switched to the
	 * overflow stack. Stash the exception regs, and head to our overflow
	 * handler.
	 */
__bad_stack:
	/* Restore the original x0 value */
	mrs	x0, tpidrro_el0

	/*
	 * Store the original GPRs to the new stack. The orginal SP (minus
	 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
	 */
	sub	sp, sp, #S_FRAME_SIZE
	kernel_entry 1
	mrs	x0, tpidr_el0
	add	x0, x0, #S_FRAME_SIZE
	str	x0, [sp, #S_SP]

	/* Stash the regs for handle_bad_stack */
	mov	x0, sp

	/* Time to die */
	bl	handle_bad_stack
	ASM_BUG()
#endif /* CONFIG_VMAP_STACK */

C
Catalin Marinas 已提交
549 550 551 552
/*
 * Invalid mode handlers
 */
	.macro	inv_entry, el, reason, regsize = 64
553
	kernel_entry \el, \regsize
C
Catalin Marinas 已提交
554 555 556
	mov	x0, sp
	mov	x1, #\reason
	mrs	x2, esr_el1
557 558
	bl	bad_mode
	ASM_BUG()
C
Catalin Marinas 已提交
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
	.endm

el0_sync_invalid:
	inv_entry 0, BAD_SYNC
ENDPROC(el0_sync_invalid)

el0_irq_invalid:
	inv_entry 0, BAD_IRQ
ENDPROC(el0_irq_invalid)

el0_fiq_invalid:
	inv_entry 0, BAD_FIQ
ENDPROC(el0_fiq_invalid)

el0_error_invalid:
	inv_entry 0, BAD_ERROR
ENDPROC(el0_error_invalid)

#ifdef CONFIG_COMPAT
el0_fiq_invalid_compat:
	inv_entry 0, BAD_FIQ, 32
ENDPROC(el0_fiq_invalid_compat)
#endif

el1_sync_invalid:
	inv_entry 1, BAD_SYNC
ENDPROC(el1_sync_invalid)

el1_irq_invalid:
	inv_entry 1, BAD_IRQ
ENDPROC(el1_irq_invalid)

el1_fiq_invalid:
	inv_entry 1, BAD_FIQ
ENDPROC(el1_fiq_invalid)

el1_error_invalid:
	inv_entry 1, BAD_ERROR
ENDPROC(el1_error_invalid)

/*
 * EL1 mode handlers.
 */
	.align	6
el1_sync:
	kernel_entry 1
	mrs	x1, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
606 607
	lsr	x24, x1, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_DABT_CUR	// data abort in EL1
C
Catalin Marinas 已提交
608
	b.eq	el1_da
609 610
	cmp	x24, #ESR_ELx_EC_IABT_CUR	// instruction abort in EL1
	b.eq	el1_ia
M
Mark Rutland 已提交
611
	cmp	x24, #ESR_ELx_EC_SYS64		// configurable trap
C
Catalin Marinas 已提交
612
	b.eq	el1_undef
M
Mark Rutland 已提交
613
	cmp	x24, #ESR_ELx_EC_SP_ALIGN	// stack alignment exception
C
Catalin Marinas 已提交
614
	b.eq	el1_sp_pc
M
Mark Rutland 已提交
615
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
C
Catalin Marinas 已提交
616
	b.eq	el1_sp_pc
M
Mark Rutland 已提交
617
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL1
C
Catalin Marinas 已提交
618
	b.eq	el1_undef
M
Mark Rutland 已提交
619
	cmp	x24, #ESR_ELx_EC_BREAKPT_CUR	// debug exception in EL1
C
Catalin Marinas 已提交
620 621
	b.ge	el1_dbg
	b	el1_inv
622 623 624 625 626

el1_ia:
	/*
	 * Fall through to the Data abort case
	 */
C
Catalin Marinas 已提交
627 628 629 630
el1_da:
	/*
	 * Data abort handling
	 */
631
	mrs	x3, far_el1
J
James Morse 已提交
632
	inherit_daif	pstate=x23, tmp=x2
633
	clear_address_tag x0, x3
C
Catalin Marinas 已提交
634 635 636 637 638 639 640 641 642
	mov	x2, sp				// struct pt_regs
	bl	do_mem_abort

	kernel_exit 1
el1_sp_pc:
	/*
	 * Stack or PC alignment exception handling
	 */
	mrs	x0, far_el1
J
James Morse 已提交
643
	inherit_daif	pstate=x23, tmp=x2
C
Catalin Marinas 已提交
644
	mov	x2, sp
645 646
	bl	do_sp_pc_abort
	ASM_BUG()
C
Catalin Marinas 已提交
647 648 649 650
el1_undef:
	/*
	 * Undefined instruction
	 */
J
James Morse 已提交
651
	inherit_daif	pstate=x23, tmp=x2
C
Catalin Marinas 已提交
652
	mov	x0, sp
653
	bl	do_undefinstr
654
	kernel_exit 1
C
Catalin Marinas 已提交
655 656 657 658
el1_dbg:
	/*
	 * Debug exception handling
	 */
M
Mark Rutland 已提交
659
	cmp	x24, #ESR_ELx_EC_BRK64		// if BRK64
660
	cinc	x24, x24, eq			// set bit '0'
C
Catalin Marinas 已提交
661
	tbz	x24, #0, el1_inv		// EL1 only
662
	gic_prio_kentry_setup tmp=x3
C
Catalin Marinas 已提交
663 664 665 666 667 668
	mrs	x0, far_el1
	mov	x2, sp				// struct pt_regs
	bl	do_debug_exception
	kernel_exit 1
el1_inv:
	// TODO: add support for undefined instructions in kernel mode
J
James Morse 已提交
669
	inherit_daif	pstate=x23, tmp=x2
C
Catalin Marinas 已提交
670
	mov	x0, sp
671
	mov	x2, x1
C
Catalin Marinas 已提交
672
	mov	x1, #BAD_SYNC
673 674
	bl	bad_mode
	ASM_BUG()
C
Catalin Marinas 已提交
675 676 677 678 679
ENDPROC(el1_sync)

	.align	6
el1_irq:
	kernel_entry 1
680
	gic_prio_irq_setup pmr=x20, tmp=x1
J
James Morse 已提交
681
	enable_da_f
682

683
#ifdef CONFIG_ARM64_PSEUDO_NMI
684 685 686 687
	test_irqs_unmasked	res=x0, pmr=x20
	cbz	x0, 1f
	bl	asm_nmi_enter
1:
688
#endif
689 690

#ifdef CONFIG_TRACE_IRQFLAGS
C
Catalin Marinas 已提交
691 692
	bl	trace_hardirqs_off
#endif
693

C
Catalin Marinas 已提交
694
	irq_handler
695

C
Catalin Marinas 已提交
696
#ifdef CONFIG_PREEMPT
697
	ldr	w24, [tsk, #TSK_TI_PREEMPT]	// get preempt count
698 699 700 701 702 703 704 705 706
alternative_if ARM64_HAS_IRQ_PRIO_MASKING
	/*
	 * DA_F were cleared at start of handling. If anything is set in DAIF,
	 * we come back from an NMI, so skip preemption
	 */
	mrs	x0, daif
	orr	x24, x24, x0
alternative_else_nop_endif
	cbnz	w24, 1f				// preempt count != 0|| NMI return path
707 708
	ldr	x0, [tsk, #TSK_TI_FLAGS]	// get flags
	tbz	x0, #TIF_NEED_RESCHED, 1f	// needs rescheduling?
C
Catalin Marinas 已提交
709 710 711
	bl	el1_preempt
1:
#endif
712

713 714
#ifdef CONFIG_ARM64_PSEUDO_NMI
	/*
715 716 717
	 * When using IRQ priority masking, we can get spurious interrupts while
	 * PMR is set to GIC_PRIO_IRQOFF. An NMI might also have occurred in a
	 * section with interrupts disabled. Skip tracing in those cases.
718
	 */
719 720 721 722 723 724 725 726 727 728
	test_irqs_unmasked	res=x0, pmr=x20
	cbz	x0, 1f
	bl	asm_nmi_exit
1:
#endif

#ifdef CONFIG_TRACE_IRQFLAGS
#ifdef CONFIG_ARM64_PSEUDO_NMI
	test_irqs_unmasked	res=x0, pmr=x20
	cbnz	x0, 1f
729
#endif
C
Catalin Marinas 已提交
730
	bl	trace_hardirqs_on
731
1:
C
Catalin Marinas 已提交
732
#endif
733

C
Catalin Marinas 已提交
734 735 736 737 738 739
	kernel_exit 1
ENDPROC(el1_irq)

#ifdef CONFIG_PREEMPT
el1_preempt:
	mov	x24, lr
740
1:	bl	preempt_schedule_irq		// irq en/disable is done inside
741
	ldr	x0, [tsk, #TSK_TI_FLAGS]	// get new tasks TI_FLAGS
C
Catalin Marinas 已提交
742 743 744 745 746 747 748 749 750 751 752
	tbnz	x0, #TIF_NEED_RESCHED, 1b	// needs rescheduling?
	ret	x24
#endif

/*
 * EL0 mode handlers.
 */
	.align	6
el0_sync:
	kernel_entry 0
	mrs	x25, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
753 754
	lsr	x24, x25, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_SVC64		// SVC in 64-bit state
C
Catalin Marinas 已提交
755
	b.eq	el0_svc
M
Mark Rutland 已提交
756
	cmp	x24, #ESR_ELx_EC_DABT_LOW	// data abort in EL0
C
Catalin Marinas 已提交
757
	b.eq	el0_da
M
Mark Rutland 已提交
758
	cmp	x24, #ESR_ELx_EC_IABT_LOW	// instruction abort in EL0
C
Catalin Marinas 已提交
759
	b.eq	el0_ia
M
Mark Rutland 已提交
760
	cmp	x24, #ESR_ELx_EC_FP_ASIMD	// FP/ASIMD access
C
Catalin Marinas 已提交
761
	b.eq	el0_fpsimd_acc
762 763
	cmp	x24, #ESR_ELx_EC_SVE		// SVE access
	b.eq	el0_sve_acc
M
Mark Rutland 已提交
764
	cmp	x24, #ESR_ELx_EC_FP_EXC64	// FP/ASIMD exception
C
Catalin Marinas 已提交
765
	b.eq	el0_fpsimd_exc
M
Mark Rutland 已提交
766
	cmp	x24, #ESR_ELx_EC_SYS64		// configurable trap
767
	b.eq	el0_sys
M
Mark Rutland 已提交
768
	cmp	x24, #ESR_ELx_EC_SP_ALIGN	// stack alignment exception
C
Catalin Marinas 已提交
769
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
770
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
C
Catalin Marinas 已提交
771
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
772
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL0
C
Catalin Marinas 已提交
773
	b.eq	el0_undef
M
Mark Rutland 已提交
774
	cmp	x24, #ESR_ELx_EC_BREAKPT_LOW	// debug exception in EL0
C
Catalin Marinas 已提交
775 776 777 778 779 780 781 782
	b.ge	el0_dbg
	b	el0_inv

#ifdef CONFIG_COMPAT
	.align	6
el0_sync_compat:
	kernel_entry 0, 32
	mrs	x25, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
783 784
	lsr	x24, x25, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_SVC32		// SVC in 32-bit state
C
Catalin Marinas 已提交
785
	b.eq	el0_svc_compat
M
Mark Rutland 已提交
786
	cmp	x24, #ESR_ELx_EC_DABT_LOW	// data abort in EL0
C
Catalin Marinas 已提交
787
	b.eq	el0_da
M
Mark Rutland 已提交
788
	cmp	x24, #ESR_ELx_EC_IABT_LOW	// instruction abort in EL0
C
Catalin Marinas 已提交
789
	b.eq	el0_ia
M
Mark Rutland 已提交
790
	cmp	x24, #ESR_ELx_EC_FP_ASIMD	// FP/ASIMD access
C
Catalin Marinas 已提交
791
	b.eq	el0_fpsimd_acc
M
Mark Rutland 已提交
792
	cmp	x24, #ESR_ELx_EC_FP_EXC32	// FP/ASIMD exception
C
Catalin Marinas 已提交
793
	b.eq	el0_fpsimd_exc
794 795
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
796
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL0
C
Catalin Marinas 已提交
797
	b.eq	el0_undef
M
Mark Rutland 已提交
798
	cmp	x24, #ESR_ELx_EC_CP15_32	// CP15 MRC/MCR trap
799
	b.eq	el0_undef
M
Mark Rutland 已提交
800
	cmp	x24, #ESR_ELx_EC_CP15_64	// CP15 MRRC/MCRR trap
801
	b.eq	el0_undef
M
Mark Rutland 已提交
802
	cmp	x24, #ESR_ELx_EC_CP14_MR	// CP14 MRC/MCR trap
803
	b.eq	el0_undef
M
Mark Rutland 已提交
804
	cmp	x24, #ESR_ELx_EC_CP14_LS	// CP14 LDC/STC trap
805
	b.eq	el0_undef
M
Mark Rutland 已提交
806
	cmp	x24, #ESR_ELx_EC_CP14_64	// CP14 MRRC/MCRR trap
807
	b.eq	el0_undef
M
Mark Rutland 已提交
808
	cmp	x24, #ESR_ELx_EC_BREAKPT_LOW	// debug exception in EL0
C
Catalin Marinas 已提交
809 810 811
	b.ge	el0_dbg
	b	el0_inv
el0_svc_compat:
812 813 814
	mov	x0, sp
	bl	el0_svc_compat_handler
	b	ret_to_user
C
Catalin Marinas 已提交
815 816 817 818 819

	.align	6
el0_irq_compat:
	kernel_entry 0, 32
	b	el0_irq_naked
820 821 822 823

el0_error_compat:
	kernel_entry 0, 32
	b	el0_error_naked
C
Catalin Marinas 已提交
824 825 826 827 828 829
#endif

el0_da:
	/*
	 * Data abort handling
	 */
830
	mrs	x26, far_el1
J
James Morse 已提交
831
	enable_daif
L
Larry Bassel 已提交
832
	ct_user_exit
833
	clear_address_tag x0, x26
C
Catalin Marinas 已提交
834 835
	mov	x1, x25
	mov	x2, sp
836 837
	bl	do_mem_abort
	b	ret_to_user
C
Catalin Marinas 已提交
838 839 840 841
el0_ia:
	/*
	 * Instruction abort handling
	 */
842
	mrs	x26, far_el1
843
	gic_prio_kentry_setup tmp=x0
844 845 846 847
	enable_da_f
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
L
Larry Bassel 已提交
848
	ct_user_exit
849
	mov	x0, x26
M
Mark Rutland 已提交
850
	mov	x1, x25
C
Catalin Marinas 已提交
851
	mov	x2, sp
852
	bl	do_el0_ia_bp_hardening
853
	b	ret_to_user
C
Catalin Marinas 已提交
854 855 856 857
el0_fpsimd_acc:
	/*
	 * Floating Point or Advanced SIMD access
	 */
J
James Morse 已提交
858
	enable_daif
L
Larry Bassel 已提交
859
	ct_user_exit
C
Catalin Marinas 已提交
860 861
	mov	x0, x25
	mov	x1, sp
862 863
	bl	do_fpsimd_acc
	b	ret_to_user
864 865 866 867 868 869 870 871 872 873
el0_sve_acc:
	/*
	 * Scalable Vector Extension access
	 */
	enable_daif
	ct_user_exit
	mov	x0, x25
	mov	x1, sp
	bl	do_sve_acc
	b	ret_to_user
C
Catalin Marinas 已提交
874 875
el0_fpsimd_exc:
	/*
876
	 * Floating Point, Advanced SIMD or SVE exception
C
Catalin Marinas 已提交
877
	 */
J
James Morse 已提交
878
	enable_daif
L
Larry Bassel 已提交
879
	ct_user_exit
C
Catalin Marinas 已提交
880 881
	mov	x0, x25
	mov	x1, sp
882 883
	bl	do_fpsimd_exc
	b	ret_to_user
C
Catalin Marinas 已提交
884 885 886 887
el0_sp_pc:
	/*
	 * Stack or PC alignment exception handling
	 */
888
	mrs	x26, far_el1
889
	gic_prio_kentry_setup tmp=x0
890 891 892 893
	enable_da_f
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
894
	ct_user_exit
895
	mov	x0, x26
C
Catalin Marinas 已提交
896 897
	mov	x1, x25
	mov	x2, sp
898 899
	bl	do_sp_pc_abort
	b	ret_to_user
C
Catalin Marinas 已提交
900 901 902 903
el0_undef:
	/*
	 * Undefined instruction
	 */
J
James Morse 已提交
904
	enable_daif
L
Larry Bassel 已提交
905
	ct_user_exit
906
	mov	x0, sp
907 908
	bl	do_undefinstr
	b	ret_to_user
909 910 911 912
el0_sys:
	/*
	 * System instructions, for trapped cache maintenance instructions
	 */
J
James Morse 已提交
913
	enable_daif
914 915 916 917 918
	ct_user_exit
	mov	x0, x25
	mov	x1, sp
	bl	do_sysinstr
	b	ret_to_user
C
Catalin Marinas 已提交
919 920 921 922 923
el0_dbg:
	/*
	 * Debug exception handling
	 */
	tbnz	x24, #0, el0_inv		// EL0 only
924
	gic_prio_kentry_setup tmp=x3
C
Catalin Marinas 已提交
925 926 927
	mrs	x0, far_el1
	mov	x1, x25
	mov	x2, sp
928
	bl	do_debug_exception
929
	enable_da_f
L
Larry Bassel 已提交
930
	ct_user_exit
931
	b	ret_to_user
C
Catalin Marinas 已提交
932
el0_inv:
J
James Morse 已提交
933
	enable_daif
L
Larry Bassel 已提交
934
	ct_user_exit
C
Catalin Marinas 已提交
935 936
	mov	x0, sp
	mov	x1, #BAD_SYNC
937
	mov	x2, x25
938
	bl	bad_el0_sync
939
	b	ret_to_user
C
Catalin Marinas 已提交
940 941 942 943 944 945
ENDPROC(el0_sync)

	.align	6
el0_irq:
	kernel_entry 0
el0_irq_naked:
946
	gic_prio_irq_setup pmr=x20, tmp=x0
J
James Morse 已提交
947
	enable_da_f
948

C
Catalin Marinas 已提交
949 950 951
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
952

L
Larry Bassel 已提交
953
	ct_user_exit
954 955 956 957 958
#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
	tbz	x22, #55, 1f
	bl	do_el0_irq_bp_hardening
1:
#endif
C
Catalin Marinas 已提交
959
	irq_handler
960

C
Catalin Marinas 已提交
961 962 963 964 965 966
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_on
#endif
	b	ret_to_user
ENDPROC(el0_irq)

967 968 969
el1_error:
	kernel_entry 1
	mrs	x1, esr_el1
970
	gic_prio_kentry_setup tmp=x2
971 972 973 974 975 976 977 978 979 980
	enable_dbg
	mov	x0, sp
	bl	do_serror
	kernel_exit 1
ENDPROC(el1_error)

el0_error:
	kernel_entry 0
el0_error_naked:
	mrs	x1, esr_el1
981
	gic_prio_kentry_setup tmp=x2
982 983 984
	enable_dbg
	mov	x0, sp
	bl	do_serror
985
	enable_da_f
986 987 988 989
	ct_user_exit
	b	ret_to_user
ENDPROC(el0_error)

C
Catalin Marinas 已提交
990 991 992 993 994 995
/*
 * Ok, we need to do extra processing, enter the slow path.
 */
work_pending:
	mov	x0, sp				// 'regs'
	bl	do_notify_resume
996
#ifdef CONFIG_TRACE_IRQFLAGS
997
	bl	trace_hardirqs_on		// enabled while in userspace
998
#endif
999
	ldr	x1, [tsk, #TSK_TI_FLAGS]	// re-check for single-step
1000
	b	finish_ret_to_user
C
Catalin Marinas 已提交
1001 1002 1003
/*
 * "slow" syscall return path.
 */
1004
ret_to_user:
1005
	disable_daif
1006
	gic_prio_kentry_setup tmp=x3
1007
	ldr	x1, [tsk, #TSK_TI_FLAGS]
C
Catalin Marinas 已提交
1008 1009
	and	x2, x1, #_TIF_WORK_MASK
	cbnz	x2, work_pending
1010
finish_ret_to_user:
1011
	enable_step_tsk x1, x2
1012 1013 1014
#ifdef CONFIG_GCC_PLUGIN_STACKLEAK
	bl	stackleak_erase
#endif
1015
	kernel_exit 0
C
Catalin Marinas 已提交
1016 1017 1018 1019 1020 1021 1022
ENDPROC(ret_to_user)

/*
 * SVC handler.
 */
	.align	6
el0_svc:
1023
	gic_prio_kentry_setup tmp=x1
C
Catalin Marinas 已提交
1024
	mov	x0, sp
1025
	bl	el0_svc_handler
C
Catalin Marinas 已提交
1026
	b	ret_to_user
1027
ENDPROC(el0_svc)
C
Catalin Marinas 已提交
1028

1029 1030
	.popsection				// .entry.text

1031 1032 1033 1034 1035 1036 1037 1038
#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
/*
 * Exception vectors trampoline.
 */
	.pushsection ".entry.tramp.text", "ax"

	.macro tramp_map_kernel, tmp
	mrs	\tmp, ttbr1_el1
1039
	add	\tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
1040 1041
	bic	\tmp, \tmp, #USER_ASID_FLAG
	msr	ttbr1_el1, \tmp
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
	/* ASID already in \tmp[63:48] */
	movk	\tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
	movk	\tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
	/* 2MB boundary containing the vectors, so we nobble the walk cache */
	movk	\tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
	isb
	tlbi	vae1, \tmp
	dsb	nsh
alternative_else_nop_endif
#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
1054 1055 1056 1057
	.endm

	.macro tramp_unmap_kernel, tmp
	mrs	\tmp, ttbr1_el1
1058
	sub	\tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
1059 1060 1061
	orr	\tmp, \tmp, #USER_ASID_FLAG
	msr	ttbr1_el1, \tmp
	/*
1062 1063 1064
	 * We avoid running the post_ttbr_update_workaround here because
	 * it's only needed by Cavium ThunderX, which requires KPTI to be
	 * disabled.
1065 1066 1067 1068 1069 1070 1071 1072 1073
	 */
	.endm

	.macro tramp_ventry, regsize = 64
	.align	7
1:
	.if	\regsize == 64
	msr	tpidrro_el0, x30	// Restored in kernel_ventry
	.endif
1074 1075 1076 1077 1078 1079 1080 1081
	/*
	 * Defend against branch aliasing attacks by pushing a dummy
	 * entry onto the return stack and using a RET instruction to
	 * enter the full-fat kernel vectors.
	 */
	bl	2f
	b	.
2:
1082
	tramp_map_kernel	x30
1083 1084 1085 1086 1087
#ifdef CONFIG_RANDOMIZE_BASE
	adr	x30, tramp_vectors + PAGE_SIZE
alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
	ldr	x30, [x30]
#else
1088
	ldr	x30, =vectors
1089
#endif
1090 1091 1092 1093
	prfm	plil1strm, [x30, #(1b - tramp_vectors)]
	msr	vbar_el1, x30
	add	x30, x30, #(1b - tramp_vectors)
	isb
1094
	ret
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	.endm

	.macro tramp_exit, regsize = 64
	adr	x30, tramp_vectors
	msr	vbar_el1, x30
	tramp_unmap_kernel	x30
	.if	\regsize == 64
	mrs	x30, far_el1
	.endif
	eret
	.endm

	.align	11
ENTRY(tramp_vectors)
	.space	0x400

	tramp_ventry
	tramp_ventry
	tramp_ventry
	tramp_ventry

	tramp_ventry	32
	tramp_ventry	32
	tramp_ventry	32
	tramp_ventry	32
END(tramp_vectors)

ENTRY(tramp_exit_native)
	tramp_exit
END(tramp_exit_native)

ENTRY(tramp_exit_compat)
	tramp_exit	32
END(tramp_exit_compat)

	.ltorg
	.popsection				// .entry.tramp.text
1132 1133 1134 1135 1136 1137 1138 1139
#ifdef CONFIG_RANDOMIZE_BASE
	.pushsection ".rodata", "a"
	.align PAGE_SHIFT
	.globl	__entry_tramp_data_start
__entry_tramp_data_start:
	.quad	vectors
	.popsection				// .rodata
#endif /* CONFIG_RANDOMIZE_BASE */
1140 1141
#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
/*
 * Register switch for AArch64. The callee-saved registers need to be saved
 * and restored. On entry:
 *   x0 = previous task_struct (must be preserved across the switch)
 *   x1 = next task_struct
 * Previous and next are guaranteed not to be the same.
 *
 */
ENTRY(cpu_switch_to)
	mov	x10, #THREAD_CPU_CONTEXT
	add	x8, x0, x10
	mov	x9, sp
	stp	x19, x20, [x8], #16		// store callee-saved registers
	stp	x21, x22, [x8], #16
	stp	x23, x24, [x8], #16
	stp	x25, x26, [x8], #16
	stp	x27, x28, [x8], #16
	stp	x29, x9, [x8], #16
	str	lr, [x8]
	add	x8, x1, x10
	ldp	x19, x20, [x8], #16		// restore callee-saved registers
	ldp	x21, x22, [x8], #16
	ldp	x23, x24, [x8], #16
	ldp	x25, x26, [x8], #16
	ldp	x27, x28, [x8], #16
	ldp	x29, x9, [x8], #16
	ldr	lr, [x8]
	mov	sp, x9
	msr	sp_el0, x1
	ret
ENDPROC(cpu_switch_to)
NOKPROBE(cpu_switch_to)

/*
 * This is how we return from a fork.
 */
ENTRY(ret_from_fork)
	bl	schedule_tail
1180
	cbz	x19, 1f				// not a kernel thread
1181 1182
	mov	x0, x20
	blr	x19
1183
1:	get_thread_info tsk
1184 1185 1186
	b	ret_to_user
ENDPROC(ret_from_fork)
NOKPROBE(ret_from_fork)
1187 1188 1189 1190 1191 1192

#ifdef CONFIG_ARM_SDE_INTERFACE

#include <asm/sdei.h>
#include <uapi/linux/arm_sdei.h>

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
.macro sdei_handler_exit exit_mode
	/* On success, this call never returns... */
	cmp	\exit_mode, #SDEI_EXIT_SMC
	b.ne	99f
	smc	#0
	b	.
99:	hvc	#0
	b	.
.endm

#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
/*
 * The regular SDEI entry point may have been unmapped along with the rest of
 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
 * argument accessible.
 *
 * This clobbers x4, __sdei_handler() will restore this from firmware's
 * copy.
 */
.ltorg
.pushsection ".entry.tramp.text", "ax"
ENTRY(__sdei_asm_entry_trampoline)
	mrs	x4, ttbr1_el1
	tbz	x4, #USER_ASID_BIT, 1f

	tramp_map_kernel tmp=x4
	isb
	mov	x4, xzr

	/*
	 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
	 * the kernel on exit.
	 */
1:	str	x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]

#ifdef CONFIG_RANDOMIZE_BASE
	adr	x4, tramp_vectors + PAGE_SIZE
	add	x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
	ldr	x4, [x4]
#else
	ldr	x4, =__sdei_asm_handler
#endif
	br	x4
ENDPROC(__sdei_asm_entry_trampoline)
NOKPROBE(__sdei_asm_entry_trampoline)

/*
 * Make the exit call and restore the original ttbr1_el1
 *
 * x0 & x1: setup for the exit API call
 * x2: exit_mode
 * x4: struct sdei_registered_event argument from registration time.
 */
ENTRY(__sdei_asm_exit_trampoline)
	ldr	x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
	cbnz	x4, 1f

	tramp_unmap_kernel	tmp=x4

1:	sdei_handler_exit exit_mode=x2
ENDPROC(__sdei_asm_exit_trampoline)
NOKPROBE(__sdei_asm_exit_trampoline)
	.ltorg
.popsection		// .entry.tramp.text
#ifdef CONFIG_RANDOMIZE_BASE
.pushsection ".rodata", "a"
__sdei_asm_trampoline_next_handler:
	.quad	__sdei_asm_handler
.popsection		// .rodata
#endif /* CONFIG_RANDOMIZE_BASE */
#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */

1265 1266 1267 1268 1269 1270 1271
/*
 * Software Delegated Exception entry point.
 *
 * x0: Event number
 * x1: struct sdei_registered_event argument from registration time.
 * x2: interrupted PC
 * x3: interrupted PSTATE
1272
 * x4: maybe clobbered by the trampoline
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
 *
 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
 * want them.
 */
ENTRY(__sdei_asm_handler)
	stp     x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
	stp     x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
	stp     x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
	stp     x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
	stp     x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
	stp     x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
	stp     x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
	stp     x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
	stp     x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
	stp     x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
	stp     x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
	stp     x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
	stp     x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
	stp     x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
	mov	x4, sp
	stp     lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]

	mov	x19, x1

#ifdef CONFIG_VMAP_STACK
	/*
	 * entry.S may have been using sp as a scratch register, find whether
	 * this is a normal or critical event and switch to the appropriate
	 * stack for this CPU.
	 */
	ldrb	w4, [x19, #SDEI_EVENT_PRIORITY]
	cbnz	w4, 1f
	ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
	b	2f
1:	ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
2:	mov	x6, #SDEI_STACK_SIZE
	add	x5, x5, x6
	mov	sp, x5
#endif

	/*
	 * We may have interrupted userspace, or a guest, or exit-from or
	 * return-to either of these. We can't trust sp_el0, restore it.
	 */
	mrs	x28, sp_el0
	ldr_this_cpu	dst=x0, sym=__entry_task, tmp=x1
	msr	sp_el0, x0

	/* If we interrupted the kernel point to the previous stack/frame. */
	and     x0, x3, #0xc
	mrs     x1, CurrentEL
	cmp     x0, x1
	csel	x29, x29, xzr, eq	// fp, or zero
	csel	x4, x2, xzr, eq		// elr, or zero

	stp	x29, x4, [sp, #-16]!
	mov	x29, sp

	add	x0, x19, #SDEI_EVENT_INTREGS
	mov	x1, x19
	bl	__sdei_handler

	msr	sp_el0, x28
	/* restore regs >x17 that we clobbered */
1338 1339 1340 1341 1342
	mov	x4, x19         // keep x4 for __sdei_asm_exit_trampoline
	ldp	x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
	ldp	x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
	ldp	lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
	mov	sp, x1
1343 1344 1345 1346 1347 1348 1349 1350 1351

	mov	x1, x0			// address to complete_and_resume
	/* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
	cmp	x0, #1
	mov_q	x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
	mov_q	x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
	csel	x0, x2, x3, ls

	ldr_l	x2, sdei_exit_mode
1352 1353 1354 1355 1356 1357 1358 1359 1360

alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
	sdei_handler_exit exit_mode=x2
alternative_else_nop_endif

#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
	tramp_alias	dst=x5, sym=__sdei_asm_exit_trampoline
	br	x5
#endif
1361 1362 1363
ENDPROC(__sdei_asm_handler)
NOKPROBE(__sdei_asm_handler)
#endif /* CONFIG_ARM_SDE_INTERFACE */