entry.S 18.2 KB
Newer Older
C
Catalin Marinas 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Low-level exception handling code
 *
 * Copyright (C) 2012 ARM Ltd.
 * Authors:	Catalin Marinas <catalin.marinas@arm.com>
 *		Will Deacon <will.deacon@arm.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include <linux/init.h>
#include <linux/linkage.h>

24
#include <asm/alternative.h>
C
Catalin Marinas 已提交
25 26
#include <asm/assembler.h>
#include <asm/asm-offsets.h>
27
#include <asm/cpufeature.h>
C
Catalin Marinas 已提交
28
#include <asm/errno.h>
29
#include <asm/esr.h>
30
#include <asm/irq.h>
31
#include <asm/memory.h>
C
Catalin Marinas 已提交
32 33 34
#include <asm/thread_info.h>
#include <asm/unistd.h>

L
Larry Bassel 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
/*
 * Context tracking subsystem.  Used to instrument transitions
 * between user and kernel mode.
 */
	.macro ct_user_exit, syscall = 0
#ifdef CONFIG_CONTEXT_TRACKING
	bl	context_tracking_user_exit
	.if \syscall == 1
	/*
	 * Save/restore needed during syscalls.  Restore syscall arguments from
	 * the values already saved on stack during kernel_entry.
	 */
	ldp	x0, x1, [sp]
	ldp	x2, x3, [sp, #S_X2]
	ldp	x4, x5, [sp, #S_X4]
	ldp	x6, x7, [sp, #S_X6]
	.endif
#endif
	.endm

	.macro ct_user_enter
#ifdef CONFIG_CONTEXT_TRACKING
	bl	context_tracking_user_enter
#endif
	.endm

C
Catalin Marinas 已提交
61 62 63 64 65 66 67 68 69 70
/*
 * Bad Abort numbers
 *-----------------
 */
#define BAD_SYNC	0
#define BAD_IRQ		1
#define BAD_FIQ		2
#define BAD_ERROR	3

	.macro	kernel_entry, el, regsize = 64
71
	sub	sp, sp, #S_FRAME_SIZE
C
Catalin Marinas 已提交
72 73 74
	.if	\regsize == 32
	mov	w0, w0				// zero upper 32 bits of x0
	.endif
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	stp	x0, x1, [sp, #16 * 0]
	stp	x2, x3, [sp, #16 * 1]
	stp	x4, x5, [sp, #16 * 2]
	stp	x6, x7, [sp, #16 * 3]
	stp	x8, x9, [sp, #16 * 4]
	stp	x10, x11, [sp, #16 * 5]
	stp	x12, x13, [sp, #16 * 6]
	stp	x14, x15, [sp, #16 * 7]
	stp	x16, x17, [sp, #16 * 8]
	stp	x18, x19, [sp, #16 * 9]
	stp	x20, x21, [sp, #16 * 10]
	stp	x22, x23, [sp, #16 * 11]
	stp	x24, x25, [sp, #16 * 12]
	stp	x26, x27, [sp, #16 * 13]
	stp	x28, x29, [sp, #16 * 14]

C
Catalin Marinas 已提交
91 92
	.if	\el == 0
	mrs	x21, sp_el0
93 94
	mov	tsk, sp
	and	tsk, tsk, #~(THREAD_SIZE - 1)	// Ensure MDSCR_EL1.SS is clear,
95 96
	ldr	x19, [tsk, #TI_FLAGS]		// since we can unmask debug
	disable_step_tsk x19, x20		// exceptions when scheduling.
97 98

	mov	x29, xzr			// fp pointed to user-space
C
Catalin Marinas 已提交
99 100
	.else
	add	x21, sp, #S_FRAME_SIZE
101 102 103 104 105 106 107 108
	get_thread_info tsk
	/* Save the task's original addr_limit and set USER_DS (TASK_SIZE_64) */
	ldr	x20, [tsk, #TI_ADDR_LIMIT]
	str	x20, [sp, #S_ORIG_ADDR_LIMIT]
	mov	x20, #TASK_SIZE_64
	str	x20, [tsk, #TI_ADDR_LIMIT]
	ALTERNATIVE(nop, SET_PSTATE_UAO(0), ARM64_HAS_UAO, CONFIG_ARM64_UAO)
	.endif /* \el == 0 */
C
Catalin Marinas 已提交
109 110 111 112 113 114 115 116 117 118 119 120 121
	mrs	x22, elr_el1
	mrs	x23, spsr_el1
	stp	lr, x21, [sp, #S_LR]
	stp	x22, x23, [sp, #S_PC]

	/*
	 * Set syscallno to -1 by default (overridden later if real syscall).
	 */
	.if	\el == 0
	mvn	x21, xzr
	str	x21, [sp, #S_SYSCALLNO]
	.endif

122 123 124 125 126 127 128
	/*
	 * Set sp_el0 to current thread_info.
	 */
	.if	\el == 0
	msr	sp_el0, tsk
	.endif

C
Catalin Marinas 已提交
129 130 131 132 133 134 135 136 137
	/*
	 * Registers that may be useful after this macro is invoked:
	 *
	 * x21 - aborted SP
	 * x22 - aborted PC
	 * x23 - aborted PSTATE
	*/
	.endm

138
	.macro	kernel_exit, el
139 140 141 142 143 144 145 146
	.if	\el != 0
	/* Restore the task's original addr_limit. */
	ldr	x20, [sp, #S_ORIG_ADDR_LIMIT]
	str	x20, [tsk, #TI_ADDR_LIMIT]

	/* No need to restore UAO, it will be restored from SPSR_EL1 */
	.endif

C
Catalin Marinas 已提交
147 148
	ldp	x21, x22, [sp, #S_PC]		// load ELR, SPSR
	.if	\el == 0
L
Larry Bassel 已提交
149
	ct_user_enter
C
Catalin Marinas 已提交
150
	ldr	x23, [sp, #S_SP]		// load return stack pointer
151
	msr	sp_el0, x23
152
#ifdef CONFIG_ARM64_ERRATUM_845719
153 154 155
alternative_if_not ARM64_WORKAROUND_845719
	nop
	nop
156
#ifdef CONFIG_PID_IN_CONTEXTIDR
157 158 159 160 161 162 163
	nop
#endif
alternative_else
	tbz	x22, #4, 1f
#ifdef CONFIG_PID_IN_CONTEXTIDR
	mrs	x29, contextidr_el1
	msr	contextidr_el1, x29
164
#else
165
	msr contextidr_el1, xzr
166
#endif
167 168
1:
alternative_endif
169
#endif
C
Catalin Marinas 已提交
170
	.endif
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
	msr	elr_el1, x21			// set up the return data
	msr	spsr_el1, x22
	ldp	x0, x1, [sp, #16 * 0]
	ldp	x2, x3, [sp, #16 * 1]
	ldp	x4, x5, [sp, #16 * 2]
	ldp	x6, x7, [sp, #16 * 3]
	ldp	x8, x9, [sp, #16 * 4]
	ldp	x10, x11, [sp, #16 * 5]
	ldp	x12, x13, [sp, #16 * 6]
	ldp	x14, x15, [sp, #16 * 7]
	ldp	x16, x17, [sp, #16 * 8]
	ldp	x18, x19, [sp, #16 * 9]
	ldp	x20, x21, [sp, #16 * 10]
	ldp	x22, x23, [sp, #16 * 11]
	ldp	x24, x25, [sp, #16 * 12]
	ldp	x26, x27, [sp, #16 * 13]
	ldp	x28, x29, [sp, #16 * 14]
	ldr	lr, [sp, #S_LR]
	add	sp, sp, #S_FRAME_SIZE		// restore sp
C
Catalin Marinas 已提交
190 191 192 193
	eret					// return to kernel
	.endm

	.macro	get_thread_info, rd
194
	mrs	\rd, sp_el0
C
Catalin Marinas 已提交
195 196
	.endm

197
	.macro	irq_stack_entry
198 199 200
	mov	x19, sp			// preserve the original sp

	/*
201 202 203
	 * Compare sp with the current thread_info, if the top
	 * ~(THREAD_SIZE - 1) bits match, we are on a task stack, and
	 * should switch to the irq stack.
204
	 */
205 206 207
	and	x25, x19, #~(THREAD_SIZE - 1)
	cmp	x25, tsk
	b.ne	9998f
208

209
	this_cpu_ptr irq_stack, x25, x26
210 211
	mov	x26, #IRQ_STACK_START_SP
	add	x26, x25, x26
212 213

	/* switch to the irq stack */
214 215
	mov	sp, x26

216 217 218 219 220
	/*
	 * Add a dummy stack frame, this non-standard format is fixed up
	 * by unwind_frame()
	 */
	stp     x29, x19, [sp, #-16]!
221 222 223 224 225 226 227 228 229 230 231 232 233
	mov	x29, sp

9998:
	.endm

	/*
	 * x19 should be preserved between irq_stack_entry and
	 * irq_stack_exit.
	 */
	.macro	irq_stack_exit
	mov	sp, x19
	.endm

C
Catalin Marinas 已提交
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
/*
 * These are the registers used in the syscall handler, and allow us to
 * have in theory up to 7 arguments to a function - x0 to x6.
 *
 * x7 is reserved for the system call number in 32-bit mode.
 */
sc_nr	.req	x25		// number of system calls
scno	.req	x26		// syscall number
stbl	.req	x27		// syscall table pointer
tsk	.req	x28		// current thread_info

/*
 * Interrupt handling.
 */
	.macro	irq_handler
249
	ldr_l	x1, handle_arch_irq
C
Catalin Marinas 已提交
250
	mov	x0, sp
251
	irq_stack_entry
C
Catalin Marinas 已提交
252
	blr	x1
253
	irq_stack_exit
C
Catalin Marinas 已提交
254 255 256 257 258 259 260
	.endm

	.text

/*
 * Exception vectors.
 */
261
	.pushsection ".entry.text", "ax"
C
Catalin Marinas 已提交
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296

	.align	11
ENTRY(vectors)
	ventry	el1_sync_invalid		// Synchronous EL1t
	ventry	el1_irq_invalid			// IRQ EL1t
	ventry	el1_fiq_invalid			// FIQ EL1t
	ventry	el1_error_invalid		// Error EL1t

	ventry	el1_sync			// Synchronous EL1h
	ventry	el1_irq				// IRQ EL1h
	ventry	el1_fiq_invalid			// FIQ EL1h
	ventry	el1_error_invalid		// Error EL1h

	ventry	el0_sync			// Synchronous 64-bit EL0
	ventry	el0_irq				// IRQ 64-bit EL0
	ventry	el0_fiq_invalid			// FIQ 64-bit EL0
	ventry	el0_error_invalid		// Error 64-bit EL0

#ifdef CONFIG_COMPAT
	ventry	el0_sync_compat			// Synchronous 32-bit EL0
	ventry	el0_irq_compat			// IRQ 32-bit EL0
	ventry	el0_fiq_invalid_compat		// FIQ 32-bit EL0
	ventry	el0_error_invalid_compat	// Error 32-bit EL0
#else
	ventry	el0_sync_invalid		// Synchronous 32-bit EL0
	ventry	el0_irq_invalid			// IRQ 32-bit EL0
	ventry	el0_fiq_invalid			// FIQ 32-bit EL0
	ventry	el0_error_invalid		// Error 32-bit EL0
#endif
END(vectors)

/*
 * Invalid mode handlers
 */
	.macro	inv_entry, el, reason, regsize = 64
297
	kernel_entry \el, \regsize
C
Catalin Marinas 已提交
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
	mov	x0, sp
	mov	x1, #\reason
	mrs	x2, esr_el1
	b	bad_mode
	.endm

el0_sync_invalid:
	inv_entry 0, BAD_SYNC
ENDPROC(el0_sync_invalid)

el0_irq_invalid:
	inv_entry 0, BAD_IRQ
ENDPROC(el0_irq_invalid)

el0_fiq_invalid:
	inv_entry 0, BAD_FIQ
ENDPROC(el0_fiq_invalid)

el0_error_invalid:
	inv_entry 0, BAD_ERROR
ENDPROC(el0_error_invalid)

#ifdef CONFIG_COMPAT
el0_fiq_invalid_compat:
	inv_entry 0, BAD_FIQ, 32
ENDPROC(el0_fiq_invalid_compat)

el0_error_invalid_compat:
	inv_entry 0, BAD_ERROR, 32
ENDPROC(el0_error_invalid_compat)
#endif

el1_sync_invalid:
	inv_entry 1, BAD_SYNC
ENDPROC(el1_sync_invalid)

el1_irq_invalid:
	inv_entry 1, BAD_IRQ
ENDPROC(el1_irq_invalid)

el1_fiq_invalid:
	inv_entry 1, BAD_FIQ
ENDPROC(el1_fiq_invalid)

el1_error_invalid:
	inv_entry 1, BAD_ERROR
ENDPROC(el1_error_invalid)

/*
 * EL1 mode handlers.
 */
	.align	6
el1_sync:
	kernel_entry 1
	mrs	x1, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
353 354
	lsr	x24, x1, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_DABT_CUR	// data abort in EL1
C
Catalin Marinas 已提交
355
	b.eq	el1_da
356 357
	cmp	x24, #ESR_ELx_EC_IABT_CUR	// instruction abort in EL1
	b.eq	el1_ia
M
Mark Rutland 已提交
358
	cmp	x24, #ESR_ELx_EC_SYS64		// configurable trap
C
Catalin Marinas 已提交
359
	b.eq	el1_undef
M
Mark Rutland 已提交
360
	cmp	x24, #ESR_ELx_EC_SP_ALIGN	// stack alignment exception
C
Catalin Marinas 已提交
361
	b.eq	el1_sp_pc
M
Mark Rutland 已提交
362
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
C
Catalin Marinas 已提交
363
	b.eq	el1_sp_pc
M
Mark Rutland 已提交
364
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL1
C
Catalin Marinas 已提交
365
	b.eq	el1_undef
M
Mark Rutland 已提交
366
	cmp	x24, #ESR_ELx_EC_BREAKPT_CUR	// debug exception in EL1
C
Catalin Marinas 已提交
367 368
	b.ge	el1_dbg
	b	el1_inv
369 370 371 372 373

el1_ia:
	/*
	 * Fall through to the Data abort case
	 */
C
Catalin Marinas 已提交
374 375 376 377 378
el1_da:
	/*
	 * Data abort handling
	 */
	mrs	x0, far_el1
379
	enable_dbg
C
Catalin Marinas 已提交
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	// re-enable interrupts if they were enabled in the aborted context
	tbnz	x23, #7, 1f			// PSR_I_BIT
	enable_irq
1:
	mov	x2, sp				// struct pt_regs
	bl	do_mem_abort

	// disable interrupts before pulling preserved data off the stack
	disable_irq
	kernel_exit 1
el1_sp_pc:
	/*
	 * Stack or PC alignment exception handling
	 */
	mrs	x0, far_el1
395
	enable_dbg
C
Catalin Marinas 已提交
396 397 398 399 400 401
	mov	x2, sp
	b	do_sp_pc_abort
el1_undef:
	/*
	 * Undefined instruction
	 */
402
	enable_dbg
C
Catalin Marinas 已提交
403 404 405 406 407 408
	mov	x0, sp
	b	do_undefinstr
el1_dbg:
	/*
	 * Debug exception handling
	 */
M
Mark Rutland 已提交
409
	cmp	x24, #ESR_ELx_EC_BRK64		// if BRK64
410
	cinc	x24, x24, eq			// set bit '0'
C
Catalin Marinas 已提交
411 412 413 414 415 416 417
	tbz	x24, #0, el1_inv		// EL1 only
	mrs	x0, far_el1
	mov	x2, sp				// struct pt_regs
	bl	do_debug_exception
	kernel_exit 1
el1_inv:
	// TODO: add support for undefined instructions in kernel mode
418
	enable_dbg
C
Catalin Marinas 已提交
419
	mov	x0, sp
420
	mov	x2, x1
C
Catalin Marinas 已提交
421 422 423 424 425 426 427
	mov	x1, #BAD_SYNC
	b	bad_mode
ENDPROC(el1_sync)

	.align	6
el1_irq:
	kernel_entry 1
428
	enable_dbg
C
Catalin Marinas 已提交
429 430 431
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
432

C
Catalin Marinas 已提交
433
	irq_handler
434

C
Catalin Marinas 已提交
435
#ifdef CONFIG_PREEMPT
N
Neil Zhang 已提交
436
	ldr	w24, [tsk, #TI_PREEMPT]		// get preempt count
437
	cbnz	w24, 1f				// preempt count != 0
C
Catalin Marinas 已提交
438 439 440 441 442 443 444 445 446 447 448 449 450 451
	ldr	x0, [tsk, #TI_FLAGS]		// get flags
	tbz	x0, #TIF_NEED_RESCHED, 1f	// needs rescheduling?
	bl	el1_preempt
1:
#endif
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_on
#endif
	kernel_exit 1
ENDPROC(el1_irq)

#ifdef CONFIG_PREEMPT
el1_preempt:
	mov	x24, lr
452
1:	bl	preempt_schedule_irq		// irq en/disable is done inside
C
Catalin Marinas 已提交
453 454 455 456 457 458 459 460 461 462 463 464
	ldr	x0, [tsk, #TI_FLAGS]		// get new tasks TI_FLAGS
	tbnz	x0, #TIF_NEED_RESCHED, 1b	// needs rescheduling?
	ret	x24
#endif

/*
 * EL0 mode handlers.
 */
	.align	6
el0_sync:
	kernel_entry 0
	mrs	x25, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
465 466
	lsr	x24, x25, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_SVC64		// SVC in 64-bit state
C
Catalin Marinas 已提交
467
	b.eq	el0_svc
M
Mark Rutland 已提交
468
	cmp	x24, #ESR_ELx_EC_DABT_LOW	// data abort in EL0
C
Catalin Marinas 已提交
469
	b.eq	el0_da
M
Mark Rutland 已提交
470
	cmp	x24, #ESR_ELx_EC_IABT_LOW	// instruction abort in EL0
C
Catalin Marinas 已提交
471
	b.eq	el0_ia
M
Mark Rutland 已提交
472
	cmp	x24, #ESR_ELx_EC_FP_ASIMD	// FP/ASIMD access
C
Catalin Marinas 已提交
473
	b.eq	el0_fpsimd_acc
M
Mark Rutland 已提交
474
	cmp	x24, #ESR_ELx_EC_FP_EXC64	// FP/ASIMD exception
C
Catalin Marinas 已提交
475
	b.eq	el0_fpsimd_exc
M
Mark Rutland 已提交
476
	cmp	x24, #ESR_ELx_EC_SYS64		// configurable trap
477
	b.eq	el0_sys
M
Mark Rutland 已提交
478
	cmp	x24, #ESR_ELx_EC_SP_ALIGN	// stack alignment exception
C
Catalin Marinas 已提交
479
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
480
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
C
Catalin Marinas 已提交
481
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
482
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL0
C
Catalin Marinas 已提交
483
	b.eq	el0_undef
M
Mark Rutland 已提交
484
	cmp	x24, #ESR_ELx_EC_BREAKPT_LOW	// debug exception in EL0
C
Catalin Marinas 已提交
485 486 487 488 489 490 491 492
	b.ge	el0_dbg
	b	el0_inv

#ifdef CONFIG_COMPAT
	.align	6
el0_sync_compat:
	kernel_entry 0, 32
	mrs	x25, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
493 494
	lsr	x24, x25, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_SVC32		// SVC in 32-bit state
C
Catalin Marinas 已提交
495
	b.eq	el0_svc_compat
M
Mark Rutland 已提交
496
	cmp	x24, #ESR_ELx_EC_DABT_LOW	// data abort in EL0
C
Catalin Marinas 已提交
497
	b.eq	el0_da
M
Mark Rutland 已提交
498
	cmp	x24, #ESR_ELx_EC_IABT_LOW	// instruction abort in EL0
C
Catalin Marinas 已提交
499
	b.eq	el0_ia
M
Mark Rutland 已提交
500
	cmp	x24, #ESR_ELx_EC_FP_ASIMD	// FP/ASIMD access
C
Catalin Marinas 已提交
501
	b.eq	el0_fpsimd_acc
M
Mark Rutland 已提交
502
	cmp	x24, #ESR_ELx_EC_FP_EXC32	// FP/ASIMD exception
C
Catalin Marinas 已提交
503
	b.eq	el0_fpsimd_exc
504 505
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
506
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL0
C
Catalin Marinas 已提交
507
	b.eq	el0_undef
M
Mark Rutland 已提交
508
	cmp	x24, #ESR_ELx_EC_CP15_32	// CP15 MRC/MCR trap
509
	b.eq	el0_undef
M
Mark Rutland 已提交
510
	cmp	x24, #ESR_ELx_EC_CP15_64	// CP15 MRRC/MCRR trap
511
	b.eq	el0_undef
M
Mark Rutland 已提交
512
	cmp	x24, #ESR_ELx_EC_CP14_MR	// CP14 MRC/MCR trap
513
	b.eq	el0_undef
M
Mark Rutland 已提交
514
	cmp	x24, #ESR_ELx_EC_CP14_LS	// CP14 LDC/STC trap
515
	b.eq	el0_undef
M
Mark Rutland 已提交
516
	cmp	x24, #ESR_ELx_EC_CP14_64	// CP14 MRRC/MCRR trap
517
	b.eq	el0_undef
M
Mark Rutland 已提交
518
	cmp	x24, #ESR_ELx_EC_BREAKPT_LOW	// debug exception in EL0
C
Catalin Marinas 已提交
519 520 521 522 523 524
	b.ge	el0_dbg
	b	el0_inv
el0_svc_compat:
	/*
	 * AArch32 syscall handling
	 */
525
	adrp	stbl, compat_sys_call_table	// load compat syscall table pointer
C
Catalin Marinas 已提交
526 527 528 529 530 531 532 533 534 535 536 537 538 539
	uxtw	scno, w7			// syscall number in w7 (r7)
	mov     sc_nr, #__NR_compat_syscalls
	b	el0_svc_naked

	.align	6
el0_irq_compat:
	kernel_entry 0, 32
	b	el0_irq_naked
#endif

el0_da:
	/*
	 * Data abort handling
	 */
540
	mrs	x26, far_el1
C
Catalin Marinas 已提交
541
	// enable interrupts before calling the main handler
542
	enable_dbg_and_irq
L
Larry Bassel 已提交
543
	ct_user_exit
544
	bic	x0, x26, #(0xff << 56)
C
Catalin Marinas 已提交
545 546
	mov	x1, x25
	mov	x2, sp
547 548
	bl	do_mem_abort
	b	ret_to_user
C
Catalin Marinas 已提交
549 550 551 552
el0_ia:
	/*
	 * Instruction abort handling
	 */
553
	mrs	x26, far_el1
C
Catalin Marinas 已提交
554
	// enable interrupts before calling the main handler
555
	enable_dbg_and_irq
L
Larry Bassel 已提交
556
	ct_user_exit
557
	mov	x0, x26
M
Mark Rutland 已提交
558
	mov	x1, x25
C
Catalin Marinas 已提交
559
	mov	x2, sp
560 561
	bl	do_mem_abort
	b	ret_to_user
C
Catalin Marinas 已提交
562 563 564 565
el0_fpsimd_acc:
	/*
	 * Floating Point or Advanced SIMD access
	 */
566
	enable_dbg
L
Larry Bassel 已提交
567
	ct_user_exit
C
Catalin Marinas 已提交
568 569
	mov	x0, x25
	mov	x1, sp
570 571
	bl	do_fpsimd_acc
	b	ret_to_user
C
Catalin Marinas 已提交
572 573 574 575
el0_fpsimd_exc:
	/*
	 * Floating Point or Advanced SIMD exception
	 */
576
	enable_dbg
L
Larry Bassel 已提交
577
	ct_user_exit
C
Catalin Marinas 已提交
578 579
	mov	x0, x25
	mov	x1, sp
580 581
	bl	do_fpsimd_exc
	b	ret_to_user
C
Catalin Marinas 已提交
582 583 584 585
el0_sp_pc:
	/*
	 * Stack or PC alignment exception handling
	 */
586
	mrs	x26, far_el1
C
Catalin Marinas 已提交
587
	// enable interrupts before calling the main handler
588
	enable_dbg_and_irq
589
	ct_user_exit
590
	mov	x0, x26
C
Catalin Marinas 已提交
591 592
	mov	x1, x25
	mov	x2, sp
593 594
	bl	do_sp_pc_abort
	b	ret_to_user
C
Catalin Marinas 已提交
595 596 597 598
el0_undef:
	/*
	 * Undefined instruction
	 */
599
	// enable interrupts before calling the main handler
600
	enable_dbg_and_irq
L
Larry Bassel 已提交
601
	ct_user_exit
602
	mov	x0, sp
603 604
	bl	do_undefinstr
	b	ret_to_user
605 606 607 608 609 610 611 612 613 614
el0_sys:
	/*
	 * System instructions, for trapped cache maintenance instructions
	 */
	enable_dbg_and_irq
	ct_user_exit
	mov	x0, x25
	mov	x1, sp
	bl	do_sysinstr
	b	ret_to_user
C
Catalin Marinas 已提交
615 616 617 618 619 620 621 622
el0_dbg:
	/*
	 * Debug exception handling
	 */
	tbnz	x24, #0, el0_inv		// EL0 only
	mrs	x0, far_el1
	mov	x1, x25
	mov	x2, sp
623 624
	bl	do_debug_exception
	enable_dbg
L
Larry Bassel 已提交
625
	ct_user_exit
626
	b	ret_to_user
C
Catalin Marinas 已提交
627
el0_inv:
628
	enable_dbg
L
Larry Bassel 已提交
629
	ct_user_exit
C
Catalin Marinas 已提交
630 631
	mov	x0, sp
	mov	x1, #BAD_SYNC
632
	mov	x2, x25
633 634
	bl	bad_mode
	b	ret_to_user
C
Catalin Marinas 已提交
635 636 637 638 639 640 641 642 643 644
ENDPROC(el0_sync)

	.align	6
el0_irq:
	kernel_entry 0
el0_irq_naked:
	enable_dbg
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
645

L
Larry Bassel 已提交
646
	ct_user_exit
C
Catalin Marinas 已提交
647
	irq_handler
648

C
Catalin Marinas 已提交
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_on
#endif
	b	ret_to_user
ENDPROC(el0_irq)

/*
 * Register switch for AArch64. The callee-saved registers need to be saved
 * and restored. On entry:
 *   x0 = previous task_struct (must be preserved across the switch)
 *   x1 = next task_struct
 * Previous and next are guaranteed not to be the same.
 *
 */
ENTRY(cpu_switch_to)
664 665
	mov	x10, #THREAD_CPU_CONTEXT
	add	x8, x0, x10
C
Catalin Marinas 已提交
666 667 668 669 670 671 672 673
	mov	x9, sp
	stp	x19, x20, [x8], #16		// store callee-saved registers
	stp	x21, x22, [x8], #16
	stp	x23, x24, [x8], #16
	stp	x25, x26, [x8], #16
	stp	x27, x28, [x8], #16
	stp	x29, x9, [x8], #16
	str	lr, [x8]
674
	add	x8, x1, x10
C
Catalin Marinas 已提交
675 676 677 678 679 680 681 682
	ldp	x19, x20, [x8], #16		// restore callee-saved registers
	ldp	x21, x22, [x8], #16
	ldp	x23, x24, [x8], #16
	ldp	x25, x26, [x8], #16
	ldp	x27, x28, [x8], #16
	ldp	x29, x9, [x8], #16
	ldr	lr, [x8]
	mov	sp, x9
683 684
	and	x9, x9, #~(THREAD_SIZE - 1)
	msr	sp_el0, x9
C
Catalin Marinas 已提交
685 686 687 688 689 690 691 692 693
	ret
ENDPROC(cpu_switch_to)

/*
 * This is the fast syscall return path.  We do as little as possible here,
 * and this includes saving x0 back into the kernel stack.
 */
ret_fast_syscall:
	disable_irq				// disable interrupts
694
	str	x0, [sp, #S_X0]			// returned x0
695 696 697
	ldr	x1, [tsk, #TI_FLAGS]		// re-check for syscall tracing
	and	x2, x1, #_TIF_SYSCALL_WORK
	cbnz	x2, ret_fast_syscall_trace
C
Catalin Marinas 已提交
698
	and	x2, x1, #_TIF_WORK_MASK
699
	cbnz	x2, work_pending
700
	enable_step_tsk x1, x2
701
	kernel_exit 0
702 703
ret_fast_syscall_trace:
	enable_irq				// enable interrupts
704
	b	__sys_trace_return_skipped	// we already saved x0
C
Catalin Marinas 已提交
705 706 707 708 709 710

/*
 * Ok, we need to do extra processing, enter the slow path.
 */
work_pending:
	tbnz	x1, #TIF_NEED_RESCHED, work_resched
711
	/* TIF_SIGPENDING, TIF_NOTIFY_RESUME or TIF_FOREIGN_FPSTATE case */
C
Catalin Marinas 已提交
712
	mov	x0, sp				// 'regs'
713
	enable_irq				// enable interrupts for do_notify_resume()
C
Catalin Marinas 已提交
714 715 716
	bl	do_notify_resume
	b	ret_to_user
work_resched:
717 718 719
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off		// the IRQs are off here, inform the tracing code
#endif
C
Catalin Marinas 已提交
720 721 722 723 724
	bl	schedule

/*
 * "slow" syscall return path.
 */
725
ret_to_user:
C
Catalin Marinas 已提交
726 727 728 729
	disable_irq				// disable interrupts
	ldr	x1, [tsk, #TI_FLAGS]
	and	x2, x1, #_TIF_WORK_MASK
	cbnz	x2, work_pending
730
	enable_step_tsk x1, x2
731
	kernel_exit 0
C
Catalin Marinas 已提交
732 733 734 735 736 737 738
ENDPROC(ret_to_user)

/*
 * This is how we return from a fork.
 */
ENTRY(ret_from_fork)
	bl	schedule_tail
739 740 741 742
	cbz	x19, 1f				// not a kernel thread
	mov	x0, x20
	blr	x19
1:	get_thread_info tsk
C
Catalin Marinas 已提交
743 744 745 746 747 748 749 750 751 752 753 754 755
	b	ret_to_user
ENDPROC(ret_from_fork)

/*
 * SVC handler.
 */
	.align	6
el0_svc:
	adrp	stbl, sys_call_table		// load syscall table pointer
	uxtw	scno, w8			// syscall number in w8
	mov	sc_nr, #__NR_syscalls
el0_svc_naked:					// compat entry point
	stp	x0, scno, [sp, #S_ORIG_X0]	// save the original x0 and syscall number
756
	enable_dbg_and_irq
L
Larry Bassel 已提交
757
	ct_user_exit 1
C
Catalin Marinas 已提交
758

759 760 761
	ldr	x16, [tsk, #TI_FLAGS]		// check for syscall hooks
	tst	x16, #_TIF_SYSCALL_WORK
	b.ne	__sys_trace
C
Catalin Marinas 已提交
762 763 764
	cmp     scno, sc_nr                     // check upper syscall limit
	b.hs	ni_sys
	ldr	x16, [stbl, scno, lsl #3]	// address in the syscall table
765 766
	blr	x16				// call sys_* routine
	b	ret_fast_syscall
C
Catalin Marinas 已提交
767 768
ni_sys:
	mov	x0, sp
769 770
	bl	do_ni_syscall
	b	ret_fast_syscall
C
Catalin Marinas 已提交
771 772 773 774 775 776 777
ENDPROC(el0_svc)

	/*
	 * This is the really slow path.  We're going to be doing context
	 * switches, and waiting for our parent to respond.
	 */
__sys_trace:
778 779 780 781 782 783
	mov	w0, #-1				// set default errno for
	cmp     scno, x0			// user-issued syscall(-1)
	b.ne	1f
	mov	x0, #-ENOSYS
	str	x0, [sp, #S_X0]
1:	mov	x0, sp
784
	bl	syscall_trace_enter
785 786
	cmp	w0, #-1				// skip the syscall?
	b.eq	__sys_trace_return_skipped
C
Catalin Marinas 已提交
787 788 789
	uxtw	scno, w0			// syscall number (possibly new)
	mov	x1, sp				// pointer to regs
	cmp	scno, sc_nr			// check upper syscall limit
790
	b.hs	__ni_sys_trace
C
Catalin Marinas 已提交
791 792 793 794 795
	ldp	x0, x1, [sp]			// restore the syscall args
	ldp	x2, x3, [sp, #S_X2]
	ldp	x4, x5, [sp, #S_X4]
	ldp	x6, x7, [sp, #S_X6]
	ldr	x16, [stbl, scno, lsl #3]	// address in the syscall table
796
	blr	x16				// call sys_* routine
C
Catalin Marinas 已提交
797 798

__sys_trace_return:
799 800
	str	x0, [sp, #S_X0]			// save returned x0
__sys_trace_return_skipped:
801 802
	mov	x0, sp
	bl	syscall_trace_exit
C
Catalin Marinas 已提交
803 804
	b	ret_to_user

805 806 807 808 809
__ni_sys_trace:
	mov	x0, sp
	bl	do_ni_syscall
	b	__sys_trace_return

810 811
	.popsection				// .entry.text

C
Catalin Marinas 已提交
812 813 814 815 816 817 818
/*
 * Special system call wrappers.
 */
ENTRY(sys_rt_sigreturn_wrapper)
	mov	x0, sp
	b	sys_rt_sigreturn
ENDPROC(sys_rt_sigreturn_wrapper)