entry.S 17.5 KB
Newer Older
C
Catalin Marinas 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Low-level exception handling code
 *
 * Copyright (C) 2012 ARM Ltd.
 * Authors:	Catalin Marinas <catalin.marinas@arm.com>
 *		Will Deacon <will.deacon@arm.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include <linux/init.h>
#include <linux/linkage.h>

24
#include <asm/alternative.h>
C
Catalin Marinas 已提交
25 26
#include <asm/assembler.h>
#include <asm/asm-offsets.h>
27
#include <asm/cpufeature.h>
C
Catalin Marinas 已提交
28
#include <asm/errno.h>
29
#include <asm/esr.h>
30
#include <asm/irq.h>
C
Catalin Marinas 已提交
31 32 33
#include <asm/thread_info.h>
#include <asm/unistd.h>

L
Larry Bassel 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
/*
 * Context tracking subsystem.  Used to instrument transitions
 * between user and kernel mode.
 */
	.macro ct_user_exit, syscall = 0
#ifdef CONFIG_CONTEXT_TRACKING
	bl	context_tracking_user_exit
	.if \syscall == 1
	/*
	 * Save/restore needed during syscalls.  Restore syscall arguments from
	 * the values already saved on stack during kernel_entry.
	 */
	ldp	x0, x1, [sp]
	ldp	x2, x3, [sp, #S_X2]
	ldp	x4, x5, [sp, #S_X4]
	ldp	x6, x7, [sp, #S_X6]
	.endif
#endif
	.endm

	.macro ct_user_enter
#ifdef CONFIG_CONTEXT_TRACKING
	bl	context_tracking_user_enter
#endif
	.endm

C
Catalin Marinas 已提交
60 61 62 63 64 65 66 67 68 69
/*
 * Bad Abort numbers
 *-----------------
 */
#define BAD_SYNC	0
#define BAD_IRQ		1
#define BAD_FIQ		2
#define BAD_ERROR	3

	.macro	kernel_entry, el, regsize = 64
70
	sub	sp, sp, #S_FRAME_SIZE
C
Catalin Marinas 已提交
71 72 73
	.if	\regsize == 32
	mov	w0, w0				// zero upper 32 bits of x0
	.endif
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	stp	x0, x1, [sp, #16 * 0]
	stp	x2, x3, [sp, #16 * 1]
	stp	x4, x5, [sp, #16 * 2]
	stp	x6, x7, [sp, #16 * 3]
	stp	x8, x9, [sp, #16 * 4]
	stp	x10, x11, [sp, #16 * 5]
	stp	x12, x13, [sp, #16 * 6]
	stp	x14, x15, [sp, #16 * 7]
	stp	x16, x17, [sp, #16 * 8]
	stp	x18, x19, [sp, #16 * 9]
	stp	x20, x21, [sp, #16 * 10]
	stp	x22, x23, [sp, #16 * 11]
	stp	x24, x25, [sp, #16 * 12]
	stp	x26, x27, [sp, #16 * 13]
	stp	x28, x29, [sp, #16 * 14]

C
Catalin Marinas 已提交
90 91
	.if	\el == 0
	mrs	x21, sp_el0
92 93
	mov	tsk, sp
	and	tsk, tsk, #~(THREAD_SIZE - 1)	// Ensure MDSCR_EL1.SS is clear,
94 95
	ldr	x19, [tsk, #TI_FLAGS]		// since we can unmask debug
	disable_step_tsk x19, x20		// exceptions when scheduling.
96 97

	mov	x29, xzr			// fp pointed to user-space
C
Catalin Marinas 已提交
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
	.else
	add	x21, sp, #S_FRAME_SIZE
	.endif
	mrs	x22, elr_el1
	mrs	x23, spsr_el1
	stp	lr, x21, [sp, #S_LR]
	stp	x22, x23, [sp, #S_PC]

	/*
	 * Set syscallno to -1 by default (overridden later if real syscall).
	 */
	.if	\el == 0
	mvn	x21, xzr
	str	x21, [sp, #S_SYSCALLNO]
	.endif

114 115 116 117 118 119 120
	/*
	 * Set sp_el0 to current thread_info.
	 */
	.if	\el == 0
	msr	sp_el0, tsk
	.endif

C
Catalin Marinas 已提交
121 122 123 124 125 126 127 128 129
	/*
	 * Registers that may be useful after this macro is invoked:
	 *
	 * x21 - aborted SP
	 * x22 - aborted PC
	 * x23 - aborted PSTATE
	*/
	.endm

130
	.macro	kernel_exit, el
C
Catalin Marinas 已提交
131 132
	ldp	x21, x22, [sp, #S_PC]		// load ELR, SPSR
	.if	\el == 0
L
Larry Bassel 已提交
133
	ct_user_enter
C
Catalin Marinas 已提交
134
	ldr	x23, [sp, #S_SP]		// load return stack pointer
135
	msr	sp_el0, x23
136
#ifdef CONFIG_ARM64_ERRATUM_845719
137 138 139
alternative_if_not ARM64_WORKAROUND_845719
	nop
	nop
140
#ifdef CONFIG_PID_IN_CONTEXTIDR
141 142 143 144 145 146 147
	nop
#endif
alternative_else
	tbz	x22, #4, 1f
#ifdef CONFIG_PID_IN_CONTEXTIDR
	mrs	x29, contextidr_el1
	msr	contextidr_el1, x29
148
#else
149
	msr contextidr_el1, xzr
150
#endif
151 152
1:
alternative_endif
153
#endif
C
Catalin Marinas 已提交
154
	.endif
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
	msr	elr_el1, x21			// set up the return data
	msr	spsr_el1, x22
	ldp	x0, x1, [sp, #16 * 0]
	ldp	x2, x3, [sp, #16 * 1]
	ldp	x4, x5, [sp, #16 * 2]
	ldp	x6, x7, [sp, #16 * 3]
	ldp	x8, x9, [sp, #16 * 4]
	ldp	x10, x11, [sp, #16 * 5]
	ldp	x12, x13, [sp, #16 * 6]
	ldp	x14, x15, [sp, #16 * 7]
	ldp	x16, x17, [sp, #16 * 8]
	ldp	x18, x19, [sp, #16 * 9]
	ldp	x20, x21, [sp, #16 * 10]
	ldp	x22, x23, [sp, #16 * 11]
	ldp	x24, x25, [sp, #16 * 12]
	ldp	x26, x27, [sp, #16 * 13]
	ldp	x28, x29, [sp, #16 * 14]
	ldr	lr, [sp, #S_LR]
	add	sp, sp, #S_FRAME_SIZE		// restore sp
C
Catalin Marinas 已提交
174 175 176 177
	eret					// return to kernel
	.endm

	.macro	get_thread_info, rd
178
	mrs	\rd, sp_el0
C
Catalin Marinas 已提交
179 180
	.endm

181 182 183
	.macro	irq_stack_entry, dummy_lr
	mov	x19, sp			// preserve the original sp

184
	this_cpu_ptr irq_stack, x25, x26
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201

	/*
	 * Check the lowest address on irq_stack for the irq_count value,
	 * incremented by do_softirq_own_stack if we have re-enabled irqs
	 * while on the irq_stack.
	 */
	ldr	x26, [x25]
	cbnz	x26, 9998f		// recursive use?

	/* switch to the irq stack */
	mov	x26, #IRQ_STACK_START_SP
	add	x26, x25, x26
	mov	sp, x26

	/* Add a dummy stack frame */
	stp     x29, \dummy_lr, [sp, #-16]!           // dummy stack frame
	mov	x29, sp
202
	stp     x19, xzr, [sp, #-16]!
203 204 205 206 207 208 209 210 211 212 213 214

9998:
	.endm

	/*
	 * x19 should be preserved between irq_stack_entry and
	 * irq_stack_exit.
	 */
	.macro	irq_stack_exit
	mov	sp, x19
	.endm

C
Catalin Marinas 已提交
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
/*
 * These are the registers used in the syscall handler, and allow us to
 * have in theory up to 7 arguments to a function - x0 to x6.
 *
 * x7 is reserved for the system call number in 32-bit mode.
 */
sc_nr	.req	x25		// number of system calls
scno	.req	x26		// syscall number
stbl	.req	x27		// syscall table pointer
tsk	.req	x28		// current thread_info

/*
 * Interrupt handling.
 */
	.macro	irq_handler
230
	ldr_l	x1, handle_arch_irq
C
Catalin Marinas 已提交
231
	mov	x0, sp
232
	irq_stack_entry x22
C
Catalin Marinas 已提交
233
	blr	x1
234
	irq_stack_exit
C
Catalin Marinas 已提交
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	.endm

	.text

/*
 * Exception vectors.
 */

	.align	11
ENTRY(vectors)
	ventry	el1_sync_invalid		// Synchronous EL1t
	ventry	el1_irq_invalid			// IRQ EL1t
	ventry	el1_fiq_invalid			// FIQ EL1t
	ventry	el1_error_invalid		// Error EL1t

	ventry	el1_sync			// Synchronous EL1h
	ventry	el1_irq				// IRQ EL1h
	ventry	el1_fiq_invalid			// FIQ EL1h
	ventry	el1_error_invalid		// Error EL1h

	ventry	el0_sync			// Synchronous 64-bit EL0
	ventry	el0_irq				// IRQ 64-bit EL0
	ventry	el0_fiq_invalid			// FIQ 64-bit EL0
	ventry	el0_error_invalid		// Error 64-bit EL0

#ifdef CONFIG_COMPAT
	ventry	el0_sync_compat			// Synchronous 32-bit EL0
	ventry	el0_irq_compat			// IRQ 32-bit EL0
	ventry	el0_fiq_invalid_compat		// FIQ 32-bit EL0
	ventry	el0_error_invalid_compat	// Error 32-bit EL0
#else
	ventry	el0_sync_invalid		// Synchronous 32-bit EL0
	ventry	el0_irq_invalid			// IRQ 32-bit EL0
	ventry	el0_fiq_invalid			// FIQ 32-bit EL0
	ventry	el0_error_invalid		// Error 32-bit EL0
#endif
END(vectors)

/*
 * Invalid mode handlers
 */
	.macro	inv_entry, el, reason, regsize = 64
	kernel_entry el, \regsize
	mov	x0, sp
	mov	x1, #\reason
	mrs	x2, esr_el1
	b	bad_mode
	.endm

el0_sync_invalid:
	inv_entry 0, BAD_SYNC
ENDPROC(el0_sync_invalid)

el0_irq_invalid:
	inv_entry 0, BAD_IRQ
ENDPROC(el0_irq_invalid)

el0_fiq_invalid:
	inv_entry 0, BAD_FIQ
ENDPROC(el0_fiq_invalid)

el0_error_invalid:
	inv_entry 0, BAD_ERROR
ENDPROC(el0_error_invalid)

#ifdef CONFIG_COMPAT
el0_fiq_invalid_compat:
	inv_entry 0, BAD_FIQ, 32
ENDPROC(el0_fiq_invalid_compat)

el0_error_invalid_compat:
	inv_entry 0, BAD_ERROR, 32
ENDPROC(el0_error_invalid_compat)
#endif

el1_sync_invalid:
	inv_entry 1, BAD_SYNC
ENDPROC(el1_sync_invalid)

el1_irq_invalid:
	inv_entry 1, BAD_IRQ
ENDPROC(el1_irq_invalid)

el1_fiq_invalid:
	inv_entry 1, BAD_FIQ
ENDPROC(el1_fiq_invalid)

el1_error_invalid:
	inv_entry 1, BAD_ERROR
ENDPROC(el1_error_invalid)

/*
 * EL1 mode handlers.
 */
	.align	6
el1_sync:
	kernel_entry 1
	mrs	x1, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
333 334
	lsr	x24, x1, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_DABT_CUR	// data abort in EL1
C
Catalin Marinas 已提交
335
	b.eq	el1_da
M
Mark Rutland 已提交
336
	cmp	x24, #ESR_ELx_EC_SYS64		// configurable trap
C
Catalin Marinas 已提交
337
	b.eq	el1_undef
M
Mark Rutland 已提交
338
	cmp	x24, #ESR_ELx_EC_SP_ALIGN	// stack alignment exception
C
Catalin Marinas 已提交
339
	b.eq	el1_sp_pc
M
Mark Rutland 已提交
340
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
C
Catalin Marinas 已提交
341
	b.eq	el1_sp_pc
M
Mark Rutland 已提交
342
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL1
C
Catalin Marinas 已提交
343
	b.eq	el1_undef
M
Mark Rutland 已提交
344
	cmp	x24, #ESR_ELx_EC_BREAKPT_CUR	// debug exception in EL1
C
Catalin Marinas 已提交
345 346 347 348 349 350 351
	b.ge	el1_dbg
	b	el1_inv
el1_da:
	/*
	 * Data abort handling
	 */
	mrs	x0, far_el1
352
	enable_dbg
C
Catalin Marinas 已提交
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
	// re-enable interrupts if they were enabled in the aborted context
	tbnz	x23, #7, 1f			// PSR_I_BIT
	enable_irq
1:
	mov	x2, sp				// struct pt_regs
	bl	do_mem_abort

	// disable interrupts before pulling preserved data off the stack
	disable_irq
	kernel_exit 1
el1_sp_pc:
	/*
	 * Stack or PC alignment exception handling
	 */
	mrs	x0, far_el1
368
	enable_dbg
C
Catalin Marinas 已提交
369 370 371 372 373 374
	mov	x2, sp
	b	do_sp_pc_abort
el1_undef:
	/*
	 * Undefined instruction
	 */
375
	enable_dbg
C
Catalin Marinas 已提交
376 377 378 379 380 381
	mov	x0, sp
	b	do_undefinstr
el1_dbg:
	/*
	 * Debug exception handling
	 */
M
Mark Rutland 已提交
382
	cmp	x24, #ESR_ELx_EC_BRK64		// if BRK64
383
	cinc	x24, x24, eq			// set bit '0'
C
Catalin Marinas 已提交
384 385 386 387 388 389 390
	tbz	x24, #0, el1_inv		// EL1 only
	mrs	x0, far_el1
	mov	x2, sp				// struct pt_regs
	bl	do_debug_exception
	kernel_exit 1
el1_inv:
	// TODO: add support for undefined instructions in kernel mode
391
	enable_dbg
C
Catalin Marinas 已提交
392
	mov	x0, sp
393
	mov	x2, x1
C
Catalin Marinas 已提交
394 395 396 397 398 399 400
	mov	x1, #BAD_SYNC
	b	bad_mode
ENDPROC(el1_sync)

	.align	6
el1_irq:
	kernel_entry 1
401
	enable_dbg
C
Catalin Marinas 已提交
402 403 404
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
405

C
Catalin Marinas 已提交
406
	irq_handler
407

C
Catalin Marinas 已提交
408
#ifdef CONFIG_PREEMPT
409
	get_thread_info tsk
N
Neil Zhang 已提交
410
	ldr	w24, [tsk, #TI_PREEMPT]		// get preempt count
411
	cbnz	w24, 1f				// preempt count != 0
C
Catalin Marinas 已提交
412 413 414 415 416 417 418 419 420 421 422 423 424 425
	ldr	x0, [tsk, #TI_FLAGS]		// get flags
	tbz	x0, #TIF_NEED_RESCHED, 1f	// needs rescheduling?
	bl	el1_preempt
1:
#endif
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_on
#endif
	kernel_exit 1
ENDPROC(el1_irq)

#ifdef CONFIG_PREEMPT
el1_preempt:
	mov	x24, lr
426
1:	bl	preempt_schedule_irq		// irq en/disable is done inside
C
Catalin Marinas 已提交
427 428 429 430 431 432 433 434 435 436 437 438
	ldr	x0, [tsk, #TI_FLAGS]		// get new tasks TI_FLAGS
	tbnz	x0, #TIF_NEED_RESCHED, 1b	// needs rescheduling?
	ret	x24
#endif

/*
 * EL0 mode handlers.
 */
	.align	6
el0_sync:
	kernel_entry 0
	mrs	x25, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
439 440
	lsr	x24, x25, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_SVC64		// SVC in 64-bit state
C
Catalin Marinas 已提交
441
	b.eq	el0_svc
M
Mark Rutland 已提交
442
	cmp	x24, #ESR_ELx_EC_DABT_LOW	// data abort in EL0
C
Catalin Marinas 已提交
443
	b.eq	el0_da
M
Mark Rutland 已提交
444
	cmp	x24, #ESR_ELx_EC_IABT_LOW	// instruction abort in EL0
C
Catalin Marinas 已提交
445
	b.eq	el0_ia
M
Mark Rutland 已提交
446
	cmp	x24, #ESR_ELx_EC_FP_ASIMD	// FP/ASIMD access
C
Catalin Marinas 已提交
447
	b.eq	el0_fpsimd_acc
M
Mark Rutland 已提交
448
	cmp	x24, #ESR_ELx_EC_FP_EXC64	// FP/ASIMD exception
C
Catalin Marinas 已提交
449
	b.eq	el0_fpsimd_exc
M
Mark Rutland 已提交
450
	cmp	x24, #ESR_ELx_EC_SYS64		// configurable trap
C
Catalin Marinas 已提交
451
	b.eq	el0_undef
M
Mark Rutland 已提交
452
	cmp	x24, #ESR_ELx_EC_SP_ALIGN	// stack alignment exception
C
Catalin Marinas 已提交
453
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
454
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
C
Catalin Marinas 已提交
455
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
456
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL0
C
Catalin Marinas 已提交
457
	b.eq	el0_undef
M
Mark Rutland 已提交
458
	cmp	x24, #ESR_ELx_EC_BREAKPT_LOW	// debug exception in EL0
C
Catalin Marinas 已提交
459 460 461 462 463 464 465 466
	b.ge	el0_dbg
	b	el0_inv

#ifdef CONFIG_COMPAT
	.align	6
el0_sync_compat:
	kernel_entry 0, 32
	mrs	x25, esr_el1			// read the syndrome register
M
Mark Rutland 已提交
467 468
	lsr	x24, x25, #ESR_ELx_EC_SHIFT	// exception class
	cmp	x24, #ESR_ELx_EC_SVC32		// SVC in 32-bit state
C
Catalin Marinas 已提交
469
	b.eq	el0_svc_compat
M
Mark Rutland 已提交
470
	cmp	x24, #ESR_ELx_EC_DABT_LOW	// data abort in EL0
C
Catalin Marinas 已提交
471
	b.eq	el0_da
M
Mark Rutland 已提交
472
	cmp	x24, #ESR_ELx_EC_IABT_LOW	// instruction abort in EL0
C
Catalin Marinas 已提交
473
	b.eq	el0_ia
M
Mark Rutland 已提交
474
	cmp	x24, #ESR_ELx_EC_FP_ASIMD	// FP/ASIMD access
C
Catalin Marinas 已提交
475
	b.eq	el0_fpsimd_acc
M
Mark Rutland 已提交
476
	cmp	x24, #ESR_ELx_EC_FP_EXC32	// FP/ASIMD exception
C
Catalin Marinas 已提交
477
	b.eq	el0_fpsimd_exc
478 479
	cmp	x24, #ESR_ELx_EC_PC_ALIGN	// pc alignment exception
	b.eq	el0_sp_pc
M
Mark Rutland 已提交
480
	cmp	x24, #ESR_ELx_EC_UNKNOWN	// unknown exception in EL0
C
Catalin Marinas 已提交
481
	b.eq	el0_undef
M
Mark Rutland 已提交
482
	cmp	x24, #ESR_ELx_EC_CP15_32	// CP15 MRC/MCR trap
483
	b.eq	el0_undef
M
Mark Rutland 已提交
484
	cmp	x24, #ESR_ELx_EC_CP15_64	// CP15 MRRC/MCRR trap
485
	b.eq	el0_undef
M
Mark Rutland 已提交
486
	cmp	x24, #ESR_ELx_EC_CP14_MR	// CP14 MRC/MCR trap
487
	b.eq	el0_undef
M
Mark Rutland 已提交
488
	cmp	x24, #ESR_ELx_EC_CP14_LS	// CP14 LDC/STC trap
489
	b.eq	el0_undef
M
Mark Rutland 已提交
490
	cmp	x24, #ESR_ELx_EC_CP14_64	// CP14 MRRC/MCRR trap
491
	b.eq	el0_undef
M
Mark Rutland 已提交
492
	cmp	x24, #ESR_ELx_EC_BREAKPT_LOW	// debug exception in EL0
C
Catalin Marinas 已提交
493 494 495 496 497 498
	b.ge	el0_dbg
	b	el0_inv
el0_svc_compat:
	/*
	 * AArch32 syscall handling
	 */
499
	adrp	stbl, compat_sys_call_table	// load compat syscall table pointer
C
Catalin Marinas 已提交
500 501 502 503 504 505 506 507 508 509 510 511 512 513
	uxtw	scno, w7			// syscall number in w7 (r7)
	mov     sc_nr, #__NR_compat_syscalls
	b	el0_svc_naked

	.align	6
el0_irq_compat:
	kernel_entry 0, 32
	b	el0_irq_naked
#endif

el0_da:
	/*
	 * Data abort handling
	 */
514
	mrs	x26, far_el1
C
Catalin Marinas 已提交
515
	// enable interrupts before calling the main handler
516
	enable_dbg_and_irq
L
Larry Bassel 已提交
517
	ct_user_exit
518
	bic	x0, x26, #(0xff << 56)
C
Catalin Marinas 已提交
519 520
	mov	x1, x25
	mov	x2, sp
521 522
	bl	do_mem_abort
	b	ret_to_user
C
Catalin Marinas 已提交
523 524 525 526
el0_ia:
	/*
	 * Instruction abort handling
	 */
527
	mrs	x26, far_el1
C
Catalin Marinas 已提交
528
	// enable interrupts before calling the main handler
529
	enable_dbg_and_irq
L
Larry Bassel 已提交
530
	ct_user_exit
531
	mov	x0, x26
C
Catalin Marinas 已提交
532 533
	orr	x1, x25, #1 << 24		// use reserved ISS bit for instruction aborts
	mov	x2, sp
534 535
	bl	do_mem_abort
	b	ret_to_user
C
Catalin Marinas 已提交
536 537 538 539
el0_fpsimd_acc:
	/*
	 * Floating Point or Advanced SIMD access
	 */
540
	enable_dbg
L
Larry Bassel 已提交
541
	ct_user_exit
C
Catalin Marinas 已提交
542 543
	mov	x0, x25
	mov	x1, sp
544 545
	bl	do_fpsimd_acc
	b	ret_to_user
C
Catalin Marinas 已提交
546 547 548 549
el0_fpsimd_exc:
	/*
	 * Floating Point or Advanced SIMD exception
	 */
550
	enable_dbg
L
Larry Bassel 已提交
551
	ct_user_exit
C
Catalin Marinas 已提交
552 553
	mov	x0, x25
	mov	x1, sp
554 555
	bl	do_fpsimd_exc
	b	ret_to_user
C
Catalin Marinas 已提交
556 557 558 559
el0_sp_pc:
	/*
	 * Stack or PC alignment exception handling
	 */
560
	mrs	x26, far_el1
C
Catalin Marinas 已提交
561
	// enable interrupts before calling the main handler
562
	enable_dbg_and_irq
563
	ct_user_exit
564
	mov	x0, x26
C
Catalin Marinas 已提交
565 566
	mov	x1, x25
	mov	x2, sp
567 568
	bl	do_sp_pc_abort
	b	ret_to_user
C
Catalin Marinas 已提交
569 570 571 572
el0_undef:
	/*
	 * Undefined instruction
	 */
573
	// enable interrupts before calling the main handler
574
	enable_dbg_and_irq
L
Larry Bassel 已提交
575
	ct_user_exit
576
	mov	x0, sp
577 578
	bl	do_undefinstr
	b	ret_to_user
C
Catalin Marinas 已提交
579 580 581 582 583 584 585 586
el0_dbg:
	/*
	 * Debug exception handling
	 */
	tbnz	x24, #0, el0_inv		// EL0 only
	mrs	x0, far_el1
	mov	x1, x25
	mov	x2, sp
587 588
	bl	do_debug_exception
	enable_dbg
L
Larry Bassel 已提交
589
	ct_user_exit
590
	b	ret_to_user
C
Catalin Marinas 已提交
591
el0_inv:
592
	enable_dbg
L
Larry Bassel 已提交
593
	ct_user_exit
C
Catalin Marinas 已提交
594 595
	mov	x0, sp
	mov	x1, #BAD_SYNC
596
	mov	x2, x25
597 598
	bl	bad_mode
	b	ret_to_user
C
Catalin Marinas 已提交
599 600 601 602 603 604 605 606 607 608
ENDPROC(el0_sync)

	.align	6
el0_irq:
	kernel_entry 0
el0_irq_naked:
	enable_dbg
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off
#endif
609

L
Larry Bassel 已提交
610
	ct_user_exit
C
Catalin Marinas 已提交
611
	irq_handler
612

C
Catalin Marinas 已提交
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_on
#endif
	b	ret_to_user
ENDPROC(el0_irq)

/*
 * Register switch for AArch64. The callee-saved registers need to be saved
 * and restored. On entry:
 *   x0 = previous task_struct (must be preserved across the switch)
 *   x1 = next task_struct
 * Previous and next are guaranteed not to be the same.
 *
 */
ENTRY(cpu_switch_to)
628 629
	mov	x10, #THREAD_CPU_CONTEXT
	add	x8, x0, x10
C
Catalin Marinas 已提交
630 631 632 633 634 635 636 637
	mov	x9, sp
	stp	x19, x20, [x8], #16		// store callee-saved registers
	stp	x21, x22, [x8], #16
	stp	x23, x24, [x8], #16
	stp	x25, x26, [x8], #16
	stp	x27, x28, [x8], #16
	stp	x29, x9, [x8], #16
	str	lr, [x8]
638
	add	x8, x1, x10
C
Catalin Marinas 已提交
639 640 641 642 643 644 645 646
	ldp	x19, x20, [x8], #16		// restore callee-saved registers
	ldp	x21, x22, [x8], #16
	ldp	x23, x24, [x8], #16
	ldp	x25, x26, [x8], #16
	ldp	x27, x28, [x8], #16
	ldp	x29, x9, [x8], #16
	ldr	lr, [x8]
	mov	sp, x9
647 648
	and	x9, x9, #~(THREAD_SIZE - 1)
	msr	sp_el0, x9
C
Catalin Marinas 已提交
649 650 651 652 653 654 655 656 657
	ret
ENDPROC(cpu_switch_to)

/*
 * This is the fast syscall return path.  We do as little as possible here,
 * and this includes saving x0 back into the kernel stack.
 */
ret_fast_syscall:
	disable_irq				// disable interrupts
658
	str	x0, [sp, #S_X0]			// returned x0
659 660 661
	ldr	x1, [tsk, #TI_FLAGS]		// re-check for syscall tracing
	and	x2, x1, #_TIF_SYSCALL_WORK
	cbnz	x2, ret_fast_syscall_trace
C
Catalin Marinas 已提交
662
	and	x2, x1, #_TIF_WORK_MASK
663
	cbnz	x2, work_pending
664
	enable_step_tsk x1, x2
665
	kernel_exit 0
666 667
ret_fast_syscall_trace:
	enable_irq				// enable interrupts
668
	b	__sys_trace_return_skipped	// we already saved x0
C
Catalin Marinas 已提交
669 670 671 672 673 674

/*
 * Ok, we need to do extra processing, enter the slow path.
 */
work_pending:
	tbnz	x1, #TIF_NEED_RESCHED, work_resched
675
	/* TIF_SIGPENDING, TIF_NOTIFY_RESUME or TIF_FOREIGN_FPSTATE case */
C
Catalin Marinas 已提交
676 677 678 679
	ldr	x2, [sp, #S_PSTATE]
	mov	x0, sp				// 'regs'
	tst	x2, #PSR_MODE_MASK		// user mode regs?
	b.ne	no_work_pending			// returning to kernel
680
	enable_irq				// enable interrupts for do_notify_resume()
C
Catalin Marinas 已提交
681 682 683
	bl	do_notify_resume
	b	ret_to_user
work_resched:
684 685 686
#ifdef CONFIG_TRACE_IRQFLAGS
	bl	trace_hardirqs_off		// the IRQs are off here, inform the tracing code
#endif
C
Catalin Marinas 已提交
687 688 689 690 691
	bl	schedule

/*
 * "slow" syscall return path.
 */
692
ret_to_user:
C
Catalin Marinas 已提交
693 694 695 696
	disable_irq				// disable interrupts
	ldr	x1, [tsk, #TI_FLAGS]
	and	x2, x1, #_TIF_WORK_MASK
	cbnz	x2, work_pending
697
	enable_step_tsk x1, x2
C
Catalin Marinas 已提交
698
no_work_pending:
699
	kernel_exit 0
C
Catalin Marinas 已提交
700 701 702 703 704 705 706
ENDPROC(ret_to_user)

/*
 * This is how we return from a fork.
 */
ENTRY(ret_from_fork)
	bl	schedule_tail
707 708 709 710
	cbz	x19, 1f				// not a kernel thread
	mov	x0, x20
	blr	x19
1:	get_thread_info tsk
C
Catalin Marinas 已提交
711 712 713 714 715 716 717 718 719 720 721 722 723
	b	ret_to_user
ENDPROC(ret_from_fork)

/*
 * SVC handler.
 */
	.align	6
el0_svc:
	adrp	stbl, sys_call_table		// load syscall table pointer
	uxtw	scno, w8			// syscall number in w8
	mov	sc_nr, #__NR_syscalls
el0_svc_naked:					// compat entry point
	stp	x0, scno, [sp, #S_ORIG_X0]	// save the original x0 and syscall number
724
	enable_dbg_and_irq
L
Larry Bassel 已提交
725
	ct_user_exit 1
C
Catalin Marinas 已提交
726

727 728 729
	ldr	x16, [tsk, #TI_FLAGS]		// check for syscall hooks
	tst	x16, #_TIF_SYSCALL_WORK
	b.ne	__sys_trace
C
Catalin Marinas 已提交
730 731 732
	cmp     scno, sc_nr                     // check upper syscall limit
	b.hs	ni_sys
	ldr	x16, [stbl, scno, lsl #3]	// address in the syscall table
733 734
	blr	x16				// call sys_* routine
	b	ret_fast_syscall
C
Catalin Marinas 已提交
735 736
ni_sys:
	mov	x0, sp
737 738
	bl	do_ni_syscall
	b	ret_fast_syscall
C
Catalin Marinas 已提交
739 740 741 742 743 744 745
ENDPROC(el0_svc)

	/*
	 * This is the really slow path.  We're going to be doing context
	 * switches, and waiting for our parent to respond.
	 */
__sys_trace:
746 747 748 749 750 751
	mov	w0, #-1				// set default errno for
	cmp     scno, x0			// user-issued syscall(-1)
	b.ne	1f
	mov	x0, #-ENOSYS
	str	x0, [sp, #S_X0]
1:	mov	x0, sp
752
	bl	syscall_trace_enter
753 754
	cmp	w0, #-1				// skip the syscall?
	b.eq	__sys_trace_return_skipped
C
Catalin Marinas 已提交
755 756 757
	uxtw	scno, w0			// syscall number (possibly new)
	mov	x1, sp				// pointer to regs
	cmp	scno, sc_nr			// check upper syscall limit
758
	b.hs	__ni_sys_trace
C
Catalin Marinas 已提交
759 760 761 762 763
	ldp	x0, x1, [sp]			// restore the syscall args
	ldp	x2, x3, [sp, #S_X2]
	ldp	x4, x5, [sp, #S_X4]
	ldp	x6, x7, [sp, #S_X6]
	ldr	x16, [stbl, scno, lsl #3]	// address in the syscall table
764
	blr	x16				// call sys_* routine
C
Catalin Marinas 已提交
765 766

__sys_trace_return:
767 768
	str	x0, [sp, #S_X0]			// save returned x0
__sys_trace_return_skipped:
769 770
	mov	x0, sp
	bl	syscall_trace_exit
C
Catalin Marinas 已提交
771 772
	b	ret_to_user

773 774 775 776 777
__ni_sys_trace:
	mov	x0, sp
	bl	do_ni_syscall
	b	__sys_trace_return

C
Catalin Marinas 已提交
778 779 780 781 782 783 784
/*
 * Special system call wrappers.
 */
ENTRY(sys_rt_sigreturn_wrapper)
	mov	x0, sp
	b	sys_rt_sigreturn
ENDPROC(sys_rt_sigreturn_wrapper)