dsi.c 141.7 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * linux/drivers/video/omap2/dss/dsi.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSI"

#include <linux/kernel.h>
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/device.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/mutex.h>
30
#include <linux/module.h>
31
#include <linux/semaphore.h>
T
Tomi Valkeinen 已提交
32 33 34 35
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
#include <linux/wait.h>
36
#include <linux/workqueue.h>
37
#include <linux/sched.h>
38
#include <linux/slab.h>
39
#include <linux/debugfs.h>
40
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
41

42
#include <video/omapdss.h>
43
#include <video/mipi_display.h>
T
Tomi Valkeinen 已提交
44 45

#include "dss.h"
46
#include "dss_features.h"
T
Tomi Valkeinen 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62

#define DSI_CATCH_MISSING_TE

struct dsi_reg { u16 idx; };

#define DSI_REG(idx)		((const struct dsi_reg) { idx })

#define DSI_SZ_REGS		SZ_1K
/* DSI Protocol Engine */

#define DSI_REVISION			DSI_REG(0x0000)
#define DSI_SYSCONFIG			DSI_REG(0x0010)
#define DSI_SYSSTATUS			DSI_REG(0x0014)
#define DSI_IRQSTATUS			DSI_REG(0x0018)
#define DSI_IRQENABLE			DSI_REG(0x001C)
#define DSI_CTRL			DSI_REG(0x0040)
63
#define DSI_GNQ				DSI_REG(0x0044)
T
Tomi Valkeinen 已提交
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
#define DSI_COMPLEXIO_CFG1		DSI_REG(0x0048)
#define DSI_COMPLEXIO_IRQ_STATUS	DSI_REG(0x004C)
#define DSI_COMPLEXIO_IRQ_ENABLE	DSI_REG(0x0050)
#define DSI_CLK_CTRL			DSI_REG(0x0054)
#define DSI_TIMING1			DSI_REG(0x0058)
#define DSI_TIMING2			DSI_REG(0x005C)
#define DSI_VM_TIMING1			DSI_REG(0x0060)
#define DSI_VM_TIMING2			DSI_REG(0x0064)
#define DSI_VM_TIMING3			DSI_REG(0x0068)
#define DSI_CLK_TIMING			DSI_REG(0x006C)
#define DSI_TX_FIFO_VC_SIZE		DSI_REG(0x0070)
#define DSI_RX_FIFO_VC_SIZE		DSI_REG(0x0074)
#define DSI_COMPLEXIO_CFG2		DSI_REG(0x0078)
#define DSI_RX_FIFO_VC_FULLNESS		DSI_REG(0x007C)
#define DSI_VM_TIMING4			DSI_REG(0x0080)
#define DSI_TX_FIFO_VC_EMPTINESS	DSI_REG(0x0084)
#define DSI_VM_TIMING5			DSI_REG(0x0088)
#define DSI_VM_TIMING6			DSI_REG(0x008C)
#define DSI_VM_TIMING7			DSI_REG(0x0090)
#define DSI_STOPCLK_TIMING		DSI_REG(0x0094)
#define DSI_VC_CTRL(n)			DSI_REG(0x0100 + (n * 0x20))
#define DSI_VC_TE(n)			DSI_REG(0x0104 + (n * 0x20))
#define DSI_VC_LONG_PACKET_HEADER(n)	DSI_REG(0x0108 + (n * 0x20))
#define DSI_VC_LONG_PACKET_PAYLOAD(n)	DSI_REG(0x010C + (n * 0x20))
#define DSI_VC_SHORT_PACKET_HEADER(n)	DSI_REG(0x0110 + (n * 0x20))
#define DSI_VC_IRQSTATUS(n)		DSI_REG(0x0118 + (n * 0x20))
#define DSI_VC_IRQENABLE(n)		DSI_REG(0x011C + (n * 0x20))

/* DSIPHY_SCP */

#define DSI_DSIPHY_CFG0			DSI_REG(0x200 + 0x0000)
#define DSI_DSIPHY_CFG1			DSI_REG(0x200 + 0x0004)
#define DSI_DSIPHY_CFG2			DSI_REG(0x200 + 0x0008)
#define DSI_DSIPHY_CFG5			DSI_REG(0x200 + 0x0014)
98
#define DSI_DSIPHY_CFG10		DSI_REG(0x200 + 0x0028)
T
Tomi Valkeinen 已提交
99 100 101 102 103 104 105 106 107

/* DSI_PLL_CTRL_SCP */

#define DSI_PLL_CONTROL			DSI_REG(0x300 + 0x0000)
#define DSI_PLL_STATUS			DSI_REG(0x300 + 0x0004)
#define DSI_PLL_GO			DSI_REG(0x300 + 0x0008)
#define DSI_PLL_CONFIGURATION1		DSI_REG(0x300 + 0x000C)
#define DSI_PLL_CONFIGURATION2		DSI_REG(0x300 + 0x0010)

108 109
#define REG_GET(dsidev, idx, start, end) \
	FLD_GET(dsi_read_reg(dsidev, idx), start, end)
T
Tomi Valkeinen 已提交
110

111 112
#define REG_FLD_MOD(dsidev, idx, val, start, end) \
	dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
T
Tomi Valkeinen 已提交
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

/* Global interrupts */
#define DSI_IRQ_VC0		(1 << 0)
#define DSI_IRQ_VC1		(1 << 1)
#define DSI_IRQ_VC2		(1 << 2)
#define DSI_IRQ_VC3		(1 << 3)
#define DSI_IRQ_WAKEUP		(1 << 4)
#define DSI_IRQ_RESYNC		(1 << 5)
#define DSI_IRQ_PLL_LOCK	(1 << 7)
#define DSI_IRQ_PLL_UNLOCK	(1 << 8)
#define DSI_IRQ_PLL_RECALL	(1 << 9)
#define DSI_IRQ_COMPLEXIO_ERR	(1 << 10)
#define DSI_IRQ_HS_TX_TIMEOUT	(1 << 14)
#define DSI_IRQ_LP_RX_TIMEOUT	(1 << 15)
#define DSI_IRQ_TE_TRIGGER	(1 << 16)
#define DSI_IRQ_ACK_TRIGGER	(1 << 17)
#define DSI_IRQ_SYNC_LOST	(1 << 18)
#define DSI_IRQ_LDO_POWER_GOOD	(1 << 19)
#define DSI_IRQ_TA_TIMEOUT	(1 << 20)
#define DSI_IRQ_ERROR_MASK \
	(DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
134
	DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
T
Tomi Valkeinen 已提交
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
#define DSI_IRQ_CHANNEL_MASK	0xf

/* Virtual channel interrupts */
#define DSI_VC_IRQ_CS		(1 << 0)
#define DSI_VC_IRQ_ECC_CORR	(1 << 1)
#define DSI_VC_IRQ_PACKET_SENT	(1 << 2)
#define DSI_VC_IRQ_FIFO_TX_OVF	(1 << 3)
#define DSI_VC_IRQ_FIFO_RX_OVF	(1 << 4)
#define DSI_VC_IRQ_BTA		(1 << 5)
#define DSI_VC_IRQ_ECC_NO_CORR	(1 << 6)
#define DSI_VC_IRQ_FIFO_TX_UDF	(1 << 7)
#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
#define DSI_VC_IRQ_ERROR_MASK \
	(DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
	DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
	DSI_VC_IRQ_FIFO_TX_UDF)

/* ComplexIO interrupts */
#define DSI_CIO_IRQ_ERRSYNCESC1		(1 << 0)
#define DSI_CIO_IRQ_ERRSYNCESC2		(1 << 1)
#define DSI_CIO_IRQ_ERRSYNCESC3		(1 << 2)
156 157
#define DSI_CIO_IRQ_ERRSYNCESC4		(1 << 3)
#define DSI_CIO_IRQ_ERRSYNCESC5		(1 << 4)
T
Tomi Valkeinen 已提交
158 159 160
#define DSI_CIO_IRQ_ERRESC1		(1 << 5)
#define DSI_CIO_IRQ_ERRESC2		(1 << 6)
#define DSI_CIO_IRQ_ERRESC3		(1 << 7)
161 162
#define DSI_CIO_IRQ_ERRESC4		(1 << 8)
#define DSI_CIO_IRQ_ERRESC5		(1 << 9)
T
Tomi Valkeinen 已提交
163 164 165
#define DSI_CIO_IRQ_ERRCONTROL1		(1 << 10)
#define DSI_CIO_IRQ_ERRCONTROL2		(1 << 11)
#define DSI_CIO_IRQ_ERRCONTROL3		(1 << 12)
166 167
#define DSI_CIO_IRQ_ERRCONTROL4		(1 << 13)
#define DSI_CIO_IRQ_ERRCONTROL5		(1 << 14)
T
Tomi Valkeinen 已提交
168 169 170
#define DSI_CIO_IRQ_STATEULPS1		(1 << 15)
#define DSI_CIO_IRQ_STATEULPS2		(1 << 16)
#define DSI_CIO_IRQ_STATEULPS3		(1 << 17)
171 172
#define DSI_CIO_IRQ_STATEULPS4		(1 << 18)
#define DSI_CIO_IRQ_STATEULPS5		(1 << 19)
T
Tomi Valkeinen 已提交
173 174 175 176 177 178
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1	(1 << 20)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1	(1 << 21)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2	(1 << 22)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2	(1 << 23)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3	(1 << 24)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3	(1 << 25)
179 180 181 182
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4	(1 << 26)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4	(1 << 27)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5	(1 << 28)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5	(1 << 29)
T
Tomi Valkeinen 已提交
183 184
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0	(1 << 30)
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1	(1 << 31)
185 186
#define DSI_CIO_IRQ_ERROR_MASK \
	(DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
187 188 189 190 191 192 193 194
	 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
	 DSI_CIO_IRQ_ERRSYNCESC5 | \
	 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
	 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
	 DSI_CIO_IRQ_ERRESC5 | \
	 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
	 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
	 DSI_CIO_IRQ_ERRCONTROL5 | \
195 196
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
197 198 199
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
T
Tomi Valkeinen 已提交
200

201 202
typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);

203 204 205 206 207
static int dsi_display_init_dispc(struct platform_device *dsidev,
	struct omap_overlay_manager *mgr);
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
	struct omap_overlay_manager *mgr);

208
#define DSI_MAX_NR_ISRS                2
T
Tomi Valkeinen 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
#define DSI_MAX_NR_LANES	5

enum dsi_lane_function {
	DSI_LANE_UNUSED	= 0,
	DSI_LANE_CLK,
	DSI_LANE_DATA1,
	DSI_LANE_DATA2,
	DSI_LANE_DATA3,
	DSI_LANE_DATA4,
};

struct dsi_lane_config {
	enum dsi_lane_function function;
	u8 polarity;
};
224 225 226 227 228 229 230

struct dsi_isr_data {
	omap_dsi_isr_t	isr;
	void		*arg;
	u32		mask;
};

T
Tomi Valkeinen 已提交
231 232 233 234 235 236 237 238
enum fifo_size {
	DSI_FIFO_SIZE_0		= 0,
	DSI_FIFO_SIZE_32	= 1,
	DSI_FIFO_SIZE_64	= 2,
	DSI_FIFO_SIZE_96	= 3,
	DSI_FIFO_SIZE_128	= 4,
};

239 240 241
enum dsi_vc_source {
	DSI_VC_SOURCE_L4 = 0,
	DSI_VC_SOURCE_VP,
T
Tomi Valkeinen 已提交
242 243
};

244 245 246 247 248 249 250 251
struct dsi_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned dsi_irqs[32];
	unsigned vc_irqs[4][32];
	unsigned cio_irqs[32];
};

252 253 254 255 256 257
struct dsi_isr_tables {
	struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
};

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
struct dsi_clk_calc_ctx {
	struct platform_device *dsidev;

	/* inputs */

	const struct omap_dss_dsi_config *config;

	unsigned long req_pck_min, req_pck_nom, req_pck_max;

	/* outputs */

	struct dsi_clock_info dsi_cinfo;
	struct dispc_clock_info dispc_cinfo;

	struct omap_video_timings dispc_vm;
	struct omap_dss_dsi_videomode_timings dsi_vm;
};

276
struct dsi_data {
277
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
278
	void __iomem	*base;
279

280 281
	int module_id;

282
	int irq;
T
Tomi Valkeinen 已提交
283

284 285 286
	struct clk *dss_clk;
	struct clk *sys_clk;

287 288 289
	struct dispc_clock_info user_dispc_cinfo;
	struct dsi_clock_info user_dsi_cinfo;

T
Tomi Valkeinen 已提交
290 291
	struct dsi_clock_info current_cinfo;

292
	bool vdds_dsi_enabled;
T
Tomi Valkeinen 已提交
293 294 295
	struct regulator *vdds_dsi_reg;

	struct {
296
		enum dsi_vc_source source;
T
Tomi Valkeinen 已提交
297 298
		struct omap_dss_device *dssdev;
		enum fifo_size fifo_size;
299
		int vc_id;
T
Tomi Valkeinen 已提交
300 301 302
	} vc[4];

	struct mutex lock;
303
	struct semaphore bus_lock;
T
Tomi Valkeinen 已提交
304 305 306

	unsigned pll_locked;

307 308 309 310 311
	spinlock_t irq_lock;
	struct dsi_isr_tables isr_tables;
	/* space for a copy used by the interrupt handler */
	struct dsi_isr_tables isr_tables_copy;

312
	int update_channel;
313 314 315
#ifdef DEBUG
	unsigned update_bytes;
#endif
T
Tomi Valkeinen 已提交
316 317

	bool te_enabled;
318
	bool ulps_enabled;
T
Tomi Valkeinen 已提交
319

320 321 322 323 324
	void (*framedone_callback)(int, void *);
	void *framedone_data;

	struct delayed_work framedone_timeout_work;

T
Tomi Valkeinen 已提交
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
#ifdef DSI_CATCH_MISSING_TE
	struct timer_list te_timer;
#endif

	unsigned long cache_req_pck;
	unsigned long cache_clk_freq;
	struct dsi_clock_info cache_cinfo;

	u32		errors;
	spinlock_t	errors_lock;
#ifdef DEBUG
	ktime_t perf_setup_time;
	ktime_t perf_start_time;
#endif
	int debug_read;
	int debug_write;
341 342 343 344 345

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dsi_irq_stats irq_stats;
#endif
346 347 348 349 350
	/* DSI PLL Parameter Ranges */
	unsigned long regm_max, regn_max;
	unsigned long  regm_dispc_max, regm_dsi_max;
	unsigned long  fint_min, fint_max;
	unsigned long lpdiv_max;
351

352
	unsigned num_lanes_supported;
353
	unsigned line_buffer_size;
354

T
Tomi Valkeinen 已提交
355 356
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	unsigned num_lanes_used;
357

358
	unsigned scp_clk_refcount;
359 360

	struct dss_lcd_mgr_config mgr_config;
361
	struct omap_video_timings timings;
362
	enum omap_dss_dsi_pixel_format pix_fmt;
363
	enum omap_dss_dsi_mode mode;
364
	struct omap_dss_dsi_videomode_timings vm_timings;
365 366

	struct omap_dss_output output;
367
};
T
Tomi Valkeinen 已提交
368

369 370 371 372 373
struct dsi_packet_sent_handler_data {
	struct platform_device *dsidev;
	struct completion *completion;
};

T
Tomi Valkeinen 已提交
374
#ifdef DEBUG
375 376
static bool dsi_perf;
module_param(dsi_perf, bool, 0644);
T
Tomi Valkeinen 已提交
377 378
#endif

379 380 381 382 383
static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
{
	return dev_get_drvdata(&dsidev->dev);
}

384 385
static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
{
386
	return dssdev->output->pdev;
387 388 389 390
}

struct platform_device *dsi_get_dsidev_from_id(int module)
{
391 392 393
	struct omap_dss_output *out;
	enum omap_dss_output_id	id;

394 395 396 397 398 399 400 401 402 403
	switch (module) {
	case 0:
		id = OMAP_DSS_OUTPUT_DSI1;
		break;
	case 1:
		id = OMAP_DSS_OUTPUT_DSI2;
		break;
	default:
		return NULL;
	}
404 405 406

	out = omap_dss_get_output(id);

407
	return out ? out->pdev : NULL;
408 409 410 411
}

static inline void dsi_write_reg(struct platform_device *dsidev,
		const struct dsi_reg idx, u32 val)
T
Tomi Valkeinen 已提交
412
{
413 414 415
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	__raw_writel(val, dsi->base + idx.idx);
T
Tomi Valkeinen 已提交
416 417
}

418 419
static inline u32 dsi_read_reg(struct platform_device *dsidev,
		const struct dsi_reg idx)
T
Tomi Valkeinen 已提交
420
{
421 422 423
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return __raw_readl(dsi->base + idx.idx);
T
Tomi Valkeinen 已提交
424 425
}

426
void dsi_bus_lock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
427
{
428 429 430 431
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	down(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
432 433 434
}
EXPORT_SYMBOL(dsi_bus_lock);

435
void dsi_bus_unlock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
436
{
437 438 439 440
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	up(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
441 442 443
}
EXPORT_SYMBOL(dsi_bus_unlock);

444
static bool dsi_bus_is_locked(struct platform_device *dsidev)
445
{
446 447 448
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->bus_lock.count == 0;
449 450
}

451 452 453 454 455
static void dsi_completion_handler(void *data, u32 mask)
{
	complete((struct completion *)data);
}

456 457
static inline int wait_for_bit_change(struct platform_device *dsidev,
		const struct dsi_reg idx, int bitnum, int value)
T
Tomi Valkeinen 已提交
458
{
459 460 461
	unsigned long timeout;
	ktime_t wait;
	int t;
T
Tomi Valkeinen 已提交
462

463 464 465 466 467
	/* first busyloop to see if the bit changes right away */
	t = 100;
	while (t-- > 0) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
468 469
	}

470 471 472 473 474
	/* then loop for 500ms, sleeping for 1ms in between */
	timeout = jiffies + msecs_to_jiffies(500);
	while (time_before(jiffies, timeout)) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
475

476 477 478
		wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
T
Tomi Valkeinen 已提交
479 480
	}

481
	return !value;
T
Tomi Valkeinen 已提交
482 483
}

484 485 486 487 488 489 490 491 492 493 494 495
u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
{
	switch (fmt) {
	case OMAP_DSS_DSI_FMT_RGB888:
	case OMAP_DSS_DSI_FMT_RGB666:
		return 24;
	case OMAP_DSS_DSI_FMT_RGB666_PACKED:
		return 18;
	case OMAP_DSS_DSI_FMT_RGB565:
		return 16;
	default:
		BUG();
496
		return 0;
497 498 499
	}
}

T
Tomi Valkeinen 已提交
500
#ifdef DEBUG
501
static void dsi_perf_mark_setup(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
502
{
503 504
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_setup_time = ktime_get();
T
Tomi Valkeinen 已提交
505 506
}

507
static void dsi_perf_mark_start(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
508
{
509 510
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_start_time = ktime_get();
T
Tomi Valkeinen 已提交
511 512
}

513
static void dsi_perf_show(struct platform_device *dsidev, const char *name)
T
Tomi Valkeinen 已提交
514
{
515
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
516 517 518 519 520 521 522 523 524
	ktime_t t, setup_time, trans_time;
	u32 total_bytes;
	u32 setup_us, trans_us, total_us;

	if (!dsi_perf)
		return;

	t = ktime_get();

525
	setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
T
Tomi Valkeinen 已提交
526 527 528 529
	setup_us = (u32)ktime_to_us(setup_time);
	if (setup_us == 0)
		setup_us = 1;

530
	trans_time = ktime_sub(t, dsi->perf_start_time);
T
Tomi Valkeinen 已提交
531 532 533 534 535 536
	trans_us = (u32)ktime_to_us(trans_time);
	if (trans_us == 0)
		trans_us = 1;

	total_us = setup_us + trans_us;

537
	total_bytes = dsi->update_bytes;
T
Tomi Valkeinen 已提交
538

539 540 541 542 543 544 545 546 547
	printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
			"%u bytes, %u kbytes/sec\n",
			name,
			setup_us,
			trans_us,
			total_us,
			1000*1000 / total_us,
			total_bytes,
			total_bytes * 1000 / total_us);
T
Tomi Valkeinen 已提交
548 549
}
#else
550 551 552 553 554 555 556 557 558 559 560 561
static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
{
}

static inline void dsi_perf_mark_start(struct platform_device *dsidev)
{
}

static inline void dsi_perf_show(struct platform_device *dsidev,
		const char *name)
{
}
T
Tomi Valkeinen 已提交
562 563
#endif

564 565
static int verbose_irq;

T
Tomi Valkeinen 已提交
566 567
static void print_irq_status(u32 status)
{
568 569 570
	if (status == 0)
		return;

571
	if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
T
Tomi Valkeinen 已提交
572 573
		return;

574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		verbose_irq ? PIS(VC0) : "",
		verbose_irq ? PIS(VC1) : "",
		verbose_irq ? PIS(VC2) : "",
		verbose_irq ? PIS(VC3) : "",
		PIS(WAKEUP),
		PIS(RESYNC),
		PIS(PLL_LOCK),
		PIS(PLL_UNLOCK),
		PIS(PLL_RECALL),
		PIS(COMPLEXIO_ERR),
		PIS(HS_TX_TIMEOUT),
		PIS(LP_RX_TIMEOUT),
		PIS(TE_TRIGGER),
		PIS(ACK_TRIGGER),
		PIS(SYNC_LOST),
		PIS(LDO_POWER_GOOD),
		PIS(TA_TIMEOUT));
#undef PIS
T
Tomi Valkeinen 已提交
596 597 598 599
}

static void print_irq_status_vc(int channel, u32 status)
{
600 601 602
	if (status == 0)
		return;

603
	if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
T
Tomi Valkeinen 已提交
604
		return;
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619

#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
		channel,
		status,
		PIS(CS),
		PIS(ECC_CORR),
		PIS(ECC_NO_CORR),
		verbose_irq ? PIS(PACKET_SENT) : "",
		PIS(BTA),
		PIS(FIFO_TX_OVF),
		PIS(FIFO_RX_OVF),
		PIS(FIFO_TX_UDF),
		PIS(PP_BUSY_CHANGE));
T
Tomi Valkeinen 已提交
620 621 622 623 624
#undef PIS
}

static void print_irq_status_cio(u32 status)
{
625 626 627
	if (status == 0)
		return;

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		PIS(ERRSYNCESC1),
		PIS(ERRSYNCESC2),
		PIS(ERRSYNCESC3),
		PIS(ERRESC1),
		PIS(ERRESC2),
		PIS(ERRESC3),
		PIS(ERRCONTROL1),
		PIS(ERRCONTROL2),
		PIS(ERRCONTROL3),
		PIS(STATEULPS1),
		PIS(STATEULPS2),
		PIS(STATEULPS3),
		PIS(ERRCONTENTIONLP0_1),
		PIS(ERRCONTENTIONLP1_1),
		PIS(ERRCONTENTIONLP0_2),
		PIS(ERRCONTENTIONLP1_2),
		PIS(ERRCONTENTIONLP0_3),
		PIS(ERRCONTENTIONLP1_3),
		PIS(ULPSACTIVENOT_ALL0),
		PIS(ULPSACTIVENOT_ALL1));
T
Tomi Valkeinen 已提交
652 653 654
#undef PIS
}

655
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
656 657
static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
T
Tomi Valkeinen 已提交
658
{
659
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
660 661
	int i;

662
	spin_lock(&dsi->irq_stats_lock);
663

664 665
	dsi->irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
666 667

	for (i = 0; i < 4; ++i)
668
		dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
669

670
	dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
671

672
	spin_unlock(&dsi->irq_stats_lock);
673 674
}
#else
675
#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
676 677
#endif

678 679
static int debug_irq;

680 681
static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
682
{
683
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
684 685
	int i;

T
Tomi Valkeinen 已提交
686 687 688
	if (irqstatus & DSI_IRQ_ERROR_MASK) {
		DSSERR("DSI error, irqstatus %x\n", irqstatus);
		print_irq_status(irqstatus);
689 690 691
		spin_lock(&dsi->errors_lock);
		dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
		spin_unlock(&dsi->errors_lock);
T
Tomi Valkeinen 已提交
692 693 694 695 696
	} else if (debug_irq) {
		print_irq_status(irqstatus);
	}

	for (i = 0; i < 4; ++i) {
697 698 699 700 701 702 703 704
		if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
			DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
				       i, vcstatus[i]);
			print_irq_status_vc(i, vcstatus[i]);
		} else if (debug_irq) {
			print_irq_status_vc(i, vcstatus[i]);
		}
	}
T
Tomi Valkeinen 已提交
705

706 707 708 709 710 711 712
	if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
		DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
		print_irq_status_cio(ciostatus);
	} else if (debug_irq) {
		print_irq_status_cio(ciostatus);
	}
}
T
Tomi Valkeinen 已提交
713

714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
static void dsi_call_isrs(struct dsi_isr_data *isr_array,
		unsigned isr_array_size, u32 irqstatus)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr && isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}

static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
		u32 irqstatus, u32 *vcstatus, u32 ciostatus)
{
	int i;

	dsi_call_isrs(isr_tables->isr_table,
			ARRAY_SIZE(isr_tables->isr_table),
			irqstatus);

	for (i = 0; i < 4; ++i) {
		if (vcstatus[i] == 0)
			continue;
		dsi_call_isrs(isr_tables->isr_table_vc[i],
				ARRAY_SIZE(isr_tables->isr_table_vc[i]),
				vcstatus[i]);
	}

	if (ciostatus != 0)
		dsi_call_isrs(isr_tables->isr_table_cio,
				ARRAY_SIZE(isr_tables->isr_table_cio),
				ciostatus);
}

750 751
static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
{
752
	struct platform_device *dsidev;
753
	struct dsi_data *dsi;
754 755
	u32 irqstatus, vcstatus[4], ciostatus;
	int i;
756

757
	dsidev = (struct platform_device *) arg;
758
	dsi = dsi_get_dsidrv_data(dsidev);
759

760
	spin_lock(&dsi->irq_lock);
761

762
	irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
T
Tomi Valkeinen 已提交
763

764
	/* IRQ is not for us */
765
	if (!irqstatus) {
766
		spin_unlock(&dsi->irq_lock);
767
		return IRQ_NONE;
768
	}
769

770
	dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
771
	/* flush posted write */
772
	dsi_read_reg(dsidev, DSI_IRQSTATUS);
773 774 775 776 777

	for (i = 0; i < 4; ++i) {
		if ((irqstatus & (1 << i)) == 0) {
			vcstatus[i] = 0;
			continue;
T
Tomi Valkeinen 已提交
778 779
		}

780
		vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
781

782
		dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
T
Tomi Valkeinen 已提交
783
		/* flush posted write */
784
		dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
T
Tomi Valkeinen 已提交
785 786 787
	}

	if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
788
		ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
T
Tomi Valkeinen 已提交
789

790
		dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
T
Tomi Valkeinen 已提交
791
		/* flush posted write */
792
		dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
793 794 795
	} else {
		ciostatus = 0;
	}
T
Tomi Valkeinen 已提交
796

797 798
#ifdef DSI_CATCH_MISSING_TE
	if (irqstatus & DSI_IRQ_TE_TRIGGER)
799
		del_timer(&dsi->te_timer);
800 801
#endif

802 803
	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
804 805
	memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
		sizeof(dsi->isr_tables));
806

807
	spin_unlock(&dsi->irq_lock);
808

809
	dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
810

811
	dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
812

813
	dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
814

815
	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
816 817
}

818
/* dsi->irq_lock has to be locked by the caller */
819 820
static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
		struct dsi_isr_data *isr_array,
821 822 823
		unsigned isr_array_size, u32 default_mask,
		const struct dsi_reg enable_reg,
		const struct dsi_reg status_reg)
T
Tomi Valkeinen 已提交
824
{
825 826 827
	struct dsi_isr_data *isr_data;
	u32 mask;
	u32 old_mask;
T
Tomi Valkeinen 已提交
828 829
	int i;

830
	mask = default_mask;
T
Tomi Valkeinen 已提交
831

832 833
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
T
Tomi Valkeinen 已提交
834

835 836 837 838
		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
T
Tomi Valkeinen 已提交
839 840
	}

841
	old_mask = dsi_read_reg(dsidev, enable_reg);
842
	/* clear the irqstatus for newly enabled irqs */
843 844
	dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
	dsi_write_reg(dsidev, enable_reg, mask);
845 846

	/* flush posted writes */
847 848
	dsi_read_reg(dsidev, enable_reg);
	dsi_read_reg(dsidev, status_reg);
849
}
T
Tomi Valkeinen 已提交
850

851
/* dsi->irq_lock has to be locked by the caller */
852
static void _omap_dsi_set_irqs(struct platform_device *dsidev)
853
{
854
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
855
	u32 mask = DSI_IRQ_ERROR_MASK;
T
Tomi Valkeinen 已提交
856
#ifdef DSI_CATCH_MISSING_TE
857
	mask |= DSI_IRQ_TE_TRIGGER;
T
Tomi Valkeinen 已提交
858
#endif
859 860
	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
861 862
			DSI_IRQENABLE, DSI_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
863

864
/* dsi->irq_lock has to be locked by the caller */
865
static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
866
{
867 868 869 870
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
871 872 873 874
			DSI_VC_IRQ_ERROR_MASK,
			DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
}

875
/* dsi->irq_lock has to be locked by the caller */
876
static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
877
{
878 879 880 881
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
882 883 884 885
			DSI_CIO_IRQ_ERROR_MASK,
			DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
}

886
static void _dsi_initialize_irq(struct platform_device *dsidev)
887
{
888
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
889 890 891
	unsigned long flags;
	int vc;

892
	spin_lock_irqsave(&dsi->irq_lock, flags);
893

894
	memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
895

896
	_omap_dsi_set_irqs(dsidev);
897
	for (vc = 0; vc < 4; ++vc)
898 899
		_omap_dsi_set_irqs_vc(dsidev, vc);
	_omap_dsi_set_irqs_cio(dsidev);
900

901
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
902
}
T
Tomi Valkeinen 已提交
903

904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int free_idx;
	int i;

	BUG_ON(isr == NULL);

	/* check for duplicate entry and find a free slot */
	free_idx = -1;
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];

		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			return -EINVAL;
		}

		if (isr_data->isr == NULL && free_idx == -1)
			free_idx = i;
	}

	if (free_idx == -1)
		return -EBUSY;

	isr_data = &isr_array[free_idx];
	isr_data->isr = isr;
	isr_data->arg = arg;
	isr_data->mask = mask;

	return 0;
}

static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		return 0;
	}

	return -EINVAL;
}

960 961
static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
		void *arg, u32 mask)
962
{
963
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
964 965 966
	unsigned long flags;
	int r;

967
	spin_lock_irqsave(&dsi->irq_lock, flags);
968

969 970
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
971 972

	if (r == 0)
973
		_omap_dsi_set_irqs(dsidev);
974

975
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
976 977 978 979

	return r;
}

980 981
static int dsi_unregister_isr(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
982
{
983
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
984 985 986
	unsigned long flags;
	int r;

987
	spin_lock_irqsave(&dsi->irq_lock, flags);
988

989 990
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
991 992

	if (r == 0)
993
		_omap_dsi_set_irqs(dsidev);
994

995
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
996 997 998 999

	return r;
}

1000 1001
static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1002
{
1003
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1004 1005 1006
	unsigned long flags;
	int r;

1007
	spin_lock_irqsave(&dsi->irq_lock, flags);
1008 1009

	r = _dsi_register_isr(isr, arg, mask,
1010 1011
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1012 1013

	if (r == 0)
1014
		_omap_dsi_set_irqs_vc(dsidev, channel);
1015

1016
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1017 1018 1019 1020

	return r;
}

1021 1022
static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1023
{
1024
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1025 1026 1027
	unsigned long flags;
	int r;

1028
	spin_lock_irqsave(&dsi->irq_lock, flags);
1029 1030

	r = _dsi_unregister_isr(isr, arg, mask,
1031 1032
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1033 1034

	if (r == 0)
1035
		_omap_dsi_set_irqs_vc(dsidev, channel);
1036

1037
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1038 1039 1040 1041

	return r;
}

1042 1043
static int dsi_register_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1044
{
1045
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1046 1047 1048
	unsigned long flags;
	int r;

1049
	spin_lock_irqsave(&dsi->irq_lock, flags);
1050

1051 1052
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1053 1054

	if (r == 0)
1055
		_omap_dsi_set_irqs_cio(dsidev);
1056

1057
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1058 1059 1060 1061

	return r;
}

1062 1063
static int dsi_unregister_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1064
{
1065
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1066 1067 1068
	unsigned long flags;
	int r;

1069
	spin_lock_irqsave(&dsi->irq_lock, flags);
1070

1071 1072
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1073 1074

	if (r == 0)
1075
		_omap_dsi_set_irqs_cio(dsidev);
1076

1077
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1078 1079

	return r;
T
Tomi Valkeinen 已提交
1080 1081
}

1082
static u32 dsi_get_errors(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1083
{
1084
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1085 1086
	unsigned long flags;
	u32 e;
1087 1088 1089 1090
	spin_lock_irqsave(&dsi->errors_lock, flags);
	e = dsi->errors;
	dsi->errors = 0;
	spin_unlock_irqrestore(&dsi->errors_lock, flags);
T
Tomi Valkeinen 已提交
1091 1092 1093
	return e;
}

1094
int dsi_runtime_get(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1095
{
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
	int r;
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	DSSDBG("dsi_runtime_get\n");

	r = pm_runtime_get_sync(&dsi->pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dsi_runtime_put(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;

	DSSDBG("dsi_runtime_put\n");

1113
	r = pm_runtime_put_sync(&dsi->pdev->dev);
1114
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
1115 1116 1117
}

/* source clock for DSI PLL. this could also be PCLKFREE */
1118 1119
static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
		bool enable)
T
Tomi Valkeinen 已提交
1120
{
1121 1122
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
1123
	if (enable)
1124
		clk_prepare_enable(dsi->sys_clk);
T
Tomi Valkeinen 已提交
1125
	else
1126
		clk_disable_unprepare(dsi->sys_clk);
T
Tomi Valkeinen 已提交
1127

1128
	if (enable && dsi->pll_locked) {
1129
		if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
T
Tomi Valkeinen 已提交
1130 1131 1132 1133
			DSSERR("cannot lock PLL when enabling clocks\n");
	}
}

1134
static void _dsi_print_reset_status(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1135 1136
{
	u32 l;
1137
	int b0, b1, b2;
T
Tomi Valkeinen 已提交
1138 1139 1140 1141

	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
1142
	l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
1143

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
		b0 = 28;
		b1 = 27;
		b2 = 26;
	} else {
		b0 = 24;
		b1 = 25;
		b2 = 26;
	}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
#define DSI_FLD_GET(fld, start, end)\
	FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)

	pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
		DSI_FLD_GET(PLL_STATUS, 0, 0),
		DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
		DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
		DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
		DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
		DSI_FLD_GET(DSIPHY_CFG5, 31, 31));

#undef DSI_FLD_GET
T
Tomi Valkeinen 已提交
1168 1169
}

1170
static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
T
Tomi Valkeinen 已提交
1171 1172 1173 1174
{
	DSSDBG("dsi_if_enable(%d)\n", enable);

	enable = enable ? 1 : 0;
1175
	REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
T
Tomi Valkeinen 已提交
1176

1177
	if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
T
Tomi Valkeinen 已提交
1178 1179 1180 1181 1182 1183 1184
			DSSERR("Failed to set dsi_if_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

1185
unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1186
{
1187 1188 1189
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
T
Tomi Valkeinen 已提交
1190 1191
}

1192
static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1193
{
1194 1195 1196
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
T
Tomi Valkeinen 已提交
1197 1198
}

1199
static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1200
{
1201 1202 1203
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.clkin4ddr / 16;
T
Tomi Valkeinen 已提交
1204 1205
}

1206
static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1207 1208
{
	unsigned long r;
1209
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1210

1211
	if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
1212
		/* DSI FCLK source is DSS_CLK_FCK */
1213
		r = clk_get_rate(dsi->dss_clk);
T
Tomi Valkeinen 已提交
1214
	} else {
1215
		/* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1216
		r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
T
Tomi Valkeinen 已提交
1217 1218 1219 1220 1221
	}

	return r;
}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
		unsigned long lp_clk_min, unsigned long lp_clk_max)
{
	unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
	unsigned lp_clk_div;
	unsigned long lp_clk;

	lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
	lp_clk = dsi_fclk / 2 / lp_clk_div;

	if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
		return -EINVAL;

	cinfo->lp_clk_div = lp_clk_div;
	cinfo->lp_clk = lp_clk;

	return 0;
}

1241
static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1242
{
1243
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1244 1245 1246 1247
	unsigned long dsi_fclk;
	unsigned lp_clk_div;
	unsigned long lp_clk;

1248
	lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
T
Tomi Valkeinen 已提交
1249

1250
	if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
T
Tomi Valkeinen 已提交
1251 1252
		return -EINVAL;

1253
	dsi_fclk = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
1254 1255 1256 1257

	lp_clk = dsi_fclk / 2 / lp_clk_div;

	DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1258 1259
	dsi->current_cinfo.lp_clk = lp_clk;
	dsi->current_cinfo.lp_clk_div = lp_clk_div;
T
Tomi Valkeinen 已提交
1260

1261 1262
	/* LP_CLK_DIVISOR */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
T
Tomi Valkeinen 已提交
1263

1264 1265
	/* LP_RX_SYNCHRO_ENABLE */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
T
Tomi Valkeinen 已提交
1266 1267 1268 1269

	return 0;
}

1270
static void dsi_enable_scp_clk(struct platform_device *dsidev)
1271
{
1272 1273 1274
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->scp_clk_refcount++ == 0)
1275
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1276 1277
}

1278
static void dsi_disable_scp_clk(struct platform_device *dsidev)
1279
{
1280 1281 1282 1283
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	WARN_ON(dsi->scp_clk_refcount == 0);
	if (--dsi->scp_clk_refcount == 0)
1284
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1285
}
T
Tomi Valkeinen 已提交
1286 1287 1288 1289 1290 1291 1292 1293

enum dsi_pll_power_state {
	DSI_PLL_POWER_OFF	= 0x0,
	DSI_PLL_POWER_ON_HSCLK	= 0x1,
	DSI_PLL_POWER_ON_ALL	= 0x2,
	DSI_PLL_POWER_ON_DIV	= 0x3,
};

1294 1295
static int dsi_pll_power(struct platform_device *dsidev,
		enum dsi_pll_power_state state)
T
Tomi Valkeinen 已提交
1296 1297 1298
{
	int t = 0;

1299 1300 1301 1302 1303
	/* DSI-PLL power command 0x3 is not working */
	if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
			state == DSI_PLL_POWER_ON_DIV)
		state = DSI_PLL_POWER_ON_ALL;

1304 1305
	/* PLL_PWR_CMD */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
T
Tomi Valkeinen 已提交
1306 1307

	/* PLL_PWR_STATUS */
1308
	while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
1309
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1310 1311 1312 1313
			DSSERR("Failed to set DSI PLL power mode to %d\n",
					state);
			return -ENODEV;
		}
1314
		udelay(1);
T
Tomi Valkeinen 已提交
1315 1316 1317 1318 1319
	}

	return 0;
}

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	return clk_get_rate(dsi->sys_clk);
}

bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
		unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int regm, regm_start, regm_stop;
	unsigned long out_max;
	unsigned long out;

	out_min = out_min ? out_min : 1;
	out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

	regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
	regm_stop = min(pll / out_min, dsi->regm_dispc_max);

	for (regm = regm_start; regm <= regm_stop; ++regm) {
		out = pll / regm;

		if (func(regm, out, data))
			return true;
	}

	return false;
}

bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
		unsigned long pll_min, unsigned long pll_max,
		dsi_pll_calc_func func, void *data)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int regn, regn_start, regn_stop;
	int regm, regm_start, regm_stop;
	unsigned long fint, pll;
	const unsigned long pll_hw_max = 1800000000;
	unsigned long fint_hw_min, fint_hw_max;

	fint_hw_min = dsi->fint_min;
	fint_hw_max = dsi->fint_max;

	regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
	regn_stop = min(clkin / fint_hw_min, dsi->regn_max);

	pll_max = pll_max ? pll_max : ULONG_MAX;

	for (regn = regn_start; regn <= regn_stop; ++regn) {
		fint = clkin / regn;

		regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
				1ul);
		regm_stop = min3(pll_max / fint / 2,
				pll_hw_max / fint / 2,
				dsi->regm_max);

		for (regm = regm_start; regm <= regm_stop; ++regm) {
			pll = 2 * regm * fint;

			if (func(regn, regm, fint, pll, data))
				return true;
		}
	}

	return false;
}

T
Tomi Valkeinen 已提交
1389
/* calculate clock rates using dividers in cinfo */
1390
static int dsi_calc_clock_rates(struct platform_device *dsidev,
1391
		struct dsi_clock_info *cinfo)
T
Tomi Valkeinen 已提交
1392
{
1393 1394 1395
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
T
Tomi Valkeinen 已提交
1396 1397
		return -EINVAL;

1398
	if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
T
Tomi Valkeinen 已提交
1399 1400
		return -EINVAL;

1401
	if (cinfo->regm_dispc > dsi->regm_dispc_max)
T
Tomi Valkeinen 已提交
1402 1403
		return -EINVAL;

1404
	if (cinfo->regm_dsi > dsi->regm_dsi_max)
T
Tomi Valkeinen 已提交
1405 1406
		return -EINVAL;

1407 1408
	cinfo->clkin = clk_get_rate(dsi->sys_clk);
	cinfo->fint = cinfo->clkin / cinfo->regn;
T
Tomi Valkeinen 已提交
1409

1410
	if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
T
Tomi Valkeinen 已提交
1411 1412 1413 1414 1415 1416 1417
		return -EINVAL;

	cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;

	if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
		return -EINVAL;

1418 1419 1420
	if (cinfo->regm_dispc > 0)
		cinfo->dsi_pll_hsdiv_dispc_clk =
			cinfo->clkin4ddr / cinfo->regm_dispc;
T
Tomi Valkeinen 已提交
1421
	else
1422
		cinfo->dsi_pll_hsdiv_dispc_clk = 0;
T
Tomi Valkeinen 已提交
1423

1424 1425 1426
	if (cinfo->regm_dsi > 0)
		cinfo->dsi_pll_hsdiv_dsi_clk =
			cinfo->clkin4ddr / cinfo->regm_dsi;
T
Tomi Valkeinen 已提交
1427
	else
1428
		cinfo->dsi_pll_hsdiv_dsi_clk = 0;
T
Tomi Valkeinen 已提交
1429 1430 1431 1432

	return 0;
}

1433
static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
1434 1435 1436 1437 1438 1439 1440 1441 1442
{
	unsigned long max_dsi_fck;

	max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);

	cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
	cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
}

1443 1444
int dsi_pll_set_clock_div(struct platform_device *dsidev,
		struct dsi_clock_info *cinfo)
T
Tomi Valkeinen 已提交
1445
{
1446
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1447 1448
	int r = 0;
	u32 l;
1449
	int f = 0;
1450 1451
	u8 regn_start, regn_end, regm_start, regm_end;
	u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
T
Tomi Valkeinen 已提交
1452

1453
	DSSDBG("DSI PLL clock config starts");
T
Tomi Valkeinen 已提交
1454

1455
	dsi->current_cinfo.clkin = cinfo->clkin;
1456 1457 1458
	dsi->current_cinfo.fint = cinfo->fint;
	dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
	dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
1459
			cinfo->dsi_pll_hsdiv_dispc_clk;
1460
	dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
1461
			cinfo->dsi_pll_hsdiv_dsi_clk;
T
Tomi Valkeinen 已提交
1462

1463 1464 1465 1466
	dsi->current_cinfo.regn = cinfo->regn;
	dsi->current_cinfo.regm = cinfo->regm;
	dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
	dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
T
Tomi Valkeinen 已提交
1467 1468 1469

	DSSDBG("DSI Fint %ld\n", cinfo->fint);

1470
	DSSDBG("clkin rate %ld\n", cinfo->clkin);
T
Tomi Valkeinen 已提交
1471 1472

	/* DSIPHY == CLKIN4DDR */
1473
	DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
T
Tomi Valkeinen 已提交
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
			cinfo->regm,
			cinfo->regn,
			cinfo->clkin,
			cinfo->clkin4ddr);

	DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
			cinfo->clkin4ddr / 1000 / 1000 / 2);

	DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);

1484
	DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
1485 1486
		dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
		dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1487 1488
		cinfo->dsi_pll_hsdiv_dispc_clk);
	DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
1489 1490
		dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
		dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1491
		cinfo->dsi_pll_hsdiv_dsi_clk);
T
Tomi Valkeinen 已提交
1492

1493 1494 1495 1496 1497 1498 1499
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
			&regm_dispc_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
			&regm_dsi_end);

1500 1501
	/* DSI_PLL_AUTOMODE = manual */
	REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
T
Tomi Valkeinen 已提交
1502

1503
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
T
Tomi Valkeinen 已提交
1504
	l = FLD_MOD(l, 1, 0, 0);		/* DSI_PLL_STOPMODE */
1505 1506 1507 1508 1509
	/* DSI_PLL_REGN */
	l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
	/* DSI_PLL_REGM */
	l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
	/* DSI_CLOCK_DIV */
1510
	l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
1511 1512
			regm_dispc_start, regm_dispc_end);
	/* DSIPROTO_CLOCK_DIV */
1513
	l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
1514
			regm_dsi_start, regm_dsi_end);
1515
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
T
Tomi Valkeinen 已提交
1516

1517
	BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
1518

1519 1520
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);

1521 1522 1523 1524 1525 1526
	if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
		f = cinfo->fint < 1000000 ? 0x3 :
			cinfo->fint < 1250000 ? 0x4 :
			cinfo->fint < 1500000 ? 0x5 :
			cinfo->fint < 1750000 ? 0x6 :
			0x7;
T
Tomi Valkeinen 已提交
1527

1528
		l = FLD_MOD(l, f, 4, 1);	/* DSI_PLL_FREQSEL */
1529 1530 1531 1532 1533 1534
	} else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
		f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;

		l = FLD_MOD(l, f, 4, 1);	/* PLL_SELFREQDCO */
	}

T
Tomi Valkeinen 已提交
1535 1536 1537
	l = FLD_MOD(l, 1, 13, 13);		/* DSI_PLL_REFEN */
	l = FLD_MOD(l, 0, 14, 14);		/* DSIPHY_CLKINEN */
	l = FLD_MOD(l, 1, 20, 20);		/* DSI_HSDIVBYPASS */
1538 1539
	if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
		l = FLD_MOD(l, 3, 22, 21);	/* REF_SYSCLK = sysclk */
1540
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
T
Tomi Valkeinen 已提交
1541

1542
	REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0);	/* DSI_PLL_GO */
T
Tomi Valkeinen 已提交
1543

1544
	if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
T
Tomi Valkeinen 已提交
1545 1546 1547 1548 1549
		DSSERR("dsi pll go bit not going down.\n");
		r = -EIO;
		goto err;
	}

1550
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
T
Tomi Valkeinen 已提交
1551 1552 1553 1554 1555
		DSSERR("cannot lock PLL\n");
		r = -EIO;
		goto err;
	}

1556
	dsi->pll_locked = 1;
T
Tomi Valkeinen 已提交
1557

1558
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
T
Tomi Valkeinen 已提交
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	l = FLD_MOD(l, 0, 0, 0);	/* DSI_PLL_IDLE */
	l = FLD_MOD(l, 0, 5, 5);	/* DSI_PLL_PLLLPMODE */
	l = FLD_MOD(l, 0, 6, 6);	/* DSI_PLL_LOWCURRSTBY */
	l = FLD_MOD(l, 0, 7, 7);	/* DSI_PLL_TIGHTPHASELOCK */
	l = FLD_MOD(l, 0, 8, 8);	/* DSI_PLL_DRIFTGUARDEN */
	l = FLD_MOD(l, 0, 10, 9);	/* DSI_PLL_LOCKSEL */
	l = FLD_MOD(l, 1, 13, 13);	/* DSI_PLL_REFEN */
	l = FLD_MOD(l, 1, 14, 14);	/* DSIPHY_CLKINEN */
	l = FLD_MOD(l, 0, 15, 15);	/* DSI_BYPASSEN */
	l = FLD_MOD(l, 1, 16, 16);	/* DSS_CLOCK_EN */
	l = FLD_MOD(l, 0, 17, 17);	/* DSS_CLOCK_PWDN */
	l = FLD_MOD(l, 1, 18, 18);	/* DSI_PROTO_CLOCK_EN */
	l = FLD_MOD(l, 0, 19, 19);	/* DSI_PROTO_CLOCK_PWDN */
	l = FLD_MOD(l, 0, 20, 20);	/* DSI_HSDIVBYPASS */
1573
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
T
Tomi Valkeinen 已提交
1574 1575 1576 1577 1578 1579

	DSSDBG("PLL config done\n");
err:
	return r;
}

1580 1581
int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
		bool enable_hsdiv)
T
Tomi Valkeinen 已提交
1582
{
1583
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1584 1585 1586 1587 1588
	int r = 0;
	enum dsi_pll_power_state pwstate;

	DSSDBG("PLL init\n");

1589 1590 1591 1592 1593 1594
	/*
	 * It seems that on many OMAPs we need to enable both to have a
	 * functional HSDivider.
	 */
	enable_hsclk = enable_hsdiv = true;

1595
	if (dsi->vdds_dsi_reg == NULL) {
1596 1597
		struct regulator *vdds_dsi;

1598
		vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
1599

1600 1601 1602 1603
		/* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
		if (IS_ERR(vdds_dsi))
			vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");

1604 1605 1606 1607 1608
		if (IS_ERR(vdds_dsi)) {
			DSSERR("can't get VDDS_DSI regulator\n");
			return PTR_ERR(vdds_dsi);
		}

1609
		dsi->vdds_dsi_reg = vdds_dsi;
1610 1611
	}

1612
	dsi_enable_pll_clock(dsidev, 1);
1613 1614 1615
	/*
	 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
	 */
1616
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1617

1618 1619
	if (!dsi->vdds_dsi_enabled) {
		r = regulator_enable(dsi->vdds_dsi_reg);
1620 1621
		if (r)
			goto err0;
1622
		dsi->vdds_dsi_enabled = true;
1623
	}
T
Tomi Valkeinen 已提交
1624 1625 1626 1627

	/* XXX PLL does not come out of reset without this... */
	dispc_pck_free_enable(1);

1628
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
T
Tomi Valkeinen 已提交
1629 1630
		DSSERR("PLL not coming out of reset.\n");
		r = -ENODEV;
1631
		dispc_pck_free_enable(0);
T
Tomi Valkeinen 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
		goto err1;
	}

	/* XXX ... but if left on, we get problems when planes do not
	 * fill the whole display. No idea about this */
	dispc_pck_free_enable(0);

	if (enable_hsclk && enable_hsdiv)
		pwstate = DSI_PLL_POWER_ON_ALL;
	else if (enable_hsclk)
		pwstate = DSI_PLL_POWER_ON_HSCLK;
	else if (enable_hsdiv)
		pwstate = DSI_PLL_POWER_ON_DIV;
	else
		pwstate = DSI_PLL_POWER_OFF;

1648
	r = dsi_pll_power(dsidev, pwstate);
T
Tomi Valkeinen 已提交
1649 1650 1651 1652 1653 1654 1655 1656

	if (r)
		goto err1;

	DSSDBG("PLL init done\n");

	return 0;
err1:
1657 1658 1659
	if (dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1660
	}
T
Tomi Valkeinen 已提交
1661
err0:
1662 1663
	dsi_disable_scp_clk(dsidev);
	dsi_enable_pll_clock(dsidev, 0);
T
Tomi Valkeinen 已提交
1664 1665 1666
	return r;
}

1667
void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
T
Tomi Valkeinen 已提交
1668
{
1669 1670 1671
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->pll_locked = 0;
1672
	dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
1673
	if (disconnect_lanes) {
1674 1675 1676
		WARN_ON(!dsi->vdds_dsi_enabled);
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1677
	}
1678

1679 1680
	dsi_disable_scp_clk(dsidev);
	dsi_enable_pll_clock(dsidev, 0);
1681

T
Tomi Valkeinen 已提交
1682 1683 1684
	DSSDBG("PLL uninit done\n");
}

1685 1686
static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
		struct seq_file *s)
T
Tomi Valkeinen 已提交
1687
{
1688 1689
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dsi_clock_info *cinfo = &dsi->current_cinfo;
1690
	enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
1691
	int dsi_module = dsi->module_id;
1692 1693

	dispc_clk_src = dss_get_dispc_clk_source();
1694
	dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
T
Tomi Valkeinen 已提交
1695

1696 1697
	if (dsi_runtime_get(dsidev))
		return;
T
Tomi Valkeinen 已提交
1698

1699
	seq_printf(s,	"- DSI%d PLL -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1700

1701
	seq_printf(s,	"dsi pll clkin\t%lu\n", cinfo->clkin);
T
Tomi Valkeinen 已提交
1702 1703 1704 1705 1706 1707

	seq_printf(s,	"Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);

	seq_printf(s,	"CLKIN4DDR\t%-16luregm %u\n",
			cinfo->clkin4ddr, cinfo->regm);

1708 1709 1710 1711
	seq_printf(s,	"DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
1712 1713
			cinfo->dsi_pll_hsdiv_dispc_clk,
			cinfo->regm_dispc,
1714
			dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1715
			"off" : "on");
T
Tomi Valkeinen 已提交
1716

1717 1718 1719 1720
	seq_printf(s,	"DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
1721 1722
			cinfo->dsi_pll_hsdiv_dsi_clk,
			cinfo->regm_dsi,
1723
			dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1724
			"off" : "on");
T
Tomi Valkeinen 已提交
1725

1726
	seq_printf(s,	"- DSI%d -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1727

1728 1729 1730
	seq_printf(s,	"dsi fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dsi_clk_src),
			dss_feat_get_clk_source_name(dsi_clk_src));
T
Tomi Valkeinen 已提交
1731

1732
	seq_printf(s,	"DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
T
Tomi Valkeinen 已提交
1733 1734 1735 1736

	seq_printf(s,	"DDR_CLK\t\t%lu\n",
			cinfo->clkin4ddr / 4);

1737
	seq_printf(s,	"TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
T
Tomi Valkeinen 已提交
1738 1739 1740

	seq_printf(s,	"LP_CLK\t\t%lu\n", cinfo->lp_clk);

1741
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1742 1743
}

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
void dsi_dump_clocks(struct seq_file *s)
{
	struct platform_device *dsidev;
	int i;

	for  (i = 0; i < MAX_NUM_DSI; i++) {
		dsidev = dsi_get_dsidev_from_id(i);
		if (dsidev)
			dsi_dump_dsidev_clocks(dsidev, s);
	}
}

1756
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1757 1758
static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
		struct seq_file *s)
1759
{
1760
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1761 1762 1763
	unsigned long flags;
	struct dsi_irq_stats stats;

1764
	spin_lock_irqsave(&dsi->irq_stats_lock, flags);
1765

1766 1767 1768
	stats = dsi->irq_stats;
	memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
	dsi->irq_stats.last_reset = jiffies;
1769

1770
	spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
1771 1772 1773 1774 1775 1776 1777 1778

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);

1779
	seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
			stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);

	seq_printf(s, "-- VC interrupts --\n");
	PIS(CS);
	PIS(ECC_CORR);
	PIS(PACKET_SENT);
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, \
			stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);

	seq_printf(s, "-- CIO interrupts --\n");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS
}

1846
static void dsi1_dump_irqs(struct seq_file *s)
T
Tomi Valkeinen 已提交
1847
{
1848 1849
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	dsi_dump_dsidev_irqs(dsidev, s);
}

static void dsi2_dump_irqs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_irqs(dsidev, s);
}
#endif

static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
		struct seq_file *s)
{
1864
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
T
Tomi Valkeinen 已提交
1865

1866 1867
	if (dsi_runtime_get(dsidev))
		return;
1868
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939

	DUMPREG(DSI_REVISION);
	DUMPREG(DSI_SYSCONFIG);
	DUMPREG(DSI_SYSSTATUS);
	DUMPREG(DSI_IRQSTATUS);
	DUMPREG(DSI_IRQENABLE);
	DUMPREG(DSI_CTRL);
	DUMPREG(DSI_COMPLEXIO_CFG1);
	DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
	DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
	DUMPREG(DSI_CLK_CTRL);
	DUMPREG(DSI_TIMING1);
	DUMPREG(DSI_TIMING2);
	DUMPREG(DSI_VM_TIMING1);
	DUMPREG(DSI_VM_TIMING2);
	DUMPREG(DSI_VM_TIMING3);
	DUMPREG(DSI_CLK_TIMING);
	DUMPREG(DSI_TX_FIFO_VC_SIZE);
	DUMPREG(DSI_RX_FIFO_VC_SIZE);
	DUMPREG(DSI_COMPLEXIO_CFG2);
	DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
	DUMPREG(DSI_VM_TIMING4);
	DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
	DUMPREG(DSI_VM_TIMING5);
	DUMPREG(DSI_VM_TIMING6);
	DUMPREG(DSI_VM_TIMING7);
	DUMPREG(DSI_STOPCLK_TIMING);

	DUMPREG(DSI_VC_CTRL(0));
	DUMPREG(DSI_VC_TE(0));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
	DUMPREG(DSI_VC_IRQSTATUS(0));
	DUMPREG(DSI_VC_IRQENABLE(0));

	DUMPREG(DSI_VC_CTRL(1));
	DUMPREG(DSI_VC_TE(1));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
	DUMPREG(DSI_VC_IRQSTATUS(1));
	DUMPREG(DSI_VC_IRQENABLE(1));

	DUMPREG(DSI_VC_CTRL(2));
	DUMPREG(DSI_VC_TE(2));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
	DUMPREG(DSI_VC_IRQSTATUS(2));
	DUMPREG(DSI_VC_IRQENABLE(2));

	DUMPREG(DSI_VC_CTRL(3));
	DUMPREG(DSI_VC_TE(3));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
	DUMPREG(DSI_VC_IRQSTATUS(3));
	DUMPREG(DSI_VC_IRQENABLE(3));

	DUMPREG(DSI_DSIPHY_CFG0);
	DUMPREG(DSI_DSIPHY_CFG1);
	DUMPREG(DSI_DSIPHY_CFG2);
	DUMPREG(DSI_DSIPHY_CFG5);

	DUMPREG(DSI_PLL_CONTROL);
	DUMPREG(DSI_PLL_STATUS);
	DUMPREG(DSI_PLL_GO);
	DUMPREG(DSI_PLL_CONFIGURATION1);
	DUMPREG(DSI_PLL_CONFIGURATION2);

1940
	dsi_disable_scp_clk(dsidev);
1941
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1942 1943 1944
#undef DUMPREG
}

1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
static void dsi1_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

	dsi_dump_dsidev_regs(dsidev, s);
}

static void dsi2_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_regs(dsidev, s);
}

1959
enum dsi_cio_power_state {
T
Tomi Valkeinen 已提交
1960 1961 1962 1963 1964
	DSI_COMPLEXIO_POWER_OFF		= 0x0,
	DSI_COMPLEXIO_POWER_ON		= 0x1,
	DSI_COMPLEXIO_POWER_ULPS	= 0x2,
};

1965 1966
static int dsi_cio_power(struct platform_device *dsidev,
		enum dsi_cio_power_state state)
T
Tomi Valkeinen 已提交
1967 1968 1969 1970
{
	int t = 0;

	/* PWR_CMD */
1971
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
T
Tomi Valkeinen 已提交
1972 1973

	/* PWR_STATUS */
1974 1975
	while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
			26, 25) != state) {
1976
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1977 1978 1979 1980
			DSSERR("failed to set complexio power state to "
					"%d\n", state);
			return -ENODEV;
		}
1981
		udelay(1);
T
Tomi Valkeinen 已提交
1982 1983 1984 1985 1986
	}

	return 0;
}

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
{
	int val;

	/* line buffer on OMAP3 is 1024 x 24bits */
	/* XXX: for some reason using full buffer size causes
	 * considerable TX slowdown with update sizes that fill the
	 * whole buffer */
	if (!dss_has_feature(FEAT_DSI_GNQ))
		return 1023 * 3;

	val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */

	switch (val) {
	case 1:
		return 512 * 3;		/* 512x24 bits */
	case 2:
		return 682 * 3;		/* 682x24 bits */
	case 3:
		return 853 * 3;		/* 853x24 bits */
	case 4:
		return 1024 * 3;	/* 1024x24 bits */
	case 5:
		return 1194 * 3;	/* 1194x24 bits */
	case 6:
		return 1365 * 3;	/* 1365x24 bits */
2013 2014
	case 7:
		return 1920 * 3;	/* 1920x24 bits */
2015 2016
	default:
		BUG();
2017
		return 0;
2018 2019 2020
	}
}

2021
static int dsi_set_lane_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2022
{
2023 2024 2025 2026 2027 2028 2029 2030 2031
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	static const u8 offsets[] = { 0, 4, 8, 12, 16 };
	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};
T
Tomi Valkeinen 已提交
2032
	u32 r;
2033
	int i;
T
Tomi Valkeinen 已提交
2034

2035
	r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053

	for (i = 0; i < dsi->num_lanes_used; ++i) {
		unsigned offset = offsets[i];
		unsigned polarity, lane_number;
		unsigned t;

		for (t = 0; t < dsi->num_lanes_supported; ++t)
			if (dsi->lanes[t].function == functions[i])
				break;

		if (t == dsi->num_lanes_supported)
			return -EINVAL;

		lane_number = t;
		polarity = dsi->lanes[t].polarity;

		r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
		r = FLD_MOD(r, polarity, offset + 3, offset + 3);
2054 2055
	}

2056 2057 2058 2059 2060 2061
	/* clear the unused lanes */
	for (; i < dsi->num_lanes_supported; ++i) {
		unsigned offset = offsets[i];

		r = FLD_MOD(r, 0, offset + 2, offset);
		r = FLD_MOD(r, 0, offset + 3, offset + 3);
2062
	}
T
Tomi Valkeinen 已提交
2063

2064
	dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
T
Tomi Valkeinen 已提交
2065

2066
	return 0;
T
Tomi Valkeinen 已提交
2067 2068
}

2069
static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
T
Tomi Valkeinen 已提交
2070
{
2071 2072
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
2073
	/* convert time in ns to ddr ticks, rounding up */
2074
	unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
T
Tomi Valkeinen 已提交
2075 2076 2077
	return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
}

2078
static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
T
Tomi Valkeinen 已提交
2079
{
2080 2081 2082
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
T
Tomi Valkeinen 已提交
2083 2084 2085
	return ddr * 1000 * 1000 / (ddr_clk / 1000);
}

2086
static void dsi_cio_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
{
	u32 r;
	u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
	u32 tlpx_half, tclk_trail, tclk_zero;
	u32 tclk_prepare;

	/* calculate timings */

	/* 1 * DDR_CLK = 2 * UI */

	/* min 40ns + 4*UI	max 85ns + 6*UI */
2098
	ths_prepare = ns2ddr(dsidev, 70) + 2;
T
Tomi Valkeinen 已提交
2099 2100

	/* min 145ns + 10*UI */
2101
	ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
T
Tomi Valkeinen 已提交
2102 2103

	/* min max(8*UI, 60ns+4*UI) */
2104
	ths_trail = ns2ddr(dsidev, 60) + 5;
T
Tomi Valkeinen 已提交
2105 2106

	/* min 100ns */
2107
	ths_exit = ns2ddr(dsidev, 145);
T
Tomi Valkeinen 已提交
2108 2109

	/* tlpx min 50n */
2110
	tlpx_half = ns2ddr(dsidev, 25);
T
Tomi Valkeinen 已提交
2111 2112

	/* min 60ns */
2113
	tclk_trail = ns2ddr(dsidev, 60) + 2;
T
Tomi Valkeinen 已提交
2114 2115

	/* min 38ns, max 95ns */
2116
	tclk_prepare = ns2ddr(dsidev, 65);
T
Tomi Valkeinen 已提交
2117 2118

	/* min tclk-prepare + tclk-zero = 300ns */
2119
	tclk_zero = ns2ddr(dsidev, 260);
T
Tomi Valkeinen 已提交
2120 2121

	DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
2122 2123
		ths_prepare, ddr2ns(dsidev, ths_prepare),
		ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
T
Tomi Valkeinen 已提交
2124
	DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
2125 2126
			ths_trail, ddr2ns(dsidev, ths_trail),
			ths_exit, ddr2ns(dsidev, ths_exit));
T
Tomi Valkeinen 已提交
2127 2128 2129

	DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
			"tclk_zero %u (%uns)\n",
2130 2131 2132
			tlpx_half, ddr2ns(dsidev, tlpx_half),
			tclk_trail, ddr2ns(dsidev, tclk_trail),
			tclk_zero, ddr2ns(dsidev, tclk_zero));
T
Tomi Valkeinen 已提交
2133
	DSSDBG("tclk_prepare %u (%uns)\n",
2134
			tclk_prepare, ddr2ns(dsidev, tclk_prepare));
T
Tomi Valkeinen 已提交
2135 2136 2137

	/* program timings */

2138
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
2139 2140 2141 2142
	r = FLD_MOD(r, ths_prepare, 31, 24);
	r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
	r = FLD_MOD(r, ths_trail, 15, 8);
	r = FLD_MOD(r, ths_exit, 7, 0);
2143
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
T
Tomi Valkeinen 已提交
2144

2145
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
2146
	r = FLD_MOD(r, tlpx_half, 20, 16);
T
Tomi Valkeinen 已提交
2147 2148
	r = FLD_MOD(r, tclk_trail, 15, 8);
	r = FLD_MOD(r, tclk_zero, 7, 0);
2149 2150 2151 2152 2153 2154 2155

	if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
		r = FLD_MOD(r, 0, 21, 21);	/* DCCEN = disable */
		r = FLD_MOD(r, 1, 22, 22);	/* CLKINP_DIVBY2EN = enable */
		r = FLD_MOD(r, 1, 23, 23);	/* CLKINP_SEL = enable */
	}

2156
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
T
Tomi Valkeinen 已提交
2157

2158
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
2159
	r = FLD_MOD(r, tclk_prepare, 7, 0);
2160
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
T
Tomi Valkeinen 已提交
2161 2162
}

2163
/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
2164
static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
2165
		unsigned mask_p, unsigned mask_n)
2166
{
2167
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2168 2169
	int i;
	u32 l;
2170
	u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
2171

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
	l = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		unsigned p = dsi->lanes[i].polarity;

		if (mask_p & (1 << i))
			l |= 1 << (i * 2 + (p ? 0 : 1));

		if (mask_n & (1 << i))
			l |= 1 << (i * 2 + (p ? 1 : 0));
	}

2184 2185 2186 2187 2188
	/*
	 * Bits in REGLPTXSCPDAT4TO0DXDY:
	 * 17: DY0 18: DX0
	 * 19: DY1 20: DX1
	 * 21: DY2 22: DX2
2189 2190
	 * 23: DY3 24: DX3
	 * 25: DY4 26: DX4
2191 2192 2193
	 */

	/* Set the lane override configuration */
2194 2195

	/* REGLPTXSCPDAT4TO0DXDY */
2196
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
2197 2198

	/* Enable lane override */
2199 2200 2201

	/* ENLPTXSCPDAT */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
2202 2203
}

2204
static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
2205 2206
{
	/* Disable lane override */
2207
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
2208
	/* Reset the lane override configuration */
2209 2210
	/* REGLPTXSCPDAT4TO0DXDY */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
2211
}
T
Tomi Valkeinen 已提交
2212

2213
static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
2214
{
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int t, i;
	bool in_use[DSI_MAX_NR_LANES];
	static const u8 offsets_old[] = { 28, 27, 26 };
	static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
	const u8 *offsets;

	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
		offsets = offsets_old;
	else
		offsets = offsets_new;
2226

2227 2228
	for (i = 0; i < dsi->num_lanes_supported; ++i)
		in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
2229 2230 2231 2232 2233 2234

	t = 100000;
	while (true) {
		u32 l;
		int ok;

2235
		l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
2236 2237

		ok = 0;
2238 2239
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (!in_use[i] || (l & (1 << offsets[i])))
2240 2241 2242
				ok++;
		}

2243
		if (ok == dsi->num_lanes_supported)
2244 2245 2246
			break;

		if (--t == 0) {
2247 2248
			for (i = 0; i < dsi->num_lanes_supported; ++i) {
				if (!in_use[i] || (l & (1 << offsets[i])))
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
					continue;

				DSSERR("CIO TXCLKESC%d domain not coming " \
						"out of reset\n", i);
			}
			return -EIO;
		}
	}

	return 0;
}

2261
/* return bitmask of enabled lanes, lane0 being the lsb */
2262
static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
2263
{
2264 2265 2266
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	unsigned mask = 0;
	int i;
2267

2268 2269 2270 2271
	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function != DSI_LANE_UNUSED)
			mask |= 1 << i;
	}
2272

2273
	return mask;
2274 2275
}

2276
static int dsi_cio_init(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2277
{
2278
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2279
	int r;
2280
	u32 l;
T
Tomi Valkeinen 已提交
2281

2282
	DSSDBG("DSI CIO init starts");
T
Tomi Valkeinen 已提交
2283

2284
	r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
2285 2286
	if (r)
		return r;
2287

2288
	dsi_enable_scp_clk(dsidev);
2289

T
Tomi Valkeinen 已提交
2290 2291 2292
	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
2293
	dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
2294

2295
	if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
2296 2297 2298
		DSSERR("CIO SCP Clock domain not coming out of reset.\n");
		r = -EIO;
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2299 2300
	}

2301
	r = dsi_set_lane_config(dsidev);
2302 2303
	if (r)
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2304

2305
	/* set TX STOP MODE timer to maximum for this operation */
2306
	l = dsi_read_reg(dsidev, DSI_TIMING1);
2307 2308 2309 2310
	l = FLD_MOD(l, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
	l = FLD_MOD(l, 1, 14, 14);	/* STOP_STATE_X16_IO */
	l = FLD_MOD(l, 1, 13, 13);	/* STOP_STATE_X4_IO */
	l = FLD_MOD(l, 0x1fff, 12, 0);	/* STOP_STATE_COUNTER_IO */
2311
	dsi_write_reg(dsidev, DSI_TIMING1, l);
2312

2313
	if (dsi->ulps_enabled) {
2314 2315
		unsigned mask_p;
		int i;
2316

2317 2318
		DSSDBG("manual ulps exit\n");

2319 2320 2321 2322 2323
		/* ULPS is exited by Mark-1 state for 1ms, followed by
		 * stop state. DSS HW cannot do this via the normal
		 * ULPS exit sequence, as after reset the DSS HW thinks
		 * that we are not in ULPS mode, and refuses to send the
		 * sequence. So we need to send the ULPS exit sequence
2324 2325
		 * manually by setting positive lines high and negative lines
		 * low for 1ms.
2326 2327
		 */

2328
		mask_p = 0;
2329

2330 2331 2332 2333 2334
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (dsi->lanes[i].function == DSI_LANE_UNUSED)
				continue;
			mask_p |= 1 << i;
		}
2335

2336
		dsi_cio_enable_lane_override(dsidev, mask_p, 0);
2337
	}
T
Tomi Valkeinen 已提交
2338

2339
	r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
T
Tomi Valkeinen 已提交
2340
	if (r)
2341 2342
		goto err_cio_pwr;

2343
	if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2344 2345 2346 2347 2348
		DSSERR("CIO PWR clock domain not coming out of reset.\n");
		r = -ENODEV;
		goto err_cio_pwr_dom;
	}

2349 2350 2351
	dsi_if_enable(dsidev, true);
	dsi_if_enable(dsidev, false);
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
T
Tomi Valkeinen 已提交
2352

2353
	r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
2354 2355 2356
	if (r)
		goto err_tx_clk_esc_rst;

2357
	if (dsi->ulps_enabled) {
2358 2359 2360 2361 2362 2363 2364
		/* Keep Mark-1 state for 1ms (as per DSI spec) */
		ktime_t wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);

		/* Disable the override. The lanes should be set to Mark-11
		 * state by the HW */
2365
		dsi_cio_disable_lane_override(dsidev);
2366 2367 2368
	}

	/* FORCE_TX_STOP_MODE_IO */
2369
	REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
2370

2371
	dsi_cio_timings(dsidev);
T
Tomi Valkeinen 已提交
2372

2373
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
2374 2375
		/* DDR_CLK_ALWAYS_ON */
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2376
			dsi->vm_timings.ddr_clk_always_on, 13, 13);
2377 2378
	}

2379
	dsi->ulps_enabled = false;
T
Tomi Valkeinen 已提交
2380 2381

	DSSDBG("CIO init done\n");
2382 2383 2384

	return 0;

2385
err_tx_clk_esc_rst:
2386
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
2387
err_cio_pwr_dom:
2388
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2389
err_cio_pwr:
2390
	if (dsi->ulps_enabled)
2391
		dsi_cio_disable_lane_override(dsidev);
2392
err_scp_clk_dom:
2393
	dsi_disable_scp_clk(dsidev);
2394
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2395 2396 2397
	return r;
}

2398
static void dsi_cio_uninit(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2399
{
2400
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2401

2402 2403 2404
	/* DDR_CLK_ALWAYS_ON */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);

2405 2406
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
	dsi_disable_scp_clk(dsidev);
2407
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2408 2409
}

2410 2411
static void dsi_config_tx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2412 2413
		enum fifo_size size3, enum fifo_size size4)
{
2414
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2415 2416 2417 2418
	u32 r = 0;
	int add = 0;
	int i;

2419 2420 2421 2422
	dsi->vc[0].fifo_size = size1;
	dsi->vc[1].fifo_size = size2;
	dsi->vc[2].fifo_size = size3;
	dsi->vc[3].fifo_size = size4;
T
Tomi Valkeinen 已提交
2423 2424 2425

	for (i = 0; i < 4; i++) {
		u8 v;
2426
		int size = dsi->vc[i].fifo_size;
T
Tomi Valkeinen 已提交
2427 2428 2429 2430

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2431
			return;
T
Tomi Valkeinen 已提交
2432 2433 2434 2435 2436 2437 2438 2439
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2440
	dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2441 2442
}

2443 2444
static void dsi_config_rx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2445 2446
		enum fifo_size size3, enum fifo_size size4)
{
2447
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2448 2449 2450 2451
	u32 r = 0;
	int add = 0;
	int i;

2452 2453 2454 2455
	dsi->vc[0].fifo_size = size1;
	dsi->vc[1].fifo_size = size2;
	dsi->vc[2].fifo_size = size3;
	dsi->vc[3].fifo_size = size4;
T
Tomi Valkeinen 已提交
2456 2457 2458

	for (i = 0; i < 4; i++) {
		u8 v;
2459
		int size = dsi->vc[i].fifo_size;
T
Tomi Valkeinen 已提交
2460 2461 2462 2463

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2464
			return;
T
Tomi Valkeinen 已提交
2465 2466 2467 2468 2469 2470 2471 2472
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2473
	dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2474 2475
}

2476
static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2477 2478 2479
{
	u32 r;

2480
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
2481
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
2482
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
2483

2484
	if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2485 2486 2487 2488 2489 2490 2491
		DSSERR("TX_STOP bit not going down\n");
		return -EIO;
	}

	return 0;
}

2492
static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
2493
{
2494
	return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
2495 2496 2497 2498
}

static void dsi_packet_sent_handler_vp(void *data, u32 mask)
{
2499 2500 2501
	struct dsi_packet_sent_handler_data *vp_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
2502 2503
	const int channel = dsi->update_channel;
	u8 bit = dsi->te_enabled ? 30 : 31;
2504

2505 2506
	if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
		complete(vp_data->completion);
2507 2508
}

2509
static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
2510
{
2511
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2512 2513
	DECLARE_COMPLETION_ONSTACK(completion);
	struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
2514 2515 2516
	int r = 0;
	u8 bit;

2517
	bit = dsi->te_enabled ? 30 : 31;
2518

2519
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2520
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2521 2522 2523 2524
	if (r)
		goto err0;

	/* Wait for completion only if TE_EN/TE_START is still set */
2525
	if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
2526 2527 2528 2529 2530 2531 2532 2533
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous frame transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2534
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2535
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2536 2537 2538

	return 0;
err1:
2539
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2540
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2541 2542 2543 2544 2545 2546
err0:
	return r;
}

static void dsi_packet_sent_handler_l4(void *data, u32 mask)
{
2547 2548 2549
	struct dsi_packet_sent_handler_data *l4_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
2550
	const int channel = dsi->update_channel;
2551

2552 2553
	if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
		complete(l4_data->completion);
2554 2555
}

2556
static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
2557 2558
{
	DECLARE_COMPLETION_ONSTACK(completion);
2559 2560
	struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
	int r = 0;
2561

2562
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2563
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2564 2565 2566 2567
	if (r)
		goto err0;

	/* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2568
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
2569 2570 2571 2572 2573 2574 2575 2576
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous l4 transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2577
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2578
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2579 2580 2581

	return 0;
err1:
2582
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2583
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2584 2585 2586 2587
err0:
	return r;
}

2588
static int dsi_sync_vc(struct platform_device *dsidev, int channel)
2589
{
2590 2591
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2592
	WARN_ON(!dsi_bus_is_locked(dsidev));
2593 2594 2595

	WARN_ON(in_interrupt());

2596
	if (!dsi_vc_is_enabled(dsidev, channel))
2597 2598
		return 0;

2599 2600
	switch (dsi->vc[channel].source) {
	case DSI_VC_SOURCE_VP:
2601
		return dsi_sync_vc_vp(dsidev, channel);
2602
	case DSI_VC_SOURCE_L4:
2603
		return dsi_sync_vc_l4(dsidev, channel);
2604 2605
	default:
		BUG();
2606
		return -EINVAL;
2607 2608 2609
	}
}

2610 2611
static int dsi_vc_enable(struct platform_device *dsidev, int channel,
		bool enable)
T
Tomi Valkeinen 已提交
2612
{
2613 2614
	DSSDBG("dsi_vc_enable channel %d, enable %d\n",
			channel, enable);
T
Tomi Valkeinen 已提交
2615 2616 2617

	enable = enable ? 1 : 0;

2618
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
T
Tomi Valkeinen 已提交
2619

2620 2621
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
		0, enable) != enable) {
T
Tomi Valkeinen 已提交
2622 2623 2624 2625 2626 2627 2628
			DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

2629
static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2630
{
2631
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2632 2633
	u32 r;

2634
	DSSDBG("Initial config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2635

2636
	r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
T
Tomi Valkeinen 已提交
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648

	if (FLD_GET(r, 15, 15)) /* VC_BUSY */
		DSSERR("VC(%d) busy when trying to configure it!\n",
				channel);

	r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
	r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN  */
	r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
	r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
	r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
	r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
	r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2649 2650
	if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
		r = FLD_MOD(r, 3, 11, 10);	/* OCP_WIDTH = 32 bit */
T
Tomi Valkeinen 已提交
2651 2652 2653 2654

	r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
	r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */

2655
	dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
2656 2657

	dsi->vc[channel].source = DSI_VC_SOURCE_L4;
T
Tomi Valkeinen 已提交
2658 2659
}

2660 2661
static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
		enum dsi_vc_source source)
T
Tomi Valkeinen 已提交
2662
{
2663 2664
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2665
	if (dsi->vc[channel].source == source)
2666
		return 0;
T
Tomi Valkeinen 已提交
2667

2668
	DSSDBG("Source config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2669

2670
	dsi_sync_vc(dsidev, channel);
2671

2672
	dsi_vc_enable(dsidev, channel, 0);
T
Tomi Valkeinen 已提交
2673

2674
	/* VC_BUSY */
2675
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2676
		DSSERR("vc(%d) busy when trying to config for VP\n", channel);
2677 2678
		return -EIO;
	}
T
Tomi Valkeinen 已提交
2679

2680 2681
	/* SOURCE, 0 = L4, 1 = video port */
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
T
Tomi Valkeinen 已提交
2682

2683
	/* DCS_CMD_ENABLE */
2684 2685 2686 2687
	if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		bool enable = source == DSI_VC_SOURCE_VP;
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
	}
2688

2689
	dsi_vc_enable(dsidev, channel, 1);
T
Tomi Valkeinen 已提交
2690

2691
	dsi->vc[channel].source = source;
2692 2693

	return 0;
T
Tomi Valkeinen 已提交
2694 2695
}

2696 2697
void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
		bool enable)
T
Tomi Valkeinen 已提交
2698
{
2699
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2700
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2701

T
Tomi Valkeinen 已提交
2702 2703
	DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);

2704
	WARN_ON(!dsi_bus_is_locked(dsidev));
2705

2706 2707
	dsi_vc_enable(dsidev, channel, 0);
	dsi_if_enable(dsidev, 0);
T
Tomi Valkeinen 已提交
2708

2709
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
T
Tomi Valkeinen 已提交
2710

2711 2712
	dsi_vc_enable(dsidev, channel, 1);
	dsi_if_enable(dsidev, 1);
T
Tomi Valkeinen 已提交
2713

2714
	dsi_force_tx_stop_mode_io(dsidev);
2715 2716

	/* start the DDR clock by sending a NULL packet */
2717
	if (dsi->vm_timings.ddr_clk_always_on && enable)
2718
		dsi_vc_send_null(dssdev, channel);
T
Tomi Valkeinen 已提交
2719
}
2720
EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
T
Tomi Valkeinen 已提交
2721

2722
static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2723
{
2724
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2725
		u32 val;
2726
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
T
Tomi Valkeinen 已提交
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
		DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
				(val >> 0) & 0xff,
				(val >> 8) & 0xff,
				(val >> 16) & 0xff,
				(val >> 24) & 0xff);
	}
}

static void dsi_show_rx_ack_with_err(u16 err)
{
	DSSERR("\tACK with ERROR (%#x):\n", err);
	if (err & (1 << 0))
		DSSERR("\t\tSoT Error\n");
	if (err & (1 << 1))
		DSSERR("\t\tSoT Sync Error\n");
	if (err & (1 << 2))
		DSSERR("\t\tEoT Sync Error\n");
	if (err & (1 << 3))
		DSSERR("\t\tEscape Mode Entry Command Error\n");
	if (err & (1 << 4))
		DSSERR("\t\tLP Transmit Sync Error\n");
	if (err & (1 << 5))
		DSSERR("\t\tHS Receive Timeout Error\n");
	if (err & (1 << 6))
		DSSERR("\t\tFalse Control Error\n");
	if (err & (1 << 7))
		DSSERR("\t\t(reserved7)\n");
	if (err & (1 << 8))
		DSSERR("\t\tECC Error, single-bit (corrected)\n");
	if (err & (1 << 9))
		DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
	if (err & (1 << 10))
		DSSERR("\t\tChecksum Error\n");
	if (err & (1 << 11))
		DSSERR("\t\tData type not recognized\n");
	if (err & (1 << 12))
		DSSERR("\t\tInvalid VC ID\n");
	if (err & (1 << 13))
		DSSERR("\t\tInvalid Transmission Length\n");
	if (err & (1 << 14))
		DSSERR("\t\t(reserved14)\n");
	if (err & (1 << 15))
		DSSERR("\t\tDSI Protocol Violation\n");
}

2772 2773
static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
		int channel)
T
Tomi Valkeinen 已提交
2774 2775
{
	/* RX_FIFO_NOT_EMPTY */
2776
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2777 2778
		u32 val;
		u8 dt;
2779
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
2780
		DSSERR("\trawval %#08x\n", val);
T
Tomi Valkeinen 已提交
2781
		dt = FLD_GET(val, 5, 0);
2782
		if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2783 2784
			u16 err = FLD_GET(val, 23, 8);
			dsi_show_rx_ack_with_err(err);
2785
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
2786
			DSSERR("\tDCS short response, 1 byte: %#x\n",
T
Tomi Valkeinen 已提交
2787
					FLD_GET(val, 23, 8));
2788
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
2789
			DSSERR("\tDCS short response, 2 byte: %#x\n",
T
Tomi Valkeinen 已提交
2790
					FLD_GET(val, 23, 8));
2791
		} else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
2792
			DSSERR("\tDCS long response, len %d\n",
T
Tomi Valkeinen 已提交
2793
					FLD_GET(val, 23, 8));
2794
			dsi_vc_flush_long_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2795 2796 2797 2798 2799 2800 2801
		} else {
			DSSERR("\tunknown datatype 0x%02x\n", dt);
		}
	}
	return 0;
}

2802
static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2803
{
2804 2805 2806
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->debug_write || dsi->debug_read)
T
Tomi Valkeinen 已提交
2807 2808
		DSSDBG("dsi_vc_send_bta %d\n", channel);

2809
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2810

2811 2812
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2813
		DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2814
		dsi_vc_flush_receive_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2815 2816
	}

2817
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
T
Tomi Valkeinen 已提交
2818

2819 2820 2821
	/* flush posted write */
	dsi_read_reg(dsidev, DSI_VC_CTRL(channel));

T
Tomi Valkeinen 已提交
2822 2823 2824
	return 0;
}

2825
int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2826
{
2827
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2828
	DECLARE_COMPLETION_ONSTACK(completion);
T
Tomi Valkeinen 已提交
2829 2830 2831
	int r = 0;
	u32 err;

2832
	r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
2833 2834 2835
			&completion, DSI_VC_IRQ_BTA);
	if (r)
		goto err0;
T
Tomi Valkeinen 已提交
2836

2837
	r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
2838
			DSI_IRQ_ERROR_MASK);
T
Tomi Valkeinen 已提交
2839
	if (r)
2840
		goto err1;
T
Tomi Valkeinen 已提交
2841

2842
	r = dsi_vc_send_bta(dsidev, channel);
2843 2844 2845
	if (r)
		goto err2;

2846
	if (wait_for_completion_timeout(&completion,
T
Tomi Valkeinen 已提交
2847 2848 2849
				msecs_to_jiffies(500)) == 0) {
		DSSERR("Failed to receive BTA\n");
		r = -EIO;
2850
		goto err2;
T
Tomi Valkeinen 已提交
2851 2852
	}

2853
	err = dsi_get_errors(dsidev);
T
Tomi Valkeinen 已提交
2854 2855 2856
	if (err) {
		DSSERR("Error while sending BTA: %x\n", err);
		r = -EIO;
2857
		goto err2;
T
Tomi Valkeinen 已提交
2858
	}
2859
err2:
2860
	dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
2861
			DSI_IRQ_ERROR_MASK);
2862
err1:
2863
	dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
2864 2865
			&completion, DSI_VC_IRQ_BTA);
err0:
T
Tomi Valkeinen 已提交
2866 2867 2868 2869
	return r;
}
EXPORT_SYMBOL(dsi_vc_send_bta_sync);

2870 2871
static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
		int channel, u8 data_type, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2872
{
2873
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2874 2875 2876
	u32 val;
	u8 data_id;

2877
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2878

2879
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2880 2881 2882 2883

	val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
		FLD_VAL(ecc, 31, 24);

2884
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
T
Tomi Valkeinen 已提交
2885 2886
}

2887 2888
static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
		int channel, u8 b1, u8 b2, u8 b3, u8 b4)
T
Tomi Valkeinen 已提交
2889 2890 2891 2892 2893 2894 2895 2896
{
	u32 val;

	val = b4 << 24 | b3 << 16 | b2 << 8  | b1 << 0;

/*	DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
			b1, b2, b3, b4, val); */

2897
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
T
Tomi Valkeinen 已提交
2898 2899
}

2900 2901
static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
		u8 data_type, u8 *data, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2902 2903
{
	/*u32 val; */
2904
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2905 2906 2907 2908 2909
	int i;
	u8 *p;
	int r = 0;
	u8 b1, b2, b3, b4;

2910
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2911 2912 2913
		DSSDBG("dsi_vc_send_long, %d bytes\n", len);

	/* len + header */
2914
	if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
T
Tomi Valkeinen 已提交
2915 2916 2917 2918
		DSSERR("unable to send long packet: packet too long.\n");
		return -EINVAL;
	}

2919
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2920

2921
	dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
T
Tomi Valkeinen 已提交
2922 2923 2924

	p = data;
	for (i = 0; i < len >> 2; i++) {
2925
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2926 2927 2928 2929 2930 2931 2932
			DSSDBG("\tsending full packet %d\n", i);

		b1 = *p++;
		b2 = *p++;
		b3 = *p++;
		b4 = *p++;

2933
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
T
Tomi Valkeinen 已提交
2934 2935 2936 2937 2938 2939
	}

	i = len % 4;
	if (i) {
		b1 = 0; b2 = 0; b3 = 0;

2940
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
			DSSDBG("\tsending remainder bytes %d\n", i);

		switch (i) {
		case 3:
			b1 = *p++;
			b2 = *p++;
			b3 = *p++;
			break;
		case 2:
			b1 = *p++;
			b2 = *p++;
			break;
		case 1:
			b1 = *p++;
			break;
		}

2958
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
T
Tomi Valkeinen 已提交
2959 2960 2961 2962 2963
	}

	return r;
}

2964 2965
static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
		u8 data_type, u16 data, u8 ecc)
T
Tomi Valkeinen 已提交
2966
{
2967
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2968 2969 2970
	u32 r;
	u8 data_id;

2971
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2972

2973
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2974 2975 2976 2977
		DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
				channel,
				data_type, data & 0xff, (data >> 8) & 0xff);

2978
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2979

2980
	if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
T
Tomi Valkeinen 已提交
2981 2982 2983 2984
		DSSERR("ERROR FIFO FULL, aborting transfer\n");
		return -EINVAL;
	}

2985
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2986 2987 2988

	r = (data_id << 0) | (data << 8) | (ecc << 24);

2989
	dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
T
Tomi Valkeinen 已提交
2990 2991 2992 2993

	return 0;
}

2994
int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2995
{
2996 2997
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

2998 2999
	return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
		0, 0);
T
Tomi Valkeinen 已提交
3000 3001 3002
}
EXPORT_SYMBOL(dsi_vc_send_null);

3003
static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
3004
		int channel, u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
3005 3006 3007
{
	int r;

3008 3009
	if (len == 0) {
		BUG_ON(type == DSS_DSI_CONTENT_DCS);
3010
		r = dsi_vc_send_short(dsidev, channel,
3011 3012 3013 3014 3015
				MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
	} else if (len == 1) {
		r = dsi_vc_send_short(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
3016
				MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
T
Tomi Valkeinen 已提交
3017
	} else if (len == 2) {
3018
		r = dsi_vc_send_short(dsidev, channel,
3019 3020
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
3021
				MIPI_DSI_DCS_SHORT_WRITE_PARAM,
T
Tomi Valkeinen 已提交
3022 3023
				data[0] | (data[1] << 8), 0);
	} else {
3024 3025 3026 3027
		r = dsi_vc_send_long(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_LONG_WRITE :
				MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
T
Tomi Valkeinen 已提交
3028 3029 3030 3031
	}

	return r;
}
3032 3033 3034 3035

int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len)
{
3036 3037 3038
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
3039 3040
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
3041 3042
EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);

3043 3044 3045
int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len)
{
3046 3047 3048
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
3049 3050 3051 3052 3053 3054
			DSS_DSI_CONTENT_GENERIC);
}
EXPORT_SYMBOL(dsi_vc_generic_write_nosync);

static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
3055
{
3056
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
T
Tomi Valkeinen 已提交
3057 3058
	int r;

3059
	r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
T
Tomi Valkeinen 已提交
3060
	if (r)
3061
		goto err;
T
Tomi Valkeinen 已提交
3062

3063
	r = dsi_vc_send_bta_sync(dssdev, channel);
3064 3065
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
3066

3067 3068
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
3069
		DSSERR("rx fifo not empty after write, dumping data:\n");
3070
		dsi_vc_flush_receive_data(dsidev, channel);
3071 3072 3073 3074
		r = -EIO;
		goto err;
	}

3075 3076
	return 0;
err:
3077
	DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
3078
			channel, data[0], len);
T
Tomi Valkeinen 已提交
3079 3080
	return r;
}
3081 3082 3083 3084 3085 3086 3087

int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
3088 3089
EXPORT_SYMBOL(dsi_vc_dcs_write);

3090 3091 3092 3093 3094 3095 3096 3097
int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_GENERIC);
}
EXPORT_SYMBOL(dsi_vc_generic_write);

3098
int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
3099
{
3100
	return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
3101 3102 3103
}
EXPORT_SYMBOL(dsi_vc_dcs_write_0);

3104 3105 3106 3107 3108 3109
int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
{
	return dsi_vc_generic_write(dssdev, channel, NULL, 0);
}
EXPORT_SYMBOL(dsi_vc_generic_write_0);

3110 3111
int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
		u8 param)
3112 3113 3114 3115
{
	u8 buf[2];
	buf[0] = dcs_cmd;
	buf[1] = param;
3116
	return dsi_vc_dcs_write(dssdev, channel, buf, 2);
3117 3118 3119
}
EXPORT_SYMBOL(dsi_vc_dcs_write_1);

3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136
int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
		u8 param)
{
	return dsi_vc_generic_write(dssdev, channel, &param, 1);
}
EXPORT_SYMBOL(dsi_vc_generic_write_1);

int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
		u8 param1, u8 param2)
{
	u8 buf[2];
	buf[0] = param1;
	buf[1] = param2;
	return dsi_vc_generic_write(dssdev, channel, buf, 2);
}
EXPORT_SYMBOL(dsi_vc_generic_write_2);

3137
static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
3138
		int channel, u8 dcs_cmd)
T
Tomi Valkeinen 已提交
3139
{
3140
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3141 3142
	int r;

3143
	if (dsi->debug_read)
3144 3145
		DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
			channel, dcs_cmd);
T
Tomi Valkeinen 已提交
3146

3147
	r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3148 3149 3150 3151 3152
	if (r) {
		DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
			" failed\n", channel, dcs_cmd);
		return r;
	}
T
Tomi Valkeinen 已提交
3153

3154 3155 3156
	return 0;
}

3157
static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
		int channel, u8 *reqdata, int reqlen)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u16 data;
	u8 data_type;
	int r;

	if (dsi->debug_read)
		DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
			channel, reqlen);

	if (reqlen == 0) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
		data = 0;
	} else if (reqlen == 1) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
		data = reqdata[0];
	} else if (reqlen == 2) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
		data = reqdata[0] | (reqdata[1] << 8);
	} else {
		BUG();
3180
		return -EINVAL;
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
	}

	r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
	if (r) {
		DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
			" failed\n", channel, reqlen);
		return r;
	}

	return 0;
}

static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
		u8 *buf, int buflen, enum dss_dsi_content_type type)
3195 3196 3197 3198 3199
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u32 val;
	u8 dt;
	int r;
T
Tomi Valkeinen 已提交
3200 3201

	/* RX_FIFO_NOT_EMPTY */
3202
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
T
Tomi Valkeinen 已提交
3203
		DSSERR("RX fifo empty when trying to read.\n");
3204 3205
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3206 3207
	}

3208
	val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
3209
	if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3210 3211
		DSSDBG("\theader: %08x\n", val);
	dt = FLD_GET(val, 5, 0);
3212
	if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
3213 3214
		u16 err = FLD_GET(val, 23, 8);
		dsi_show_rx_ack_with_err(err);
3215 3216
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3217

3218 3219 3220
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
T
Tomi Valkeinen 已提交
3221
		u8 data = FLD_GET(val, 15, 8);
3222
		if (dsi->debug_read)
3223 3224 3225
			DSSDBG("\t%s short response, 1 byte: %02x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3226

3227 3228 3229 3230
		if (buflen < 1) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3231 3232 3233 3234

		buf[0] = data;

		return 1;
3235 3236 3237
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
T
Tomi Valkeinen 已提交
3238
		u16 data = FLD_GET(val, 23, 8);
3239
		if (dsi->debug_read)
3240 3241 3242
			DSSDBG("\t%s short response, 2 byte: %04x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3243

3244 3245 3246 3247
		if (buflen < 2) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3248 3249 3250 3251 3252

		buf[0] = data & 0xff;
		buf[1] = (data >> 8) & 0xff;

		return 2;
3253 3254 3255
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
			MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
T
Tomi Valkeinen 已提交
3256 3257
		int w;
		int len = FLD_GET(val, 23, 8);
3258
		if (dsi->debug_read)
3259 3260 3261
			DSSDBG("\t%s long response, len %d\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", len);
T
Tomi Valkeinen 已提交
3262

3263 3264 3265 3266
		if (len > buflen) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3267 3268 3269 3270

		/* two byte checksum ends the packet, not included in len */
		for (w = 0; w < len + 2;) {
			int b;
3271 3272
			val = dsi_read_reg(dsidev,
				DSI_VC_SHORT_PACKET_HEADER(channel));
3273
			if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290
				DSSDBG("\t\t%02x %02x %02x %02x\n",
						(val >> 0) & 0xff,
						(val >> 8) & 0xff,
						(val >> 16) & 0xff,
						(val >> 24) & 0xff);

			for (b = 0; b < 4; ++b) {
				if (w < len)
					buf[w] = (val >> (b * 8)) & 0xff;
				/* we discard the 2 byte checksum */
				++w;
			}
		}

		return len;
	} else {
		DSSERR("\tunknown datatype 0x%02x\n", dt);
3291 3292
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3293
	}
3294 3295

err:
3296 3297
	DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
		type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
3298

3299
	return r;
3300 3301 3302 3303 3304 3305 3306 3307
}

int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
		u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3308
	r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
3309 3310
	if (r)
		goto err;
3311

3312 3313 3314 3315
	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		goto err;

3316 3317
	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_DCS);
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329
	if (r < 0)
		goto err;

	if (r != buflen) {
		r = -EIO;
		goto err;
	}

	return 0;
err:
	DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
	return r;
T
Tomi Valkeinen 已提交
3330 3331 3332
}
EXPORT_SYMBOL(dsi_vc_dcs_read);

3333 3334 3335 3336 3337 3338
static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
		u8 *reqdata, int reqlen, u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3339
	r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
	if (r)
		return r;

	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		return r;

	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_GENERIC);
	if (r < 0)
		return r;

	if (r != buflen) {
		r = -EIO;
		return r;
	}

	return 0;
}

int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
		int buflen)
{
	int r;

	r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
	if (r) {
		DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
		return r;
	}

	return 0;
}
EXPORT_SYMBOL(dsi_vc_generic_read_0);

int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
		u8 *buf, int buflen)
{
	int r;

	r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
	if (r) {
		DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
		return r;
	}

	return 0;
}
EXPORT_SYMBOL(dsi_vc_generic_read_1);

int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
		u8 param1, u8 param2, u8 *buf, int buflen)
{
	int r;
	u8 reqdata[2];

	reqdata[0] = param1;
	reqdata[1] = param2;

	r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
	if (r) {
		DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
		return r;
	}

	return 0;
}
EXPORT_SYMBOL(dsi_vc_generic_read_2);

3409 3410
int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
		u16 len)
T
Tomi Valkeinen 已提交
3411
{
3412 3413
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

3414 3415
	return dsi_vc_send_short(dsidev, channel,
			MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
T
Tomi Valkeinen 已提交
3416 3417 3418
}
EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);

3419
static int dsi_enter_ulps(struct platform_device *dsidev)
3420
{
3421
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3422
	DECLARE_COMPLETION_ONSTACK(completion);
3423 3424
	int r, i;
	unsigned mask;
3425

3426
	DSSDBG("Entering ULPS");
3427

3428
	WARN_ON(!dsi_bus_is_locked(dsidev));
3429

3430
	WARN_ON(dsi->ulps_enabled);
3431

3432
	if (dsi->ulps_enabled)
3433 3434
		return 0;

3435
	/* DDR_CLK_ALWAYS_ON */
3436
	if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
3437 3438 3439
		dsi_if_enable(dsidev, 0);
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
		dsi_if_enable(dsidev, 1);
3440 3441
	}

3442 3443 3444 3445
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);
3446

3447
	dsi_force_tx_stop_mode_io(dsidev);
3448

3449 3450 3451 3452
	dsi_vc_enable(dsidev, 0, false);
	dsi_vc_enable(dsidev, 1, false);
	dsi_vc_enable(dsidev, 2, false);
	dsi_vc_enable(dsidev, 3, false);
3453

3454
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) {	/* HS_BUSY */
3455 3456 3457 3458
		DSSERR("HS busy when enabling ULPS\n");
		return -EIO;
	}

3459
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) {	/* LP_BUSY */
3460 3461 3462 3463
		DSSERR("LP busy when enabling ULPS\n");
		return -EIO;
	}

3464
	r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
3465 3466 3467 3468
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	if (r)
		return r;

3469 3470 3471 3472 3473 3474 3475
	mask = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function == DSI_LANE_UNUSED)
			continue;
		mask |= 1 << i;
	}
3476 3477
	/* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
	/* LANEx_ULPS_SIG2 */
3478
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
3479

3480 3481
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3482 3483 3484 3485 3486 3487 3488 3489

	if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(1000)) == 0) {
		DSSERR("ULPS enable timeout\n");
		r = -EIO;
		goto err;
	}

3490
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3491 3492
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);

3493
	/* Reset LANEx_ULPS_SIG2 */
3494
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
3495

3496 3497
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3498

3499
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
3500

3501
	dsi_if_enable(dsidev, false);
3502

3503
	dsi->ulps_enabled = true;
3504 3505 3506 3507

	return 0;

err:
3508
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3509 3510 3511 3512
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	return r;
}

3513 3514
static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3515 3516
{
	unsigned long fck;
3517 3518
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3519

3520
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3521

3522
	/* ticks in DSI_FCK */
3523
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3524

3525
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3526
	r = FLD_MOD(r, 1, 15, 15);	/* LP_RX_TO */
3527 3528
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* LP_RX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* LP_RX_TO_X4 */
T
Tomi Valkeinen 已提交
3529
	r = FLD_MOD(r, ticks, 12, 0);	/* LP_RX_COUNTER */
3530
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3531

3532 3533 3534 3535 3536 3537
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3538 3539
}

3540 3541
static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
		bool x8, bool x16)
T
Tomi Valkeinen 已提交
3542 3543
{
	unsigned long fck;
3544 3545 3546 3547
	unsigned long total_ticks;
	u32 r;

	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3548 3549

	/* ticks in DSI_FCK */
3550
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3551

3552
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3553
	r = FLD_MOD(r, 1, 31, 31);	/* TA_TO */
3554 3555
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* TA_TO_X16 */
	r = FLD_MOD(r, x8 ? 1 : 0, 29, 29);	/* TA_TO_X8 */
T
Tomi Valkeinen 已提交
3556
	r = FLD_MOD(r, ticks, 28, 16);	/* TA_TO_COUNTER */
3557
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3558

3559 3560 3561 3562 3563 3564
	total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);

	DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x8 ? " x8" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3565 3566
}

3567 3568
static void dsi_set_stop_state_counter(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3569 3570
{
	unsigned long fck;
3571 3572
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3573

3574
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3575

3576
	/* ticks in DSI_FCK */
3577
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3578

3579
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3580
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
3581 3582
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* STOP_STATE_X16_IO */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* STOP_STATE_X4_IO */
T
Tomi Valkeinen 已提交
3583
	r = FLD_MOD(r, ticks, 12, 0);	/* STOP_STATE_COUNTER_IO */
3584
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3585

3586 3587 3588 3589 3590 3591
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3592 3593
}

3594 3595
static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3596 3597
{
	unsigned long fck;
3598 3599
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3600

3601
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3602

3603
	/* ticks in TxByteClkHS */
3604
	fck = dsi_get_txbyteclkhs(dsidev);
T
Tomi Valkeinen 已提交
3605

3606
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3607
	r = FLD_MOD(r, 1, 31, 31);	/* HS_TX_TO */
3608 3609
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* HS_TX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 29, 29);	/* HS_TX_TO_X8 (4 really) */
T
Tomi Valkeinen 已提交
3610
	r = FLD_MOD(r, ticks, 28, 16);	/* HS_TX_TO_COUNTER */
3611
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3612

3613 3614 3615 3616 3617 3618
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3619
}
3620

3621
static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
3622
{
3623
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3624 3625
	int num_line_buffers;

3626
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3627
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3628
		struct omap_video_timings *timings = &dsi->timings;
3629 3630 3631 3632
		/*
		 * Don't use line buffers if width is greater than the video
		 * port's line buffer size
		 */
3633
		if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645
			num_line_buffers = 0;
		else
			num_line_buffers = 2;
	} else {
		/* Use maximum number of line buffers in command mode */
		num_line_buffers = 2;
	}

	/* LINE_BUFFER */
	REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
}

3646
static void dsi_config_vp_sync_events(struct platform_device *dsidev)
3647
{
3648
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3649
	bool sync_end;
3650 3651
	u32 r;

3652 3653 3654 3655 3656
	if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
		sync_end = true;
	else
		sync_end = false;

3657
	r = dsi_read_reg(dsidev, DSI_CTRL);
3658 3659 3660
	r = FLD_MOD(r, 1, 9, 9);		/* VP_DE_POL */
	r = FLD_MOD(r, 1, 10, 10);		/* VP_HSYNC_POL */
	r = FLD_MOD(r, 1, 11, 11);		/* VP_VSYNC_POL */
3661
	r = FLD_MOD(r, 1, 15, 15);		/* VP_VSYNC_START */
3662
	r = FLD_MOD(r, sync_end, 16, 16);	/* VP_VSYNC_END */
3663
	r = FLD_MOD(r, 1, 17, 17);		/* VP_HSYNC_START */
3664
	r = FLD_MOD(r, sync_end, 18, 18);	/* VP_HSYNC_END */
3665 3666 3667
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3668
static void dsi_config_blanking_modes(struct platform_device *dsidev)
3669
{
3670 3671 3672 3673 3674
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode = dsi->vm_timings.blanking_mode;
	int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
	int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
	int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688
	u32 r;

	/*
	 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
	 * 1 = Long blanking packets are sent in corresponding blanking periods
	 */
	r = dsi_read_reg(dsidev, DSI_CTRL);
	r = FLD_MOD(r, blanking_mode, 20, 20);		/* BLANKING_MODE */
	r = FLD_MOD(r, hfp_blanking_mode, 21, 21);	/* HFP_BLANKING */
	r = FLD_MOD(r, hbp_blanking_mode, 22, 22);	/* HBP_BLANKING */
	r = FLD_MOD(r, hsa_blanking_mode, 23, 23);	/* HSA_BLANKING */
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
/*
 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
 * results in maximum transition time for data and clock lanes to enter and
 * exit HS mode. Hence, this is the scenario where the least amount of command
 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
 * clock cycles that can be used to interleave command mode data in HS so that
 * all scenarios are satisfied.
 */
static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
		int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
{
	int transition;

	/*
	 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
	 * time of data lanes only, if it isn't set, we need to consider HS
	 * transition time of both data and clock lanes. HS transition time
	 * of Scenario 3 is considered.
	 */
	if (ddr_alwon) {
		transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
	} else {
		int trans1, trans2;
		trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
		trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
				enter_hs + 1;
		transition = max(trans1, trans2);
	}

	return blank > transition ? blank - transition : 0;
}

/*
 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
 * results in maximum transition time for data lanes to enter and exit LP mode.
 * Hence, this is the scenario where the least amount of command mode data can
 * be interleaved. We program the minimum amount of bytes that can be
 * interleaved in LP so that all scenarios are satisfied.
 */
static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
		int lp_clk_div, int tdsi_fclk)
{
	int trans_lp;	/* time required for a LP transition, in TXBYTECLKHS */
	int tlp_avail;	/* time left for interleaving commands, in CLKIN4DDR */
	int ttxclkesc;	/* period of LP transmit escape clock, in CLKIN4DDR */
	int thsbyte_clk = 16;	/* Period of TXBYTECLKHS clock, in CLKIN4DDR */
	int lp_inter;	/* cmd mode data that can be interleaved, in bytes */

	/* maximum LP transition time according to Scenario 1 */
	trans_lp = exit_hs + max(enter_hs, 2) + 1;

	/* CLKIN4DDR = 16 * TXBYTECLKHS */
	tlp_avail = thsbyte_clk * (blank - trans_lp);

3743
	ttxclkesc = tdsi_fclk * lp_clk_div;
3744 3745 3746 3747 3748 3749 3750

	lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
			26) / 16;

	return max(lp_inter, 0);
}

3751
static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
3752 3753 3754 3755 3756 3757 3758 3759
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode;
	int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
	int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
	int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
	int tclk_trail, ths_exit, exiths_clk;
	bool ddr_alwon;
3760
	struct omap_video_timings *timings = &dsi->timings;
3761
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3762
	int ndl = dsi->num_lanes_used - 1;
3763
	int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867
	int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
	int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
	int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
	int bl_interleave_hs = 0, bl_interleave_lp = 0;
	u32 r;

	r = dsi_read_reg(dsidev, DSI_CTRL);
	blanking_mode = FLD_GET(r, 20, 20);
	hfp_blanking_mode = FLD_GET(r, 21, 21);
	hbp_blanking_mode = FLD_GET(r, 22, 22);
	hsa_blanking_mode = FLD_GET(r, 23, 23);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
	hbp = FLD_GET(r, 11, 0);
	hfp = FLD_GET(r, 23, 12);
	hsa = FLD_GET(r, 31, 24);

	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
	ddr_clk_post = FLD_GET(r, 7, 0);
	ddr_clk_pre = FLD_GET(r, 15, 8);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
	exit_hs_mode_lat = FLD_GET(r, 15, 0);
	enter_hs_mode_lat = FLD_GET(r, 31, 16);

	r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
	lp_clk_div = FLD_GET(r, 12, 0);
	ddr_alwon = FLD_GET(r, 13, 13);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
	ths_exit = FLD_GET(r, 7, 0);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
	tclk_trail = FLD_GET(r, 15, 8);

	exiths_clk = ths_exit + tclk_trail;

	width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
	bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);

	if (!hsa_blanking_mode) {
		hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hfp_blanking_mode) {
		hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hbp_blanking_mode) {
		hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!blanking_mode) {
		bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		bl_interleave_lp = dsi_compute_interleave_lp(bllp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
		bl_interleave_hs);

	DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
		bl_interleave_lp);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
	r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
	r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
	r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING4, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
	r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
	r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
	r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING5, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
	r = FLD_MOD(r, bl_interleave_hs, 31, 15);
	r = FLD_MOD(r, bl_interleave_lp, 16, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
}

3868
static int dsi_proto_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3869
{
3870
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3871 3872 3873
	u32 r;
	int buswidth = 0;

3874
	dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
3875 3876 3877
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3878

3879
	dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
3880 3881 3882
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3883 3884

	/* XXX what values for the timeouts? */
3885 3886 3887 3888
	dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
	dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
	dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
	dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
T
Tomi Valkeinen 已提交
3889

3890
	switch (dsi_get_pixel_size(dsi->pix_fmt)) {
T
Tomi Valkeinen 已提交
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901
	case 16:
		buswidth = 0;
		break;
	case 18:
		buswidth = 1;
		break;
	case 24:
		buswidth = 2;
		break;
	default:
		BUG();
3902
		return -EINVAL;
T
Tomi Valkeinen 已提交
3903 3904
	}

3905
	r = dsi_read_reg(dsidev, DSI_CTRL);
T
Tomi Valkeinen 已提交
3906 3907 3908 3909 3910 3911 3912 3913
	r = FLD_MOD(r, 1, 1, 1);	/* CS_RX_EN */
	r = FLD_MOD(r, 1, 2, 2);	/* ECC_RX_EN */
	r = FLD_MOD(r, 1, 3, 3);	/* TX_FIFO_ARBITRATION */
	r = FLD_MOD(r, 1, 4, 4);	/* VP_CLK_RATIO, always 1, see errata*/
	r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
	r = FLD_MOD(r, 0, 8, 8);	/* VP_CLK_POL */
	r = FLD_MOD(r, 1, 14, 14);	/* TRIGGER_RESET_MODE */
	r = FLD_MOD(r, 1, 19, 19);	/* EOT_ENABLE */
3914 3915 3916 3917 3918
	if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		r = FLD_MOD(r, 1, 24, 24);	/* DCS_CMD_ENABLE */
		/* DCS_CMD_CODE, 1=start, 0=continue */
		r = FLD_MOD(r, 0, 25, 25);
	}
T
Tomi Valkeinen 已提交
3919

3920
	dsi_write_reg(dsidev, DSI_CTRL, r);
T
Tomi Valkeinen 已提交
3921

3922
	dsi_config_vp_num_line_buffers(dsidev);
3923

3924
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3925 3926
		dsi_config_vp_sync_events(dsidev);
		dsi_config_blanking_modes(dsidev);
3927
		dsi_config_cmd_mode_interleaving(dsidev);
3928 3929
	}

3930 3931 3932 3933
	dsi_vc_initial_config(dsidev, 0);
	dsi_vc_initial_config(dsidev, 1);
	dsi_vc_initial_config(dsidev, 2);
	dsi_vc_initial_config(dsidev, 3);
T
Tomi Valkeinen 已提交
3934 3935 3936 3937

	return 0;
}

3938
static void dsi_proto_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3939
{
3940
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3941 3942 3943 3944 3945 3946 3947
	unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
	unsigned tclk_pre, tclk_post;
	unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
	unsigned ths_trail, ths_exit;
	unsigned ddr_clk_pre, ddr_clk_post;
	unsigned enter_hs_mode_lat, exit_hs_mode_lat;
	unsigned ths_eot;
3948
	int ndl = dsi->num_lanes_used - 1;
T
Tomi Valkeinen 已提交
3949 3950
	u32 r;

3951
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
3952 3953 3954 3955 3956 3957
	ths_prepare = FLD_GET(r, 31, 24);
	ths_prepare_ths_zero = FLD_GET(r, 23, 16);
	ths_zero = ths_prepare_ths_zero - ths_prepare;
	ths_trail = FLD_GET(r, 15, 8);
	ths_exit = FLD_GET(r, 7, 0);

3958
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3959
	tlpx = FLD_GET(r, 20, 16) * 2;
T
Tomi Valkeinen 已提交
3960 3961 3962
	tclk_trail = FLD_GET(r, 15, 8);
	tclk_zero = FLD_GET(r, 7, 0);

3963
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
3964 3965 3966 3967 3968
	tclk_prepare = FLD_GET(r, 7, 0);

	/* min 8*UI */
	tclk_pre = 20;
	/* min 60ns + 52*UI */
3969
	tclk_post = ns2ddr(dsidev, 60) + 26;
T
Tomi Valkeinen 已提交
3970

3971
	ths_eot = DIV_ROUND_UP(4, ndl);
T
Tomi Valkeinen 已提交
3972 3973 3974 3975 3976 3977 3978 3979

	ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
			4);
	ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;

	BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
	BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);

3980
	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
T
Tomi Valkeinen 已提交
3981 3982
	r = FLD_MOD(r, ddr_clk_pre, 15, 8);
	r = FLD_MOD(r, ddr_clk_post, 7, 0);
3983
	dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
T
Tomi Valkeinen 已提交
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996

	DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
			ddr_clk_pre,
			ddr_clk_post);

	enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
		DIV_ROUND_UP(ths_prepare, 4) +
		DIV_ROUND_UP(ths_zero + 3, 4);

	exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;

	r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
		FLD_VAL(exit_hs_mode_lat, 15, 0);
3997
	dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
T
Tomi Valkeinen 已提交
3998 3999 4000

	DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
			enter_hs_mode_lat, exit_hs_mode_lat);
4001

4002
	 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4003
		/* TODO: Implement a video mode check_timings function */
4004 4005 4006 4007 4008 4009 4010
		int hsa = dsi->vm_timings.hsa;
		int hfp = dsi->vm_timings.hfp;
		int hbp = dsi->vm_timings.hbp;
		int vsa = dsi->vm_timings.vsa;
		int vfp = dsi->vm_timings.vfp;
		int vbp = dsi->vm_timings.vbp;
		int window_sync = dsi->vm_timings.window_sync;
4011
		bool hsync_end;
4012
		struct omap_video_timings *timings = &dsi->timings;
4013
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
4014 4015
		int tl, t_he, width_bytes;

4016
		hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
		t_he = hsync_end ?
			((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;

		width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);

		/* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
		tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
			DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;

		DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
			hfp, hsync_end ? hsa : 0, tl);
		DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
			vsa, timings->y_res);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
		r = FLD_MOD(r, hbp, 11, 0);	/* HBP */
		r = FLD_MOD(r, hfp, 23, 12);	/* HFP */
		r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24);	/* HSA */
		dsi_write_reg(dsidev, DSI_VM_TIMING1, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
		r = FLD_MOD(r, vbp, 7, 0);	/* VBP */
		r = FLD_MOD(r, vfp, 15, 8);	/* VFP */
		r = FLD_MOD(r, vsa, 23, 16);	/* VSA */
		r = FLD_MOD(r, window_sync, 27, 24);	/* WINDOW_SYNC */
		dsi_write_reg(dsidev, DSI_VM_TIMING2, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
		r = FLD_MOD(r, timings->y_res, 14, 0);	/* VACT */
		r = FLD_MOD(r, tl, 31, 16);		/* TL */
		dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
	}
}

4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
		const struct omap_dsi_pin_config *pin_cfg)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int num_pins;
	const int *pins;
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	int num_lanes;
	int i;

	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};

	num_pins = pin_cfg->num_pins;
	pins = pin_cfg->pins;

	if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
			|| num_pins % 2 != 0)
		return -EINVAL;

	for (i = 0; i < DSI_MAX_NR_LANES; ++i)
		lanes[i].function = DSI_LANE_UNUSED;

	num_lanes = 0;

	for (i = 0; i < num_pins; i += 2) {
		u8 lane, pol;
		int dx, dy;

		dx = pins[i];
		dy = pins[i + 1];

		if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dx & 1) {
			if (dy != dx - 1)
				return -EINVAL;
			pol = 1;
		} else {
			if (dy != dx + 1)
				return -EINVAL;
			pol = 0;
		}

		lane = dx / 2;

		lanes[lane].function = functions[i / 2];
		lanes[lane].polarity = pol;
		num_lanes++;
	}

	memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
	dsi->num_lanes_used = num_lanes;

	return 0;
}
EXPORT_SYMBOL(omapdss_dsi_configure_pins);

4119
int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
4120 4121
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4122
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4123
	struct omap_overlay_manager *mgr = dsi->output.manager;
4124
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
4125
	struct omap_dss_output *out = &dsi->output;
4126 4127
	u8 data_type;
	u16 word_count;
4128
	int r;
4129

4130 4131 4132 4133 4134 4135 4136 4137 4138
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
		return -ENODEV;
	}

	r = dsi_display_init_dispc(dsidev, mgr);
	if (r)
		goto err_init_dispc;

4139
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4140
		switch (dsi->pix_fmt) {
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153
		case OMAP_DSS_DSI_FMT_RGB888:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
			break;
		case OMAP_DSS_DSI_FMT_RGB666:
			data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB666_PACKED:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB565:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
			break;
		default:
4154 4155
			r = -EINVAL;
			goto err_pix_fmt;
4156
		};
4157

4158 4159
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
4160

4161 4162
		/* MODE, 1 = video mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
4163

4164
		word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
4165

4166 4167
		dsi_vc_write_long_header(dsidev, channel, data_type,
				word_count, 0);
4168

4169 4170 4171
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
4172

4173
	r = dss_mgr_enable(mgr);
4174 4175
	if (r)
		goto err_mgr_enable;
4176 4177

	return 0;
4178 4179 4180 4181 4182 4183 4184 4185 4186 4187

err_mgr_enable:
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
	}
err_pix_fmt:
	dsi_display_uninit_dispc(dsidev, mgr);
err_init_dispc:
	return r;
4188
}
4189
EXPORT_SYMBOL(dsi_enable_video_output);
4190

4191
void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
4192 4193
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4194
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4195
	struct omap_overlay_manager *mgr = dsi->output.manager;
4196

4197
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4198 4199
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
4200

4201 4202
		/* MODE, 0 = command mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4203

4204 4205 4206
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
4207

4208
	dss_mgr_disable(mgr);
4209 4210

	dsi_display_uninit_dispc(dsidev, mgr);
T
Tomi Valkeinen 已提交
4211
}
4212
EXPORT_SYMBOL(dsi_disable_video_output);
T
Tomi Valkeinen 已提交
4213

4214
static void dsi_update_screen_dispc(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4215
{
4216
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4217
	struct omap_overlay_manager *mgr = dsi->output.manager;
T
Tomi Valkeinen 已提交
4218 4219 4220 4221 4222 4223 4224
	unsigned bytespp;
	unsigned bytespl;
	unsigned bytespf;
	unsigned total_len;
	unsigned packet_payload;
	unsigned packet_len;
	u32 l;
4225
	int r;
4226
	const unsigned channel = dsi->update_channel;
4227
	const unsigned line_buf_size = dsi->line_buffer_size;
4228 4229
	u16 w = dsi->timings.x_res;
	u16 h = dsi->timings.y_res;
T
Tomi Valkeinen 已提交
4230

4231
	DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
T
Tomi Valkeinen 已提交
4232

4233
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
4234

4235
	bytespp	= dsi_get_pixel_size(dsi->pix_fmt) / 8;
T
Tomi Valkeinen 已提交
4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
	bytespl = w * bytespp;
	bytespf = bytespl * h;

	/* NOTE: packet_payload has to be equal to N * bytespl, where N is
	 * number of lines in a packet.  See errata about VP_CLK_RATIO */

	if (bytespf < line_buf_size)
		packet_payload = bytespf;
	else
		packet_payload = (line_buf_size) / bytespl * bytespl;

	packet_len = packet_payload + 1;	/* 1 byte for DCS cmd */
	total_len = (bytespf / packet_payload) * packet_len;

	if (bytespf % packet_payload)
		total_len += (bytespf % packet_payload) + 1;

	l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
4254
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4255

4256
	dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
4257
		packet_len, 0);
T
Tomi Valkeinen 已提交
4258

4259
	if (dsi->te_enabled)
T
Tomi Valkeinen 已提交
4260 4261 4262
		l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
	else
		l = FLD_MOD(l, 1, 31, 31); /* TE_START */
4263
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4264 4265 4266 4267 4268 4269 4270 4271 4272

	/* We put SIDLEMODE to no-idle for the duration of the transfer,
	 * because DSS interrupts are not capable of waking up the CPU and the
	 * framedone interrupt could be delayed for quite a long time. I think
	 * the same goes for any DSS interrupts, but for some reason I have not
	 * seen the problem anywhere else than here.
	 */
	dispc_disable_sidle();

4273
	dsi_perf_mark_start(dsidev);
4274

4275 4276
	r = schedule_delayed_work(&dsi->framedone_timeout_work,
		msecs_to_jiffies(250));
4277
	BUG_ON(r == 0);
4278

4279
	dss_mgr_set_timings(mgr, &dsi->timings);
4280

4281
	dss_mgr_start_update(mgr);
T
Tomi Valkeinen 已提交
4282

4283
	if (dsi->te_enabled) {
T
Tomi Valkeinen 已提交
4284 4285
		/* disable LP_RX_TO, so that we can receive TE.  Time to wait
		 * for TE is longer than the timer allows */
4286
		REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4287

4288
		dsi_vc_send_bta(dsidev, channel);
T
Tomi Valkeinen 已提交
4289 4290

#ifdef DSI_CATCH_MISSING_TE
4291
		mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
T
Tomi Valkeinen 已提交
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302
#endif
	}
}

#ifdef DSI_CATCH_MISSING_TE
static void dsi_te_timeout(unsigned long arg)
{
	DSSERR("TE not received for 250ms!\n");
}
#endif

4303
static void dsi_handle_framedone(struct platform_device *dsidev, int error)
T
Tomi Valkeinen 已提交
4304
{
4305 4306
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
4307 4308 4309
	/* SIDLEMODE back to smart-idle */
	dispc_enable_sidle();

4310
	if (dsi->te_enabled) {
4311
		/* enable LP_RX_TO again after the TE */
4312
		REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4313 4314
	}

4315
	dsi->framedone_callback(error, dsi->framedone_data);
4316 4317

	if (!error)
4318
		dsi_perf_show(dsidev, "DISPC");
4319
}
T
Tomi Valkeinen 已提交
4320

4321
static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4322
{
4323 4324
	struct dsi_data *dsi = container_of(work, struct dsi_data,
			framedone_timeout_work.work);
4325 4326 4327 4328 4329 4330
	/* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
	 * 250ms which would conflict with this timeout work. What should be
	 * done is first cancel the transfer on the HW, and then cancel the
	 * possibly scheduled framedone work. However, cancelling the transfer
	 * on the HW is buggy, and would probably require resetting the whole
	 * DSI */
4331

4332
	DSSERR("Framedone not received for 250ms!\n");
T
Tomi Valkeinen 已提交
4333

4334
	dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
T
Tomi Valkeinen 已提交
4335 4336
}

4337
static void dsi_framedone_irq_callback(void *data)
T
Tomi Valkeinen 已提交
4338
{
4339
	struct platform_device *dsidev = (struct platform_device *) data;
4340 4341
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4342 4343 4344 4345
	/* Note: We get FRAMEDONE when DISPC has finished sending pixels and
	 * turns itself off. However, DSI still has the pixels in its buffers,
	 * and is sending the data.
	 */
T
Tomi Valkeinen 已提交
4346

4347
	cancel_delayed_work(&dsi->framedone_timeout_work);
T
Tomi Valkeinen 已提交
4348

4349
	dsi_handle_framedone(dsidev, 0);
4350
}
T
Tomi Valkeinen 已提交
4351

4352 4353
int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
		void (*callback)(int, void *), void *data)
4354
{
4355
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4356
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4357
	u16 dw, dh;
T
Tomi Valkeinen 已提交
4358

4359
	dsi_perf_mark_setup(dsidev);
T
Tomi Valkeinen 已提交
4360

4361
	dsi->update_channel = channel;
T
Tomi Valkeinen 已提交
4362

4363 4364
	dsi->framedone_callback = callback;
	dsi->framedone_data = data;
4365

4366 4367
	dw = dsi->timings.x_res;
	dh = dsi->timings.y_res;
4368

4369 4370
#ifdef DEBUG
	dsi->update_bytes = dw * dh *
4371
		dsi_get_pixel_size(dsi->pix_fmt) / 8;
4372
#endif
4373
	dsi_update_screen_dispc(dsidev);
T
Tomi Valkeinen 已提交
4374 4375 4376

	return 0;
}
4377
EXPORT_SYMBOL(omap_dsi_update);
T
Tomi Valkeinen 已提交
4378 4379 4380

/* Display funcs */

4381
static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4382
{
4383 4384
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dispc_clock_info dispc_cinfo;
T
Tomi Valkeinen 已提交
4385
	int r;
4386
	unsigned long fck;
4387 4388 4389

	fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);

4390 4391
	dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
	dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403

	r = dispc_calc_clock_rates(fck, &dispc_cinfo);
	if (r) {
		DSSERR("Failed to calc dispc clocks\n");
		return r;
	}

	dsi->mgr_config.clock_info = dispc_cinfo;

	return 0;
}

4404 4405
static int dsi_display_init_dispc(struct platform_device *dsidev,
		struct omap_overlay_manager *mgr)
4406 4407 4408
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;
T
Tomi Valkeinen 已提交
4409

4410 4411 4412
	dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
			OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
			OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
4413

4414
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4415 4416
		r = dss_mgr_register_framedone_handler(mgr,
				dsi_framedone_irq_callback, dsidev);
4417
		if (r) {
4418
			DSSERR("can't register FRAMEDONE handler\n");
4419
			goto err;
4420 4421
		}

4422 4423
		dsi->mgr_config.stallmode = true;
		dsi->mgr_config.fifohandcheck = true;
4424
	} else {
4425 4426
		dsi->mgr_config.stallmode = false;
		dsi->mgr_config.fifohandcheck = false;
T
Tomi Valkeinen 已提交
4427 4428
	}

4429 4430 4431 4432
	/*
	 * override interlace, logic level and edge related parameters in
	 * omap_video_timings with default values
	 */
4433 4434 4435 4436 4437 4438
	dsi->timings.interlace = false;
	dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
	dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
4439

4440
	dss_mgr_set_timings(mgr, &dsi->timings);
4441

4442
	r = dsi_configure_dispc_clocks(dsidev);
4443 4444 4445 4446 4447
	if (r)
		goto err1;

	dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
	dsi->mgr_config.video_port_width =
4448
			dsi_get_pixel_size(dsi->pix_fmt);
4449 4450
	dsi->mgr_config.lcden_sig_polarity = 0;

4451
	dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
4452

T
Tomi Valkeinen 已提交
4453
	return 0;
4454
err1:
4455
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4456 4457
		dss_mgr_unregister_framedone_handler(mgr,
				dsi_framedone_irq_callback, dsidev);
4458
err:
4459
	dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
4460
	return r;
T
Tomi Valkeinen 已提交
4461 4462
}

4463 4464
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
		struct omap_overlay_manager *mgr)
T
Tomi Valkeinen 已提交
4465
{
4466 4467
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4468 4469 4470
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
		dss_mgr_unregister_framedone_handler(mgr,
				dsi_framedone_irq_callback, dsidev);
4471 4472

	dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4473 4474
}

4475
static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4476
{
4477
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4478 4479 4480
	struct dsi_clock_info cinfo;
	int r;

4481 4482
	cinfo = dsi->user_dsi_cinfo;

4483
	r = dsi_calc_clock_rates(dsidev, &cinfo);
4484 4485
	if (r) {
		DSSERR("Failed to calc dsi clocks\n");
T
Tomi Valkeinen 已提交
4486
		return r;
4487
	}
T
Tomi Valkeinen 已提交
4488

4489
	r = dsi_pll_set_clock_div(dsidev, &cinfo);
T
Tomi Valkeinen 已提交
4490 4491 4492 4493 4494 4495 4496 4497
	if (r) {
		DSSERR("Failed to set dsi clocks\n");
		return r;
	}

	return 0;
}

4498
static int dsi_display_init_dsi(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4499
{
4500
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4501 4502
	int r;

4503
	r = dsi_pll_init(dsidev, true, true);
T
Tomi Valkeinen 已提交
4504 4505 4506
	if (r)
		goto err0;

4507
	r = dsi_configure_dsi_clocks(dsidev);
T
Tomi Valkeinen 已提交
4508 4509 4510
	if (r)
		goto err1;

4511 4512 4513
	dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
			OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
			OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
T
Tomi Valkeinen 已提交
4514 4515 4516

	DSSDBG("PLL OK\n");

4517
	r = dsi_cio_init(dsidev);
T
Tomi Valkeinen 已提交
4518 4519 4520
	if (r)
		goto err2;

4521
	_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4522

4523
	dsi_proto_timings(dsidev);
4524
	dsi_set_lp_clk_divisor(dsidev);
T
Tomi Valkeinen 已提交
4525 4526

	if (1)
4527
		_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4528

4529
	r = dsi_proto_config(dsidev);
T
Tomi Valkeinen 已提交
4530 4531 4532 4533
	if (r)
		goto err3;

	/* enable interface */
4534 4535 4536 4537 4538 4539
	dsi_vc_enable(dsidev, 0, 1);
	dsi_vc_enable(dsidev, 1, 1);
	dsi_vc_enable(dsidev, 2, 1);
	dsi_vc_enable(dsidev, 3, 1);
	dsi_if_enable(dsidev, 1);
	dsi_force_tx_stop_mode_io(dsidev);
T
Tomi Valkeinen 已提交
4540 4541 4542

	return 0;
err3:
4543
	dsi_cio_uninit(dsidev);
T
Tomi Valkeinen 已提交
4544
err2:
4545
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4546
err1:
4547
	dsi_pll_uninit(dsidev, true);
T
Tomi Valkeinen 已提交
4548 4549 4550 4551
err0:
	return r;
}

4552
static void dsi_display_uninit_dsi(struct platform_device *dsidev,
4553
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4554
{
4555
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4556

4557
	if (enter_ulps && !dsi->ulps_enabled)
4558
		dsi_enter_ulps(dsidev);
4559

4560
	/* disable interface */
4561 4562 4563 4564 4565
	dsi_if_enable(dsidev, 0);
	dsi_vc_enable(dsidev, 0, 0);
	dsi_vc_enable(dsidev, 1, 0);
	dsi_vc_enable(dsidev, 2, 0);
	dsi_vc_enable(dsidev, 3, 0);
4566

4567
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
4568
	dsi_cio_uninit(dsidev);
4569
	dsi_pll_uninit(dsidev, disconnect_lanes);
T
Tomi Valkeinen 已提交
4570 4571
}

4572
int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4573
{
4574
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4575
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4576 4577 4578 4579
	int r = 0;

	DSSDBG("dsi_display_enable\n");

4580
	WARN_ON(!dsi_bus_is_locked(dsidev));
4581

4582
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4583 4584 4585 4586

	r = omap_dss_start_device(dssdev);
	if (r) {
		DSSERR("failed to start device\n");
4587
		goto err_start_dev;
T
Tomi Valkeinen 已提交
4588 4589
	}

4590
	r = dsi_runtime_get(dsidev);
T
Tomi Valkeinen 已提交
4591
	if (r)
4592 4593 4594
		goto err_get_dsi;

	dsi_enable_pll_clock(dsidev, 1);
T
Tomi Valkeinen 已提交
4595

4596
	_dsi_initialize_irq(dsidev);
T
Tomi Valkeinen 已提交
4597

4598
	r = dsi_display_init_dsi(dsidev);
T
Tomi Valkeinen 已提交
4599
	if (r)
4600
		goto err_init_dsi;
T
Tomi Valkeinen 已提交
4601

4602
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4603 4604 4605

	return 0;

4606
err_init_dsi:
4607
	dsi_enable_pll_clock(dsidev, 0);
4608 4609
	dsi_runtime_put(dsidev);
err_get_dsi:
T
Tomi Valkeinen 已提交
4610
	omap_dss_stop_device(dssdev);
4611
err_start_dev:
4612
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4613 4614 4615
	DSSDBG("dsi_display_enable FAILED\n");
	return r;
}
4616
EXPORT_SYMBOL(omapdss_dsi_display_enable);
T
Tomi Valkeinen 已提交
4617

4618
void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
4619
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4620
{
4621
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4622
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4623

T
Tomi Valkeinen 已提交
4624 4625
	DSSDBG("dsi_display_disable\n");

4626
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
4627

4628
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4629

4630 4631 4632 4633 4634
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);

4635
	dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
T
Tomi Valkeinen 已提交
4636

4637
	dsi_runtime_put(dsidev);
4638
	dsi_enable_pll_clock(dsidev, 0);
T
Tomi Valkeinen 已提交
4639

4640
	omap_dss_stop_device(dssdev);
T
Tomi Valkeinen 已提交
4641

4642
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4643
}
4644
EXPORT_SYMBOL(omapdss_dsi_display_disable);
T
Tomi Valkeinen 已提交
4645

4646
int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
T
Tomi Valkeinen 已提交
4647
{
4648 4649 4650 4651
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->te_enabled = enable;
4652
	return 0;
T
Tomi Valkeinen 已提交
4653
}
4654
EXPORT_SYMBOL(omapdss_dsi_enable_te);
T
Tomi Valkeinen 已提交
4655

4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
#ifdef PRINT_VERBOSE_VM_TIMINGS
static void print_dsi_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	unsigned long byteclk = t->hsclk / 4;
	int bl, wc, pps, tot;

	wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
	pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
	bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
	tot = bl + pps;

#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))

	pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
			str,
			byteclk,
			t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
			bl, pps, tot,
			TO_DSI_T(t->hss),
			TO_DSI_T(t->hsa),
			TO_DSI_T(t->hse),
			TO_DSI_T(t->hbp),
			TO_DSI_T(pps),
			TO_DSI_T(t->hfp),

			TO_DSI_T(bl),
			TO_DSI_T(pps),

			TO_DSI_T(tot));
#undef TO_DSI_T
}

static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
{
	unsigned long pck = t->pixel_clock * 1000;
	int hact, bl, tot;

	hact = t->x_res;
	bl = t->hsw + t->hbp + t->hfp;
	tot = hact + bl;

#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))

	pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u = %u + %u = %u\n",
			str,
			pck,
			t->hsw, t->hbp, hact, t->hfp,
			bl, hact, tot,
			TO_DISPC_T(t->hsw),
			TO_DISPC_T(t->hbp),
			TO_DISPC_T(hact),
			TO_DISPC_T(t->hfp),
			TO_DISPC_T(bl),
			TO_DISPC_T(hact),
			TO_DISPC_T(tot));
#undef TO_DISPC_T
}

/* note: this is not quite accurate */
static void print_dsi_dispc_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	struct omap_video_timings vm = { 0 };
	unsigned long byteclk = t->hsclk / 4;
	unsigned long pck;
	u64 dsi_tput;
	int dsi_hact, dsi_htot;

	dsi_tput = (u64)byteclk * t->ndl * 8;
	pck = (u32)div64_u64(dsi_tput, t->bitspp);
	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
	dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;

	vm.pixel_clock = pck / 1000;
	vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
	vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
	vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
	vm.x_res = t->hact;

	print_dispc_vm(str, &vm);
}
#endif /* PRINT_VERBOSE_VM_TIMINGS */

static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
4744
{
4745 4746
	struct dsi_clk_calc_ctx *ctx = data;
	struct omap_video_timings *t = &ctx->dispc_vm;
4747

4748 4749 4750 4751
	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;
4752

4753 4754 4755 4756 4757 4758
	*t = *ctx->config->timings;
	t->pixel_clock = pck / 1000;
	t->x_res = ctx->config->timings->x_res;
	t->y_res = ctx->config->timings->y_res;
	t->hsw = t->hfp = t->hbp = t->vsw = 1;
	t->vfp = t->vbp = 0;
4759

4760
	return true;
4761 4762
}

4763 4764
static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
		void *data)
4765
{
4766
	struct dsi_clk_calc_ctx *ctx = data;
4767

4768 4769
	ctx->dsi_cinfo.regm_dispc = regm_dispc;
	ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4770

4771 4772 4773
	return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
			dsi_cm_calc_dispc_cb, ctx);
}
4774

4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
		unsigned long pll, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dsi_cinfo.regn = regn;
	ctx->dsi_cinfo.regm = regm;
	ctx->dsi_cinfo.fint = fint;
	ctx->dsi_cinfo.clkin4ddr = pll;

	return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
			dsi_cm_calc_hsdiv_cb, ctx);
4787 4788
}

4789 4790 4791
static bool dsi_cm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
4792
{
4793 4794 4795 4796
	unsigned long clkin;
	int bitspp, ndl;
	unsigned long pll_min, pll_max;
	unsigned long pck, txbyteclk;
4797

4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810
	clkin = clk_get_rate(dsi->sys_clk);
	bitspp = dsi_get_pixel_size(cfg->pixel_format);
	ndl = dsi->num_lanes_used - 1;

	/*
	 * Here we should calculate minimum txbyteclk to be able to send the
	 * frame in time, and also to handle TE. That's not very simple, though,
	 * especially as we go to LP between each pixel packet due to HW
	 * "feature". So let's just estimate very roughly and multiply by 1.5.
	 */
	pck = cfg->timings->pixel_clock * 1000;
	pck = pck * 3 / 2;
	txbyteclk = pck * bitspp / 8 / ndl;
4811

4812 4813 4814 4815 4816 4817 4818
	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
	ctx->config = cfg;
	ctx->req_pck_min = pck;
	ctx->req_pck_nom = pck;
	ctx->req_pck_max = pck * 3 / 2;
	ctx->dsi_cinfo.clkin = clkin;
4819

4820 4821 4822 4823 4824 4825
	pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
	pll_max = cfg->hs_clk_max * 4;

	return dsi_pll_calc(dsi->pdev, clkin,
			pll_min, pll_max,
			dsi_cm_calc_pll_cb, ctx);
4826 4827
}

4828
static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4829
{
4830 4831 4832 4833 4834 4835
	struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
	const struct omap_dss_dsi_config *cfg = ctx->config;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	int ndl = dsi->num_lanes_used - 1;
	unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
	unsigned long byteclk = hsclk / 4;
4836

4837 4838 4839 4840 4841 4842 4843 4844 4845 4846
	unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
	int xres;
	int panel_htot, panel_hbl; /* pixels */
	int dispc_htot, dispc_hbl; /* pixels */
	int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
	int hfp, hsa, hbp;
	const struct omap_video_timings *req_vm;
	struct omap_video_timings *dispc_vm;
	struct omap_dss_dsi_videomode_timings *dsi_vm;
	u64 dsi_tput, dispc_tput;
4847

4848
	dsi_tput = (u64)byteclk * ndl * 8;
4849

4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126
	req_vm = cfg->timings;
	req_pck_min = ctx->req_pck_min;
	req_pck_max = ctx->req_pck_max;
	req_pck_nom = ctx->req_pck_nom;

	dispc_pck = ctx->dispc_cinfo.pck;
	dispc_tput = (u64)dispc_pck * bitspp;

	xres = req_vm->x_res;

	panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
	panel_htot = xres + panel_hbl;

	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);

	/*
	 * When there are no line buffers, DISPC and DSI must have the
	 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
	 */
	if (dsi->line_buffer_size < xres * bitspp / 8) {
		if (dispc_tput != dsi_tput)
			return false;
	} else {
		if (dispc_tput < dsi_tput)
			return false;
	}

	/* DSI tput must be over the min requirement */
	if (dsi_tput < (u64)bitspp * req_pck_min)
		return false;

	/* When non-burst mode, DSI tput must be below max requirement. */
	if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
		if (dsi_tput > (u64)bitspp * req_pck_max)
			return false;
	}

	hss = DIV_ROUND_UP(4, ndl);

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
		if (ndl == 3 && req_vm->hsw == 0)
			hse = 1;
		else
			hse = DIV_ROUND_UP(4, ndl);
	} else {
		hse = 0;
	}

	/* DSI htot to match the panel's nominal pck */
	dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);

	/* fail if there would be no time for blanking */
	if (dsi_htot < hss + hse + dsi_hact)
		return false;

	/* total DSI blanking needed to achieve panel's TL */
	dsi_hbl = dsi_htot - dsi_hact;

	/* DISPC htot to match the DSI TL */
	dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);

	/* verify that the DSI and DISPC TLs are the same */
	if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
		return false;

	dispc_hbl = dispc_htot - xres;

	/* setup DSI videomode */

	dsi_vm = &ctx->dsi_vm;
	memset(dsi_vm, 0, sizeof(*dsi_vm));

	dsi_vm->hsclk = hsclk;

	dsi_vm->ndl = ndl;
	dsi_vm->bitspp = bitspp;

	if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
		hsa = 0;
	} else if (ndl == 3 && req_vm->hsw == 0) {
		hsa = 0;
	} else {
		hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
		hsa = max(hsa - hse, 1);
	}

	hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
	hbp = max(hbp, 1);

	hfp = dsi_hbl - (hss + hsa + hse + hbp);
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dsi_hbl - (hss + hsa + hse + hbp);

		if (hfp < 1 && hsa > 0) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dsi_hbl - (hss + hsa + hse + hbp);
		}
	}

	if (hfp < 1)
		return false;

	dsi_vm->hss = hss;
	dsi_vm->hsa = hsa;
	dsi_vm->hse = hse;
	dsi_vm->hbp = hbp;
	dsi_vm->hact = xres;
	dsi_vm->hfp = hfp;

	dsi_vm->vsa = req_vm->vsw;
	dsi_vm->vbp = req_vm->vbp;
	dsi_vm->vact = req_vm->y_res;
	dsi_vm->vfp = req_vm->vfp;

	dsi_vm->trans_mode = cfg->trans_mode;

	dsi_vm->blanking_mode = 0;
	dsi_vm->hsa_blanking_mode = 1;
	dsi_vm->hfp_blanking_mode = 1;
	dsi_vm->hbp_blanking_mode = 1;

	dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
	dsi_vm->window_sync = 4;

	/* setup DISPC videomode */

	dispc_vm = &ctx->dispc_vm;
	*dispc_vm = *req_vm;
	dispc_vm->pixel_clock = dispc_pck / 1000;

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
		hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
				req_pck_nom);
		hsa = max(hsa, 1);
	} else {
		hsa = 1;
	}

	hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
	hbp = max(hbp, 1);

	hfp = dispc_hbl - hsa - hbp;
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dispc_hbl - hsa - hbp;

		if (hfp < 1) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dispc_hbl - hsa - hbp;
		}
	}

	if (hfp < 1)
		return false;

	dispc_vm->hfp = hfp;
	dispc_vm->hsw = hsa;
	dispc_vm->hbp = hbp;

	return true;
}


static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;

	if (dsi_vm_calc_blanking(ctx) == false)
		return false;

#ifdef PRINT_VERBOSE_VM_TIMINGS
	print_dispc_vm("dispc", &ctx->dispc_vm);
	print_dsi_vm("dsi  ", &ctx->dsi_vm);
	print_dispc_vm("req  ", ctx->config->timings);
	print_dsi_dispc_vm("act  ", &ctx->dsi_vm);
#endif

	return true;
}

static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
		void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;
	unsigned long pck_max;

	ctx->dsi_cinfo.regm_dispc = regm_dispc;
	ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;

	/*
	 * In burst mode we can let the dispc pck be arbitrarily high, but it
	 * limits our scaling abilities. So for now, don't aim too high.
	 */

	if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
		pck_max = ctx->req_pck_max + 10000000;
	else
		pck_max = ctx->req_pck_max;

	return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
			dsi_vm_calc_dispc_cb, ctx);
}

static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
		unsigned long pll, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dsi_cinfo.regn = regn;
	ctx->dsi_cinfo.regm = regm;
	ctx->dsi_cinfo.fint = fint;
	ctx->dsi_cinfo.clkin4ddr = pll;

	return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
			dsi_vm_calc_hsdiv_cb, ctx);
}

static bool dsi_vm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
{
	const struct omap_video_timings *t = cfg->timings;
	unsigned long clkin;
	unsigned long pll_min;
	unsigned long pll_max;
	int ndl = dsi->num_lanes_used - 1;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	unsigned long byteclk_min;

	clkin = clk_get_rate(dsi->sys_clk);

	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
	ctx->config = cfg;

	ctx->dsi_cinfo.clkin = clkin;

	/* these limits should come from the panel driver */
	ctx->req_pck_min = t->pixel_clock * 1000 - 1000;
	ctx->req_pck_nom = t->pixel_clock * 1000;
	ctx->req_pck_max = t->pixel_clock * 1000 + 1000;

	byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
	pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);

	if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
		pll_max = cfg->hs_clk_max * 4;
	} else {
		unsigned long byteclk_max;
		byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
				ndl * 8);

		pll_max = byteclk_max * 4 * 4;
	}

	return dsi_pll_calc(dsi->pdev, clkin,
			pll_min, pll_max,
			dsi_vm_calc_pll_cb, ctx);
5127 5128
}

5129 5130
int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
		const struct omap_dss_dsi_config *config)
5131 5132 5133
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5134 5135 5136
	struct dsi_clk_calc_ctx ctx;
	bool ok;
	int r;
5137 5138 5139

	mutex_lock(&dsi->lock);

5140 5141
	dsi->pix_fmt = config->pixel_format;
	dsi->mode = config->mode;
5142

5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167
	if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
		ok = dsi_vm_calc(dsi, config, &ctx);
	else
		ok = dsi_cm_calc(dsi, config, &ctx);

	if (!ok) {
		DSSERR("failed to find suitable DSI clock settings\n");
		r = -EINVAL;
		goto err;
	}

	dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);

	r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
			config->lp_clk_max);
	if (r) {
		DSSERR("failed to find suitable DSI LP clock settings\n");
		goto err;
	}

	dsi->user_dsi_cinfo = ctx.dsi_cinfo;
	dsi->user_dispc_cinfo = ctx.dispc_cinfo;

	dsi->timings = ctx.dispc_vm;
	dsi->vm_timings = ctx.dsi_vm;
5168 5169

	mutex_unlock(&dsi->lock);
5170

5171
	return 0;
5172 5173 5174 5175
err:
	mutex_unlock(&dsi->lock);

	return r;
5176
}
5177
EXPORT_SYMBOL(omapdss_dsi_set_config);
5178

5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225
/*
 * Return a hardcoded channel for the DSI output. This should work for
 * current use cases, but this can be later expanded to either resolve
 * the channel in some more dynamic manner, or get the channel as a user
 * parameter.
 */
static enum omap_channel dsi_get_channel(int module_id)
{
	switch (omapdss_get_version()) {
	case OMAPDSS_VER_OMAP24xx:
		DSSWARN("DSI not supported\n");
		return OMAP_DSS_CHANNEL_LCD;

	case OMAPDSS_VER_OMAP34xx_ES1:
	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
		return OMAP_DSS_CHANNEL_LCD;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
		switch (module_id) {
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD2;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	case OMAPDSS_VER_OMAP5:
		switch (module_id) {
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD3;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	default:
		DSSWARN("unsupported DSS version\n");
		return OMAP_DSS_CHANNEL_LCD;
	}
5226 5227
}

5228
static int __init dsi_init_display(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
5229
{
5230 5231
	struct platform_device *dsidev =
			dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
5232 5233
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
5234 5235
	DSSDBG("DSI init\n");

5236
	if (dsi->vdds_dsi_reg == NULL) {
5237 5238
		struct regulator *vdds_dsi;

5239
		vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
5240

5241 5242 5243 5244
		/* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
		if (IS_ERR(vdds_dsi))
			vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");

5245 5246 5247 5248 5249
		if (IS_ERR(vdds_dsi)) {
			DSSERR("can't get VDDS_DSI regulator\n");
			return PTR_ERR(vdds_dsi);
		}

5250
		dsi->vdds_dsi_reg = vdds_dsi;
5251 5252
	}

T
Tomi Valkeinen 已提交
5253 5254 5255
	return 0;
}

5256 5257
int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
{
5258 5259
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5260 5261
	int i;

5262 5263 5264
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
		if (!dsi->vc[i].dssdev) {
			dsi->vc[i].dssdev = dssdev;
5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276
			*channel = i;
			return 0;
		}
	}

	DSSERR("cannot get VC for display %s", dssdev->name);
	return -ENOSPC;
}
EXPORT_SYMBOL(omap_dsi_request_vc);

int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
{
5277 5278 5279
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5280 5281 5282 5283 5284 5285 5286 5287 5288 5289
	if (vc_id < 0 || vc_id > 3) {
		DSSERR("VC ID out of range\n");
		return -EINVAL;
	}

	if (channel < 0 || channel > 3) {
		DSSERR("Virtual Channel out of range\n");
		return -EINVAL;
	}

5290
	if (dsi->vc[channel].dssdev != dssdev) {
5291 5292 5293 5294 5295
		DSSERR("Virtual Channel not allocated to display %s\n",
			dssdev->name);
		return -EINVAL;
	}

5296
	dsi->vc[channel].vc_id = vc_id;
5297 5298 5299 5300 5301 5302 5303

	return 0;
}
EXPORT_SYMBOL(omap_dsi_set_vc_id);

void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
{
5304 5305 5306
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5307
	if ((channel >= 0 && channel <= 3) &&
5308 5309 5310
		dsi->vc[channel].dssdev == dssdev) {
		dsi->vc[channel].dssdev = NULL;
		dsi->vc[channel].vc_id = 0;
5311 5312 5313 5314
	}
}
EXPORT_SYMBOL(omap_dsi_release_vc);

5315
void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
5316
{
5317
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
5318
		DSSERR("%s (%s) not active\n",
5319 5320
			dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
			dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
5321 5322
}

5323
void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
5324
{
5325
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
5326
		DSSERR("%s (%s) not active\n",
5327 5328
			dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
			dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
5329 5330
}

5331
static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
5332
{
5333 5334 5335 5336 5337 5338 5339 5340 5341 5342
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
	dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
	dsi->regm_dispc_max =
		dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
	dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
	dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
	dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
	dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
5343 5344
}

5345 5346 5347 5348 5349
static int dsi_get_clocks(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct clk *clk;

S
Sachin Kamat 已提交
5350
	clk = devm_clk_get(&dsidev->dev, "fck");
5351 5352 5353 5354 5355 5356 5357
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		return PTR_ERR(clk);
	}

	dsi->dss_clk = clk;

S
Sachin Kamat 已提交
5358
	clk = devm_clk_get(&dsidev->dev, "sys_clk");
5359 5360 5361 5362 5363 5364 5365 5366 5367 5368
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	dsi->sys_clk = clk;

	return 0;
}

5369
static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
5370
{
5371 5372
	struct omap_dss_board_info *pdata = pdev->dev.platform_data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5373
	const char *def_disp_name = omapdss_get_default_display_name();
5374 5375 5376 5377
	struct omap_dss_device *def_dssdev;
	int i;

	def_dssdev = NULL;
5378 5379 5380 5381 5382 5383 5384 5385 5386 5387

	for (i = 0; i < pdata->num_devices; ++i) {
		struct omap_dss_device *dssdev = pdata->devices[i];

		if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
			continue;

		if (dssdev->phy.dsi.module != dsi->module_id)
			continue;

5388 5389 5390 5391 5392 5393 5394
		if (def_dssdev == NULL)
			def_dssdev = dssdev;

		if (def_disp_name != NULL &&
				strcmp(dssdev->name, def_disp_name) == 0) {
			def_dssdev = dssdev;
			break;
5395
		}
5396
	}
5397

5398 5399 5400 5401 5402
	return def_dssdev;
}

static void __init dsi_probe_pdata(struct platform_device *dsidev)
{
5403
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5404
	struct omap_dss_device *plat_dssdev;
5405 5406 5407
	struct omap_dss_device *dssdev;
	int r;

5408
	plat_dssdev = dsi_find_dssdev(dsidev);
5409

5410 5411 5412 5413
	if (!plat_dssdev)
		return;

	dssdev = dss_alloc_and_init_device(&dsidev->dev);
5414 5415 5416
	if (!dssdev)
		return;

5417 5418
	dss_copy_device_pdata(dssdev, plat_dssdev);

5419 5420 5421
	r = dsi_init_display(dssdev);
	if (r) {
		DSSERR("device %s init failed: %d\n", dssdev->name, r);
5422
		dss_put_device(dssdev);
5423 5424 5425
		return;
	}

5426 5427 5428 5429 5430 5431 5432 5433
	r = omapdss_output_set_device(&dsi->output, dssdev);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
		dss_put_device(dssdev);
		return;
	}

5434
	r = dss_add_device(dssdev);
5435 5436
	if (r) {
		DSSERR("device %s register failed: %d\n", dssdev->name, r);
5437
		omapdss_output_unset_device(&dsi->output);
5438
		dss_put_device(dssdev);
5439
		return;
5440 5441 5442
	}
}

5443 5444 5445 5446 5447 5448 5449 5450 5451 5452
static void __init dsi_init_output(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct omap_dss_output *out = &dsi->output;

	out->pdev = dsidev;
	out->id = dsi->module_id == 0 ?
			OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

	out->type = OMAP_DISPLAY_TYPE_DSI;
T
Tomi Valkeinen 已提交
5453
	out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
5454
	out->dispc_channel = dsi_get_channel(dsi->module_id);
5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466

	dss_register_output(out);
}

static void __exit dsi_uninit_output(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct omap_dss_output *out = &dsi->output;

	dss_unregister_output(out);
}

5467
/* DSI1 HW IP initialisation */
T
Tomi Valkeinen 已提交
5468
static int __init omap_dsihw_probe(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
5469 5470
{
	u32 rev;
5471
	int r, i;
5472
	struct resource *dsi_mem;
5473 5474
	struct dsi_data *dsi;

J
Julia Lawall 已提交
5475
	dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
5476 5477
	if (!dsi)
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5478

5479
	dsi->module_id = dsidev->id;
5480 5481
	dsi->pdev = dsidev;
	dev_set_drvdata(&dsidev->dev, dsi);
5482

5483 5484 5485
	spin_lock_init(&dsi->irq_lock);
	spin_lock_init(&dsi->errors_lock);
	dsi->errors = 0;
T
Tomi Valkeinen 已提交
5486

5487
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5488 5489
	spin_lock_init(&dsi->irq_stats_lock);
	dsi->irq_stats.last_reset = jiffies;
5490 5491
#endif

5492 5493
	mutex_init(&dsi->lock);
	sema_init(&dsi->bus_lock, 1);
T
Tomi Valkeinen 已提交
5494

5495 5496
	INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
			     dsi_framedone_timeout_work_callback);
5497

T
Tomi Valkeinen 已提交
5498
#ifdef DSI_CATCH_MISSING_TE
5499 5500 5501
	init_timer(&dsi->te_timer);
	dsi->te_timer.function = dsi_te_timeout;
	dsi->te_timer.data = 0;
T
Tomi Valkeinen 已提交
5502
#endif
5503
	dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5504 5505
	if (!dsi_mem) {
		DSSERR("can't get IORESOURCE_MEM DSI\n");
5506
		return -EINVAL;
5507
	}
5508

J
Julia Lawall 已提交
5509 5510
	dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
				 resource_size(dsi_mem));
5511
	if (!dsi->base) {
T
Tomi Valkeinen 已提交
5512
		DSSERR("can't ioremap DSI\n");
5513
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5514
	}
5515

5516 5517
	dsi->irq = platform_get_irq(dsi->pdev, 0);
	if (dsi->irq < 0) {
5518
		DSSERR("platform_get_irq failed\n");
5519
		return -ENODEV;
5520 5521
	}

J
Julia Lawall 已提交
5522 5523
	r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
			     IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
5524 5525
	if (r < 0) {
		DSSERR("request_irq failed\n");
5526
		return r;
5527
	}
T
Tomi Valkeinen 已提交
5528

5529
	/* DSI VCs initialization */
5530
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5531
		dsi->vc[i].source = DSI_VC_SOURCE_L4;
5532 5533
		dsi->vc[i].dssdev = NULL;
		dsi->vc[i].vc_id = 0;
5534 5535
	}

5536
	dsi_calc_clock_param_ranges(dsidev);
5537

5538 5539 5540 5541 5542 5543
	r = dsi_get_clocks(dsidev);
	if (r)
		return r;

	pm_runtime_enable(&dsidev->dev);

5544 5545
	r = dsi_runtime_get(dsidev);
	if (r)
5546
		goto err_runtime_get;
T
Tomi Valkeinen 已提交
5547

5548 5549
	rev = dsi_read_reg(dsidev, DSI_REVISION);
	dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
T
Tomi Valkeinen 已提交
5550 5551
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

5552 5553 5554 5555 5556 5557 5558
	/* DSI on OMAP3 doesn't have register DSI_GNQ, set number
	 * of data to 3 by default */
	if (dss_has_feature(FEAT_DSI_GNQ))
		/* NB_DATA_LANES */
		dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
	else
		dsi->num_lanes_supported = 3;
5559

5560 5561
	dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);

5562 5563
	dsi_init_output(dsidev);

5564
	dsi_probe_pdata(dsidev);
5565

5566
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
5567

5568
	if (dsi->module_id == 0)
5569
		dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
5570
	else if (dsi->module_id == 1)
5571 5572 5573
		dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5574
	if (dsi->module_id == 0)
5575
		dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
5576
	else if (dsi->module_id == 1)
5577 5578
		dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
#endif
T
Tomi Valkeinen 已提交
5579
	return 0;
5580

5581
err_runtime_get:
5582
	pm_runtime_disable(&dsidev->dev);
T
Tomi Valkeinen 已提交
5583 5584 5585
	return r;
}

T
Tomi Valkeinen 已提交
5586
static int __exit omap_dsihw_remove(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
5587
{
5588 5589
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5590 5591
	WARN_ON(dsi->scp_clk_refcount > 0);

5592
	dss_unregister_child_devices(&dsidev->dev);
5593

5594 5595
	dsi_uninit_output(dsidev);

5596 5597
	pm_runtime_disable(&dsidev->dev);

5598 5599 5600 5601
	if (dsi->vdds_dsi_reg != NULL) {
		if (dsi->vdds_dsi_enabled) {
			regulator_disable(dsi->vdds_dsi_reg);
			dsi->vdds_dsi_enabled = false;
5602 5603
		}

5604 5605
		regulator_put(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_reg = NULL;
5606 5607 5608 5609 5610
	}

	return 0;
}

5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623
static int dsi_runtime_suspend(struct device *dev)
{
	dispc_runtime_put();

	return 0;
}

static int dsi_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r)
5624
		return r;
5625 5626 5627 5628 5629 5630 5631 5632 5633

	return 0;
}

static const struct dev_pm_ops dsi_pm_ops = {
	.runtime_suspend = dsi_runtime_suspend,
	.runtime_resume = dsi_runtime_resume,
};

5634
static struct platform_driver omap_dsihw_driver = {
T
Tomi Valkeinen 已提交
5635
	.remove         = __exit_p(omap_dsihw_remove),
5636
	.driver         = {
5637
		.name   = "omapdss_dsi",
5638
		.owner  = THIS_MODULE,
5639
		.pm	= &dsi_pm_ops,
5640 5641 5642
	},
};

T
Tomi Valkeinen 已提交
5643
int __init dsi_init_platform_driver(void)
5644
{
5645
	return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
5646 5647
}

T
Tomi Valkeinen 已提交
5648
void __exit dsi_uninit_platform_driver(void)
5649
{
5650
	platform_driver_unregister(&omap_dsihw_driver);
5651
}