dsi.c 135.2 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * linux/drivers/video/omap2/dss/dsi.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSI"

#include <linux/kernel.h>
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/device.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/mutex.h>
30
#include <linux/module.h>
31
#include <linux/semaphore.h>
T
Tomi Valkeinen 已提交
32 33 34 35
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
#include <linux/wait.h>
36
#include <linux/workqueue.h>
37
#include <linux/sched.h>
38
#include <linux/slab.h>
39
#include <linux/debugfs.h>
40
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
41

42
#include <video/omapdss.h>
43
#include <video/mipi_display.h>
T
Tomi Valkeinen 已提交
44 45

#include "dss.h"
46
#include "dss_features.h"
T
Tomi Valkeinen 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63

/*#define VERBOSE_IRQ*/
#define DSI_CATCH_MISSING_TE

struct dsi_reg { u16 idx; };

#define DSI_REG(idx)		((const struct dsi_reg) { idx })

#define DSI_SZ_REGS		SZ_1K
/* DSI Protocol Engine */

#define DSI_REVISION			DSI_REG(0x0000)
#define DSI_SYSCONFIG			DSI_REG(0x0010)
#define DSI_SYSSTATUS			DSI_REG(0x0014)
#define DSI_IRQSTATUS			DSI_REG(0x0018)
#define DSI_IRQENABLE			DSI_REG(0x001C)
#define DSI_CTRL			DSI_REG(0x0040)
64
#define DSI_GNQ				DSI_REG(0x0044)
T
Tomi Valkeinen 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
#define DSI_COMPLEXIO_CFG1		DSI_REG(0x0048)
#define DSI_COMPLEXIO_IRQ_STATUS	DSI_REG(0x004C)
#define DSI_COMPLEXIO_IRQ_ENABLE	DSI_REG(0x0050)
#define DSI_CLK_CTRL			DSI_REG(0x0054)
#define DSI_TIMING1			DSI_REG(0x0058)
#define DSI_TIMING2			DSI_REG(0x005C)
#define DSI_VM_TIMING1			DSI_REG(0x0060)
#define DSI_VM_TIMING2			DSI_REG(0x0064)
#define DSI_VM_TIMING3			DSI_REG(0x0068)
#define DSI_CLK_TIMING			DSI_REG(0x006C)
#define DSI_TX_FIFO_VC_SIZE		DSI_REG(0x0070)
#define DSI_RX_FIFO_VC_SIZE		DSI_REG(0x0074)
#define DSI_COMPLEXIO_CFG2		DSI_REG(0x0078)
#define DSI_RX_FIFO_VC_FULLNESS		DSI_REG(0x007C)
#define DSI_VM_TIMING4			DSI_REG(0x0080)
#define DSI_TX_FIFO_VC_EMPTINESS	DSI_REG(0x0084)
#define DSI_VM_TIMING5			DSI_REG(0x0088)
#define DSI_VM_TIMING6			DSI_REG(0x008C)
#define DSI_VM_TIMING7			DSI_REG(0x0090)
#define DSI_STOPCLK_TIMING		DSI_REG(0x0094)
#define DSI_VC_CTRL(n)			DSI_REG(0x0100 + (n * 0x20))
#define DSI_VC_TE(n)			DSI_REG(0x0104 + (n * 0x20))
#define DSI_VC_LONG_PACKET_HEADER(n)	DSI_REG(0x0108 + (n * 0x20))
#define DSI_VC_LONG_PACKET_PAYLOAD(n)	DSI_REG(0x010C + (n * 0x20))
#define DSI_VC_SHORT_PACKET_HEADER(n)	DSI_REG(0x0110 + (n * 0x20))
#define DSI_VC_IRQSTATUS(n)		DSI_REG(0x0118 + (n * 0x20))
#define DSI_VC_IRQENABLE(n)		DSI_REG(0x011C + (n * 0x20))

/* DSIPHY_SCP */

#define DSI_DSIPHY_CFG0			DSI_REG(0x200 + 0x0000)
#define DSI_DSIPHY_CFG1			DSI_REG(0x200 + 0x0004)
#define DSI_DSIPHY_CFG2			DSI_REG(0x200 + 0x0008)
#define DSI_DSIPHY_CFG5			DSI_REG(0x200 + 0x0014)
99
#define DSI_DSIPHY_CFG10		DSI_REG(0x200 + 0x0028)
T
Tomi Valkeinen 已提交
100 101 102 103 104 105 106 107 108

/* DSI_PLL_CTRL_SCP */

#define DSI_PLL_CONTROL			DSI_REG(0x300 + 0x0000)
#define DSI_PLL_STATUS			DSI_REG(0x300 + 0x0004)
#define DSI_PLL_GO			DSI_REG(0x300 + 0x0008)
#define DSI_PLL_CONFIGURATION1		DSI_REG(0x300 + 0x000C)
#define DSI_PLL_CONFIGURATION2		DSI_REG(0x300 + 0x0010)

109 110
#define REG_GET(dsidev, idx, start, end) \
	FLD_GET(dsi_read_reg(dsidev, idx), start, end)
T
Tomi Valkeinen 已提交
111

112 113
#define REG_FLD_MOD(dsidev, idx, val, start, end) \
	dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
T
Tomi Valkeinen 已提交
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

/* Global interrupts */
#define DSI_IRQ_VC0		(1 << 0)
#define DSI_IRQ_VC1		(1 << 1)
#define DSI_IRQ_VC2		(1 << 2)
#define DSI_IRQ_VC3		(1 << 3)
#define DSI_IRQ_WAKEUP		(1 << 4)
#define DSI_IRQ_RESYNC		(1 << 5)
#define DSI_IRQ_PLL_LOCK	(1 << 7)
#define DSI_IRQ_PLL_UNLOCK	(1 << 8)
#define DSI_IRQ_PLL_RECALL	(1 << 9)
#define DSI_IRQ_COMPLEXIO_ERR	(1 << 10)
#define DSI_IRQ_HS_TX_TIMEOUT	(1 << 14)
#define DSI_IRQ_LP_RX_TIMEOUT	(1 << 15)
#define DSI_IRQ_TE_TRIGGER	(1 << 16)
#define DSI_IRQ_ACK_TRIGGER	(1 << 17)
#define DSI_IRQ_SYNC_LOST	(1 << 18)
#define DSI_IRQ_LDO_POWER_GOOD	(1 << 19)
#define DSI_IRQ_TA_TIMEOUT	(1 << 20)
#define DSI_IRQ_ERROR_MASK \
	(DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
135
	DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
T
Tomi Valkeinen 已提交
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
#define DSI_IRQ_CHANNEL_MASK	0xf

/* Virtual channel interrupts */
#define DSI_VC_IRQ_CS		(1 << 0)
#define DSI_VC_IRQ_ECC_CORR	(1 << 1)
#define DSI_VC_IRQ_PACKET_SENT	(1 << 2)
#define DSI_VC_IRQ_FIFO_TX_OVF	(1 << 3)
#define DSI_VC_IRQ_FIFO_RX_OVF	(1 << 4)
#define DSI_VC_IRQ_BTA		(1 << 5)
#define DSI_VC_IRQ_ECC_NO_CORR	(1 << 6)
#define DSI_VC_IRQ_FIFO_TX_UDF	(1 << 7)
#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
#define DSI_VC_IRQ_ERROR_MASK \
	(DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
	DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
	DSI_VC_IRQ_FIFO_TX_UDF)

/* ComplexIO interrupts */
#define DSI_CIO_IRQ_ERRSYNCESC1		(1 << 0)
#define DSI_CIO_IRQ_ERRSYNCESC2		(1 << 1)
#define DSI_CIO_IRQ_ERRSYNCESC3		(1 << 2)
157 158
#define DSI_CIO_IRQ_ERRSYNCESC4		(1 << 3)
#define DSI_CIO_IRQ_ERRSYNCESC5		(1 << 4)
T
Tomi Valkeinen 已提交
159 160 161
#define DSI_CIO_IRQ_ERRESC1		(1 << 5)
#define DSI_CIO_IRQ_ERRESC2		(1 << 6)
#define DSI_CIO_IRQ_ERRESC3		(1 << 7)
162 163
#define DSI_CIO_IRQ_ERRESC4		(1 << 8)
#define DSI_CIO_IRQ_ERRESC5		(1 << 9)
T
Tomi Valkeinen 已提交
164 165 166
#define DSI_CIO_IRQ_ERRCONTROL1		(1 << 10)
#define DSI_CIO_IRQ_ERRCONTROL2		(1 << 11)
#define DSI_CIO_IRQ_ERRCONTROL3		(1 << 12)
167 168
#define DSI_CIO_IRQ_ERRCONTROL4		(1 << 13)
#define DSI_CIO_IRQ_ERRCONTROL5		(1 << 14)
T
Tomi Valkeinen 已提交
169 170 171
#define DSI_CIO_IRQ_STATEULPS1		(1 << 15)
#define DSI_CIO_IRQ_STATEULPS2		(1 << 16)
#define DSI_CIO_IRQ_STATEULPS3		(1 << 17)
172 173
#define DSI_CIO_IRQ_STATEULPS4		(1 << 18)
#define DSI_CIO_IRQ_STATEULPS5		(1 << 19)
T
Tomi Valkeinen 已提交
174 175 176 177 178 179
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1	(1 << 20)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1	(1 << 21)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2	(1 << 22)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2	(1 << 23)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3	(1 << 24)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3	(1 << 25)
180 181 182 183
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4	(1 << 26)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4	(1 << 27)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5	(1 << 28)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5	(1 << 29)
T
Tomi Valkeinen 已提交
184 185
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0	(1 << 30)
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1	(1 << 31)
186 187
#define DSI_CIO_IRQ_ERROR_MASK \
	(DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
188 189 190 191 192 193 194 195
	 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
	 DSI_CIO_IRQ_ERRSYNCESC5 | \
	 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
	 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
	 DSI_CIO_IRQ_ERRESC5 | \
	 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
	 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
	 DSI_CIO_IRQ_ERRCONTROL5 | \
196 197
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
198 199 200
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
T
Tomi Valkeinen 已提交
201

202 203 204
typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);

#define DSI_MAX_NR_ISRS                2
T
Tomi Valkeinen 已提交
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
#define DSI_MAX_NR_LANES	5

enum dsi_lane_function {
	DSI_LANE_UNUSED	= 0,
	DSI_LANE_CLK,
	DSI_LANE_DATA1,
	DSI_LANE_DATA2,
	DSI_LANE_DATA3,
	DSI_LANE_DATA4,
};

struct dsi_lane_config {
	enum dsi_lane_function function;
	u8 polarity;
};
220 221 222 223 224 225 226

struct dsi_isr_data {
	omap_dsi_isr_t	isr;
	void		*arg;
	u32		mask;
};

T
Tomi Valkeinen 已提交
227 228 229 230 231 232 233 234
enum fifo_size {
	DSI_FIFO_SIZE_0		= 0,
	DSI_FIFO_SIZE_32	= 1,
	DSI_FIFO_SIZE_64	= 2,
	DSI_FIFO_SIZE_96	= 3,
	DSI_FIFO_SIZE_128	= 4,
};

235 236 237
enum dsi_vc_source {
	DSI_VC_SOURCE_L4 = 0,
	DSI_VC_SOURCE_VP,
T
Tomi Valkeinen 已提交
238 239
};

240 241 242 243 244 245 246 247
struct dsi_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned dsi_irqs[32];
	unsigned vc_irqs[4][32];
	unsigned cio_irqs[32];
};

248 249 250 251 252 253
struct dsi_isr_tables {
	struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
};

254
struct dsi_data {
255
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
256
	void __iomem	*base;
257

258 259
	int module_id;

260
	int irq;
T
Tomi Valkeinen 已提交
261

262 263 264
	struct clk *dss_clk;
	struct clk *sys_clk;

T
Tomi Valkeinen 已提交
265 266
	struct dsi_clock_info current_cinfo;

267
	bool vdds_dsi_enabled;
T
Tomi Valkeinen 已提交
268 269 270
	struct regulator *vdds_dsi_reg;

	struct {
271
		enum dsi_vc_source source;
T
Tomi Valkeinen 已提交
272 273
		struct omap_dss_device *dssdev;
		enum fifo_size fifo_size;
274
		int vc_id;
T
Tomi Valkeinen 已提交
275 276 277
	} vc[4];

	struct mutex lock;
278
	struct semaphore bus_lock;
T
Tomi Valkeinen 已提交
279 280 281

	unsigned pll_locked;

282 283 284 285 286
	spinlock_t irq_lock;
	struct dsi_isr_tables isr_tables;
	/* space for a copy used by the interrupt handler */
	struct dsi_isr_tables isr_tables_copy;

287
	int update_channel;
288 289 290
#ifdef DEBUG
	unsigned update_bytes;
#endif
T
Tomi Valkeinen 已提交
291 292

	bool te_enabled;
293
	bool ulps_enabled;
T
Tomi Valkeinen 已提交
294

295 296 297 298 299
	void (*framedone_callback)(int, void *);
	void *framedone_data;

	struct delayed_work framedone_timeout_work;

T
Tomi Valkeinen 已提交
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
#ifdef DSI_CATCH_MISSING_TE
	struct timer_list te_timer;
#endif

	unsigned long cache_req_pck;
	unsigned long cache_clk_freq;
	struct dsi_clock_info cache_cinfo;

	u32		errors;
	spinlock_t	errors_lock;
#ifdef DEBUG
	ktime_t perf_setup_time;
	ktime_t perf_start_time;
#endif
	int debug_read;
	int debug_write;
316 317 318 319 320

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dsi_irq_stats irq_stats;
#endif
321 322 323 324 325
	/* DSI PLL Parameter Ranges */
	unsigned long regm_max, regn_max;
	unsigned long  regm_dispc_max, regm_dsi_max;
	unsigned long  fint_min, fint_max;
	unsigned long lpdiv_max;
326

327
	unsigned num_lanes_supported;
328

T
Tomi Valkeinen 已提交
329 330
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	unsigned num_lanes_used;
331

332
	unsigned scp_clk_refcount;
333 334

	struct dss_lcd_mgr_config mgr_config;
335
	struct omap_video_timings timings;
336
	enum omap_dss_dsi_pixel_format pix_fmt;
337
	enum omap_dss_dsi_mode mode;
338
	struct omap_dss_dsi_videomode_timings vm_timings;
339 340

	struct omap_dss_output output;
341
};
T
Tomi Valkeinen 已提交
342

343 344 345 346 347
struct dsi_packet_sent_handler_data {
	struct platform_device *dsidev;
	struct completion *completion;
};

T
Tomi Valkeinen 已提交
348
#ifdef DEBUG
349 350
static bool dsi_perf;
module_param(dsi_perf, bool, 0644);
T
Tomi Valkeinen 已提交
351 352
#endif

353 354 355 356 357
static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
{
	return dev_get_drvdata(&dsidev->dev);
}

358 359
static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
{
360
	return dssdev->output->pdev;
361 362 363 364
}

struct platform_device *dsi_get_dsidev_from_id(int module)
{
365 366 367 368 369 370 371 372
	struct omap_dss_output *out;
	enum omap_dss_output_id	id;

	id = module == 0 ? OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

	out = omap_dss_get_output(id);

	return out->pdev;
373 374 375 376
}

static inline void dsi_write_reg(struct platform_device *dsidev,
		const struct dsi_reg idx, u32 val)
T
Tomi Valkeinen 已提交
377
{
378 379 380
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	__raw_writel(val, dsi->base + idx.idx);
T
Tomi Valkeinen 已提交
381 382
}

383 384
static inline u32 dsi_read_reg(struct platform_device *dsidev,
		const struct dsi_reg idx)
T
Tomi Valkeinen 已提交
385
{
386 387 388
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return __raw_readl(dsi->base + idx.idx);
T
Tomi Valkeinen 已提交
389 390
}

391
void dsi_bus_lock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
392
{
393 394 395 396
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	down(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
397 398 399
}
EXPORT_SYMBOL(dsi_bus_lock);

400
void dsi_bus_unlock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
401
{
402 403 404 405
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	up(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
406 407 408
}
EXPORT_SYMBOL(dsi_bus_unlock);

409
static bool dsi_bus_is_locked(struct platform_device *dsidev)
410
{
411 412 413
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->bus_lock.count == 0;
414 415
}

416 417 418 419 420
static void dsi_completion_handler(void *data, u32 mask)
{
	complete((struct completion *)data);
}

421 422
static inline int wait_for_bit_change(struct platform_device *dsidev,
		const struct dsi_reg idx, int bitnum, int value)
T
Tomi Valkeinen 已提交
423
{
424 425 426
	unsigned long timeout;
	ktime_t wait;
	int t;
T
Tomi Valkeinen 已提交
427

428 429 430 431 432
	/* first busyloop to see if the bit changes right away */
	t = 100;
	while (t-- > 0) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
433 434
	}

435 436 437 438 439
	/* then loop for 500ms, sleeping for 1ms in between */
	timeout = jiffies + msecs_to_jiffies(500);
	while (time_before(jiffies, timeout)) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
440

441 442 443
		wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
T
Tomi Valkeinen 已提交
444 445
	}

446
	return !value;
T
Tomi Valkeinen 已提交
447 448
}

449 450 451 452 453 454 455 456 457 458 459 460
u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
{
	switch (fmt) {
	case OMAP_DSS_DSI_FMT_RGB888:
	case OMAP_DSS_DSI_FMT_RGB666:
		return 24;
	case OMAP_DSS_DSI_FMT_RGB666_PACKED:
		return 18;
	case OMAP_DSS_DSI_FMT_RGB565:
		return 16;
	default:
		BUG();
461
		return 0;
462 463 464
	}
}

T
Tomi Valkeinen 已提交
465
#ifdef DEBUG
466
static void dsi_perf_mark_setup(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
467
{
468 469
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_setup_time = ktime_get();
T
Tomi Valkeinen 已提交
470 471
}

472
static void dsi_perf_mark_start(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
473
{
474 475
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_start_time = ktime_get();
T
Tomi Valkeinen 已提交
476 477
}

478
static void dsi_perf_show(struct platform_device *dsidev, const char *name)
T
Tomi Valkeinen 已提交
479
{
480
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
481 482 483 484 485 486 487 488 489
	ktime_t t, setup_time, trans_time;
	u32 total_bytes;
	u32 setup_us, trans_us, total_us;

	if (!dsi_perf)
		return;

	t = ktime_get();

490
	setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
T
Tomi Valkeinen 已提交
491 492 493 494
	setup_us = (u32)ktime_to_us(setup_time);
	if (setup_us == 0)
		setup_us = 1;

495
	trans_time = ktime_sub(t, dsi->perf_start_time);
T
Tomi Valkeinen 已提交
496 497 498 499 500 501
	trans_us = (u32)ktime_to_us(trans_time);
	if (trans_us == 0)
		trans_us = 1;

	total_us = setup_us + trans_us;

502
	total_bytes = dsi->update_bytes;
T
Tomi Valkeinen 已提交
503

504 505 506 507 508 509 510 511 512
	printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
			"%u bytes, %u kbytes/sec\n",
			name,
			setup_us,
			trans_us,
			total_us,
			1000*1000 / total_us,
			total_bytes,
			total_bytes * 1000 / total_us);
T
Tomi Valkeinen 已提交
513 514
}
#else
515 516 517 518 519 520 521 522 523 524 525 526
static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
{
}

static inline void dsi_perf_mark_start(struct platform_device *dsidev)
{
}

static inline void dsi_perf_show(struct platform_device *dsidev,
		const char *name)
{
}
T
Tomi Valkeinen 已提交
527 528 529 530
#endif

static void print_irq_status(u32 status)
{
531 532 533
	if (status == 0)
		return;

T
Tomi Valkeinen 已提交
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
#ifndef VERBOSE_IRQ
	if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
		return;
#endif
	printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);

#define PIS(x) \
	if (status & DSI_IRQ_##x) \
		printk(#x " ");
#ifdef VERBOSE_IRQ
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
#endif
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

	printk("\n");
}

static void print_irq_status_vc(int channel, u32 status)
{
569 570 571
	if (status == 0)
		return;

T
Tomi Valkeinen 已提交
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
#ifndef VERBOSE_IRQ
	if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
		return;
#endif
	printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);

#define PIS(x) \
	if (status & DSI_VC_IRQ_##x) \
		printk(#x " ");
	PIS(CS);
	PIS(ECC_CORR);
#ifdef VERBOSE_IRQ
	PIS(PACKET_SENT);
#endif
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS
	printk("\n");
}

static void print_irq_status_cio(u32 status)
{
598 599 600
	if (status == 0)
		return;

T
Tomi Valkeinen 已提交
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);

#define PIS(x) \
	if (status & DSI_CIO_IRQ_##x) \
		printk(#x " ");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS

	printk("\n");
}

631
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
632 633
static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
T
Tomi Valkeinen 已提交
634
{
635
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
636 637
	int i;

638
	spin_lock(&dsi->irq_stats_lock);
639

640 641
	dsi->irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
642 643

	for (i = 0; i < 4; ++i)
644
		dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
645

646
	dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
647

648
	spin_unlock(&dsi->irq_stats_lock);
649 650
}
#else
651
#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
652 653
#endif

654 655
static int debug_irq;

656 657
static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
658
{
659
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
660 661
	int i;

T
Tomi Valkeinen 已提交
662 663 664
	if (irqstatus & DSI_IRQ_ERROR_MASK) {
		DSSERR("DSI error, irqstatus %x\n", irqstatus);
		print_irq_status(irqstatus);
665 666 667
		spin_lock(&dsi->errors_lock);
		dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
		spin_unlock(&dsi->errors_lock);
T
Tomi Valkeinen 已提交
668 669 670 671 672
	} else if (debug_irq) {
		print_irq_status(irqstatus);
	}

	for (i = 0; i < 4; ++i) {
673 674 675 676 677 678 679 680
		if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
			DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
				       i, vcstatus[i]);
			print_irq_status_vc(i, vcstatus[i]);
		} else if (debug_irq) {
			print_irq_status_vc(i, vcstatus[i]);
		}
	}
T
Tomi Valkeinen 已提交
681

682 683 684 685 686 687 688
	if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
		DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
		print_irq_status_cio(ciostatus);
	} else if (debug_irq) {
		print_irq_status_cio(ciostatus);
	}
}
T
Tomi Valkeinen 已提交
689

690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
static void dsi_call_isrs(struct dsi_isr_data *isr_array,
		unsigned isr_array_size, u32 irqstatus)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr && isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}

static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
		u32 irqstatus, u32 *vcstatus, u32 ciostatus)
{
	int i;

	dsi_call_isrs(isr_tables->isr_table,
			ARRAY_SIZE(isr_tables->isr_table),
			irqstatus);

	for (i = 0; i < 4; ++i) {
		if (vcstatus[i] == 0)
			continue;
		dsi_call_isrs(isr_tables->isr_table_vc[i],
				ARRAY_SIZE(isr_tables->isr_table_vc[i]),
				vcstatus[i]);
	}

	if (ciostatus != 0)
		dsi_call_isrs(isr_tables->isr_table_cio,
				ARRAY_SIZE(isr_tables->isr_table_cio),
				ciostatus);
}

726 727
static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
{
728
	struct platform_device *dsidev;
729
	struct dsi_data *dsi;
730 731
	u32 irqstatus, vcstatus[4], ciostatus;
	int i;
732

733
	dsidev = (struct platform_device *) arg;
734
	dsi = dsi_get_dsidrv_data(dsidev);
735

736
	spin_lock(&dsi->irq_lock);
737

738
	irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
T
Tomi Valkeinen 已提交
739

740
	/* IRQ is not for us */
741
	if (!irqstatus) {
742
		spin_unlock(&dsi->irq_lock);
743
		return IRQ_NONE;
744
	}
745

746
	dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
747
	/* flush posted write */
748
	dsi_read_reg(dsidev, DSI_IRQSTATUS);
749 750 751 752 753

	for (i = 0; i < 4; ++i) {
		if ((irqstatus & (1 << i)) == 0) {
			vcstatus[i] = 0;
			continue;
T
Tomi Valkeinen 已提交
754 755
		}

756
		vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
757

758
		dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
T
Tomi Valkeinen 已提交
759
		/* flush posted write */
760
		dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
T
Tomi Valkeinen 已提交
761 762 763
	}

	if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
764
		ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
T
Tomi Valkeinen 已提交
765

766
		dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
T
Tomi Valkeinen 已提交
767
		/* flush posted write */
768
		dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
769 770 771
	} else {
		ciostatus = 0;
	}
T
Tomi Valkeinen 已提交
772

773 774
#ifdef DSI_CATCH_MISSING_TE
	if (irqstatus & DSI_IRQ_TE_TRIGGER)
775
		del_timer(&dsi->te_timer);
776 777
#endif

778 779
	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
780 781
	memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
		sizeof(dsi->isr_tables));
782

783
	spin_unlock(&dsi->irq_lock);
784

785
	dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
786

787
	dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
788

789
	dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
790

791
	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
792 793
}

794
/* dsi->irq_lock has to be locked by the caller */
795 796
static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
		struct dsi_isr_data *isr_array,
797 798 799
		unsigned isr_array_size, u32 default_mask,
		const struct dsi_reg enable_reg,
		const struct dsi_reg status_reg)
T
Tomi Valkeinen 已提交
800
{
801 802 803
	struct dsi_isr_data *isr_data;
	u32 mask;
	u32 old_mask;
T
Tomi Valkeinen 已提交
804 805
	int i;

806
	mask = default_mask;
T
Tomi Valkeinen 已提交
807

808 809
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
T
Tomi Valkeinen 已提交
810

811 812 813 814
		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
T
Tomi Valkeinen 已提交
815 816
	}

817
	old_mask = dsi_read_reg(dsidev, enable_reg);
818
	/* clear the irqstatus for newly enabled irqs */
819 820
	dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
	dsi_write_reg(dsidev, enable_reg, mask);
821 822

	/* flush posted writes */
823 824
	dsi_read_reg(dsidev, enable_reg);
	dsi_read_reg(dsidev, status_reg);
825
}
T
Tomi Valkeinen 已提交
826

827
/* dsi->irq_lock has to be locked by the caller */
828
static void _omap_dsi_set_irqs(struct platform_device *dsidev)
829
{
830
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
831
	u32 mask = DSI_IRQ_ERROR_MASK;
T
Tomi Valkeinen 已提交
832
#ifdef DSI_CATCH_MISSING_TE
833
	mask |= DSI_IRQ_TE_TRIGGER;
T
Tomi Valkeinen 已提交
834
#endif
835 836
	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
837 838
			DSI_IRQENABLE, DSI_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
839

840
/* dsi->irq_lock has to be locked by the caller */
841
static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
842
{
843 844 845 846
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
847 848 849 850
			DSI_VC_IRQ_ERROR_MASK,
			DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
}

851
/* dsi->irq_lock has to be locked by the caller */
852
static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
853
{
854 855 856 857
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
858 859 860 861
			DSI_CIO_IRQ_ERROR_MASK,
			DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
}

862
static void _dsi_initialize_irq(struct platform_device *dsidev)
863
{
864
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
865 866 867
	unsigned long flags;
	int vc;

868
	spin_lock_irqsave(&dsi->irq_lock, flags);
869

870
	memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
871

872
	_omap_dsi_set_irqs(dsidev);
873
	for (vc = 0; vc < 4; ++vc)
874 875
		_omap_dsi_set_irqs_vc(dsidev, vc);
	_omap_dsi_set_irqs_cio(dsidev);
876

877
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
878
}
T
Tomi Valkeinen 已提交
879

880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935
static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int free_idx;
	int i;

	BUG_ON(isr == NULL);

	/* check for duplicate entry and find a free slot */
	free_idx = -1;
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];

		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			return -EINVAL;
		}

		if (isr_data->isr == NULL && free_idx == -1)
			free_idx = i;
	}

	if (free_idx == -1)
		return -EBUSY;

	isr_data = &isr_array[free_idx];
	isr_data->isr = isr;
	isr_data->arg = arg;
	isr_data->mask = mask;

	return 0;
}

static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		return 0;
	}

	return -EINVAL;
}

936 937
static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
		void *arg, u32 mask)
938
{
939
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
940 941 942
	unsigned long flags;
	int r;

943
	spin_lock_irqsave(&dsi->irq_lock, flags);
944

945 946
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
947 948

	if (r == 0)
949
		_omap_dsi_set_irqs(dsidev);
950

951
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
952 953 954 955

	return r;
}

956 957
static int dsi_unregister_isr(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
958
{
959
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
960 961 962
	unsigned long flags;
	int r;

963
	spin_lock_irqsave(&dsi->irq_lock, flags);
964

965 966
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
967 968

	if (r == 0)
969
		_omap_dsi_set_irqs(dsidev);
970

971
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
972 973 974 975

	return r;
}

976 977
static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
978
{
979
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
980 981 982
	unsigned long flags;
	int r;

983
	spin_lock_irqsave(&dsi->irq_lock, flags);
984 985

	r = _dsi_register_isr(isr, arg, mask,
986 987
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
988 989

	if (r == 0)
990
		_omap_dsi_set_irqs_vc(dsidev, channel);
991

992
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
993 994 995 996

	return r;
}

997 998
static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
999
{
1000
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1001 1002 1003
	unsigned long flags;
	int r;

1004
	spin_lock_irqsave(&dsi->irq_lock, flags);
1005 1006

	r = _dsi_unregister_isr(isr, arg, mask,
1007 1008
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1009 1010

	if (r == 0)
1011
		_omap_dsi_set_irqs_vc(dsidev, channel);
1012

1013
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1014 1015 1016 1017

	return r;
}

1018 1019
static int dsi_register_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1020
{
1021
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1022 1023 1024
	unsigned long flags;
	int r;

1025
	spin_lock_irqsave(&dsi->irq_lock, flags);
1026

1027 1028
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1029 1030

	if (r == 0)
1031
		_omap_dsi_set_irqs_cio(dsidev);
1032

1033
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1034 1035 1036 1037

	return r;
}

1038 1039
static int dsi_unregister_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1040
{
1041
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1042 1043 1044
	unsigned long flags;
	int r;

1045
	spin_lock_irqsave(&dsi->irq_lock, flags);
1046

1047 1048
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1049 1050

	if (r == 0)
1051
		_omap_dsi_set_irqs_cio(dsidev);
1052

1053
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1054 1055

	return r;
T
Tomi Valkeinen 已提交
1056 1057
}

1058
static u32 dsi_get_errors(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1059
{
1060
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1061 1062
	unsigned long flags;
	u32 e;
1063 1064 1065 1066
	spin_lock_irqsave(&dsi->errors_lock, flags);
	e = dsi->errors;
	dsi->errors = 0;
	spin_unlock_irqrestore(&dsi->errors_lock, flags);
T
Tomi Valkeinen 已提交
1067 1068 1069
	return e;
}

1070
int dsi_runtime_get(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1071
{
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
	int r;
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	DSSDBG("dsi_runtime_get\n");

	r = pm_runtime_get_sync(&dsi->pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dsi_runtime_put(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;

	DSSDBG("dsi_runtime_put\n");

1089
	r = pm_runtime_put_sync(&dsi->pdev->dev);
1090
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
1091 1092 1093
}

/* source clock for DSI PLL. this could also be PCLKFREE */
1094 1095
static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
		bool enable)
T
Tomi Valkeinen 已提交
1096
{
1097 1098
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
1099
	if (enable)
1100
		clk_prepare_enable(dsi->sys_clk);
T
Tomi Valkeinen 已提交
1101
	else
1102
		clk_disable_unprepare(dsi->sys_clk);
T
Tomi Valkeinen 已提交
1103

1104
	if (enable && dsi->pll_locked) {
1105
		if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
T
Tomi Valkeinen 已提交
1106 1107 1108 1109 1110
			DSSERR("cannot lock PLL when enabling clocks\n");
	}
}

#ifdef DEBUG
1111
static void _dsi_print_reset_status(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1112 1113
{
	u32 l;
1114
	int b0, b1, b2;
T
Tomi Valkeinen 已提交
1115 1116 1117 1118 1119 1120 1121

	if (!dss_debug)
		return;

	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
1122
	l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
1123 1124 1125

	printk(KERN_DEBUG "DSI resets: ");

1126
	l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
T
Tomi Valkeinen 已提交
1127 1128
	printk("PLL (%d) ", FLD_GET(l, 0, 0));

1129
	l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
T
Tomi Valkeinen 已提交
1130 1131
	printk("CIO (%d) ", FLD_GET(l, 29, 29));

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
		b0 = 28;
		b1 = 27;
		b2 = 26;
	} else {
		b0 = 24;
		b1 = 25;
		b2 = 26;
	}

1142
	l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
1143 1144 1145 1146
	printk("PHY (%x%x%x, %d, %d, %d)\n",
			FLD_GET(l, b0, b0),
			FLD_GET(l, b1, b1),
			FLD_GET(l, b2, b2),
T
Tomi Valkeinen 已提交
1147 1148 1149 1150 1151
			FLD_GET(l, 29, 29),
			FLD_GET(l, 30, 30),
			FLD_GET(l, 31, 31));
}
#else
1152
#define _dsi_print_reset_status(x)
T
Tomi Valkeinen 已提交
1153 1154
#endif

1155
static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
T
Tomi Valkeinen 已提交
1156 1157 1158 1159
{
	DSSDBG("dsi_if_enable(%d)\n", enable);

	enable = enable ? 1 : 0;
1160
	REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
T
Tomi Valkeinen 已提交
1161

1162
	if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
T
Tomi Valkeinen 已提交
1163 1164 1165 1166 1167 1168 1169
			DSSERR("Failed to set dsi_if_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

1170
unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1171
{
1172 1173 1174
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
T
Tomi Valkeinen 已提交
1175 1176
}

1177
static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1178
{
1179 1180 1181
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
T
Tomi Valkeinen 已提交
1182 1183
}

1184
static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1185
{
1186 1187 1188
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->current_cinfo.clkin4ddr / 16;
T
Tomi Valkeinen 已提交
1189 1190
}

1191
static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1192 1193
{
	unsigned long r;
1194
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1195

1196
	if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
1197
		/* DSI FCLK source is DSS_CLK_FCK */
1198
		r = clk_get_rate(dsi->dss_clk);
T
Tomi Valkeinen 已提交
1199
	} else {
1200
		/* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1201
		r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
T
Tomi Valkeinen 已提交
1202 1203 1204 1205 1206 1207 1208
	}

	return r;
}

static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
{
1209
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1210
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1211 1212 1213 1214
	unsigned long dsi_fclk;
	unsigned lp_clk_div;
	unsigned long lp_clk;

1215
	lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
T
Tomi Valkeinen 已提交
1216

1217
	if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
T
Tomi Valkeinen 已提交
1218 1219
		return -EINVAL;

1220
	dsi_fclk = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
1221 1222 1223 1224

	lp_clk = dsi_fclk / 2 / lp_clk_div;

	DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1225 1226
	dsi->current_cinfo.lp_clk = lp_clk;
	dsi->current_cinfo.lp_clk_div = lp_clk_div;
T
Tomi Valkeinen 已提交
1227

1228 1229
	/* LP_CLK_DIVISOR */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
T
Tomi Valkeinen 已提交
1230

1231 1232
	/* LP_RX_SYNCHRO_ENABLE */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
T
Tomi Valkeinen 已提交
1233 1234 1235 1236

	return 0;
}

1237
static void dsi_enable_scp_clk(struct platform_device *dsidev)
1238
{
1239 1240 1241
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->scp_clk_refcount++ == 0)
1242
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1243 1244
}

1245
static void dsi_disable_scp_clk(struct platform_device *dsidev)
1246
{
1247 1248 1249 1250
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	WARN_ON(dsi->scp_clk_refcount == 0);
	if (--dsi->scp_clk_refcount == 0)
1251
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1252
}
T
Tomi Valkeinen 已提交
1253 1254 1255 1256 1257 1258 1259 1260

enum dsi_pll_power_state {
	DSI_PLL_POWER_OFF	= 0x0,
	DSI_PLL_POWER_ON_HSCLK	= 0x1,
	DSI_PLL_POWER_ON_ALL	= 0x2,
	DSI_PLL_POWER_ON_DIV	= 0x3,
};

1261 1262
static int dsi_pll_power(struct platform_device *dsidev,
		enum dsi_pll_power_state state)
T
Tomi Valkeinen 已提交
1263 1264 1265
{
	int t = 0;

1266 1267 1268 1269 1270
	/* DSI-PLL power command 0x3 is not working */
	if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
			state == DSI_PLL_POWER_ON_DIV)
		state = DSI_PLL_POWER_ON_ALL;

1271 1272
	/* PLL_PWR_CMD */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
T
Tomi Valkeinen 已提交
1273 1274

	/* PLL_PWR_STATUS */
1275
	while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
1276
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1277 1278 1279 1280
			DSSERR("Failed to set DSI PLL power mode to %d\n",
					state);
			return -ENODEV;
		}
1281
		udelay(1);
T
Tomi Valkeinen 已提交
1282 1283 1284 1285 1286 1287
	}

	return 0;
}

/* calculate clock rates using dividers in cinfo */
1288
static int dsi_calc_clock_rates(struct platform_device *dsidev,
1289
		struct dsi_clock_info *cinfo)
T
Tomi Valkeinen 已提交
1290
{
1291 1292 1293
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
T
Tomi Valkeinen 已提交
1294 1295
		return -EINVAL;

1296
	if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
T
Tomi Valkeinen 已提交
1297 1298
		return -EINVAL;

1299
	if (cinfo->regm_dispc > dsi->regm_dispc_max)
T
Tomi Valkeinen 已提交
1300 1301
		return -EINVAL;

1302
	if (cinfo->regm_dsi > dsi->regm_dsi_max)
T
Tomi Valkeinen 已提交
1303 1304
		return -EINVAL;

1305 1306
	cinfo->clkin = clk_get_rate(dsi->sys_clk);
	cinfo->fint = cinfo->clkin / cinfo->regn;
T
Tomi Valkeinen 已提交
1307

1308
	if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
T
Tomi Valkeinen 已提交
1309 1310 1311 1312 1313 1314 1315
		return -EINVAL;

	cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;

	if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
		return -EINVAL;

1316 1317 1318
	if (cinfo->regm_dispc > 0)
		cinfo->dsi_pll_hsdiv_dispc_clk =
			cinfo->clkin4ddr / cinfo->regm_dispc;
T
Tomi Valkeinen 已提交
1319
	else
1320
		cinfo->dsi_pll_hsdiv_dispc_clk = 0;
T
Tomi Valkeinen 已提交
1321

1322 1323 1324
	if (cinfo->regm_dsi > 0)
		cinfo->dsi_pll_hsdiv_dsi_clk =
			cinfo->clkin4ddr / cinfo->regm_dsi;
T
Tomi Valkeinen 已提交
1325
	else
1326
		cinfo->dsi_pll_hsdiv_dsi_clk = 0;
T
Tomi Valkeinen 已提交
1327 1328 1329 1330

	return 0;
}

1331
int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
1332
		unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
T
Tomi Valkeinen 已提交
1333 1334
		struct dispc_clock_info *dispc_cinfo)
{
1335
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1336 1337 1338 1339
	struct dsi_clock_info cur, best;
	struct dispc_clock_info best_dispc;
	int min_fck_per_pck;
	int match = 0;
1340
	unsigned long dss_sys_clk, max_dss_fck;
T
Tomi Valkeinen 已提交
1341

1342
	dss_sys_clk = clk_get_rate(dsi->sys_clk);
T
Tomi Valkeinen 已提交
1343

1344
	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1345

1346 1347
	if (req_pck == dsi->cache_req_pck &&
			dsi->cache_cinfo.clkin == dss_sys_clk) {
T
Tomi Valkeinen 已提交
1348
		DSSDBG("DSI clock info found from cache\n");
1349
		*dsi_cinfo = dsi->cache_cinfo;
1350 1351
		dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
			dispc_cinfo);
T
Tomi Valkeinen 已提交
1352 1353 1354 1355 1356 1357
		return 0;
	}

	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;

	if (min_fck_per_pck &&
1358
		req_pck * min_fck_per_pck > max_dss_fck) {
T
Tomi Valkeinen 已提交
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
		DSSERR("Requested pixel clock not possible with the current "
				"OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
				"the constraint off.\n");
		min_fck_per_pck = 0;
	}

	DSSDBG("dsi_pll_calc\n");

retry:
	memset(&best, 0, sizeof(best));
	memset(&best_dispc, 0, sizeof(best_dispc));

	memset(&cur, 0, sizeof(cur));
1372
	cur.clkin = dss_sys_clk;
T
Tomi Valkeinen 已提交
1373

1374
	/* 0.75MHz < Fint = clkin / regn < 2.1MHz */
T
Tomi Valkeinen 已提交
1375
	/* To reduce PLL lock time, keep Fint high (around 2 MHz) */
1376
	for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1377
		cur.fint = cur.clkin / cur.regn;
T
Tomi Valkeinen 已提交
1378

1379
		if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
T
Tomi Valkeinen 已提交
1380 1381
			continue;

1382
		/* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1383
		for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
T
Tomi Valkeinen 已提交
1384 1385 1386
			unsigned long a, b;

			a = 2 * cur.regm * (cur.clkin/1000);
1387
			b = cur.regn;
T
Tomi Valkeinen 已提交
1388 1389 1390 1391 1392
			cur.clkin4ddr = a / b * 1000;

			if (cur.clkin4ddr > 1800 * 1000 * 1000)
				break;

1393 1394
			/* dsi_pll_hsdiv_dispc_clk(MHz) =
			 * DSIPHY(MHz) / regm_dispc  < 173MHz/186Mhz */
1395 1396
			for (cur.regm_dispc = 1; cur.regm_dispc <
					dsi->regm_dispc_max; ++cur.regm_dispc) {
T
Tomi Valkeinen 已提交
1397
				struct dispc_clock_info cur_dispc;
1398 1399
				cur.dsi_pll_hsdiv_dispc_clk =
					cur.clkin4ddr / cur.regm_dispc;
T
Tomi Valkeinen 已提交
1400 1401 1402 1403

				/* this will narrow down the search a bit,
				 * but still give pixclocks below what was
				 * requested */
1404
				if (cur.dsi_pll_hsdiv_dispc_clk  < req_pck)
T
Tomi Valkeinen 已提交
1405 1406
					break;

1407
				if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
T
Tomi Valkeinen 已提交
1408 1409 1410
					continue;

				if (min_fck_per_pck &&
1411
					cur.dsi_pll_hsdiv_dispc_clk <
T
Tomi Valkeinen 已提交
1412 1413 1414 1415 1416
						req_pck * min_fck_per_pck)
					continue;

				match = 1;

1417
				dispc_find_clk_divs(req_pck,
1418
						cur.dsi_pll_hsdiv_dispc_clk,
T
Tomi Valkeinen 已提交
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
						&cur_dispc);

				if (abs(cur_dispc.pck - req_pck) <
						abs(best_dispc.pck - req_pck)) {
					best = cur;
					best_dispc = cur_dispc;

					if (cur_dispc.pck == req_pck)
						goto found;
				}
			}
		}
	}
found:
	if (!match) {
		if (min_fck_per_pck) {
			DSSERR("Could not find suitable clock settings.\n"
					"Turning FCK/PCK constraint off and"
					"trying again.\n");
			min_fck_per_pck = 0;
			goto retry;
		}

		DSSERR("Could not find suitable clock settings.\n");

		return -EINVAL;
	}

1447 1448 1449
	/* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
	best.regm_dsi = 0;
	best.dsi_pll_hsdiv_dsi_clk = 0;
T
Tomi Valkeinen 已提交
1450 1451 1452 1453 1454 1455

	if (dsi_cinfo)
		*dsi_cinfo = best;
	if (dispc_cinfo)
		*dispc_cinfo = best_dispc;

1456 1457 1458
	dsi->cache_req_pck = req_pck;
	dsi->cache_clk_freq = 0;
	dsi->cache_cinfo = best;
T
Tomi Valkeinen 已提交
1459 1460 1461 1462

	return 0;
}

1463
static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
1464
		unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
1465 1466 1467 1468 1469 1470 1471 1472 1473
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dsi_clock_info cur, best;

	DSSDBG("dsi_pll_calc_ddrfreq\n");

	memset(&best, 0, sizeof(best));
	memset(&cur, 0, sizeof(cur));

1474
	cur.clkin = clk_get_rate(dsi->sys_clk);
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509

	for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
		cur.fint = cur.clkin / cur.regn;

		if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
			continue;

		/* DSIPHY(MHz) = (2 * regm / regn) * clkin */
		for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
			unsigned long a, b;

			a = 2 * cur.regm * (cur.clkin/1000);
			b = cur.regn;
			cur.clkin4ddr = a / b * 1000;

			if (cur.clkin4ddr > 1800 * 1000 * 1000)
				break;

			if (abs(cur.clkin4ddr - req_clkin4ddr) <
					abs(best.clkin4ddr - req_clkin4ddr)) {
				best = cur;
				DSSDBG("best %ld\n", best.clkin4ddr);
			}

			if (cur.clkin4ddr == req_clkin4ddr)
				goto found;
		}
	}
found:
	if (cinfo)
		*cinfo = best;

	return 0;
}

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
		struct dsi_clock_info *cinfo)
{
	unsigned long max_dsi_fck;

	max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);

	cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
	cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
}

static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
		unsigned long req_pck, struct dsi_clock_info *cinfo,
		struct dispc_clock_info *dispc_cinfo)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	unsigned regm_dispc, best_regm_dispc;
	unsigned long dispc_clk, best_dispc_clk;
	int min_fck_per_pck;
	unsigned long max_dss_fck;
	struct dispc_clock_info best_dispc;
	bool match;

	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;

	if (min_fck_per_pck &&
			req_pck * min_fck_per_pck > max_dss_fck) {
		DSSERR("Requested pixel clock not possible with the current "
				"OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
				"the constraint off.\n");
		min_fck_per_pck = 0;
	}

retry:
	best_regm_dispc = 0;
	best_dispc_clk = 0;
	memset(&best_dispc, 0, sizeof(best_dispc));
	match = false;

	for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
		struct dispc_clock_info cur_dispc;

		dispc_clk = cinfo->clkin4ddr / regm_dispc;

		/* this will narrow down the search a bit,
		 * but still give pixclocks below what was
		 * requested */
		if (dispc_clk  < req_pck)
			break;

		if (dispc_clk > max_dss_fck)
			continue;

		if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
			continue;

		match = true;

		dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);

		if (abs(cur_dispc.pck - req_pck) <
				abs(best_dispc.pck - req_pck)) {
			best_regm_dispc = regm_dispc;
			best_dispc_clk = dispc_clk;
			best_dispc = cur_dispc;

			if (cur_dispc.pck == req_pck)
				goto found;
		}
	}

	if (!match) {
		if (min_fck_per_pck) {
			DSSERR("Could not find suitable clock settings.\n"
					"Turning FCK/PCK constraint off and"
					"trying again.\n");
			min_fck_per_pck = 0;
			goto retry;
		}

		DSSERR("Could not find suitable clock settings.\n");

		return -EINVAL;
	}
found:
	cinfo->regm_dispc = best_regm_dispc;
	cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;

	*dispc_cinfo = best_dispc;

	return 0;
}

1605 1606
int dsi_pll_set_clock_div(struct platform_device *dsidev,
		struct dsi_clock_info *cinfo)
T
Tomi Valkeinen 已提交
1607
{
1608
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1609 1610
	int r = 0;
	u32 l;
1611
	int f = 0;
1612 1613
	u8 regn_start, regn_end, regm_start, regm_end;
	u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
T
Tomi Valkeinen 已提交
1614 1615 1616

	DSSDBGF();

1617
	dsi->current_cinfo.clkin = cinfo->clkin;
1618 1619 1620
	dsi->current_cinfo.fint = cinfo->fint;
	dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
	dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
1621
			cinfo->dsi_pll_hsdiv_dispc_clk;
1622
	dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
1623
			cinfo->dsi_pll_hsdiv_dsi_clk;
T
Tomi Valkeinen 已提交
1624

1625 1626 1627 1628
	dsi->current_cinfo.regn = cinfo->regn;
	dsi->current_cinfo.regm = cinfo->regm;
	dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
	dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
T
Tomi Valkeinen 已提交
1629 1630 1631

	DSSDBG("DSI Fint %ld\n", cinfo->fint);

1632
	DSSDBG("clkin rate %ld\n", cinfo->clkin);
T
Tomi Valkeinen 已提交
1633 1634

	/* DSIPHY == CLKIN4DDR */
1635
	DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
T
Tomi Valkeinen 已提交
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
			cinfo->regm,
			cinfo->regn,
			cinfo->clkin,
			cinfo->clkin4ddr);

	DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
			cinfo->clkin4ddr / 1000 / 1000 / 2);

	DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);

1646
	DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
1647 1648
		dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
		dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1649 1650
		cinfo->dsi_pll_hsdiv_dispc_clk);
	DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
1651 1652
		dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
		dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1653
		cinfo->dsi_pll_hsdiv_dsi_clk);
T
Tomi Valkeinen 已提交
1654

1655 1656 1657 1658 1659 1660 1661
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
			&regm_dispc_end);
	dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
			&regm_dsi_end);

1662 1663
	/* DSI_PLL_AUTOMODE = manual */
	REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
T
Tomi Valkeinen 已提交
1664

1665
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
T
Tomi Valkeinen 已提交
1666
	l = FLD_MOD(l, 1, 0, 0);		/* DSI_PLL_STOPMODE */
1667 1668 1669 1670 1671
	/* DSI_PLL_REGN */
	l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
	/* DSI_PLL_REGM */
	l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
	/* DSI_CLOCK_DIV */
1672
	l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
1673 1674
			regm_dispc_start, regm_dispc_end);
	/* DSIPROTO_CLOCK_DIV */
1675
	l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
1676
			regm_dsi_start, regm_dsi_end);
1677
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
T
Tomi Valkeinen 已提交
1678

1679
	BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
1680

1681 1682
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);

1683 1684 1685 1686 1687 1688
	if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
		f = cinfo->fint < 1000000 ? 0x3 :
			cinfo->fint < 1250000 ? 0x4 :
			cinfo->fint < 1500000 ? 0x5 :
			cinfo->fint < 1750000 ? 0x6 :
			0x7;
T
Tomi Valkeinen 已提交
1689

1690
		l = FLD_MOD(l, f, 4, 1);	/* DSI_PLL_FREQSEL */
1691 1692 1693 1694 1695 1696
	} else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
		f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;

		l = FLD_MOD(l, f, 4, 1);	/* PLL_SELFREQDCO */
	}

T
Tomi Valkeinen 已提交
1697 1698 1699
	l = FLD_MOD(l, 1, 13, 13);		/* DSI_PLL_REFEN */
	l = FLD_MOD(l, 0, 14, 14);		/* DSIPHY_CLKINEN */
	l = FLD_MOD(l, 1, 20, 20);		/* DSI_HSDIVBYPASS */
1700 1701
	if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
		l = FLD_MOD(l, 3, 22, 21);	/* REF_SYSCLK = sysclk */
1702
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
T
Tomi Valkeinen 已提交
1703

1704
	REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0);	/* DSI_PLL_GO */
T
Tomi Valkeinen 已提交
1705

1706
	if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
T
Tomi Valkeinen 已提交
1707 1708 1709 1710 1711
		DSSERR("dsi pll go bit not going down.\n");
		r = -EIO;
		goto err;
	}

1712
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
T
Tomi Valkeinen 已提交
1713 1714 1715 1716 1717
		DSSERR("cannot lock PLL\n");
		r = -EIO;
		goto err;
	}

1718
	dsi->pll_locked = 1;
T
Tomi Valkeinen 已提交
1719

1720
	l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
T
Tomi Valkeinen 已提交
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	l = FLD_MOD(l, 0, 0, 0);	/* DSI_PLL_IDLE */
	l = FLD_MOD(l, 0, 5, 5);	/* DSI_PLL_PLLLPMODE */
	l = FLD_MOD(l, 0, 6, 6);	/* DSI_PLL_LOWCURRSTBY */
	l = FLD_MOD(l, 0, 7, 7);	/* DSI_PLL_TIGHTPHASELOCK */
	l = FLD_MOD(l, 0, 8, 8);	/* DSI_PLL_DRIFTGUARDEN */
	l = FLD_MOD(l, 0, 10, 9);	/* DSI_PLL_LOCKSEL */
	l = FLD_MOD(l, 1, 13, 13);	/* DSI_PLL_REFEN */
	l = FLD_MOD(l, 1, 14, 14);	/* DSIPHY_CLKINEN */
	l = FLD_MOD(l, 0, 15, 15);	/* DSI_BYPASSEN */
	l = FLD_MOD(l, 1, 16, 16);	/* DSS_CLOCK_EN */
	l = FLD_MOD(l, 0, 17, 17);	/* DSS_CLOCK_PWDN */
	l = FLD_MOD(l, 1, 18, 18);	/* DSI_PROTO_CLOCK_EN */
	l = FLD_MOD(l, 0, 19, 19);	/* DSI_PROTO_CLOCK_PWDN */
	l = FLD_MOD(l, 0, 20, 20);	/* DSI_HSDIVBYPASS */
1735
	dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
T
Tomi Valkeinen 已提交
1736 1737 1738 1739 1740 1741

	DSSDBG("PLL config done\n");
err:
	return r;
}

1742 1743
int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
		bool enable_hsdiv)
T
Tomi Valkeinen 已提交
1744
{
1745
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1746 1747 1748 1749 1750
	int r = 0;
	enum dsi_pll_power_state pwstate;

	DSSDBG("PLL init\n");

1751
	if (dsi->vdds_dsi_reg == NULL) {
1752 1753
		struct regulator *vdds_dsi;

1754
		vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
1755 1756 1757 1758 1759 1760

		if (IS_ERR(vdds_dsi)) {
			DSSERR("can't get VDDS_DSI regulator\n");
			return PTR_ERR(vdds_dsi);
		}

1761
		dsi->vdds_dsi_reg = vdds_dsi;
1762 1763
	}

1764
	dsi_enable_pll_clock(dsidev, 1);
1765 1766 1767
	/*
	 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
	 */
1768
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1769

1770 1771
	if (!dsi->vdds_dsi_enabled) {
		r = regulator_enable(dsi->vdds_dsi_reg);
1772 1773
		if (r)
			goto err0;
1774
		dsi->vdds_dsi_enabled = true;
1775
	}
T
Tomi Valkeinen 已提交
1776 1777 1778 1779

	/* XXX PLL does not come out of reset without this... */
	dispc_pck_free_enable(1);

1780
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
T
Tomi Valkeinen 已提交
1781 1782
		DSSERR("PLL not coming out of reset.\n");
		r = -ENODEV;
1783
		dispc_pck_free_enable(0);
T
Tomi Valkeinen 已提交
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
		goto err1;
	}

	/* XXX ... but if left on, we get problems when planes do not
	 * fill the whole display. No idea about this */
	dispc_pck_free_enable(0);

	if (enable_hsclk && enable_hsdiv)
		pwstate = DSI_PLL_POWER_ON_ALL;
	else if (enable_hsclk)
		pwstate = DSI_PLL_POWER_ON_HSCLK;
	else if (enable_hsdiv)
		pwstate = DSI_PLL_POWER_ON_DIV;
	else
		pwstate = DSI_PLL_POWER_OFF;

1800
	r = dsi_pll_power(dsidev, pwstate);
T
Tomi Valkeinen 已提交
1801 1802 1803 1804 1805 1806 1807 1808

	if (r)
		goto err1;

	DSSDBG("PLL init done\n");

	return 0;
err1:
1809 1810 1811
	if (dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1812
	}
T
Tomi Valkeinen 已提交
1813
err0:
1814 1815
	dsi_disable_scp_clk(dsidev);
	dsi_enable_pll_clock(dsidev, 0);
T
Tomi Valkeinen 已提交
1816 1817 1818
	return r;
}

1819
void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
T
Tomi Valkeinen 已提交
1820
{
1821 1822 1823
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->pll_locked = 0;
1824
	dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
1825
	if (disconnect_lanes) {
1826 1827 1828
		WARN_ON(!dsi->vdds_dsi_enabled);
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1829
	}
1830

1831 1832
	dsi_disable_scp_clk(dsidev);
	dsi_enable_pll_clock(dsidev, 0);
1833

T
Tomi Valkeinen 已提交
1834 1835 1836
	DSSDBG("PLL uninit done\n");
}

1837 1838
static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
		struct seq_file *s)
T
Tomi Valkeinen 已提交
1839
{
1840 1841
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dsi_clock_info *cinfo = &dsi->current_cinfo;
1842
	enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
1843
	int dsi_module = dsi->module_id;
1844 1845

	dispc_clk_src = dss_get_dispc_clk_source();
1846
	dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
T
Tomi Valkeinen 已提交
1847

1848 1849
	if (dsi_runtime_get(dsidev))
		return;
T
Tomi Valkeinen 已提交
1850

1851
	seq_printf(s,	"- DSI%d PLL -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1852

1853
	seq_printf(s,	"dsi pll clkin\t%lu\n", cinfo->clkin);
T
Tomi Valkeinen 已提交
1854 1855 1856 1857 1858 1859

	seq_printf(s,	"Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);

	seq_printf(s,	"CLKIN4DDR\t%-16luregm %u\n",
			cinfo->clkin4ddr, cinfo->regm);

1860 1861 1862 1863
	seq_printf(s,	"DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
1864 1865
			cinfo->dsi_pll_hsdiv_dispc_clk,
			cinfo->regm_dispc,
1866
			dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1867
			"off" : "on");
T
Tomi Valkeinen 已提交
1868

1869 1870 1871 1872
	seq_printf(s,	"DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
1873 1874
			cinfo->dsi_pll_hsdiv_dsi_clk,
			cinfo->regm_dsi,
1875
			dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1876
			"off" : "on");
T
Tomi Valkeinen 已提交
1877

1878
	seq_printf(s,	"- DSI%d -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1879

1880 1881 1882
	seq_printf(s,	"dsi fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dsi_clk_src),
			dss_feat_get_clk_source_name(dsi_clk_src));
T
Tomi Valkeinen 已提交
1883

1884
	seq_printf(s,	"DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
T
Tomi Valkeinen 已提交
1885 1886 1887 1888

	seq_printf(s,	"DDR_CLK\t\t%lu\n",
			cinfo->clkin4ddr / 4);

1889
	seq_printf(s,	"TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
T
Tomi Valkeinen 已提交
1890 1891 1892

	seq_printf(s,	"LP_CLK\t\t%lu\n", cinfo->lp_clk);

1893
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1894 1895
}

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
void dsi_dump_clocks(struct seq_file *s)
{
	struct platform_device *dsidev;
	int i;

	for  (i = 0; i < MAX_NUM_DSI; i++) {
		dsidev = dsi_get_dsidev_from_id(i);
		if (dsidev)
			dsi_dump_dsidev_clocks(dsidev, s);
	}
}

1908
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1909 1910
static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
		struct seq_file *s)
1911
{
1912
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1913 1914 1915
	unsigned long flags;
	struct dsi_irq_stats stats;

1916
	spin_lock_irqsave(&dsi->irq_stats_lock, flags);
1917

1918 1919 1920
	stats = dsi->irq_stats;
	memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
	dsi->irq_stats.last_reset = jiffies;
1921

1922
	spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
1923 1924 1925 1926 1927 1928 1929 1930

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);

1931
	seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
			stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);

	seq_printf(s, "-- VC interrupts --\n");
	PIS(CS);
	PIS(ECC_CORR);
	PIS(PACKET_SENT);
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, \
			stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);

	seq_printf(s, "-- CIO interrupts --\n");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS
}

1998
static void dsi1_dump_irqs(struct seq_file *s)
T
Tomi Valkeinen 已提交
1999
{
2000 2001
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
	dsi_dump_dsidev_irqs(dsidev, s);
}

static void dsi2_dump_irqs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_irqs(dsidev, s);
}
#endif

static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
		struct seq_file *s)
{
2016
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
T
Tomi Valkeinen 已提交
2017

2018 2019
	if (dsi_runtime_get(dsidev))
		return;
2020
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091

	DUMPREG(DSI_REVISION);
	DUMPREG(DSI_SYSCONFIG);
	DUMPREG(DSI_SYSSTATUS);
	DUMPREG(DSI_IRQSTATUS);
	DUMPREG(DSI_IRQENABLE);
	DUMPREG(DSI_CTRL);
	DUMPREG(DSI_COMPLEXIO_CFG1);
	DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
	DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
	DUMPREG(DSI_CLK_CTRL);
	DUMPREG(DSI_TIMING1);
	DUMPREG(DSI_TIMING2);
	DUMPREG(DSI_VM_TIMING1);
	DUMPREG(DSI_VM_TIMING2);
	DUMPREG(DSI_VM_TIMING3);
	DUMPREG(DSI_CLK_TIMING);
	DUMPREG(DSI_TX_FIFO_VC_SIZE);
	DUMPREG(DSI_RX_FIFO_VC_SIZE);
	DUMPREG(DSI_COMPLEXIO_CFG2);
	DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
	DUMPREG(DSI_VM_TIMING4);
	DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
	DUMPREG(DSI_VM_TIMING5);
	DUMPREG(DSI_VM_TIMING6);
	DUMPREG(DSI_VM_TIMING7);
	DUMPREG(DSI_STOPCLK_TIMING);

	DUMPREG(DSI_VC_CTRL(0));
	DUMPREG(DSI_VC_TE(0));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
	DUMPREG(DSI_VC_IRQSTATUS(0));
	DUMPREG(DSI_VC_IRQENABLE(0));

	DUMPREG(DSI_VC_CTRL(1));
	DUMPREG(DSI_VC_TE(1));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
	DUMPREG(DSI_VC_IRQSTATUS(1));
	DUMPREG(DSI_VC_IRQENABLE(1));

	DUMPREG(DSI_VC_CTRL(2));
	DUMPREG(DSI_VC_TE(2));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
	DUMPREG(DSI_VC_IRQSTATUS(2));
	DUMPREG(DSI_VC_IRQENABLE(2));

	DUMPREG(DSI_VC_CTRL(3));
	DUMPREG(DSI_VC_TE(3));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
	DUMPREG(DSI_VC_IRQSTATUS(3));
	DUMPREG(DSI_VC_IRQENABLE(3));

	DUMPREG(DSI_DSIPHY_CFG0);
	DUMPREG(DSI_DSIPHY_CFG1);
	DUMPREG(DSI_DSIPHY_CFG2);
	DUMPREG(DSI_DSIPHY_CFG5);

	DUMPREG(DSI_PLL_CONTROL);
	DUMPREG(DSI_PLL_STATUS);
	DUMPREG(DSI_PLL_GO);
	DUMPREG(DSI_PLL_CONFIGURATION1);
	DUMPREG(DSI_PLL_CONFIGURATION2);

2092
	dsi_disable_scp_clk(dsidev);
2093
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
2094 2095 2096
#undef DUMPREG
}

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
static void dsi1_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

	dsi_dump_dsidev_regs(dsidev, s);
}

static void dsi2_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_regs(dsidev, s);
}

2111
enum dsi_cio_power_state {
T
Tomi Valkeinen 已提交
2112 2113 2114 2115 2116
	DSI_COMPLEXIO_POWER_OFF		= 0x0,
	DSI_COMPLEXIO_POWER_ON		= 0x1,
	DSI_COMPLEXIO_POWER_ULPS	= 0x2,
};

2117 2118
static int dsi_cio_power(struct platform_device *dsidev,
		enum dsi_cio_power_state state)
T
Tomi Valkeinen 已提交
2119 2120 2121 2122
{
	int t = 0;

	/* PWR_CMD */
2123
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
T
Tomi Valkeinen 已提交
2124 2125

	/* PWR_STATUS */
2126 2127
	while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
			26, 25) != state) {
2128
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
2129 2130 2131 2132
			DSSERR("failed to set complexio power state to "
					"%d\n", state);
			return -ENODEV;
		}
2133
		udelay(1);
T
Tomi Valkeinen 已提交
2134 2135 2136 2137 2138
	}

	return 0;
}

2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
{
	int val;

	/* line buffer on OMAP3 is 1024 x 24bits */
	/* XXX: for some reason using full buffer size causes
	 * considerable TX slowdown with update sizes that fill the
	 * whole buffer */
	if (!dss_has_feature(FEAT_DSI_GNQ))
		return 1023 * 3;

	val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */

	switch (val) {
	case 1:
		return 512 * 3;		/* 512x24 bits */
	case 2:
		return 682 * 3;		/* 682x24 bits */
	case 3:
		return 853 * 3;		/* 853x24 bits */
	case 4:
		return 1024 * 3;	/* 1024x24 bits */
	case 5:
		return 1194 * 3;	/* 1194x24 bits */
	case 6:
		return 1365 * 3;	/* 1365x24 bits */
2165 2166
	case 7:
		return 1920 * 3;	/* 1920x24 bits */
2167 2168
	default:
		BUG();
2169
		return 0;
2170 2171 2172
	}
}

2173
static int dsi_set_lane_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2174
{
2175 2176 2177 2178 2179 2180 2181 2182 2183
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	static const u8 offsets[] = { 0, 4, 8, 12, 16 };
	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};
T
Tomi Valkeinen 已提交
2184
	u32 r;
2185
	int i;
T
Tomi Valkeinen 已提交
2186

2187
	r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205

	for (i = 0; i < dsi->num_lanes_used; ++i) {
		unsigned offset = offsets[i];
		unsigned polarity, lane_number;
		unsigned t;

		for (t = 0; t < dsi->num_lanes_supported; ++t)
			if (dsi->lanes[t].function == functions[i])
				break;

		if (t == dsi->num_lanes_supported)
			return -EINVAL;

		lane_number = t;
		polarity = dsi->lanes[t].polarity;

		r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
		r = FLD_MOD(r, polarity, offset + 3, offset + 3);
2206 2207
	}

2208 2209 2210 2211 2212 2213
	/* clear the unused lanes */
	for (; i < dsi->num_lanes_supported; ++i) {
		unsigned offset = offsets[i];

		r = FLD_MOD(r, 0, offset + 2, offset);
		r = FLD_MOD(r, 0, offset + 3, offset + 3);
2214
	}
T
Tomi Valkeinen 已提交
2215

2216
	dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
T
Tomi Valkeinen 已提交
2217

2218
	return 0;
T
Tomi Valkeinen 已提交
2219 2220
}

2221
static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
T
Tomi Valkeinen 已提交
2222
{
2223 2224
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
2225
	/* convert time in ns to ddr ticks, rounding up */
2226
	unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
T
Tomi Valkeinen 已提交
2227 2228 2229
	return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
}

2230
static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
T
Tomi Valkeinen 已提交
2231
{
2232 2233 2234
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
T
Tomi Valkeinen 已提交
2235 2236 2237
	return ddr * 1000 * 1000 / (ddr_clk / 1000);
}

2238
static void dsi_cio_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
{
	u32 r;
	u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
	u32 tlpx_half, tclk_trail, tclk_zero;
	u32 tclk_prepare;

	/* calculate timings */

	/* 1 * DDR_CLK = 2 * UI */

	/* min 40ns + 4*UI	max 85ns + 6*UI */
2250
	ths_prepare = ns2ddr(dsidev, 70) + 2;
T
Tomi Valkeinen 已提交
2251 2252

	/* min 145ns + 10*UI */
2253
	ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
T
Tomi Valkeinen 已提交
2254 2255

	/* min max(8*UI, 60ns+4*UI) */
2256
	ths_trail = ns2ddr(dsidev, 60) + 5;
T
Tomi Valkeinen 已提交
2257 2258

	/* min 100ns */
2259
	ths_exit = ns2ddr(dsidev, 145);
T
Tomi Valkeinen 已提交
2260 2261

	/* tlpx min 50n */
2262
	tlpx_half = ns2ddr(dsidev, 25);
T
Tomi Valkeinen 已提交
2263 2264

	/* min 60ns */
2265
	tclk_trail = ns2ddr(dsidev, 60) + 2;
T
Tomi Valkeinen 已提交
2266 2267

	/* min 38ns, max 95ns */
2268
	tclk_prepare = ns2ddr(dsidev, 65);
T
Tomi Valkeinen 已提交
2269 2270

	/* min tclk-prepare + tclk-zero = 300ns */
2271
	tclk_zero = ns2ddr(dsidev, 260);
T
Tomi Valkeinen 已提交
2272 2273

	DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
2274 2275
		ths_prepare, ddr2ns(dsidev, ths_prepare),
		ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
T
Tomi Valkeinen 已提交
2276
	DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
2277 2278
			ths_trail, ddr2ns(dsidev, ths_trail),
			ths_exit, ddr2ns(dsidev, ths_exit));
T
Tomi Valkeinen 已提交
2279 2280 2281

	DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
			"tclk_zero %u (%uns)\n",
2282 2283 2284
			tlpx_half, ddr2ns(dsidev, tlpx_half),
			tclk_trail, ddr2ns(dsidev, tclk_trail),
			tclk_zero, ddr2ns(dsidev, tclk_zero));
T
Tomi Valkeinen 已提交
2285
	DSSDBG("tclk_prepare %u (%uns)\n",
2286
			tclk_prepare, ddr2ns(dsidev, tclk_prepare));
T
Tomi Valkeinen 已提交
2287 2288 2289

	/* program timings */

2290
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
2291 2292 2293 2294
	r = FLD_MOD(r, ths_prepare, 31, 24);
	r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
	r = FLD_MOD(r, ths_trail, 15, 8);
	r = FLD_MOD(r, ths_exit, 7, 0);
2295
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
T
Tomi Valkeinen 已提交
2296

2297
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
2298
	r = FLD_MOD(r, tlpx_half, 20, 16);
T
Tomi Valkeinen 已提交
2299 2300
	r = FLD_MOD(r, tclk_trail, 15, 8);
	r = FLD_MOD(r, tclk_zero, 7, 0);
2301 2302 2303 2304 2305 2306 2307

	if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
		r = FLD_MOD(r, 0, 21, 21);	/* DCCEN = disable */
		r = FLD_MOD(r, 1, 22, 22);	/* CLKINP_DIVBY2EN = enable */
		r = FLD_MOD(r, 1, 23, 23);	/* CLKINP_SEL = enable */
	}

2308
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
T
Tomi Valkeinen 已提交
2309

2310
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
2311
	r = FLD_MOD(r, tclk_prepare, 7, 0);
2312
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
T
Tomi Valkeinen 已提交
2313 2314
}

2315
/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
2316
static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
2317
		unsigned mask_p, unsigned mask_n)
2318
{
2319
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2320 2321
	int i;
	u32 l;
2322
	u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
2323

2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	l = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		unsigned p = dsi->lanes[i].polarity;

		if (mask_p & (1 << i))
			l |= 1 << (i * 2 + (p ? 0 : 1));

		if (mask_n & (1 << i))
			l |= 1 << (i * 2 + (p ? 1 : 0));
	}

2336 2337 2338 2339 2340
	/*
	 * Bits in REGLPTXSCPDAT4TO0DXDY:
	 * 17: DY0 18: DX0
	 * 19: DY1 20: DX1
	 * 21: DY2 22: DX2
2341 2342
	 * 23: DY3 24: DX3
	 * 25: DY4 26: DX4
2343 2344 2345
	 */

	/* Set the lane override configuration */
2346 2347

	/* REGLPTXSCPDAT4TO0DXDY */
2348
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
2349 2350

	/* Enable lane override */
2351 2352 2353

	/* ENLPTXSCPDAT */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
2354 2355
}

2356
static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
2357 2358
{
	/* Disable lane override */
2359
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
2360
	/* Reset the lane override configuration */
2361 2362
	/* REGLPTXSCPDAT4TO0DXDY */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
2363
}
T
Tomi Valkeinen 已提交
2364

2365
static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
2366
{
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int t, i;
	bool in_use[DSI_MAX_NR_LANES];
	static const u8 offsets_old[] = { 28, 27, 26 };
	static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
	const u8 *offsets;

	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
		offsets = offsets_old;
	else
		offsets = offsets_new;
2378

2379 2380
	for (i = 0; i < dsi->num_lanes_supported; ++i)
		in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
2381 2382 2383 2384 2385 2386

	t = 100000;
	while (true) {
		u32 l;
		int ok;

2387
		l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
2388 2389

		ok = 0;
2390 2391
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (!in_use[i] || (l & (1 << offsets[i])))
2392 2393 2394
				ok++;
		}

2395
		if (ok == dsi->num_lanes_supported)
2396 2397 2398
			break;

		if (--t == 0) {
2399 2400
			for (i = 0; i < dsi->num_lanes_supported; ++i) {
				if (!in_use[i] || (l & (1 << offsets[i])))
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
					continue;

				DSSERR("CIO TXCLKESC%d domain not coming " \
						"out of reset\n", i);
			}
			return -EIO;
		}
	}

	return 0;
}

2413
/* return bitmask of enabled lanes, lane0 being the lsb */
2414
static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
2415
{
2416 2417 2418
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	unsigned mask = 0;
	int i;
2419

2420 2421 2422 2423
	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function != DSI_LANE_UNUSED)
			mask |= 1 << i;
	}
2424

2425
	return mask;
2426 2427
}

2428
static int dsi_cio_init(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2429
{
2430
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2431
	int r;
2432
	u32 l;
T
Tomi Valkeinen 已提交
2433

2434
	DSSDBGF();
T
Tomi Valkeinen 已提交
2435

2436
	r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
2437 2438
	if (r)
		return r;
2439

2440
	dsi_enable_scp_clk(dsidev);
2441

T
Tomi Valkeinen 已提交
2442 2443 2444
	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
2445
	dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
2446

2447
	if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
2448 2449 2450
		DSSERR("CIO SCP Clock domain not coming out of reset.\n");
		r = -EIO;
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2451 2452
	}

2453
	r = dsi_set_lane_config(dsidev);
2454 2455
	if (r)
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2456

2457
	/* set TX STOP MODE timer to maximum for this operation */
2458
	l = dsi_read_reg(dsidev, DSI_TIMING1);
2459 2460 2461 2462
	l = FLD_MOD(l, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
	l = FLD_MOD(l, 1, 14, 14);	/* STOP_STATE_X16_IO */
	l = FLD_MOD(l, 1, 13, 13);	/* STOP_STATE_X4_IO */
	l = FLD_MOD(l, 0x1fff, 12, 0);	/* STOP_STATE_COUNTER_IO */
2463
	dsi_write_reg(dsidev, DSI_TIMING1, l);
2464

2465
	if (dsi->ulps_enabled) {
2466 2467
		unsigned mask_p;
		int i;
2468

2469 2470
		DSSDBG("manual ulps exit\n");

2471 2472 2473 2474 2475
		/* ULPS is exited by Mark-1 state for 1ms, followed by
		 * stop state. DSS HW cannot do this via the normal
		 * ULPS exit sequence, as after reset the DSS HW thinks
		 * that we are not in ULPS mode, and refuses to send the
		 * sequence. So we need to send the ULPS exit sequence
2476 2477
		 * manually by setting positive lines high and negative lines
		 * low for 1ms.
2478 2479
		 */

2480
		mask_p = 0;
2481

2482 2483 2484 2485 2486
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (dsi->lanes[i].function == DSI_LANE_UNUSED)
				continue;
			mask_p |= 1 << i;
		}
2487

2488
		dsi_cio_enable_lane_override(dsidev, mask_p, 0);
2489
	}
T
Tomi Valkeinen 已提交
2490

2491
	r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
T
Tomi Valkeinen 已提交
2492
	if (r)
2493 2494
		goto err_cio_pwr;

2495
	if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2496 2497 2498 2499 2500
		DSSERR("CIO PWR clock domain not coming out of reset.\n");
		r = -ENODEV;
		goto err_cio_pwr_dom;
	}

2501 2502 2503
	dsi_if_enable(dsidev, true);
	dsi_if_enable(dsidev, false);
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
T
Tomi Valkeinen 已提交
2504

2505
	r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
2506 2507 2508
	if (r)
		goto err_tx_clk_esc_rst;

2509
	if (dsi->ulps_enabled) {
2510 2511 2512 2513 2514 2515 2516
		/* Keep Mark-1 state for 1ms (as per DSI spec) */
		ktime_t wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);

		/* Disable the override. The lanes should be set to Mark-11
		 * state by the HW */
2517
		dsi_cio_disable_lane_override(dsidev);
2518 2519 2520
	}

	/* FORCE_TX_STOP_MODE_IO */
2521
	REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
2522

2523
	dsi_cio_timings(dsidev);
T
Tomi Valkeinen 已提交
2524

2525
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
2526 2527
		/* DDR_CLK_ALWAYS_ON */
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2528
			dsi->vm_timings.ddr_clk_always_on, 13, 13);
2529 2530
	}

2531
	dsi->ulps_enabled = false;
T
Tomi Valkeinen 已提交
2532 2533

	DSSDBG("CIO init done\n");
2534 2535 2536

	return 0;

2537
err_tx_clk_esc_rst:
2538
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
2539
err_cio_pwr_dom:
2540
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2541
err_cio_pwr:
2542
	if (dsi->ulps_enabled)
2543
		dsi_cio_disable_lane_override(dsidev);
2544
err_scp_clk_dom:
2545
	dsi_disable_scp_clk(dsidev);
2546
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2547 2548 2549
	return r;
}

2550
static void dsi_cio_uninit(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2551
{
2552
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2553

2554 2555 2556
	/* DDR_CLK_ALWAYS_ON */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);

2557 2558
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
	dsi_disable_scp_clk(dsidev);
2559
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2560 2561
}

2562 2563
static void dsi_config_tx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2564 2565
		enum fifo_size size3, enum fifo_size size4)
{
2566
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2567 2568 2569 2570
	u32 r = 0;
	int add = 0;
	int i;

2571 2572 2573 2574
	dsi->vc[0].fifo_size = size1;
	dsi->vc[1].fifo_size = size2;
	dsi->vc[2].fifo_size = size3;
	dsi->vc[3].fifo_size = size4;
T
Tomi Valkeinen 已提交
2575 2576 2577

	for (i = 0; i < 4; i++) {
		u8 v;
2578
		int size = dsi->vc[i].fifo_size;
T
Tomi Valkeinen 已提交
2579 2580 2581 2582

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2583
			return;
T
Tomi Valkeinen 已提交
2584 2585 2586 2587 2588 2589 2590 2591
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2592
	dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2593 2594
}

2595 2596
static void dsi_config_rx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2597 2598
		enum fifo_size size3, enum fifo_size size4)
{
2599
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2600 2601 2602 2603
	u32 r = 0;
	int add = 0;
	int i;

2604 2605 2606 2607
	dsi->vc[0].fifo_size = size1;
	dsi->vc[1].fifo_size = size2;
	dsi->vc[2].fifo_size = size3;
	dsi->vc[3].fifo_size = size4;
T
Tomi Valkeinen 已提交
2608 2609 2610

	for (i = 0; i < 4; i++) {
		u8 v;
2611
		int size = dsi->vc[i].fifo_size;
T
Tomi Valkeinen 已提交
2612 2613 2614 2615

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2616
			return;
T
Tomi Valkeinen 已提交
2617 2618 2619 2620 2621 2622 2623 2624
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2625
	dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2626 2627
}

2628
static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2629 2630 2631
{
	u32 r;

2632
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
2633
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
2634
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
2635

2636
	if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2637 2638 2639 2640 2641 2642 2643
		DSSERR("TX_STOP bit not going down\n");
		return -EIO;
	}

	return 0;
}

2644
static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
2645
{
2646
	return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
2647 2648 2649 2650
}

static void dsi_packet_sent_handler_vp(void *data, u32 mask)
{
2651 2652 2653
	struct dsi_packet_sent_handler_data *vp_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
2654 2655
	const int channel = dsi->update_channel;
	u8 bit = dsi->te_enabled ? 30 : 31;
2656

2657 2658
	if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
		complete(vp_data->completion);
2659 2660
}

2661
static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
2662
{
2663
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2664 2665
	DECLARE_COMPLETION_ONSTACK(completion);
	struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
2666 2667 2668
	int r = 0;
	u8 bit;

2669
	bit = dsi->te_enabled ? 30 : 31;
2670

2671
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2672
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2673 2674 2675 2676
	if (r)
		goto err0;

	/* Wait for completion only if TE_EN/TE_START is still set */
2677
	if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
2678 2679 2680 2681 2682 2683 2684 2685
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous frame transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2686
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2687
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2688 2689 2690

	return 0;
err1:
2691
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2692
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2693 2694 2695 2696 2697 2698
err0:
	return r;
}

static void dsi_packet_sent_handler_l4(void *data, u32 mask)
{
2699 2700 2701
	struct dsi_packet_sent_handler_data *l4_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
2702
	const int channel = dsi->update_channel;
2703

2704 2705
	if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
		complete(l4_data->completion);
2706 2707
}

2708
static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
2709 2710
{
	DECLARE_COMPLETION_ONSTACK(completion);
2711 2712
	struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
	int r = 0;
2713

2714
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2715
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2716 2717 2718 2719
	if (r)
		goto err0;

	/* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2720
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
2721 2722 2723 2724 2725 2726 2727 2728
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous l4 transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2729
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2730
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2731 2732 2733

	return 0;
err1:
2734
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2735
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2736 2737 2738 2739
err0:
	return r;
}

2740
static int dsi_sync_vc(struct platform_device *dsidev, int channel)
2741
{
2742 2743
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2744
	WARN_ON(!dsi_bus_is_locked(dsidev));
2745 2746 2747

	WARN_ON(in_interrupt());

2748
	if (!dsi_vc_is_enabled(dsidev, channel))
2749 2750
		return 0;

2751 2752
	switch (dsi->vc[channel].source) {
	case DSI_VC_SOURCE_VP:
2753
		return dsi_sync_vc_vp(dsidev, channel);
2754
	case DSI_VC_SOURCE_L4:
2755
		return dsi_sync_vc_l4(dsidev, channel);
2756 2757
	default:
		BUG();
2758
		return -EINVAL;
2759 2760 2761
	}
}

2762 2763
static int dsi_vc_enable(struct platform_device *dsidev, int channel,
		bool enable)
T
Tomi Valkeinen 已提交
2764
{
2765 2766
	DSSDBG("dsi_vc_enable channel %d, enable %d\n",
			channel, enable);
T
Tomi Valkeinen 已提交
2767 2768 2769

	enable = enable ? 1 : 0;

2770
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
T
Tomi Valkeinen 已提交
2771

2772 2773
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
		0, enable) != enable) {
T
Tomi Valkeinen 已提交
2774 2775 2776 2777 2778 2779 2780
			DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

2781
static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2782 2783 2784 2785 2786
{
	u32 r;

	DSSDBGF("%d", channel);

2787
	r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
T
Tomi Valkeinen 已提交
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799

	if (FLD_GET(r, 15, 15)) /* VC_BUSY */
		DSSERR("VC(%d) busy when trying to configure it!\n",
				channel);

	r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
	r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN  */
	r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
	r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
	r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
	r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
	r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2800 2801
	if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
		r = FLD_MOD(r, 3, 11, 10);	/* OCP_WIDTH = 32 bit */
T
Tomi Valkeinen 已提交
2802 2803 2804 2805

	r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
	r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */

2806
	dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
T
Tomi Valkeinen 已提交
2807 2808
}

2809 2810
static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
		enum dsi_vc_source source)
T
Tomi Valkeinen 已提交
2811
{
2812 2813
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2814
	if (dsi->vc[channel].source == source)
2815
		return 0;
T
Tomi Valkeinen 已提交
2816 2817 2818

	DSSDBGF("%d", channel);

2819
	dsi_sync_vc(dsidev, channel);
2820

2821
	dsi_vc_enable(dsidev, channel, 0);
T
Tomi Valkeinen 已提交
2822

2823
	/* VC_BUSY */
2824
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2825
		DSSERR("vc(%d) busy when trying to config for VP\n", channel);
2826 2827
		return -EIO;
	}
T
Tomi Valkeinen 已提交
2828

2829 2830
	/* SOURCE, 0 = L4, 1 = video port */
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
T
Tomi Valkeinen 已提交
2831

2832
	/* DCS_CMD_ENABLE */
2833 2834 2835 2836
	if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		bool enable = source == DSI_VC_SOURCE_VP;
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
	}
2837

2838
	dsi_vc_enable(dsidev, channel, 1);
T
Tomi Valkeinen 已提交
2839

2840
	dsi->vc[channel].source = source;
2841 2842

	return 0;
T
Tomi Valkeinen 已提交
2843 2844
}

2845 2846
void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
		bool enable)
T
Tomi Valkeinen 已提交
2847
{
2848
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2849
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2850

T
Tomi Valkeinen 已提交
2851 2852
	DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);

2853
	WARN_ON(!dsi_bus_is_locked(dsidev));
2854

2855 2856
	dsi_vc_enable(dsidev, channel, 0);
	dsi_if_enable(dsidev, 0);
T
Tomi Valkeinen 已提交
2857

2858
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
T
Tomi Valkeinen 已提交
2859

2860 2861
	dsi_vc_enable(dsidev, channel, 1);
	dsi_if_enable(dsidev, 1);
T
Tomi Valkeinen 已提交
2862

2863
	dsi_force_tx_stop_mode_io(dsidev);
2864 2865

	/* start the DDR clock by sending a NULL packet */
2866
	if (dsi->vm_timings.ddr_clk_always_on && enable)
2867
		dsi_vc_send_null(dssdev, channel);
T
Tomi Valkeinen 已提交
2868
}
2869
EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
T
Tomi Valkeinen 已提交
2870

2871
static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2872
{
2873
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2874
		u32 val;
2875
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
T
Tomi Valkeinen 已提交
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
		DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
				(val >> 0) & 0xff,
				(val >> 8) & 0xff,
				(val >> 16) & 0xff,
				(val >> 24) & 0xff);
	}
}

static void dsi_show_rx_ack_with_err(u16 err)
{
	DSSERR("\tACK with ERROR (%#x):\n", err);
	if (err & (1 << 0))
		DSSERR("\t\tSoT Error\n");
	if (err & (1 << 1))
		DSSERR("\t\tSoT Sync Error\n");
	if (err & (1 << 2))
		DSSERR("\t\tEoT Sync Error\n");
	if (err & (1 << 3))
		DSSERR("\t\tEscape Mode Entry Command Error\n");
	if (err & (1 << 4))
		DSSERR("\t\tLP Transmit Sync Error\n");
	if (err & (1 << 5))
		DSSERR("\t\tHS Receive Timeout Error\n");
	if (err & (1 << 6))
		DSSERR("\t\tFalse Control Error\n");
	if (err & (1 << 7))
		DSSERR("\t\t(reserved7)\n");
	if (err & (1 << 8))
		DSSERR("\t\tECC Error, single-bit (corrected)\n");
	if (err & (1 << 9))
		DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
	if (err & (1 << 10))
		DSSERR("\t\tChecksum Error\n");
	if (err & (1 << 11))
		DSSERR("\t\tData type not recognized\n");
	if (err & (1 << 12))
		DSSERR("\t\tInvalid VC ID\n");
	if (err & (1 << 13))
		DSSERR("\t\tInvalid Transmission Length\n");
	if (err & (1 << 14))
		DSSERR("\t\t(reserved14)\n");
	if (err & (1 << 15))
		DSSERR("\t\tDSI Protocol Violation\n");
}

2921 2922
static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
		int channel)
T
Tomi Valkeinen 已提交
2923 2924
{
	/* RX_FIFO_NOT_EMPTY */
2925
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2926 2927
		u32 val;
		u8 dt;
2928
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
2929
		DSSERR("\trawval %#08x\n", val);
T
Tomi Valkeinen 已提交
2930
		dt = FLD_GET(val, 5, 0);
2931
		if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2932 2933
			u16 err = FLD_GET(val, 23, 8);
			dsi_show_rx_ack_with_err(err);
2934
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
2935
			DSSERR("\tDCS short response, 1 byte: %#x\n",
T
Tomi Valkeinen 已提交
2936
					FLD_GET(val, 23, 8));
2937
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
2938
			DSSERR("\tDCS short response, 2 byte: %#x\n",
T
Tomi Valkeinen 已提交
2939
					FLD_GET(val, 23, 8));
2940
		} else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
2941
			DSSERR("\tDCS long response, len %d\n",
T
Tomi Valkeinen 已提交
2942
					FLD_GET(val, 23, 8));
2943
			dsi_vc_flush_long_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2944 2945 2946 2947 2948 2949 2950
		} else {
			DSSERR("\tunknown datatype 0x%02x\n", dt);
		}
	}
	return 0;
}

2951
static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2952
{
2953 2954 2955
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->debug_write || dsi->debug_read)
T
Tomi Valkeinen 已提交
2956 2957
		DSSDBG("dsi_vc_send_bta %d\n", channel);

2958
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2959

2960 2961
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2962
		DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2963
		dsi_vc_flush_receive_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2964 2965
	}

2966
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
T
Tomi Valkeinen 已提交
2967

2968 2969 2970
	/* flush posted write */
	dsi_read_reg(dsidev, DSI_VC_CTRL(channel));

T
Tomi Valkeinen 已提交
2971 2972 2973
	return 0;
}

2974
int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2975
{
2976
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2977
	DECLARE_COMPLETION_ONSTACK(completion);
T
Tomi Valkeinen 已提交
2978 2979 2980
	int r = 0;
	u32 err;

2981
	r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
2982 2983 2984
			&completion, DSI_VC_IRQ_BTA);
	if (r)
		goto err0;
T
Tomi Valkeinen 已提交
2985

2986
	r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
2987
			DSI_IRQ_ERROR_MASK);
T
Tomi Valkeinen 已提交
2988
	if (r)
2989
		goto err1;
T
Tomi Valkeinen 已提交
2990

2991
	r = dsi_vc_send_bta(dsidev, channel);
2992 2993 2994
	if (r)
		goto err2;

2995
	if (wait_for_completion_timeout(&completion,
T
Tomi Valkeinen 已提交
2996 2997 2998
				msecs_to_jiffies(500)) == 0) {
		DSSERR("Failed to receive BTA\n");
		r = -EIO;
2999
		goto err2;
T
Tomi Valkeinen 已提交
3000 3001
	}

3002
	err = dsi_get_errors(dsidev);
T
Tomi Valkeinen 已提交
3003 3004 3005
	if (err) {
		DSSERR("Error while sending BTA: %x\n", err);
		r = -EIO;
3006
		goto err2;
T
Tomi Valkeinen 已提交
3007
	}
3008
err2:
3009
	dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
3010
			DSI_IRQ_ERROR_MASK);
3011
err1:
3012
	dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
3013 3014
			&completion, DSI_VC_IRQ_BTA);
err0:
T
Tomi Valkeinen 已提交
3015 3016 3017 3018
	return r;
}
EXPORT_SYMBOL(dsi_vc_send_bta_sync);

3019 3020
static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
		int channel, u8 data_type, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
3021
{
3022
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3023 3024 3025
	u32 val;
	u8 data_id;

3026
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
3027

3028
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
3029 3030 3031 3032

	val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
		FLD_VAL(ecc, 31, 24);

3033
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
T
Tomi Valkeinen 已提交
3034 3035
}

3036 3037
static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
		int channel, u8 b1, u8 b2, u8 b3, u8 b4)
T
Tomi Valkeinen 已提交
3038 3039 3040 3041 3042 3043 3044 3045
{
	u32 val;

	val = b4 << 24 | b3 << 16 | b2 << 8  | b1 << 0;

/*	DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
			b1, b2, b3, b4, val); */

3046
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
T
Tomi Valkeinen 已提交
3047 3048
}

3049 3050
static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
		u8 data_type, u8 *data, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
3051 3052
{
	/*u32 val; */
3053
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3054 3055 3056 3057 3058
	int i;
	u8 *p;
	int r = 0;
	u8 b1, b2, b3, b4;

3059
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
3060 3061 3062
		DSSDBG("dsi_vc_send_long, %d bytes\n", len);

	/* len + header */
3063
	if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
T
Tomi Valkeinen 已提交
3064 3065 3066 3067
		DSSERR("unable to send long packet: packet too long.\n");
		return -EINVAL;
	}

3068
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
3069

3070
	dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
T
Tomi Valkeinen 已提交
3071 3072 3073

	p = data;
	for (i = 0; i < len >> 2; i++) {
3074
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
3075 3076 3077 3078 3079 3080 3081
			DSSDBG("\tsending full packet %d\n", i);

		b1 = *p++;
		b2 = *p++;
		b3 = *p++;
		b4 = *p++;

3082
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
T
Tomi Valkeinen 已提交
3083 3084 3085 3086 3087 3088
	}

	i = len % 4;
	if (i) {
		b1 = 0; b2 = 0; b3 = 0;

3089
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106
			DSSDBG("\tsending remainder bytes %d\n", i);

		switch (i) {
		case 3:
			b1 = *p++;
			b2 = *p++;
			b3 = *p++;
			break;
		case 2:
			b1 = *p++;
			b2 = *p++;
			break;
		case 1:
			b1 = *p++;
			break;
		}

3107
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
T
Tomi Valkeinen 已提交
3108 3109 3110 3111 3112
	}

	return r;
}

3113 3114
static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
		u8 data_type, u16 data, u8 ecc)
T
Tomi Valkeinen 已提交
3115
{
3116
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3117 3118 3119
	u32 r;
	u8 data_id;

3120
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
3121

3122
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
3123 3124 3125 3126
		DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
				channel,
				data_type, data & 0xff, (data >> 8) & 0xff);

3127
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
3128

3129
	if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
T
Tomi Valkeinen 已提交
3130 3131 3132 3133
		DSSERR("ERROR FIFO FULL, aborting transfer\n");
		return -EINVAL;
	}

3134
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
3135 3136 3137

	r = (data_id << 0) | (data << 8) | (ecc << 24);

3138
	dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
T
Tomi Valkeinen 已提交
3139 3140 3141 3142

	return 0;
}

3143
int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
3144
{
3145 3146
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

3147 3148
	return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
		0, 0);
T
Tomi Valkeinen 已提交
3149 3150 3151
}
EXPORT_SYMBOL(dsi_vc_send_null);

3152
static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
3153
		int channel, u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
3154 3155 3156
{
	int r;

3157 3158
	if (len == 0) {
		BUG_ON(type == DSS_DSI_CONTENT_DCS);
3159
		r = dsi_vc_send_short(dsidev, channel,
3160 3161 3162 3163 3164
				MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
	} else if (len == 1) {
		r = dsi_vc_send_short(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
3165
				MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
T
Tomi Valkeinen 已提交
3166
	} else if (len == 2) {
3167
		r = dsi_vc_send_short(dsidev, channel,
3168 3169
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
3170
				MIPI_DSI_DCS_SHORT_WRITE_PARAM,
T
Tomi Valkeinen 已提交
3171 3172
				data[0] | (data[1] << 8), 0);
	} else {
3173 3174 3175 3176
		r = dsi_vc_send_long(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_LONG_WRITE :
				MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
T
Tomi Valkeinen 已提交
3177 3178 3179 3180
	}

	return r;
}
3181 3182 3183 3184

int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len)
{
3185 3186 3187
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
3188 3189
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
3190 3191
EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);

3192 3193 3194
int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len)
{
3195 3196 3197
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
3198 3199 3200 3201 3202 3203
			DSS_DSI_CONTENT_GENERIC);
}
EXPORT_SYMBOL(dsi_vc_generic_write_nosync);

static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
3204
{
3205
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
T
Tomi Valkeinen 已提交
3206 3207
	int r;

3208
	r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
T
Tomi Valkeinen 已提交
3209
	if (r)
3210
		goto err;
T
Tomi Valkeinen 已提交
3211

3212
	r = dsi_vc_send_bta_sync(dssdev, channel);
3213 3214
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
3215

3216 3217
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
3218
		DSSERR("rx fifo not empty after write, dumping data:\n");
3219
		dsi_vc_flush_receive_data(dsidev, channel);
3220 3221 3222 3223
		r = -EIO;
		goto err;
	}

3224 3225
	return 0;
err:
3226
	DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
3227
			channel, data[0], len);
T
Tomi Valkeinen 已提交
3228 3229
	return r;
}
3230 3231 3232 3233 3234 3235 3236

int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
3237 3238
EXPORT_SYMBOL(dsi_vc_dcs_write);

3239 3240 3241 3242 3243 3244 3245 3246
int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_GENERIC);
}
EXPORT_SYMBOL(dsi_vc_generic_write);

3247
int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
3248
{
3249
	return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
3250 3251 3252
}
EXPORT_SYMBOL(dsi_vc_dcs_write_0);

3253 3254 3255 3256 3257 3258
int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
{
	return dsi_vc_generic_write(dssdev, channel, NULL, 0);
}
EXPORT_SYMBOL(dsi_vc_generic_write_0);

3259 3260
int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
		u8 param)
3261 3262 3263 3264
{
	u8 buf[2];
	buf[0] = dcs_cmd;
	buf[1] = param;
3265
	return dsi_vc_dcs_write(dssdev, channel, buf, 2);
3266 3267 3268
}
EXPORT_SYMBOL(dsi_vc_dcs_write_1);

3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
		u8 param)
{
	return dsi_vc_generic_write(dssdev, channel, &param, 1);
}
EXPORT_SYMBOL(dsi_vc_generic_write_1);

int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
		u8 param1, u8 param2)
{
	u8 buf[2];
	buf[0] = param1;
	buf[1] = param2;
	return dsi_vc_generic_write(dssdev, channel, buf, 2);
}
EXPORT_SYMBOL(dsi_vc_generic_write_2);

3286
static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
3287
		int channel, u8 dcs_cmd)
T
Tomi Valkeinen 已提交
3288
{
3289
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3290 3291
	int r;

3292
	if (dsi->debug_read)
3293 3294
		DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
			channel, dcs_cmd);
T
Tomi Valkeinen 已提交
3295

3296
	r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3297 3298 3299 3300 3301
	if (r) {
		DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
			" failed\n", channel, dcs_cmd);
		return r;
	}
T
Tomi Valkeinen 已提交
3302

3303 3304 3305
	return 0;
}

3306
static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
		int channel, u8 *reqdata, int reqlen)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u16 data;
	u8 data_type;
	int r;

	if (dsi->debug_read)
		DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
			channel, reqlen);

	if (reqlen == 0) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
		data = 0;
	} else if (reqlen == 1) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
		data = reqdata[0];
	} else if (reqlen == 2) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
		data = reqdata[0] | (reqdata[1] << 8);
	} else {
		BUG();
3329
		return -EINVAL;
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
	}

	r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
	if (r) {
		DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
			" failed\n", channel, reqlen);
		return r;
	}

	return 0;
}

static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
		u8 *buf, int buflen, enum dss_dsi_content_type type)
3344 3345 3346 3347 3348
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u32 val;
	u8 dt;
	int r;
T
Tomi Valkeinen 已提交
3349 3350

	/* RX_FIFO_NOT_EMPTY */
3351
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
T
Tomi Valkeinen 已提交
3352
		DSSERR("RX fifo empty when trying to read.\n");
3353 3354
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3355 3356
	}

3357
	val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
3358
	if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3359 3360
		DSSDBG("\theader: %08x\n", val);
	dt = FLD_GET(val, 5, 0);
3361
	if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
3362 3363
		u16 err = FLD_GET(val, 23, 8);
		dsi_show_rx_ack_with_err(err);
3364 3365
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3366

3367 3368 3369
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
T
Tomi Valkeinen 已提交
3370
		u8 data = FLD_GET(val, 15, 8);
3371
		if (dsi->debug_read)
3372 3373 3374
			DSSDBG("\t%s short response, 1 byte: %02x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3375

3376 3377 3378 3379
		if (buflen < 1) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3380 3381 3382 3383

		buf[0] = data;

		return 1;
3384 3385 3386
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
T
Tomi Valkeinen 已提交
3387
		u16 data = FLD_GET(val, 23, 8);
3388
		if (dsi->debug_read)
3389 3390 3391
			DSSDBG("\t%s short response, 2 byte: %04x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3392

3393 3394 3395 3396
		if (buflen < 2) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3397 3398 3399 3400 3401

		buf[0] = data & 0xff;
		buf[1] = (data >> 8) & 0xff;

		return 2;
3402 3403 3404
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
			MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
T
Tomi Valkeinen 已提交
3405 3406
		int w;
		int len = FLD_GET(val, 23, 8);
3407
		if (dsi->debug_read)
3408 3409 3410
			DSSDBG("\t%s long response, len %d\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", len);
T
Tomi Valkeinen 已提交
3411

3412 3413 3414 3415
		if (len > buflen) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3416 3417 3418 3419

		/* two byte checksum ends the packet, not included in len */
		for (w = 0; w < len + 2;) {
			int b;
3420 3421
			val = dsi_read_reg(dsidev,
				DSI_VC_SHORT_PACKET_HEADER(channel));
3422
			if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
				DSSDBG("\t\t%02x %02x %02x %02x\n",
						(val >> 0) & 0xff,
						(val >> 8) & 0xff,
						(val >> 16) & 0xff,
						(val >> 24) & 0xff);

			for (b = 0; b < 4; ++b) {
				if (w < len)
					buf[w] = (val >> (b * 8)) & 0xff;
				/* we discard the 2 byte checksum */
				++w;
			}
		}

		return len;
	} else {
		DSSERR("\tunknown datatype 0x%02x\n", dt);
3440 3441
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3442
	}
3443 3444

err:
3445 3446
	DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
		type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
3447

3448
	return r;
3449 3450 3451 3452 3453 3454 3455 3456
}

int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
		u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3457
	r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
3458 3459
	if (r)
		goto err;
3460

3461 3462 3463 3464
	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		goto err;

3465 3466
	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_DCS);
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
	if (r < 0)
		goto err;

	if (r != buflen) {
		r = -EIO;
		goto err;
	}

	return 0;
err:
	DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
	return r;
T
Tomi Valkeinen 已提交
3479 3480 3481
}
EXPORT_SYMBOL(dsi_vc_dcs_read);

3482 3483 3484 3485 3486 3487
static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
		u8 *reqdata, int reqlen, u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3488
	r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557
	if (r)
		return r;

	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		return r;

	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_GENERIC);
	if (r < 0)
		return r;

	if (r != buflen) {
		r = -EIO;
		return r;
	}

	return 0;
}

int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
		int buflen)
{
	int r;

	r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
	if (r) {
		DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
		return r;
	}

	return 0;
}
EXPORT_SYMBOL(dsi_vc_generic_read_0);

int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
		u8 *buf, int buflen)
{
	int r;

	r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
	if (r) {
		DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
		return r;
	}

	return 0;
}
EXPORT_SYMBOL(dsi_vc_generic_read_1);

int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
		u8 param1, u8 param2, u8 *buf, int buflen)
{
	int r;
	u8 reqdata[2];

	reqdata[0] = param1;
	reqdata[1] = param2;

	r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
	if (r) {
		DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
		return r;
	}

	return 0;
}
EXPORT_SYMBOL(dsi_vc_generic_read_2);

3558 3559
int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
		u16 len)
T
Tomi Valkeinen 已提交
3560
{
3561 3562
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

3563 3564
	return dsi_vc_send_short(dsidev, channel,
			MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
T
Tomi Valkeinen 已提交
3565 3566 3567
}
EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);

3568
static int dsi_enter_ulps(struct platform_device *dsidev)
3569
{
3570
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3571
	DECLARE_COMPLETION_ONSTACK(completion);
3572 3573
	int r, i;
	unsigned mask;
3574 3575 3576

	DSSDBGF();

3577
	WARN_ON(!dsi_bus_is_locked(dsidev));
3578

3579
	WARN_ON(dsi->ulps_enabled);
3580

3581
	if (dsi->ulps_enabled)
3582 3583
		return 0;

3584
	/* DDR_CLK_ALWAYS_ON */
3585
	if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
3586 3587 3588
		dsi_if_enable(dsidev, 0);
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
		dsi_if_enable(dsidev, 1);
3589 3590
	}

3591 3592 3593 3594
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);
3595

3596
	dsi_force_tx_stop_mode_io(dsidev);
3597

3598 3599 3600 3601
	dsi_vc_enable(dsidev, 0, false);
	dsi_vc_enable(dsidev, 1, false);
	dsi_vc_enable(dsidev, 2, false);
	dsi_vc_enable(dsidev, 3, false);
3602

3603
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) {	/* HS_BUSY */
3604 3605 3606 3607
		DSSERR("HS busy when enabling ULPS\n");
		return -EIO;
	}

3608
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) {	/* LP_BUSY */
3609 3610 3611 3612
		DSSERR("LP busy when enabling ULPS\n");
		return -EIO;
	}

3613
	r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
3614 3615 3616 3617
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	if (r)
		return r;

3618 3619 3620 3621 3622 3623 3624
	mask = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function == DSI_LANE_UNUSED)
			continue;
		mask |= 1 << i;
	}
3625 3626
	/* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
	/* LANEx_ULPS_SIG2 */
3627
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
3628

3629 3630
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3631 3632 3633 3634 3635 3636 3637 3638

	if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(1000)) == 0) {
		DSSERR("ULPS enable timeout\n");
		r = -EIO;
		goto err;
	}

3639
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3640 3641
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);

3642
	/* Reset LANEx_ULPS_SIG2 */
3643
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
3644

3645 3646
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3647

3648
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
3649

3650
	dsi_if_enable(dsidev, false);
3651

3652
	dsi->ulps_enabled = true;
3653 3654 3655 3656

	return 0;

err:
3657
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3658 3659 3660 3661
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	return r;
}

3662 3663
static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3664 3665
{
	unsigned long fck;
3666 3667
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3668

3669
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3670

3671
	/* ticks in DSI_FCK */
3672
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3673

3674
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3675
	r = FLD_MOD(r, 1, 15, 15);	/* LP_RX_TO */
3676 3677
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* LP_RX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* LP_RX_TO_X4 */
T
Tomi Valkeinen 已提交
3678
	r = FLD_MOD(r, ticks, 12, 0);	/* LP_RX_COUNTER */
3679
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3680

3681 3682 3683 3684 3685 3686
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3687 3688
}

3689 3690
static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
		bool x8, bool x16)
T
Tomi Valkeinen 已提交
3691 3692
{
	unsigned long fck;
3693 3694 3695 3696
	unsigned long total_ticks;
	u32 r;

	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3697 3698

	/* ticks in DSI_FCK */
3699
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3700

3701
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3702
	r = FLD_MOD(r, 1, 31, 31);	/* TA_TO */
3703 3704
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* TA_TO_X16 */
	r = FLD_MOD(r, x8 ? 1 : 0, 29, 29);	/* TA_TO_X8 */
T
Tomi Valkeinen 已提交
3705
	r = FLD_MOD(r, ticks, 28, 16);	/* TA_TO_COUNTER */
3706
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3707

3708 3709 3710 3711 3712 3713
	total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);

	DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x8 ? " x8" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3714 3715
}

3716 3717
static void dsi_set_stop_state_counter(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3718 3719
{
	unsigned long fck;
3720 3721
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3722

3723
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3724

3725
	/* ticks in DSI_FCK */
3726
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3727

3728
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3729
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
3730 3731
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* STOP_STATE_X16_IO */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* STOP_STATE_X4_IO */
T
Tomi Valkeinen 已提交
3732
	r = FLD_MOD(r, ticks, 12, 0);	/* STOP_STATE_COUNTER_IO */
3733
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3734

3735 3736 3737 3738 3739 3740
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3741 3742
}

3743 3744
static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3745 3746
{
	unsigned long fck;
3747 3748
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3749

3750
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3751

3752
	/* ticks in TxByteClkHS */
3753
	fck = dsi_get_txbyteclkhs(dsidev);
T
Tomi Valkeinen 已提交
3754

3755
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3756
	r = FLD_MOD(r, 1, 31, 31);	/* HS_TX_TO */
3757 3758
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* HS_TX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 29, 29);	/* HS_TX_TO_X8 (4 really) */
T
Tomi Valkeinen 已提交
3759
	r = FLD_MOD(r, ticks, 28, 16);	/* HS_TX_TO_COUNTER */
3760
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3761

3762 3763 3764 3765 3766 3767
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3768
}
3769

3770
static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
3771
{
3772
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3773 3774
	int num_line_buffers;

3775
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3776
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3777
		unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3778
		struct omap_video_timings *timings = &dsi->timings;
3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795
		/*
		 * Don't use line buffers if width is greater than the video
		 * port's line buffer size
		 */
		if (line_buf_size <= timings->x_res * bpp / 8)
			num_line_buffers = 0;
		else
			num_line_buffers = 2;
	} else {
		/* Use maximum number of line buffers in command mode */
		num_line_buffers = 2;
	}

	/* LINE_BUFFER */
	REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
}

3796
static void dsi_config_vp_sync_events(struct platform_device *dsidev)
3797
{
3798 3799 3800
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	bool vsync_end = dsi->vm_timings.vp_vsync_end;
	bool hsync_end = dsi->vm_timings.vp_hsync_end;
3801 3802 3803
	u32 r;

	r = dsi_read_reg(dsidev, DSI_CTRL);
3804 3805 3806
	r = FLD_MOD(r, 1, 9, 9);		/* VP_DE_POL */
	r = FLD_MOD(r, 1, 10, 10);		/* VP_HSYNC_POL */
	r = FLD_MOD(r, 1, 11, 11);		/* VP_VSYNC_POL */
3807 3808 3809 3810 3811 3812 3813
	r = FLD_MOD(r, 1, 15, 15);		/* VP_VSYNC_START */
	r = FLD_MOD(r, vsync_end, 16, 16);	/* VP_VSYNC_END */
	r = FLD_MOD(r, 1, 17, 17);		/* VP_HSYNC_START */
	r = FLD_MOD(r, hsync_end, 18, 18);	/* VP_HSYNC_END */
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3814
static void dsi_config_blanking_modes(struct platform_device *dsidev)
3815
{
3816 3817 3818 3819 3820
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode = dsi->vm_timings.blanking_mode;
	int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
	int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
	int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
	u32 r;

	/*
	 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
	 * 1 = Long blanking packets are sent in corresponding blanking periods
	 */
	r = dsi_read_reg(dsidev, DSI_CTRL);
	r = FLD_MOD(r, blanking_mode, 20, 20);		/* BLANKING_MODE */
	r = FLD_MOD(r, hfp_blanking_mode, 21, 21);	/* HFP_BLANKING */
	r = FLD_MOD(r, hbp_blanking_mode, 22, 22);	/* HBP_BLANKING */
	r = FLD_MOD(r, hsa_blanking_mode, 23, 23);	/* HSA_BLANKING */
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
/*
 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
 * results in maximum transition time for data and clock lanes to enter and
 * exit HS mode. Hence, this is the scenario where the least amount of command
 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
 * clock cycles that can be used to interleave command mode data in HS so that
 * all scenarios are satisfied.
 */
static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
		int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
{
	int transition;

	/*
	 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
	 * time of data lanes only, if it isn't set, we need to consider HS
	 * transition time of both data and clock lanes. HS transition time
	 * of Scenario 3 is considered.
	 */
	if (ddr_alwon) {
		transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
	} else {
		int trans1, trans2;
		trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
		trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
				enter_hs + 1;
		transition = max(trans1, trans2);
	}

	return blank > transition ? blank - transition : 0;
}

/*
 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
 * results in maximum transition time for data lanes to enter and exit LP mode.
 * Hence, this is the scenario where the least amount of command mode data can
 * be interleaved. We program the minimum amount of bytes that can be
 * interleaved in LP so that all scenarios are satisfied.
 */
static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
		int lp_clk_div, int tdsi_fclk)
{
	int trans_lp;	/* time required for a LP transition, in TXBYTECLKHS */
	int tlp_avail;	/* time left for interleaving commands, in CLKIN4DDR */
	int ttxclkesc;	/* period of LP transmit escape clock, in CLKIN4DDR */
	int thsbyte_clk = 16;	/* Period of TXBYTECLKHS clock, in CLKIN4DDR */
	int lp_inter;	/* cmd mode data that can be interleaved, in bytes */

	/* maximum LP transition time according to Scenario 1 */
	trans_lp = exit_hs + max(enter_hs, 2) + 1;

	/* CLKIN4DDR = 16 * TXBYTECLKHS */
	tlp_avail = thsbyte_clk * (blank - trans_lp);

3889
	ttxclkesc = tdsi_fclk * lp_clk_div;
3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906

	lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
			26) / 16;

	return max(lp_inter, 0);
}

static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode;
	int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
	int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
	int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
	int tclk_trail, ths_exit, exiths_clk;
	bool ddr_alwon;
3907
	struct omap_video_timings *timings = &dsi->timings;
3908
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
	int ndl = dsi->num_lanes_used - 1;
	int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
	int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
	int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
	int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
	int bl_interleave_hs = 0, bl_interleave_lp = 0;
	u32 r;

	r = dsi_read_reg(dsidev, DSI_CTRL);
	blanking_mode = FLD_GET(r, 20, 20);
	hfp_blanking_mode = FLD_GET(r, 21, 21);
	hbp_blanking_mode = FLD_GET(r, 22, 22);
	hsa_blanking_mode = FLD_GET(r, 23, 23);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
	hbp = FLD_GET(r, 11, 0);
	hfp = FLD_GET(r, 23, 12);
	hsa = FLD_GET(r, 31, 24);

	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
	ddr_clk_post = FLD_GET(r, 7, 0);
	ddr_clk_pre = FLD_GET(r, 15, 8);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
	exit_hs_mode_lat = FLD_GET(r, 15, 0);
	enter_hs_mode_lat = FLD_GET(r, 31, 16);

	r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
	lp_clk_div = FLD_GET(r, 12, 0);
	ddr_alwon = FLD_GET(r, 13, 13);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
	ths_exit = FLD_GET(r, 7, 0);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
	tclk_trail = FLD_GET(r, 15, 8);

	exiths_clk = ths_exit + tclk_trail;

	width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
	bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);

	if (!hsa_blanking_mode) {
		hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hfp_blanking_mode) {
		hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hbp_blanking_mode) {
		hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!blanking_mode) {
		bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		bl_interleave_lp = dsi_compute_interleave_lp(bllp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
		bl_interleave_hs);

	DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
		bl_interleave_lp);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
	r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
	r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
	r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING4, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
	r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
	r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
	r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING5, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
	r = FLD_MOD(r, bl_interleave_hs, 31, 15);
	r = FLD_MOD(r, bl_interleave_lp, 16, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
}

T
Tomi Valkeinen 已提交
4015 4016
static int dsi_proto_config(struct omap_dss_device *dssdev)
{
4017
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4018
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4019 4020 4021
	u32 r;
	int buswidth = 0;

4022
	dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
4023 4024 4025
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
4026

4027
	dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
4028 4029 4030
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
4031 4032

	/* XXX what values for the timeouts? */
4033 4034 4035 4036
	dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
	dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
	dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
	dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
T
Tomi Valkeinen 已提交
4037

4038
	switch (dsi_get_pixel_size(dsi->pix_fmt)) {
T
Tomi Valkeinen 已提交
4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
	case 16:
		buswidth = 0;
		break;
	case 18:
		buswidth = 1;
		break;
	case 24:
		buswidth = 2;
		break;
	default:
		BUG();
4050
		return -EINVAL;
T
Tomi Valkeinen 已提交
4051 4052
	}

4053
	r = dsi_read_reg(dsidev, DSI_CTRL);
T
Tomi Valkeinen 已提交
4054 4055 4056 4057 4058 4059 4060 4061
	r = FLD_MOD(r, 1, 1, 1);	/* CS_RX_EN */
	r = FLD_MOD(r, 1, 2, 2);	/* ECC_RX_EN */
	r = FLD_MOD(r, 1, 3, 3);	/* TX_FIFO_ARBITRATION */
	r = FLD_MOD(r, 1, 4, 4);	/* VP_CLK_RATIO, always 1, see errata*/
	r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
	r = FLD_MOD(r, 0, 8, 8);	/* VP_CLK_POL */
	r = FLD_MOD(r, 1, 14, 14);	/* TRIGGER_RESET_MODE */
	r = FLD_MOD(r, 1, 19, 19);	/* EOT_ENABLE */
4062 4063 4064 4065 4066
	if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		r = FLD_MOD(r, 1, 24, 24);	/* DCS_CMD_ENABLE */
		/* DCS_CMD_CODE, 1=start, 0=continue */
		r = FLD_MOD(r, 0, 25, 25);
	}
T
Tomi Valkeinen 已提交
4067

4068
	dsi_write_reg(dsidev, DSI_CTRL, r);
T
Tomi Valkeinen 已提交
4069

4070
	dsi_config_vp_num_line_buffers(dsidev);
4071

4072
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4073 4074
		dsi_config_vp_sync_events(dsidev);
		dsi_config_blanking_modes(dsidev);
4075
		dsi_config_cmd_mode_interleaving(dssdev);
4076 4077
	}

4078 4079 4080 4081
	dsi_vc_initial_config(dsidev, 0);
	dsi_vc_initial_config(dsidev, 1);
	dsi_vc_initial_config(dsidev, 2);
	dsi_vc_initial_config(dsidev, 3);
T
Tomi Valkeinen 已提交
4082 4083 4084 4085

	return 0;
}

4086
static void dsi_proto_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4087
{
4088
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4089 4090 4091 4092 4093 4094 4095
	unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
	unsigned tclk_pre, tclk_post;
	unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
	unsigned ths_trail, ths_exit;
	unsigned ddr_clk_pre, ddr_clk_post;
	unsigned enter_hs_mode_lat, exit_hs_mode_lat;
	unsigned ths_eot;
4096
	int ndl = dsi->num_lanes_used - 1;
T
Tomi Valkeinen 已提交
4097 4098
	u32 r;

4099
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
4100 4101 4102 4103 4104 4105
	ths_prepare = FLD_GET(r, 31, 24);
	ths_prepare_ths_zero = FLD_GET(r, 23, 16);
	ths_zero = ths_prepare_ths_zero - ths_prepare;
	ths_trail = FLD_GET(r, 15, 8);
	ths_exit = FLD_GET(r, 7, 0);

4106
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
4107
	tlpx = FLD_GET(r, 20, 16) * 2;
T
Tomi Valkeinen 已提交
4108 4109 4110
	tclk_trail = FLD_GET(r, 15, 8);
	tclk_zero = FLD_GET(r, 7, 0);

4111
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
4112 4113 4114 4115 4116
	tclk_prepare = FLD_GET(r, 7, 0);

	/* min 8*UI */
	tclk_pre = 20;
	/* min 60ns + 52*UI */
4117
	tclk_post = ns2ddr(dsidev, 60) + 26;
T
Tomi Valkeinen 已提交
4118

4119
	ths_eot = DIV_ROUND_UP(4, ndl);
T
Tomi Valkeinen 已提交
4120 4121 4122 4123 4124 4125 4126 4127

	ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
			4);
	ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;

	BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
	BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);

4128
	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
T
Tomi Valkeinen 已提交
4129 4130
	r = FLD_MOD(r, ddr_clk_pre, 15, 8);
	r = FLD_MOD(r, ddr_clk_post, 7, 0);
4131
	dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
T
Tomi Valkeinen 已提交
4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144

	DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
			ddr_clk_pre,
			ddr_clk_post);

	enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
		DIV_ROUND_UP(ths_prepare, 4) +
		DIV_ROUND_UP(ths_zero + 3, 4);

	exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;

	r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
		FLD_VAL(exit_hs_mode_lat, 15, 0);
4145
	dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
T
Tomi Valkeinen 已提交
4146 4147 4148

	DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
			enter_hs_mode_lat, exit_hs_mode_lat);
4149

4150
	 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4151
		/* TODO: Implement a video mode check_timings function */
4152 4153 4154 4155 4156 4157 4158 4159
		int hsa = dsi->vm_timings.hsa;
		int hfp = dsi->vm_timings.hfp;
		int hbp = dsi->vm_timings.hbp;
		int vsa = dsi->vm_timings.vsa;
		int vfp = dsi->vm_timings.vfp;
		int vbp = dsi->vm_timings.vbp;
		int window_sync = dsi->vm_timings.window_sync;
		bool hsync_end = dsi->vm_timings.vp_hsync_end;
4160
		struct omap_video_timings *timings = &dsi->timings;
4161
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
		int tl, t_he, width_bytes;

		t_he = hsync_end ?
			((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;

		width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);

		/* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
		tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
			DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;

		DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
			hfp, hsync_end ? hsa : 0, tl);
		DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
			vsa, timings->y_res);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
		r = FLD_MOD(r, hbp, 11, 0);	/* HBP */
		r = FLD_MOD(r, hfp, 23, 12);	/* HFP */
		r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24);	/* HSA */
		dsi_write_reg(dsidev, DSI_VM_TIMING1, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
		r = FLD_MOD(r, vbp, 7, 0);	/* VBP */
		r = FLD_MOD(r, vfp, 15, 8);	/* VFP */
		r = FLD_MOD(r, vsa, 23, 16);	/* VSA */
		r = FLD_MOD(r, window_sync, 27, 24);	/* WINDOW_SYNC */
		dsi_write_reg(dsidev, DSI_VM_TIMING2, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
		r = FLD_MOD(r, timings->y_res, 14, 0);	/* VACT */
		r = FLD_MOD(r, tl, 31, 16);		/* TL */
		dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
	}
}

4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265
int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
		const struct omap_dsi_pin_config *pin_cfg)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int num_pins;
	const int *pins;
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	int num_lanes;
	int i;

	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};

	num_pins = pin_cfg->num_pins;
	pins = pin_cfg->pins;

	if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
			|| num_pins % 2 != 0)
		return -EINVAL;

	for (i = 0; i < DSI_MAX_NR_LANES; ++i)
		lanes[i].function = DSI_LANE_UNUSED;

	num_lanes = 0;

	for (i = 0; i < num_pins; i += 2) {
		u8 lane, pol;
		int dx, dy;

		dx = pins[i];
		dy = pins[i + 1];

		if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dx & 1) {
			if (dy != dx - 1)
				return -EINVAL;
			pol = 1;
		} else {
			if (dy != dx + 1)
				return -EINVAL;
			pol = 0;
		}

		lane = dx / 2;

		lanes[lane].function = functions[i / 2];
		lanes[lane].polarity = pol;
		num_lanes++;
	}

	memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
	dsi->num_lanes_used = num_lanes;

	return 0;
}
EXPORT_SYMBOL(omapdss_dsi_configure_pins);

4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282
int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
		unsigned long ddr_clk, unsigned long lp_clk)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dsi_clock_info cinfo;
	struct dispc_clock_info dispc_cinfo;
	unsigned lp_clk_div;
	unsigned long dsi_fclk;
	int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
	unsigned long pck;
	int r;

	DSSDBGF("ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);

	mutex_lock(&dsi->lock);

4283 4284
	/* Calculate PLL output clock */
	r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
4285 4286 4287
	if (r)
		goto err;

4288 4289
	/* Calculate PLL's DSI clock */
	dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4290

4291 4292 4293 4294 4295 4296
	/* Calculate PLL's DISPC clock and pck & lck divs */
	pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
	DSSDBG("finding dispc dividers for pck %lu\n", pck);
	r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
	if (r)
		goto err;
4297

4298
	/* Calculate LP clock */
4299 4300 4301
	dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
	lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);

4302 4303 4304 4305
	dssdev->clocks.dsi.regn = cinfo.regn;
	dssdev->clocks.dsi.regm = cinfo.regm;
	dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
	dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4306

4307
	dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331

	dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
	dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;

	dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;

	dssdev->clocks.dispc.channel.lcd_clk_src =
		dsi->module_id == 0 ?
		OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
		OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;

	dssdev->clocks.dsi.dsi_fclk_src =
		dsi->module_id == 0 ?
		OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
		OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;

	mutex_unlock(&dsi->lock);
	return 0;
err:
	mutex_unlock(&dsi->lock);
	return r;
}
EXPORT_SYMBOL(omapdss_dsi_set_clocks);

4332
int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
4333 4334
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4335
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4336
	struct omap_overlay_manager *mgr = dssdev->output->manager;
4337
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
4338 4339
	u8 data_type;
	u16 word_count;
4340
	int r;
4341

4342
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4343
		switch (dsi->pix_fmt) {
4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
		case OMAP_DSS_DSI_FMT_RGB888:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
			break;
		case OMAP_DSS_DSI_FMT_RGB666:
			data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB666_PACKED:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB565:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
			break;
		default:
			BUG();
4358
			return -EINVAL;
4359
		};
4360

4361 4362
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
4363

4364 4365
		/* MODE, 1 = video mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
4366

4367
		word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
4368

4369 4370
		dsi_vc_write_long_header(dsidev, channel, data_type,
				word_count, 0);
4371

4372 4373 4374
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
4375

4376
	r = dss_mgr_enable(mgr);
4377
	if (r) {
4378
		if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4379 4380 4381 4382 4383 4384
			dsi_if_enable(dsidev, false);
			dsi_vc_enable(dsidev, channel, false);
		}

		return r;
	}
4385 4386 4387

	return 0;
}
4388
EXPORT_SYMBOL(dsi_enable_video_output);
4389

4390
void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
4391 4392
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4393
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4394
	struct omap_overlay_manager *mgr = dssdev->output->manager;
4395

4396
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4397 4398
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
4399

4400 4401
		/* MODE, 0 = command mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4402

4403 4404 4405
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
4406

4407
	dss_mgr_disable(mgr);
T
Tomi Valkeinen 已提交
4408
}
4409
EXPORT_SYMBOL(dsi_disable_video_output);
T
Tomi Valkeinen 已提交
4410

4411
static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4412
{
4413
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4414
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4415
	struct omap_overlay_manager *mgr = dssdev->output->manager;
T
Tomi Valkeinen 已提交
4416 4417 4418 4419 4420 4421 4422
	unsigned bytespp;
	unsigned bytespl;
	unsigned bytespf;
	unsigned total_len;
	unsigned packet_payload;
	unsigned packet_len;
	u32 l;
4423
	int r;
4424
	const unsigned channel = dsi->update_channel;
4425
	const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
4426 4427
	u16 w = dsi->timings.x_res;
	u16 h = dsi->timings.y_res;
T
Tomi Valkeinen 已提交
4428

4429
	DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
T
Tomi Valkeinen 已提交
4430

4431
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
4432

4433
	bytespp	= dsi_get_pixel_size(dsi->pix_fmt) / 8;
T
Tomi Valkeinen 已提交
4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451
	bytespl = w * bytespp;
	bytespf = bytespl * h;

	/* NOTE: packet_payload has to be equal to N * bytespl, where N is
	 * number of lines in a packet.  See errata about VP_CLK_RATIO */

	if (bytespf < line_buf_size)
		packet_payload = bytespf;
	else
		packet_payload = (line_buf_size) / bytespl * bytespl;

	packet_len = packet_payload + 1;	/* 1 byte for DCS cmd */
	total_len = (bytespf / packet_payload) * packet_len;

	if (bytespf % packet_payload)
		total_len += (bytespf % packet_payload) + 1;

	l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
4452
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4453

4454
	dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
4455
		packet_len, 0);
T
Tomi Valkeinen 已提交
4456

4457
	if (dsi->te_enabled)
T
Tomi Valkeinen 已提交
4458 4459 4460
		l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
	else
		l = FLD_MOD(l, 1, 31, 31); /* TE_START */
4461
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4462 4463 4464 4465 4466 4467 4468 4469 4470

	/* We put SIDLEMODE to no-idle for the duration of the transfer,
	 * because DSS interrupts are not capable of waking up the CPU and the
	 * framedone interrupt could be delayed for quite a long time. I think
	 * the same goes for any DSS interrupts, but for some reason I have not
	 * seen the problem anywhere else than here.
	 */
	dispc_disable_sidle();

4471
	dsi_perf_mark_start(dsidev);
4472

4473 4474
	r = schedule_delayed_work(&dsi->framedone_timeout_work,
		msecs_to_jiffies(250));
4475
	BUG_ON(r == 0);
4476

4477
	dss_mgr_set_timings(mgr, &dsi->timings);
4478

4479
	dss_mgr_start_update(mgr);
T
Tomi Valkeinen 已提交
4480

4481
	if (dsi->te_enabled) {
T
Tomi Valkeinen 已提交
4482 4483
		/* disable LP_RX_TO, so that we can receive TE.  Time to wait
		 * for TE is longer than the timer allows */
4484
		REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4485

4486
		dsi_vc_send_bta(dsidev, channel);
T
Tomi Valkeinen 已提交
4487 4488

#ifdef DSI_CATCH_MISSING_TE
4489
		mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
T
Tomi Valkeinen 已提交
4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500
#endif
	}
}

#ifdef DSI_CATCH_MISSING_TE
static void dsi_te_timeout(unsigned long arg)
{
	DSSERR("TE not received for 250ms!\n");
}
#endif

4501
static void dsi_handle_framedone(struct platform_device *dsidev, int error)
T
Tomi Valkeinen 已提交
4502
{
4503 4504
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
4505 4506 4507
	/* SIDLEMODE back to smart-idle */
	dispc_enable_sidle();

4508
	if (dsi->te_enabled) {
4509
		/* enable LP_RX_TO again after the TE */
4510
		REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4511 4512
	}

4513
	dsi->framedone_callback(error, dsi->framedone_data);
4514 4515

	if (!error)
4516
		dsi_perf_show(dsidev, "DISPC");
4517
}
T
Tomi Valkeinen 已提交
4518

4519
static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4520
{
4521 4522
	struct dsi_data *dsi = container_of(work, struct dsi_data,
			framedone_timeout_work.work);
4523 4524 4525 4526 4527 4528
	/* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
	 * 250ms which would conflict with this timeout work. What should be
	 * done is first cancel the transfer on the HW, and then cancel the
	 * possibly scheduled framedone work. However, cancelling the transfer
	 * on the HW is buggy, and would probably require resetting the whole
	 * DSI */
4529

4530
	DSSERR("Framedone not received for 250ms!\n");
T
Tomi Valkeinen 已提交
4531

4532
	dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
T
Tomi Valkeinen 已提交
4533 4534
}

4535
static void dsi_framedone_irq_callback(void *data, u32 mask)
T
Tomi Valkeinen 已提交
4536
{
4537
	struct platform_device *dsidev = (struct platform_device *) data;
4538 4539
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4540 4541 4542 4543
	/* Note: We get FRAMEDONE when DISPC has finished sending pixels and
	 * turns itself off. However, DSI still has the pixels in its buffers,
	 * and is sending the data.
	 */
T
Tomi Valkeinen 已提交
4544

4545
	__cancel_delayed_work(&dsi->framedone_timeout_work);
T
Tomi Valkeinen 已提交
4546

4547
	dsi_handle_framedone(dsidev, 0);
4548
}
T
Tomi Valkeinen 已提交
4549

4550 4551
int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
		void (*callback)(int, void *), void *data)
4552
{
4553
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4554
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4555
	u16 dw, dh;
T
Tomi Valkeinen 已提交
4556

4557
	dsi_perf_mark_setup(dsidev);
T
Tomi Valkeinen 已提交
4558

4559
	dsi->update_channel = channel;
T
Tomi Valkeinen 已提交
4560

4561 4562
	dsi->framedone_callback = callback;
	dsi->framedone_data = data;
4563

4564 4565
	dw = dsi->timings.x_res;
	dh = dsi->timings.y_res;
4566

4567 4568
#ifdef DEBUG
	dsi->update_bytes = dw * dh *
4569
		dsi_get_pixel_size(dsi->pix_fmt) / 8;
4570
#endif
4571
	dsi_update_screen_dispc(dssdev);
T
Tomi Valkeinen 已提交
4572 4573 4574

	return 0;
}
4575
EXPORT_SYMBOL(omap_dsi_update);
T
Tomi Valkeinen 已提交
4576 4577 4578

/* Display funcs */

4579
static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4580
{
4581 4582 4583
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dispc_clock_info dispc_cinfo;
T
Tomi Valkeinen 已提交
4584
	int r;
4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606
	unsigned long long fck;

	fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);

	dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
	dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;

	r = dispc_calc_clock_rates(fck, &dispc_cinfo);
	if (r) {
		DSSERR("Failed to calc dispc clocks\n");
		return r;
	}

	dsi->mgr_config.clock_info = dispc_cinfo;

	return 0;
}

static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4607
	struct omap_overlay_manager *mgr = dssdev->output->manager;
4608 4609
	int r;
	u32 irq = 0;
T
Tomi Valkeinen 已提交
4610

4611
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4612 4613 4614 4615 4616 4617
		dsi->timings.hsw = 1;
		dsi->timings.hfp = 1;
		dsi->timings.hbp = 1;
		dsi->timings.vsw = 1;
		dsi->timings.vfp = 0;
		dsi->timings.vbp = 0;
4618

4619
		irq = dispc_mgr_get_framedone_irq(mgr->id);
4620 4621

		r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4622
			(void *) dsidev, irq);
4623 4624
		if (r) {
			DSSERR("can't get FRAMEDONE irq\n");
4625
			goto err;
4626 4627
		}

4628 4629
		dsi->mgr_config.stallmode = true;
		dsi->mgr_config.fifohandcheck = true;
4630
	} else {
4631 4632
		dsi->mgr_config.stallmode = false;
		dsi->mgr_config.fifohandcheck = false;
T
Tomi Valkeinen 已提交
4633 4634
	}

4635 4636 4637 4638
	/*
	 * override interlace, logic level and edge related parameters in
	 * omap_video_timings with default values
	 */
4639 4640 4641 4642 4643 4644
	dsi->timings.interlace = false;
	dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
	dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
4645

4646
	dss_mgr_set_timings(mgr, &dsi->timings);
4647

4648 4649 4650 4651 4652 4653
	r = dsi_configure_dispc_clocks(dssdev);
	if (r)
		goto err1;

	dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
	dsi->mgr_config.video_port_width =
4654
			dsi_get_pixel_size(dsi->pix_fmt);
4655 4656
	dsi->mgr_config.lcden_sig_polarity = 0;

4657
	dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
4658

T
Tomi Valkeinen 已提交
4659
	return 0;
4660
err1:
4661
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4662
		omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4663
			(void *) dsidev, irq);
4664 4665
err:
	return r;
T
Tomi Valkeinen 已提交
4666 4667 4668 4669
}

static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
{
4670 4671
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4672
	struct omap_overlay_manager *mgr = dssdev->output->manager;
4673 4674

	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4675
		u32 irq;
4676

4677
		irq = dispc_mgr_get_framedone_irq(mgr->id);
4678

4679
		omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4680
			(void *) dsidev, irq);
4681
	}
T
Tomi Valkeinen 已提交
4682 4683 4684 4685
}

static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
{
4686
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
T
Tomi Valkeinen 已提交
4687 4688 4689
	struct dsi_clock_info cinfo;
	int r;

4690 4691 4692 4693
	cinfo.regn  = dssdev->clocks.dsi.regn;
	cinfo.regm  = dssdev->clocks.dsi.regm;
	cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
	cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
4694
	r = dsi_calc_clock_rates(dsidev, &cinfo);
4695 4696
	if (r) {
		DSSERR("Failed to calc dsi clocks\n");
T
Tomi Valkeinen 已提交
4697
		return r;
4698
	}
T
Tomi Valkeinen 已提交
4699

4700
	r = dsi_pll_set_clock_div(dsidev, &cinfo);
T
Tomi Valkeinen 已提交
4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
	if (r) {
		DSSERR("Failed to set dsi clocks\n");
		return r;
	}

	return 0;
}

static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
{
4711
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4712
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4713
	struct omap_overlay_manager *mgr = dssdev->output->manager;
T
Tomi Valkeinen 已提交
4714 4715
	int r;

4716
	r = dsi_pll_init(dsidev, true, true);
T
Tomi Valkeinen 已提交
4717 4718 4719 4720 4721 4722 4723
	if (r)
		goto err0;

	r = dsi_configure_dsi_clocks(dssdev);
	if (r)
		goto err1;

4724
	dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
4725
	dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
4726
	dss_select_lcd_clk_source(mgr->id,
4727
			dssdev->clocks.dispc.channel.lcd_clk_src);
T
Tomi Valkeinen 已提交
4728 4729 4730

	DSSDBG("PLL OK\n");

4731
	r = dsi_cio_init(dsidev);
T
Tomi Valkeinen 已提交
4732 4733 4734
	if (r)
		goto err2;

4735
	_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4736

4737
	dsi_proto_timings(dsidev);
T
Tomi Valkeinen 已提交
4738 4739 4740
	dsi_set_lp_clk_divisor(dssdev);

	if (1)
4741
		_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4742 4743 4744 4745 4746 4747

	r = dsi_proto_config(dssdev);
	if (r)
		goto err3;

	/* enable interface */
4748 4749 4750 4751 4752 4753
	dsi_vc_enable(dsidev, 0, 1);
	dsi_vc_enable(dsidev, 1, 1);
	dsi_vc_enable(dsidev, 2, 1);
	dsi_vc_enable(dsidev, 3, 1);
	dsi_if_enable(dsidev, 1);
	dsi_force_tx_stop_mode_io(dsidev);
T
Tomi Valkeinen 已提交
4754 4755 4756

	return 0;
err3:
4757
	dsi_cio_uninit(dsidev);
T
Tomi Valkeinen 已提交
4758
err2:
4759
	dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
4760
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
4761
	dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
4762

T
Tomi Valkeinen 已提交
4763
err1:
4764
	dsi_pll_uninit(dsidev, true);
T
Tomi Valkeinen 已提交
4765 4766 4767 4768
err0:
	return r;
}

4769
static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
4770
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4771
{
4772
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4773
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4774
	struct omap_overlay_manager *mgr = dssdev->output->manager;
4775

4776
	if (enter_ulps && !dsi->ulps_enabled)
4777
		dsi_enter_ulps(dsidev);
4778

4779
	/* disable interface */
4780 4781 4782 4783 4784
	dsi_if_enable(dsidev, 0);
	dsi_vc_enable(dsidev, 0, 0);
	dsi_vc_enable(dsidev, 1, 0);
	dsi_vc_enable(dsidev, 2, 0);
	dsi_vc_enable(dsidev, 3, 0);
4785

4786
	dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
4787
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
4788
	dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
4789
	dsi_cio_uninit(dsidev);
4790
	dsi_pll_uninit(dsidev, disconnect_lanes);
T
Tomi Valkeinen 已提交
4791 4792
}

4793
int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4794
{
4795
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4796
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4797
	struct omap_dss_output *out = dssdev->output;
T
Tomi Valkeinen 已提交
4798 4799 4800 4801
	int r = 0;

	DSSDBG("dsi_display_enable\n");

4802
	WARN_ON(!dsi_bus_is_locked(dsidev));
4803

4804
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4805

4806 4807
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
4808 4809 4810 4811
		r = -ENODEV;
		goto err_start_dev;
	}

T
Tomi Valkeinen 已提交
4812 4813 4814
	r = omap_dss_start_device(dssdev);
	if (r) {
		DSSERR("failed to start device\n");
4815
		goto err_start_dev;
T
Tomi Valkeinen 已提交
4816 4817
	}

4818
	r = dsi_runtime_get(dsidev);
T
Tomi Valkeinen 已提交
4819
	if (r)
4820 4821 4822
		goto err_get_dsi;

	dsi_enable_pll_clock(dsidev, 1);
T
Tomi Valkeinen 已提交
4823

4824
	_dsi_initialize_irq(dsidev);
T
Tomi Valkeinen 已提交
4825 4826 4827

	r = dsi_display_init_dispc(dssdev);
	if (r)
4828
		goto err_init_dispc;
T
Tomi Valkeinen 已提交
4829 4830 4831

	r = dsi_display_init_dsi(dssdev);
	if (r)
4832
		goto err_init_dsi;
T
Tomi Valkeinen 已提交
4833

4834
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4835 4836 4837

	return 0;

4838
err_init_dsi:
4839
	dsi_display_uninit_dispc(dssdev);
4840
err_init_dispc:
4841
	dsi_enable_pll_clock(dsidev, 0);
4842 4843
	dsi_runtime_put(dsidev);
err_get_dsi:
T
Tomi Valkeinen 已提交
4844
	omap_dss_stop_device(dssdev);
4845
err_start_dev:
4846
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4847 4848 4849
	DSSDBG("dsi_display_enable FAILED\n");
	return r;
}
4850
EXPORT_SYMBOL(omapdss_dsi_display_enable);
T
Tomi Valkeinen 已提交
4851

4852
void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
4853
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4854
{
4855
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4856
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4857

T
Tomi Valkeinen 已提交
4858 4859
	DSSDBG("dsi_display_disable\n");

4860
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
4861

4862
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4863

4864 4865 4866 4867 4868
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);

T
Tomi Valkeinen 已提交
4869 4870
	dsi_display_uninit_dispc(dssdev);

4871
	dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
T
Tomi Valkeinen 已提交
4872

4873
	dsi_runtime_put(dsidev);
4874
	dsi_enable_pll_clock(dsidev, 0);
T
Tomi Valkeinen 已提交
4875

4876
	omap_dss_stop_device(dssdev);
T
Tomi Valkeinen 已提交
4877

4878
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4879
}
4880
EXPORT_SYMBOL(omapdss_dsi_display_disable);
T
Tomi Valkeinen 已提交
4881

4882
int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
T
Tomi Valkeinen 已提交
4883
{
4884 4885 4886 4887
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->te_enabled = enable;
4888
	return 0;
T
Tomi Valkeinen 已提交
4889
}
4890
EXPORT_SYMBOL(omapdss_dsi_enable_te);
T
Tomi Valkeinen 已提交
4891

4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	mutex_lock(&dsi->lock);

	dsi->timings = *timings;

	mutex_unlock(&dsi->lock);
}
EXPORT_SYMBOL(omapdss_dsi_set_timings);

4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919
void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	mutex_lock(&dsi->lock);

	dsi->timings.x_res = w;
	dsi->timings.y_res = h;

	mutex_unlock(&dsi->lock);
}
EXPORT_SYMBOL(omapdss_dsi_set_size);

4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933
void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
		enum omap_dss_dsi_pixel_format fmt)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	mutex_lock(&dsi->lock);

	dsi->pix_fmt = fmt;

	mutex_unlock(&dsi->lock);
}
EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);

4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947
void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
		enum omap_dss_dsi_mode mode)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	mutex_lock(&dsi->lock);

	dsi->mode = mode;

	mutex_unlock(&dsi->lock);
}
EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);

4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961
void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
		struct omap_dss_dsi_videomode_timings *timings)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	mutex_lock(&dsi->lock);

	dsi->vm_timings = *timings;

	mutex_unlock(&dsi->lock);
}
EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);

4962
static int __init dsi_init_display(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4963
{
4964 4965
	struct platform_device *dsidev =
			dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
4966 4967
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
4968 4969
	DSSDBG("DSI init\n");

4970
	if (dsi->vdds_dsi_reg == NULL) {
4971 4972
		struct regulator *vdds_dsi;

4973
		vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
4974 4975 4976 4977 4978 4979

		if (IS_ERR(vdds_dsi)) {
			DSSERR("can't get VDDS_DSI regulator\n");
			return PTR_ERR(vdds_dsi);
		}

4980
		dsi->vdds_dsi_reg = vdds_dsi;
4981 4982
	}

T
Tomi Valkeinen 已提交
4983 4984 4985
	return 0;
}

4986 4987
int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
{
4988 4989
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4990 4991
	int i;

4992 4993 4994
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
		if (!dsi->vc[i].dssdev) {
			dsi->vc[i].dssdev = dssdev;
4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006
			*channel = i;
			return 0;
		}
	}

	DSSERR("cannot get VC for display %s", dssdev->name);
	return -ENOSPC;
}
EXPORT_SYMBOL(omap_dsi_request_vc);

int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
{
5007 5008 5009
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5010 5011 5012 5013 5014 5015 5016 5017 5018 5019
	if (vc_id < 0 || vc_id > 3) {
		DSSERR("VC ID out of range\n");
		return -EINVAL;
	}

	if (channel < 0 || channel > 3) {
		DSSERR("Virtual Channel out of range\n");
		return -EINVAL;
	}

5020
	if (dsi->vc[channel].dssdev != dssdev) {
5021 5022 5023 5024 5025
		DSSERR("Virtual Channel not allocated to display %s\n",
			dssdev->name);
		return -EINVAL;
	}

5026
	dsi->vc[channel].vc_id = vc_id;
5027 5028 5029 5030 5031 5032 5033

	return 0;
}
EXPORT_SYMBOL(omap_dsi_set_vc_id);

void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
{
5034 5035 5036
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5037
	if ((channel >= 0 && channel <= 3) &&
5038 5039 5040
		dsi->vc[channel].dssdev == dssdev) {
		dsi->vc[channel].dssdev = NULL;
		dsi->vc[channel].vc_id = 0;
5041 5042 5043 5044
	}
}
EXPORT_SYMBOL(omap_dsi_release_vc);

5045
void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
5046
{
5047
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
5048
		DSSERR("%s (%s) not active\n",
5049 5050
			dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
			dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
5051 5052
}

5053
void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
5054
{
5055
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
5056
		DSSERR("%s (%s) not active\n",
5057 5058
			dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
			dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
5059 5060
}

5061
static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
5062
{
5063 5064 5065 5066 5067 5068 5069 5070 5071 5072
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
	dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
	dsi->regm_dispc_max =
		dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
	dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
	dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
	dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
	dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
5073 5074
}

5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087
static int dsi_get_clocks(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct clk *clk;

	clk = clk_get(&dsidev->dev, "fck");
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		return PTR_ERR(clk);
	}

	dsi->dss_clk = clk;

5088
	clk = clk_get(&dsidev->dev, "sys_clk");
5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		clk_put(dsi->dss_clk);
		dsi->dss_clk = NULL;
		return PTR_ERR(clk);
	}

	dsi->sys_clk = clk;

	return 0;
}

static void dsi_put_clocks(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->dss_clk)
		clk_put(dsi->dss_clk);
	if (dsi->sys_clk)
		clk_put(dsi->sys_clk);
}

5111
static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
5112
{
5113 5114 5115 5116 5117 5118 5119
	struct omap_dss_board_info *pdata = pdev->dev.platform_data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
	const char *def_disp_name = dss_get_default_display_name();
	struct omap_dss_device *def_dssdev;
	int i;

	def_dssdev = NULL;
5120 5121 5122 5123 5124 5125 5126 5127 5128 5129

	for (i = 0; i < pdata->num_devices; ++i) {
		struct omap_dss_device *dssdev = pdata->devices[i];

		if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
			continue;

		if (dssdev->phy.dsi.module != dsi->module_id)
			continue;

5130 5131 5132 5133 5134 5135 5136
		if (def_dssdev == NULL)
			def_dssdev = dssdev;

		if (def_disp_name != NULL &&
				strcmp(dssdev->name, def_disp_name) == 0) {
			def_dssdev = dssdev;
			break;
5137
		}
5138
	}
5139

5140 5141 5142 5143 5144
	return def_dssdev;
}

static void __init dsi_probe_pdata(struct platform_device *dsidev)
{
5145
	struct omap_dss_device *plat_dssdev;
5146 5147 5148
	struct omap_dss_device *dssdev;
	int r;

5149
	plat_dssdev = dsi_find_dssdev(dsidev);
5150

5151 5152 5153 5154
	if (!plat_dssdev)
		return;

	dssdev = dss_alloc_and_init_device(&dsidev->dev);
5155 5156 5157
	if (!dssdev)
		return;

5158 5159
	dss_copy_device_pdata(dssdev, plat_dssdev);

5160 5161 5162
	r = dsi_init_display(dssdev);
	if (r) {
		DSSERR("device %s init failed: %d\n", dssdev->name, r);
5163
		dss_put_device(dssdev);
5164 5165 5166
		return;
	}

5167
	r = dss_add_device(dssdev);
5168 5169
	if (r) {
		DSSERR("device %s register failed: %d\n", dssdev->name, r);
5170
		dss_put_device(dssdev);
5171
		return;
5172 5173 5174
	}
}

5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196
static void __init dsi_init_output(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct omap_dss_output *out = &dsi->output;

	out->pdev = dsidev;
	out->id = dsi->module_id == 0 ?
			OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

	out->type = OMAP_DISPLAY_TYPE_DSI;

	dss_register_output(out);
}

static void __exit dsi_uninit_output(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct omap_dss_output *out = &dsi->output;

	dss_unregister_output(out);
}

5197
/* DSI1 HW IP initialisation */
T
Tomi Valkeinen 已提交
5198
static int __init omap_dsihw_probe(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
5199 5200
{
	u32 rev;
5201
	int r, i;
5202
	struct resource *dsi_mem;
5203 5204
	struct dsi_data *dsi;

J
Julia Lawall 已提交
5205
	dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
5206 5207
	if (!dsi)
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5208

5209
	dsi->module_id = dsidev->id;
5210 5211
	dsi->pdev = dsidev;
	dev_set_drvdata(&dsidev->dev, dsi);
5212

5213 5214 5215
	spin_lock_init(&dsi->irq_lock);
	spin_lock_init(&dsi->errors_lock);
	dsi->errors = 0;
T
Tomi Valkeinen 已提交
5216

5217
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5218 5219
	spin_lock_init(&dsi->irq_stats_lock);
	dsi->irq_stats.last_reset = jiffies;
5220 5221
#endif

5222 5223
	mutex_init(&dsi->lock);
	sema_init(&dsi->bus_lock, 1);
T
Tomi Valkeinen 已提交
5224

5225
	INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
5226 5227
			dsi_framedone_timeout_work_callback);

T
Tomi Valkeinen 已提交
5228
#ifdef DSI_CATCH_MISSING_TE
5229 5230 5231
	init_timer(&dsi->te_timer);
	dsi->te_timer.function = dsi_te_timeout;
	dsi->te_timer.data = 0;
T
Tomi Valkeinen 已提交
5232
#endif
5233
	dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5234 5235
	if (!dsi_mem) {
		DSSERR("can't get IORESOURCE_MEM DSI\n");
5236
		return -EINVAL;
5237
	}
5238

J
Julia Lawall 已提交
5239 5240
	dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
				 resource_size(dsi_mem));
5241
	if (!dsi->base) {
T
Tomi Valkeinen 已提交
5242
		DSSERR("can't ioremap DSI\n");
5243
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5244
	}
5245

5246 5247
	dsi->irq = platform_get_irq(dsi->pdev, 0);
	if (dsi->irq < 0) {
5248
		DSSERR("platform_get_irq failed\n");
5249
		return -ENODEV;
5250 5251
	}

J
Julia Lawall 已提交
5252 5253
	r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
			     IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
5254 5255
	if (r < 0) {
		DSSERR("request_irq failed\n");
5256
		return r;
5257
	}
T
Tomi Valkeinen 已提交
5258

5259
	/* DSI VCs initialization */
5260
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5261
		dsi->vc[i].source = DSI_VC_SOURCE_L4;
5262 5263
		dsi->vc[i].dssdev = NULL;
		dsi->vc[i].vc_id = 0;
5264 5265
	}

5266
	dsi_calc_clock_param_ranges(dsidev);
5267

5268 5269 5270 5271 5272 5273
	r = dsi_get_clocks(dsidev);
	if (r)
		return r;

	pm_runtime_enable(&dsidev->dev);

5274 5275
	r = dsi_runtime_get(dsidev);
	if (r)
5276
		goto err_runtime_get;
T
Tomi Valkeinen 已提交
5277

5278 5279
	rev = dsi_read_reg(dsidev, DSI_REVISION);
	dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
T
Tomi Valkeinen 已提交
5280 5281
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

5282 5283 5284 5285 5286 5287 5288
	/* DSI on OMAP3 doesn't have register DSI_GNQ, set number
	 * of data to 3 by default */
	if (dss_has_feature(FEAT_DSI_GNQ))
		/* NB_DATA_LANES */
		dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
	else
		dsi->num_lanes_supported = 3;
5289

5290 5291
	dsi_init_output(dsidev);

5292
	dsi_probe_pdata(dsidev);
5293

5294
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
5295

5296
	if (dsi->module_id == 0)
5297
		dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
5298
	else if (dsi->module_id == 1)
5299 5300 5301
		dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5302
	if (dsi->module_id == 0)
5303
		dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
5304
	else if (dsi->module_id == 1)
5305 5306
		dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
#endif
T
Tomi Valkeinen 已提交
5307
	return 0;
5308

5309
err_runtime_get:
5310
	pm_runtime_disable(&dsidev->dev);
5311
	dsi_put_clocks(dsidev);
T
Tomi Valkeinen 已提交
5312 5313 5314
	return r;
}

T
Tomi Valkeinen 已提交
5315
static int __exit omap_dsihw_remove(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
5316
{
5317 5318
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5319 5320
	WARN_ON(dsi->scp_clk_refcount > 0);

5321
	dss_unregister_child_devices(&dsidev->dev);
5322

5323 5324
	dsi_uninit_output(dsidev);

5325 5326 5327 5328
	pm_runtime_disable(&dsidev->dev);

	dsi_put_clocks(dsidev);

5329 5330 5331 5332
	if (dsi->vdds_dsi_reg != NULL) {
		if (dsi->vdds_dsi_enabled) {
			regulator_disable(dsi->vdds_dsi_reg);
			dsi->vdds_dsi_enabled = false;
5333 5334
		}

5335 5336
		regulator_put(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_reg = NULL;
5337 5338 5339 5340 5341
	}

	return 0;
}

5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354
static int dsi_runtime_suspend(struct device *dev)
{
	dispc_runtime_put();

	return 0;
}

static int dsi_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r)
5355
		return r;
5356 5357 5358 5359 5360 5361 5362 5363 5364

	return 0;
}

static const struct dev_pm_ops dsi_pm_ops = {
	.runtime_suspend = dsi_runtime_suspend,
	.runtime_resume = dsi_runtime_resume,
};

5365
static struct platform_driver omap_dsihw_driver = {
T
Tomi Valkeinen 已提交
5366
	.remove         = __exit_p(omap_dsihw_remove),
5367
	.driver         = {
5368
		.name   = "omapdss_dsi",
5369
		.owner  = THIS_MODULE,
5370
		.pm	= &dsi_pm_ops,
5371 5372 5373
	},
};

T
Tomi Valkeinen 已提交
5374
int __init dsi_init_platform_driver(void)
5375
{
5376
	return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
5377 5378
}

T
Tomi Valkeinen 已提交
5379
void __exit dsi_uninit_platform_driver(void)
5380
{
5381
	platform_driver_unregister(&omap_dsihw_driver);
5382
}