intel-iommu.c 136.9 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21 22
#define pr_fmt(fmt)     "DMAR: " fmt

23 24
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
25
#include <linux/debugfs.h>
26
#include <linux/export.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
35
#include <linux/memory.h>
36
#include <linux/cpu.h>
M
mark gross 已提交
37
#include <linux/timer.h>
38
#include <linux/io.h>
K
Kay, Allen M 已提交
39
#include <linux/iova.h>
40
#include <linux/iommu.h>
K
Kay, Allen M 已提交
41
#include <linux/intel-iommu.h>
42
#include <linux/syscore_ops.h>
43
#include <linux/tboot.h>
44
#include <linux/dmi.h>
45
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
46
#include <linux/memblock.h>
A
Akinobu Mita 已提交
47
#include <linux/dma-contiguous.h>
48
#include <linux/crash_dump.h>
49
#include <asm/irq_remapping.h>
50
#include <asm/cacheflush.h>
51
#include <asm/iommu.h>
52

53 54
#include "irq_remapping.h"

F
Fenghua Yu 已提交
55 56 57
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

58
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
59
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
60
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
61
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
62 63 64 65 66 67 68

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
69
#define MAX_AGAW_WIDTH 64
70
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
71

72 73 74 75 76 77 78 79
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
80

81 82 83
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

84
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
M
mark gross 已提交
85

86 87 88 89
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

108 109 110 111 112 113 114
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
115
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
116 117 118 119
}

static inline int width_to_agaw(int width)
{
120
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
147

148 149
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
150
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
151 152
}

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
173 174 175
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

176
static void __init check_tylersburg_isoch(void);
177 178
static int rwbf_quirk;

179 180 181 182 183
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;
184
int intel_iommu_tboot_noforce;
185

186 187 188 189 190 191 192
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
193 194
	u64	lo;
	u64	hi;
195 196 197
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
/*
 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
 * if marked present.
 */
static phys_addr_t root_entry_lctp(struct root_entry *re)
{
	if (!(re->lo & 1))
		return 0;

	return re->lo & VTD_PAGE_MASK;
}

/*
 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
 * if marked present.
 */
static phys_addr_t root_entry_uctp(struct root_entry *re)
{
	if (!(re->hi & 1))
		return 0;
218

219 220
	return re->hi & VTD_PAGE_MASK;
}
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
236

237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
static inline void context_clear_pasid_enable(struct context_entry *context)
{
	context->lo &= ~(1ULL << 11);
}

static inline bool context_pasid_enabled(struct context_entry *context)
{
	return !!(context->lo & (1ULL << 11));
}

static inline void context_set_copied(struct context_entry *context)
{
	context->hi |= (1ull << 3);
}

static inline bool context_copied(struct context_entry *context)
{
	return !!(context->hi & (1ULL << 3));
}

static inline bool __context_present(struct context_entry *context)
258 259 260
{
	return (context->lo & 1);
}
261 262 263 264 265 266 267 268

static inline bool context_present(struct context_entry *context)
{
	return context_pasid_enabled(context) ?
	     __context_present(context) :
	     __context_present(context) && !context_copied(context);
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
289
	context->lo &= ~VTD_PAGE_MASK;
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

305 306 307 308 309
static inline int context_domain_id(struct context_entry *c)
{
	return((c->hi >> 8) & 0xffff);
}

310 311 312 313 314
static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
315

316 317 318 319 320
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
321 322
 * 8-10: available
 * 11: snoop behavior
323 324 325 326 327 328
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

329 330 331 332 333 334 335
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
336 337 338 339
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
340
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
341
#endif
342 343 344 345 346 347
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
348

349 350
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
351
	return (pte->val & DMA_PTE_LARGE_PAGE);
352 353
}

354 355 356 357 358
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

359 360 361 362 363 364
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
365 366
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
367

368 369
/*
 * Domain represents a virtual machine, more than one devices
370 371
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
372
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
373

374
/* si_domain contains mulitple devices */
375
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
376

377 378 379 380
#define for_each_domain_iommu(idx, domain)			\
	for (idx = 0; idx < g_num_of_iommus; idx++)		\
		if (domain->iommu_refcnt[idx])

381
struct dmar_domain {
382
	int	nid;			/* node id */
383 384 385 386

	unsigned	iommu_refcnt[DMAR_UNITS_SUPPORTED];
					/* Refcount of devices per iommu */

387

388 389 390 391
	u16		iommu_did[DMAR_UNITS_SUPPORTED];
					/* Domain ids per IOMMU. Use u16 since
					 * domain ids are 16 bit wide according
					 * to VT-d spec, section 9.3 */
392

393
	bool has_iotlb_device;
394
	struct list_head devices;	/* all devices' list */
395 396 397 398 399 400 401 402
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
403
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
404 405

	int		iommu_coherency;/* indicate coherency of iommu access */
406
	int		iommu_snooping; /* indicate snooping control feature*/
407
	int		iommu_count;	/* reference count of iommu */
408 409 410
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
411
	u64		max_addr;	/* maximum mapped address */
412 413 414

	struct iommu_domain domain;	/* generic domain data structure for
					   iommu core */
415 416
};

417 418 419 420
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
421
	u8 bus;			/* PCI bus number */
422
	u8 devfn;		/* PCI devfn number */
423 424 425 426 427 428 429
	u8 pasid_supported:3;
	u8 pasid_enabled:1;
	u8 pri_supported:1;
	u8 pri_enabled:1;
	u8 ats_supported:1;
	u8 ats_enabled:1;
	u8 ats_qdep;
430
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
431
	struct intel_iommu *iommu; /* IOMMU used by this device */
432 433 434
	struct dmar_domain *domain; /* pointer to domain */
};

435 436 437 438 439
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
440
	struct dmar_dev_scope *devices;	/* target devices */
441
	int	devices_cnt;		/* target device count */
442
	struct iommu_resv_region *resv; /* reserved region handle */
443 444 445 446 447
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
448
	struct dmar_dev_scope *devices;	/* target devices */
449 450 451 452 453 454 455 456 457 458
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
459 460 461
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

462
static void domain_exit(struct dmar_domain *domain);
463
static void domain_remove_dev_info(struct dmar_domain *domain);
464 465
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev);
466
static void __dmar_remove_one_dev_info(struct device_domain_info *info);
467 468
static void domain_context_clear(struct intel_iommu *iommu,
				 struct device *dev);
469 470
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
471

472
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
473 474 475
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
476
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
477

478 479 480
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

481
static int dmar_map_gfx = 1;
482
static int dmar_forcedac;
M
mark gross 已提交
483
static int intel_iommu_strict;
484
static int intel_iommu_superpage = 1;
485
static int intel_iommu_ecs = 1;
486 487
static int intel_iommu_pasid28;
static int iommu_identity_mapping;
488

489 490 491
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
492

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
/* Broadwell and Skylake have broken ECS support — normal so-called "second
 * level" translation of DMA requests-without-PASID doesn't actually happen
 * unless you also set the NESTE bit in an extended context-entry. Which of
 * course means that SVM doesn't work because it's trying to do nested
 * translation of the physical addresses it finds in the process page tables,
 * through the IOVA->phys mapping found in the "second level" page tables.
 *
 * The VT-d specification was retroactively changed to change the definition
 * of the capability bits and pretend that Broadwell/Skylake never happened...
 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
 * for some reason it was the PASID capability bit which was redefined (from
 * bit 28 on BDW/SKL to bit 40 in future).
 *
 * So our test for ECS needs to eschew those implementations which set the old
 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
 * Unless we are working around the 'pasid28' limitations, that is, by putting
 * the device into passthrough mode for normal DMA and thus masking the bug.
 */
511
#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
512 513 514 515 516
			    (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
/* PASID support is thus enabled if ECS is enabled and *either* of the old
 * or new capability bits are set. */
#define pasid_enabled(iommu) (ecs_enabled(iommu) &&			\
			      (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
517

518 519 520
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

521 522 523 524
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

525
const struct iommu_ops intel_iommu_ops;
526

527 528 529 530 531
static bool translation_pre_enabled(struct intel_iommu *iommu)
{
	return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
}

532 533 534 535 536
static void clear_translation_pre_enabled(struct intel_iommu *iommu)
{
	iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
}

537 538 539 540 541 542 543 544 545
static void init_translation_status(struct intel_iommu *iommu)
{
	u32 gsts;

	gsts = readl(iommu->reg + DMAR_GSTS_REG);
	if (gsts & DMA_GSTS_TES)
		iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
}

546 547 548 549 550 551
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

552 553 554 555 556
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
557 558
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
559
			pr_info("IOMMU enabled\n");
560
		} else if (!strncmp(str, "off", 3)) {
561
			dmar_disabled = 1;
J
Joerg Roedel 已提交
562
			pr_info("IOMMU disabled\n");
563 564
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
565
			pr_info("Disable GFX device mapping\n");
566
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
567
			pr_info("Forcing DAC for PCI devices\n");
568
			dmar_forcedac = 1;
M
mark gross 已提交
569
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
570
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
571
			intel_iommu_strict = 1;
572
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
573
			pr_info("Disable supported super page\n");
574
			intel_iommu_superpage = 0;
575 576 577 578
		} else if (!strncmp(str, "ecs_off", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable extended context table support\n");
			intel_iommu_ecs = 0;
579 580 581 582 583
		} else if (!strncmp(str, "pasid28", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: enable pre-production PASID support\n");
			intel_iommu_pasid28 = 1;
			iommu_identity_mapping |= IDENTMAP_GFX;
584 585 586 587
		} else if (!strncmp(str, "tboot_noforce", 13)) {
			printk(KERN_INFO
				"Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
			intel_iommu_tboot_noforce = 1;
588 589 590 591 592 593 594 595 596 597 598 599 600
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

601 602
static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
{
603 604 605 606 607 608 609 610
	struct dmar_domain **domains;
	int idx = did >> 8;

	domains = iommu->domains[idx];
	if (!domains)
		return NULL;

	return domains[did & 0xff];
611 612 613 614 615
}

static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
			     struct dmar_domain *domain)
{
616 617 618 619 620 621 622 623 624 625 626 627 628
	struct dmar_domain **domains;
	int idx = did >> 8;

	if (!iommu->domains[idx]) {
		size_t size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
	}

	domains = iommu->domains[idx];
	if (WARN_ON(!domains))
		return;
	else
		domains[did & 0xff] = domain;
629 630
}

631
static inline void *alloc_pgtable_page(int node)
632
{
633 634
	struct page *page;
	void *vaddr = NULL;
635

636 637 638
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
639
	return vaddr;
640 641 642 643 644 645 646 647 648
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
649
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
650 651
}

K
Kay, Allen M 已提交
652
static void free_domain_mem(void *vaddr)
653 654 655 656 657 658
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
659
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
660 661 662 663 664 665 666
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

667 668 669 670 671
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

672 673 674 675 676
static inline int domain_type_is_si(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
}

677 678 679 680 681
static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
682

683 684 685 686 687 688 689 690
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
691
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
692 693 694 695 696
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
697
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
698 699 700 701 702 703 704 705
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

724
/* This functionin only returns single iommu in a domain */
725 726 727 728
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

729
	/* si_domain and vm domain should not get here. */
730
	BUG_ON(domain_type_is_vm_or_si(domain));
731 732 733
	for_each_domain_iommu(iommu_id, domain)
		break;

734 735 736 737 738 739
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
740 741
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
742 743
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
744 745
	bool found = false;
	int i;
746

747
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
748

749
	for_each_domain_iommu(i, domain) {
750
		found = true;
W
Weidong Han 已提交
751 752 753 754 755
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
756 757 758 759 760 761 762 763 764 765 766 767
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
768 769
}

770
static int domain_update_iommu_snooping(struct intel_iommu *skip)
771
{
772 773 774
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
775

776 777 778 779 780 781 782
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
783 784
		}
	}
785 786 787
	rcu_read_unlock();

	return ret;
788 789
}

790
static int domain_update_iommu_superpage(struct intel_iommu *skip)
791
{
792
	struct dmar_drhd_unit *drhd;
793
	struct intel_iommu *iommu;
794
	int mask = 0xf;
795 796

	if (!intel_iommu_superpage) {
797
		return 0;
798 799
	}

800
	/* set iommu_superpage to the smallest common denominator */
801
	rcu_read_lock();
802
	for_each_active_iommu(iommu, drhd) {
803 804 805 806
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
807 808
		}
	}
809 810
	rcu_read_unlock();

811
	return fls(mask);
812 813
}

814 815 816 817
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
818 819
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
820 821
}

822 823 824 825 826 827 828
static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
						       u8 bus, u8 devfn, int alloc)
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

829
	entry = &root->lo;
830
	if (ecs_enabled(iommu)) {
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

856 857 858 859 860
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

861
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
862 863
{
	struct dmar_drhd_unit *drhd = NULL;
864
	struct intel_iommu *iommu;
865 866
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
867
	u16 segment = 0;
868 869
	int i;

870 871 872
	if (iommu_dummy(dev))
		return NULL;

873
	if (dev_is_pci(dev)) {
874 875
		struct pci_dev *pf_pdev;

876
		pdev = to_pci_dev(dev);
877 878 879 880 881 882 883

#ifdef CONFIG_X86
		/* VMD child devices currently cannot be handled individually */
		if (is_vmd(pdev->bus))
			return NULL;
#endif

884 885 886 887
		/* VFs aren't listed in scope tables; we need to look up
		 * the PF instead to find the IOMMU. */
		pf_pdev = pci_physfn(pdev);
		dev = &pf_pdev->dev;
888
		segment = pci_domain_nr(pdev->bus);
889
	} else if (has_acpi_companion(dev))
890 891
		dev = &ACPI_COMPANION(dev)->dev;

892
	rcu_read_lock();
893
	for_each_active_iommu(iommu, drhd) {
894
		if (pdev && segment != drhd->segment)
895
			continue;
896

897
		for_each_active_dev_scope(drhd->devices,
898 899
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
900 901 902 903
				/* For a VF use its original BDF# not that of the PF
				 * which we used for the IOMMU lookup. Strictly speaking
				 * we could do this for all PCI devices; we only need to
				 * get the BDF# from the scope table for ACPI matches. */
904
				if (pdev && pdev->is_virtfn)
905 906
					goto got_pdev;

907 908
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
909
				goto out;
910 911 912 913 914 915 916 917 918 919
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
920
		}
921

922 923 924 925
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
926
			goto out;
927
		}
928
	}
929
	iommu = NULL;
930
 out:
931
	rcu_read_unlock();
932

933
	return iommu;
934 935
}

W
Weidong Han 已提交
936 937 938 939 940 941 942
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

943 944 945
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
946
	int ret = 0;
947 948 949
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
950 951 952
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
968
		context = iommu_context_addr(iommu, i, 0, 0);
969 970
		if (context)
			free_pgtable_page(context);
971

972
		if (!ecs_enabled(iommu))
973 974 975 976 977 978
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

979 980 981 982 983 984 985
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

986
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
987
				      unsigned long pfn, int *target_level)
988 989 990
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
991
	int offset;
992 993

	BUG_ON(!domain->pgd);
994

995
	if (!domain_pfn_supported(domain, pfn))
996 997 998
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

999 1000
	parent = domain->pgd;

1001
	while (1) {
1002 1003
		void *tmp_page;

1004
		offset = pfn_level_offset(pfn, level);
1005
		pte = &parent[offset];
1006
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
1007
			break;
1008
		if (level == *target_level)
1009 1010
			break;

1011
		if (!dma_pte_present(pte)) {
1012 1013
			uint64_t pteval;

1014
			tmp_page = alloc_pgtable_page(domain->nid);
1015

1016
			if (!tmp_page)
1017
				return NULL;
1018

1019
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
1020
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
1021
			if (cmpxchg64(&pte->val, 0ULL, pteval))
1022 1023
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
1024
			else
1025
				domain_flush_cache(domain, pte, sizeof(*pte));
1026
		}
1027 1028 1029
		if (level == 1)
			break;

1030
		parent = phys_to_virt(dma_pte_addr(pte));
1031 1032 1033
		level--;
	}

1034 1035 1036
	if (!*target_level)
		*target_level = level;

1037 1038 1039
	return pte;
}

1040

1041
/* return address's pte at specific level */
1042 1043
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
1044
					 int level, int *large_page)
1045 1046 1047 1048 1049 1050 1051
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
1052
		offset = pfn_level_offset(pfn, total);
1053 1054 1055 1056
		pte = &parent[offset];
		if (level == total)
			return pte;

1057 1058
		if (!dma_pte_present(pte)) {
			*large_page = total;
1059
			break;
1060 1061
		}

1062
		if (dma_pte_superpage(pte)) {
1063 1064 1065 1066
			*large_page = total;
			return pte;
		}

1067
		parent = phys_to_virt(dma_pte_addr(pte));
1068 1069 1070 1071 1072 1073
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
1074
static void dma_pte_clear_range(struct dmar_domain *domain,
1075 1076
				unsigned long start_pfn,
				unsigned long last_pfn)
1077
{
1078
	unsigned int large_page = 1;
1079
	struct dma_pte *first_pte, *pte;
1080

1081 1082
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1083
	BUG_ON(start_pfn > last_pfn);
1084

1085
	/* we don't need lock here; nobody else touches the iova range */
1086
	do {
1087 1088
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
1089
		if (!pte) {
1090
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
1091 1092
			continue;
		}
1093
		do {
1094
			dma_clear_pte(pte);
1095
			start_pfn += lvl_to_nr_pages(large_page);
1096
			pte++;
1097 1098
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

1099 1100
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
1101 1102

	} while (start_pfn && start_pfn <= last_pfn);
1103 1104
}

1105
static void dma_pte_free_level(struct dmar_domain *domain, int level,
1106 1107 1108
			       int retain_level, struct dma_pte *pte,
			       unsigned long pfn, unsigned long start_pfn,
			       unsigned long last_pfn)
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

1120
		level_pfn = pfn & level_mask(level);
1121 1122
		level_pte = phys_to_virt(dma_pte_addr(pte));

1123 1124 1125 1126 1127
		if (level > 2) {
			dma_pte_free_level(domain, level - 1, retain_level,
					   level_pte, level_pfn, start_pfn,
					   last_pfn);
		}
1128

1129 1130 1131 1132 1133
		/*
		 * Free the page table if we're below the level we want to
		 * retain and the range covers the entire table.
		 */
		if (level < retain_level && !(start_pfn > level_pfn ||
1134
		      last_pfn < level_pfn + level_size(level) - 1)) {
1135 1136 1137 1138 1139 1140 1141 1142 1143
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

1144 1145 1146 1147
/*
 * clear last level (leaf) ptes and free page table pages below the
 * level we wish to keep intact.
 */
1148
static void dma_pte_free_pagetable(struct dmar_domain *domain,
1149
				   unsigned long start_pfn,
1150 1151
				   unsigned long last_pfn,
				   int retain_level)
1152
{
1153 1154
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1155
	BUG_ON(start_pfn > last_pfn);
1156

1157 1158
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1159
	/* We don't need lock here; nobody else touches the iova range */
1160
	dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
1161
			   domain->pgd, 0, start_pfn, last_pfn);
1162

1163
	/* free pgd */
1164
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1165 1166 1167 1168 1169
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1189 1190
	pte = page_address(pg);
	do {
1191 1192 1193
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1194 1195
		pte++;
	} while (!first_pte_in_page(pte));
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
1252 1253 1254
static struct page *domain_unmap(struct dmar_domain *domain,
				 unsigned long start_pfn,
				 unsigned long last_pfn)
1255 1256 1257
{
	struct page *freelist = NULL;

1258 1259
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

1278
static void dma_free_pagelist(struct page *freelist)
1279 1280 1281 1282 1283 1284 1285 1286 1287
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1288 1289 1290 1291 1292 1293 1294
static void iova_entry_free(unsigned long data)
{
	struct page *freelist = (struct page *)data;

	dma_free_pagelist(freelist);
}

1295 1296 1297 1298 1299 1300
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1301
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1302
	if (!root) {
J
Joerg Roedel 已提交
1303
		pr_err("Allocating root entry for %s failed\n",
1304
			iommu->name);
1305
		return -ENOMEM;
1306
	}
1307

F
Fenghua Yu 已提交
1308
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1319
	u64 addr;
1320
	u32 sts;
1321 1322
	unsigned long flag;

1323
	addr = virt_to_phys(iommu->root_entry);
1324
	if (ecs_enabled(iommu))
1325
		addr |= DMA_RTADDR_RTT;
1326

1327
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1328
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1329

1330
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1331 1332 1333

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1334
		      readl, (sts & DMA_GSTS_RTPS), sts);
1335

1336
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1337 1338 1339 1340 1341 1342 1343
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1344
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1345 1346
		return;

1347
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1348
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1349 1350 1351

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1352
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1353

1354
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1355 1356 1357
}

/* return value determine if we need a write buffer flush */
1358 1359 1360
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1381
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1382 1383 1384 1385 1386 1387
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1388
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1389 1390 1391
}

/* return value determine if we need a write buffer flush */
1392 1393
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1409
		/* IH bit is passed in as part of address */
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1427
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1428 1429 1430 1431 1432 1433 1434 1435 1436
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1437
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1438 1439 1440

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1441
		pr_err("Flush IOTLB failed\n");
1442
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1443
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1444 1445
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1446 1447
}

1448 1449 1450
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1451 1452 1453
{
	struct device_domain_info *info;

1454 1455
	assert_spin_locked(&device_domain_lock);

Y
Yu Zhao 已提交
1456 1457 1458 1459
	if (!iommu->qi)
		return NULL;

	list_for_each_entry(info, &domain->devices, link)
1460 1461
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1462 1463
			if (info->ats_supported && info->dev)
				return info;
Y
Yu Zhao 已提交
1464 1465 1466
			break;
		}

1467
	return NULL;
Y
Yu Zhao 已提交
1468 1469
}

1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
static void domain_update_iotlb(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	bool has_iotlb_device = false;

	assert_spin_locked(&device_domain_lock);

	list_for_each_entry(info, &domain->devices, link) {
		struct pci_dev *pdev;

		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (pdev->ats_enabled) {
			has_iotlb_device = true;
			break;
		}
	}

	domain->has_iotlb_device = has_iotlb_device;
}

Y
Yu Zhao 已提交
1493
static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1494
{
1495 1496
	struct pci_dev *pdev;

1497 1498
	assert_spin_locked(&device_domain_lock);

1499
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1500 1501
		return;

1502 1503
	pdev = to_pci_dev(info->dev);

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
#ifdef CONFIG_INTEL_IOMMU_SVM
	/* The PCIe spec, in its wisdom, declares that the behaviour of
	   the device if you enable PASID support after ATS support is
	   undefined. So always enable PASID support on devices which
	   have it, even if we can't yet know if we're ever going to
	   use it. */
	if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
		info->pasid_enabled = 1;

	if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
		info->pri_enabled = 1;
#endif
	if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
		info->ats_enabled = 1;
1518
		domain_update_iotlb(info->domain);
1519 1520
		info->ats_qdep = pci_ats_queue_depth(pdev);
	}
Y
Yu Zhao 已提交
1521 1522 1523 1524
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1525 1526
	struct pci_dev *pdev;

1527 1528
	assert_spin_locked(&device_domain_lock);

1529
	if (!dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1530 1531
		return;

1532 1533 1534 1535 1536
	pdev = to_pci_dev(info->dev);

	if (info->ats_enabled) {
		pci_disable_ats(pdev);
		info->ats_enabled = 0;
1537
		domain_update_iotlb(info->domain);
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	}
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (info->pri_enabled) {
		pci_disable_pri(pdev);
		info->pri_enabled = 0;
	}
	if (info->pasid_enabled) {
		pci_disable_pasid(pdev);
		info->pasid_enabled = 0;
	}
#endif
Y
Yu Zhao 已提交
1549 1550 1551 1552 1553 1554 1555 1556 1557
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

1558 1559 1560
	if (!domain->has_iotlb_device)
		return;

Y
Yu Zhao 已提交
1561 1562
	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1563
		if (!info->ats_enabled)
Y
Yu Zhao 已提交
1564 1565 1566
			continue;

		sid = info->bus << 8 | info->devfn;
1567
		qdep = info->ats_qdep;
Y
Yu Zhao 已提交
1568 1569 1570 1571 1572
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1573 1574 1575 1576
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
				  struct dmar_domain *domain,
				  unsigned long pfn, unsigned int pages,
				  int ih, int map)
1577
{
1578
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1579
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1580
	u16 did = domain->iommu_did[iommu->seq_id];
1581 1582 1583

	BUG_ON(pages == 0);

1584 1585
	if (ih)
		ih = 1 << 6;
1586
	/*
1587 1588
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1589 1590 1591
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1592 1593
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1594
						DMA_TLB_DSI_FLUSH);
1595
	else
1596
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1597
						DMA_TLB_PSI_FLUSH);
1598 1599

	/*
1600 1601
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1602
	 */
1603
	if (!cap_caching_mode(iommu->cap) || !map)
1604 1605
		iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
				      addr, mask);
1606 1607
}

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
static void iommu_flush_iova(struct iova_domain *iovad)
{
	struct dmar_domain *domain;
	int idx;

	domain = container_of(iovad, struct dmar_domain, iovad);

	for_each_domain_iommu(idx, domain) {
		struct intel_iommu *iommu = g_iommus[idx];
		u16 did = domain->iommu_did[iommu->seq_id];

		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);

		if (!cap_caching_mode(iommu->cap))
			iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
					      0, MAX_AGAW_PFN_WIDTH);
	}
}

M
mark gross 已提交
1627 1628 1629 1630 1631
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1632
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1633 1634 1635 1636 1637 1638 1639 1640
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1641
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1642 1643
}

1644
static void iommu_enable_translation(struct intel_iommu *iommu)
1645 1646 1647 1648
{
	u32 sts;
	unsigned long flags;

1649
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1650 1651
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1652 1653 1654

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1655
		      readl, (sts & DMA_GSTS_TES), sts);
1656

1657
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1658 1659
}

1660
static void iommu_disable_translation(struct intel_iommu *iommu)
1661 1662 1663 1664
{
	u32 sts;
	unsigned long flag;

1665
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1666 1667 1668 1669 1670
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1671
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1672

1673
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1674 1675
}

1676

1677 1678
static int iommu_init_domains(struct intel_iommu *iommu)
{
1679 1680
	u32 ndomains, nlongs;
	size_t size;
1681 1682

	ndomains = cap_ndoms(iommu->cap);
1683
	pr_debug("%s: Number of Domains supported <%d>\n",
J
Joerg Roedel 已提交
1684
		 iommu->name, ndomains);
1685 1686
	nlongs = BITS_TO_LONGS(ndomains);

1687 1688
	spin_lock_init(&iommu->lock);

1689 1690
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1691 1692
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1693 1694
		return -ENOMEM;
	}
1695

1696
	size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
1697 1698 1699 1700 1701 1702 1703 1704
	iommu->domains = kzalloc(size, GFP_KERNEL);

	if (iommu->domains) {
		size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[0] = kzalloc(size, GFP_KERNEL);
	}

	if (!iommu->domains || !iommu->domains[0]) {
J
Joerg Roedel 已提交
1705 1706
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1707
		kfree(iommu->domain_ids);
1708
		kfree(iommu->domains);
1709
		iommu->domain_ids = NULL;
1710
		iommu->domains    = NULL;
1711 1712 1713
		return -ENOMEM;
	}

1714 1715


1716
	/*
1717 1718 1719 1720
	 * If Caching mode is set, then invalid translations are tagged
	 * with domain-id 0, hence we need to pre-allocate it. We also
	 * use domain-id 0 as a marker for non-allocated domain-id, so
	 * make sure it is not used for a real domain.
1721
	 */
1722 1723
	set_bit(0, iommu->domain_ids);

1724 1725 1726
	return 0;
}

1727
static void disable_dmar_iommu(struct intel_iommu *iommu)
1728
{
1729
	struct device_domain_info *info, *tmp;
1730
	unsigned long flags;
1731

1732 1733
	if (!iommu->domains || !iommu->domain_ids)
		return;
1734

1735
again:
1736
	spin_lock_irqsave(&device_domain_lock, flags);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
		struct dmar_domain *domain;

		if (info->iommu != iommu)
			continue;

		if (!info->dev || !info->domain)
			continue;

		domain = info->domain;

1748
		__dmar_remove_one_dev_info(info);
1749

1750 1751 1752 1753 1754 1755 1756 1757
		if (!domain_type_is_vm_or_si(domain)) {
			/*
			 * The domain_exit() function  can't be called under
			 * device_domain_lock, as it takes this lock itself.
			 * So release the lock here and re-run the loop
			 * afterwards.
			 */
			spin_unlock_irqrestore(&device_domain_lock, flags);
1758
			domain_exit(domain);
1759 1760
			goto again;
		}
1761
	}
1762
	spin_unlock_irqrestore(&device_domain_lock, flags);
1763 1764 1765

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1766
}
1767

1768 1769 1770
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
1771
		int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
1772 1773 1774 1775
		int i;

		for (i = 0; i < elems; i++)
			kfree(iommu->domains[i]);
1776 1777 1778 1779 1780
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1781

W
Weidong Han 已提交
1782 1783
	g_iommus[iommu->seq_id] = NULL;

1784 1785
	/* free context mapping */
	free_context_table(iommu);
1786 1787

#ifdef CONFIG_INTEL_IOMMU_SVM
1788 1789 1790
	if (pasid_enabled(iommu)) {
		if (ecap_prs(iommu->ecap))
			intel_svm_finish_prq(iommu);
1791
		intel_svm_free_pasid_tables(iommu);
1792
	}
1793
#endif
1794 1795
}

1796
static struct dmar_domain *alloc_domain(int flags)
1797 1798 1799 1800 1801 1802 1803
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1804
	memset(domain, 0, sizeof(*domain));
1805
	domain->nid = -1;
1806
	domain->flags = flags;
1807
	domain->has_iotlb_device = false;
1808
	INIT_LIST_HEAD(&domain->devices);
1809 1810 1811 1812

	return domain;
}

1813 1814
/* Must be called with iommu->lock */
static int domain_attach_iommu(struct dmar_domain *domain,
1815 1816
			       struct intel_iommu *iommu)
{
1817
	unsigned long ndomains;
1818
	int num;
1819

1820
	assert_spin_locked(&device_domain_lock);
1821
	assert_spin_locked(&iommu->lock);
1822

1823 1824 1825
	domain->iommu_refcnt[iommu->seq_id] += 1;
	domain->iommu_count += 1;
	if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1826
		ndomains = cap_ndoms(iommu->cap);
1827 1828 1829 1830 1831 1832
		num      = find_first_zero_bit(iommu->domain_ids, ndomains);

		if (num >= ndomains) {
			pr_err("%s: No free domain ids\n", iommu->name);
			domain->iommu_refcnt[iommu->seq_id] -= 1;
			domain->iommu_count -= 1;
1833
			return -ENOSPC;
1834
		}
1835

1836 1837 1838 1839 1840
		set_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, domain);

		domain->iommu_did[iommu->seq_id] = num;
		domain->nid			 = iommu->node;
1841 1842 1843

		domain_update_iommu_cap(domain);
	}
1844

1845
	return 0;
1846 1847 1848 1849 1850
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
1851 1852
	int num, count = INT_MAX;

1853
	assert_spin_locked(&device_domain_lock);
1854
	assert_spin_locked(&iommu->lock);
1855

1856 1857 1858
	domain->iommu_refcnt[iommu->seq_id] -= 1;
	count = --domain->iommu_count;
	if (domain->iommu_refcnt[iommu->seq_id] == 0) {
1859 1860 1861
		num = domain->iommu_did[iommu->seq_id];
		clear_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, NULL);
1862 1863

		domain_update_iommu_cap(domain);
1864
		domain->iommu_did[iommu->seq_id] = 0;
1865 1866 1867 1868 1869
	}

	return count;
}

1870
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1871
static struct lock_class_key reserved_rbtree_key;
1872

1873
static int dmar_init_reserved_ranges(void)
1874 1875 1876 1877 1878
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1879
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN);
1880

M
Mark Gross 已提交
1881 1882 1883
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1884 1885 1886
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1887
	if (!iova) {
J
Joerg Roedel 已提交
1888
		pr_err("Reserve IOAPIC range failed\n");
1889 1890
		return -ENODEV;
	}
1891 1892 1893 1894 1895 1896 1897 1898 1899

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1900 1901 1902
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1903
			if (!iova) {
J
Joerg Roedel 已提交
1904
				pr_err("Reserve iova failed\n");
1905 1906
				return -ENODEV;
			}
1907 1908
		}
	}
1909
	return 0;
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

1931 1932
static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
		       int guest_width)
1933 1934 1935
{
	int adjust_width, agaw;
	unsigned long sagaw;
1936
	int err;
1937

1938
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
1939 1940 1941 1942 1943 1944

	err = init_iova_flush_queue(&domain->iovad,
				    iommu_flush_iova, iova_entry_free);
	if (err)
		return err;

1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1956
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1957 1958 1959 1960 1961 1962
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1963 1964 1965 1966 1967
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1968 1969 1970 1971 1972
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1973 1974 1975 1976 1977
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1978
	domain->nid = iommu->node;
1979

1980
	/* always allocate the top pgd */
1981
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1982 1983
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1984
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1985 1986 1987 1988 1989
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1990
	struct page *freelist = NULL;
1991 1992 1993 1994 1995

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1996 1997
	/* Remove associated devices and clear attached or cached domains */
	rcu_read_lock();
1998
	domain_remove_dev_info(domain);
1999
	rcu_read_unlock();
2000

2001 2002 2003
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

2004
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
2005

2006 2007
	dma_free_pagelist(freelist);

2008 2009 2010
	free_domain_mem(domain);
}

2011 2012
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
2013
				      u8 bus, u8 devfn)
2014
{
2015
	u16 did = domain->iommu_did[iommu->seq_id];
2016 2017
	int translation = CONTEXT_TT_MULTI_LEVEL;
	struct device_domain_info *info = NULL;
2018 2019
	struct context_entry *context;
	unsigned long flags;
2020
	struct dma_pte *pgd;
2021
	int ret, agaw;
2022

2023 2024
	WARN_ON(did == 0);

2025 2026
	if (hw_pass_through && domain_type_is_si(domain))
		translation = CONTEXT_TT_PASS_THROUGH;
2027 2028 2029

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
2030

2031
	BUG_ON(!domain->pgd);
W
Weidong Han 已提交
2032

2033 2034 2035 2036
	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -ENOMEM;
2037
	context = iommu_context_addr(iommu, bus, devfn, 1);
2038
	if (!context)
2039
		goto out_unlock;
2040

2041 2042 2043
	ret = 0;
	if (context_present(context))
		goto out_unlock;
2044

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	/*
	 * For kdump cases, old valid entries may be cached due to the
	 * in-flight DMA and copied pgtable, but there is no unmapping
	 * behaviour for them, thus we need an explicit cache flush for
	 * the newly-mapped device. For kdump, at this point, the device
	 * is supposed to finish reset at its driver probe stage, so no
	 * in-flight DMA will exist, and we don't need to worry anymore
	 * hereafter.
	 */
	if (context_copied(context)) {
		u16 did_old = context_domain_id(context);

2057
		if (did_old < cap_ndoms(iommu->cap)) {
2058 2059 2060 2061
			iommu->flush.flush_context(iommu, did_old,
						   (((u16)bus) << 8) | devfn,
						   DMA_CCMD_MASK_NOBIT,
						   DMA_CCMD_DEVICE_INVL);
2062 2063 2064
			iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
						 DMA_TLB_DSI_FLUSH);
		}
2065 2066
	}

2067 2068
	pgd = domain->pgd;

2069
	context_clear_entry(context);
2070
	context_set_domain_id(context, did);
2071

2072 2073 2074 2075
	/*
	 * Skip top levels of page tables for iommu which has less agaw
	 * than default.  Unnecessary for PT mode.
	 */
Y
Yu Zhao 已提交
2076
	if (translation != CONTEXT_TT_PASS_THROUGH) {
2077
		for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
2078
			ret = -ENOMEM;
2079
			pgd = phys_to_virt(dma_pte_addr(pgd));
2080 2081
			if (!dma_pte_present(pgd))
				goto out_unlock;
2082
		}
F
Fenghua Yu 已提交
2083

2084
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
2085 2086 2087 2088
		if (info && info->ats_supported)
			translation = CONTEXT_TT_DEV_IOTLB;
		else
			translation = CONTEXT_TT_MULTI_LEVEL;
2089

Y
Yu Zhao 已提交
2090 2091
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
2092 2093 2094 2095 2096 2097 2098
	} else {
		/*
		 * In pass through mode, AW must be programmed to
		 * indicate the largest AGAW value supported by
		 * hardware. And ASR is ignored by hardware.
		 */
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
2099
	}
F
Fenghua Yu 已提交
2100 2101

	context_set_translation_type(context, translation);
2102 2103
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
2104
	domain_flush_cache(domain, context, sizeof(*context));
2105

2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
2117
		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
2118
	} else {
2119
		iommu_flush_write_buffer(iommu);
2120
	}
Y
Yu Zhao 已提交
2121
	iommu_enable_dev_iotlb(info);
2122

2123 2124 2125 2126 2127
	ret = 0;

out_unlock:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
2128

2129
	return ret;
2130 2131
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
2143
					  PCI_BUS_NUM(alias), alias & 0xff);
2144 2145
}

2146
static int
2147
domain_context_mapping(struct dmar_domain *domain, struct device *dev)
2148
{
2149
	struct intel_iommu *iommu;
2150
	u8 bus, devfn;
2151
	struct domain_context_mapping_data data;
2152

2153
	iommu = device_to_iommu(dev, &bus, &devfn);
2154 2155
	if (!iommu)
		return -ENODEV;
2156

2157
	if (!dev_is_pci(dev))
2158
		return domain_context_mapping_one(domain, iommu, bus, devfn);
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172

	data.domain = domain;
	data.iommu = iommu;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
2173 2174
}

2175
static int domain_context_mapped(struct device *dev)
2176
{
W
Weidong Han 已提交
2177
	struct intel_iommu *iommu;
2178
	u8 bus, devfn;
W
Weidong Han 已提交
2179

2180
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
2181 2182
	if (!iommu)
		return -ENODEV;
2183

2184 2185
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
2186

2187 2188
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
2189 2190
}

2191 2192 2193 2194 2195 2196 2197 2198
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

2227 2228 2229
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
2230 2231
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
2232
	phys_addr_t uninitialized_var(pteval);
2233
	unsigned long sg_res = 0;
2234 2235
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2236

2237
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2238 2239 2240 2241 2242 2243

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2244 2245
	if (!sg) {
		sg_res = nr_pages;
2246 2247 2248
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2249
	while (nr_pages > 0) {
2250 2251
		uint64_t tmp;

2252
		if (!sg_res) {
2253
			sg_res = aligned_nrpages(sg->offset, sg->length);
2254 2255
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
D
Dan Williams 已提交
2256
			pteval = page_to_phys(sg_page(sg)) | prot;
2257
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2258
		}
2259

2260
		if (!pte) {
2261 2262
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2263
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2264 2265
			if (!pte)
				return -ENOMEM;
2266
			/* It is large page*/
2267
			if (largepage_lvl > 1) {
2268 2269
				unsigned long nr_superpages, end_pfn;

2270
				pteval |= DMA_PTE_LARGE_PAGE;
2271
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
2272 2273 2274 2275

				nr_superpages = sg_res / lvl_pages;
				end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;

2276 2277
				/*
				 * Ensure that old small page tables are
2278
				 * removed to make room for superpage(s).
2279 2280
				 * We're adding new large pages, so make sure
				 * we don't remove their parent tables.
2281
				 */
2282 2283
				dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
						       largepage_lvl + 1);
2284
			} else {
2285
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2286
			}
2287

2288 2289 2290 2291
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2292
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2293
		if (tmp) {
2294
			static int dumps = 5;
J
Joerg Roedel 已提交
2295 2296
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2297 2298 2299 2300 2301 2302
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2326
		pte++;
2327 2328
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2329 2330 2331 2332
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2333 2334

		if (!sg_res && nr_pages)
2335 2336 2337 2338 2339
			sg = sg_next(sg);
	}
	return 0;
}

2340 2341 2342
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2343
{
2344 2345
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2346

2347 2348 2349 2350 2351
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2352 2353
}

2354
static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
2355
{
2356 2357 2358 2359
	unsigned long flags;
	struct context_entry *context;
	u16 did_old;

2360 2361
	if (!iommu)
		return;
2362

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
	spin_lock_irqsave(&iommu->lock, flags);
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (!context) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		return;
	}
	did_old = context_domain_id(context);
	context_clear_entry(context);
	__iommu_flush_cache(iommu, context, sizeof(*context));
	spin_unlock_irqrestore(&iommu->lock, flags);
	iommu->flush.flush_context(iommu,
				   did_old,
				   (((u16)bus) << 8) | devfn,
				   DMA_CCMD_MASK_NOBIT,
				   DMA_CCMD_DEVICE_INVL);
	iommu->flush.flush_iotlb(iommu,
				 did_old,
				 0,
				 0,
				 DMA_TLB_DSI_FLUSH);
2383 2384
}

2385 2386 2387 2388 2389 2390
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2391
		info->dev->archdata.iommu = NULL;
2392 2393
}

2394 2395
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2396
	struct device_domain_info *info, *tmp;
2397
	unsigned long flags;
2398 2399

	spin_lock_irqsave(&device_domain_lock, flags);
2400
	list_for_each_entry_safe(info, tmp, &domain->devices, link)
2401
		__dmar_remove_one_dev_info(info);
2402 2403 2404 2405 2406
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2407
 * Note: we use struct device->archdata.iommu stores the info
2408
 */
2409
static struct dmar_domain *find_domain(struct device *dev)
2410 2411 2412 2413
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2414
	info = dev->archdata.iommu;
2415
	if (likely(info))
2416 2417 2418 2419
		return info->domain;
	return NULL;
}

2420
static inline struct device_domain_info *
2421 2422 2423 2424 2425
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2426
		if (info->iommu->segment == segment && info->bus == bus &&
2427
		    info->devfn == devfn)
2428
			return info;
2429 2430 2431 2432

	return NULL;
}

2433 2434 2435 2436
static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
						    int bus, int devfn,
						    struct device *dev,
						    struct dmar_domain *domain)
2437
{
2438
	struct dmar_domain *found = NULL;
2439 2440
	struct device_domain_info *info;
	unsigned long flags;
2441
	int ret;
2442 2443 2444

	info = alloc_devinfo_mem();
	if (!info)
2445
		return NULL;
2446 2447 2448

	info->bus = bus;
	info->devfn = devfn;
2449 2450 2451
	info->ats_supported = info->pasid_supported = info->pri_supported = 0;
	info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
	info->ats_qdep = 0;
2452 2453
	info->dev = dev;
	info->domain = domain;
2454
	info->iommu = iommu;
2455

2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	if (dev && dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(info->dev);

		if (ecap_dev_iotlb_support(iommu->ecap) &&
		    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
		    dmar_find_matched_atsr_unit(pdev))
			info->ats_supported = 1;

		if (ecs_enabled(iommu)) {
			if (pasid_enabled(iommu)) {
				int features = pci_pasid_features(pdev);
				if (features >= 0)
					info->pasid_supported = features | 1;
			}

			if (info->ats_supported && ecap_prs(iommu->ecap) &&
			    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
				info->pri_supported = 1;
		}
	}

2477 2478
	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2479
		found = find_domain(dev);
2480 2481

	if (!found) {
2482
		struct device_domain_info *info2;
2483
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2484 2485 2486 2487
		if (info2) {
			found      = info2->domain;
			info2->dev = dev;
		}
2488
	}
2489

2490 2491 2492
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2493 2494
		/* Caller must free the original domain */
		return found;
2495 2496
	}

2497 2498 2499 2500 2501
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	if (ret) {
2502
		spin_unlock_irqrestore(&device_domain_lock, flags);
2503
		free_devinfo_mem(info);
2504 2505 2506
		return NULL;
	}

2507 2508 2509 2510 2511 2512
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2513 2514
	if (dev && domain_context_mapping(domain, dev)) {
		pr_err("Domain context map for %s failed\n", dev_name(dev));
2515
		dmar_remove_one_dev_info(domain, dev);
2516 2517 2518
		return NULL;
	}

2519
	return domain;
2520 2521
}

2522 2523 2524 2525 2526 2527
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2528
static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
2529
{
2530
	struct device_domain_info *info = NULL;
2531
	struct dmar_domain *domain = NULL;
2532
	struct intel_iommu *iommu;
2533
	u16 req_id, dma_alias;
2534
	unsigned long flags;
2535
	u8 bus, devfn;
2536

2537 2538 2539 2540
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2541 2542
	req_id = ((u16)bus << 8) | devfn;

2543 2544
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2545

2546 2547 2548 2549 2550 2551 2552 2553 2554
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2555
		}
2556
		spin_unlock_irqrestore(&device_domain_lock, flags);
2557

2558
		/* DMA alias already has a domain, use it */
2559
		if (info)
2560
			goto out;
2561
	}
2562

2563
	/* Allocate and initialize new domain for the device */
2564
	domain = alloc_domain(0);
2565
	if (!domain)
2566
		return NULL;
2567
	if (domain_init(domain, iommu, gaw)) {
2568 2569
		domain_exit(domain);
		return NULL;
2570
	}
2571

2572
out:
2573

2574 2575
	return domain;
}
2576

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
static struct dmar_domain *set_domain_for_dev(struct device *dev,
					      struct dmar_domain *domain)
{
	struct intel_iommu *iommu;
	struct dmar_domain *tmp;
	u16 req_id, dma_alias;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

	req_id = ((u16)bus << 8) | devfn;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		/* register PCI DMA alias device */
		if (req_id != dma_alias) {
			tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					dma_alias & 0xff, NULL, domain);

			if (!tmp || tmp != domain)
				return tmp;
		}
2604 2605
	}

2606
	tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2607 2608 2609 2610 2611
	if (!tmp || tmp != domain)
		return tmp;

	return domain;
}
2612

2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
{
	struct dmar_domain *domain, *tmp;

	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, gaw);
	if (!domain)
		goto out;

	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
2627 2628 2629
		domain_exit(domain);
		domain = tmp;
	}
2630

2631 2632
out:

2633
	return domain;
2634 2635
}

2636 2637 2638
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2639
{
2640 2641 2642 2643 2644
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2645
		pr_err("Reserving iova failed\n");
2646
		return -ENOMEM;
2647 2648
	}

J
Joerg Roedel 已提交
2649
	pr_debug("Mapping reserved region %llx-%llx\n", start, end);
2650 2651 2652 2653
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2654
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2655

2656 2657
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2658
				  DMA_PTE_READ|DMA_PTE_WRITE);
2659 2660
}

2661 2662 2663 2664
static int domain_prepare_identity_map(struct device *dev,
				       struct dmar_domain *domain,
				       unsigned long long start,
				       unsigned long long end)
2665
{
2666 2667 2668 2669 2670
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
J
Joerg Roedel 已提交
2671 2672
		pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
			dev_name(dev), start, end);
2673 2674 2675
		return 0;
	}

J
Joerg Roedel 已提交
2676 2677 2678
	pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
		dev_name(dev), start, end);

2679 2680 2681 2682 2683 2684
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2685
		return -EIO;
2686 2687
	}

2688 2689 2690 2691 2692 2693 2694
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2695
		return -EIO;
2696
	}
2697

2698 2699
	return iommu_domain_identity_map(domain, start, end);
}
2700

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
static int iommu_prepare_identity_map(struct device *dev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		return -ENOMEM;

	ret = domain_prepare_identity_map(dev, domain, start, end);
	if (ret)
		domain_exit(domain);
2715

2716 2717 2718 2719
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2720
					 struct device *dev)
2721
{
2722
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2723
		return 0;
2724 2725
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2726 2727
}

2728
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2729 2730 2731 2732 2733 2734 2735 2736 2737
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2738
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2739
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2740 2741

	if (ret)
J
Joerg Roedel 已提交
2742
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2743

2744
	pci_dev_put(pdev);
2745 2746 2747 2748 2749 2750
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2751
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2752

2753
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2754

2755
static int __init si_domain_init(int hw)
2756
{
2757
	int nid, ret = 0;
2758

2759
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2760 2761 2762 2763 2764 2765 2766 2767
	if (!si_domain)
		return -EFAULT;

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2768
	pr_debug("Identity mapping domain allocated\n");
2769

2770 2771 2772
	if (hw)
		return 0;

2773
	for_each_online_node(nid) {
2774 2775 2776 2777 2778 2779 2780 2781 2782
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2783 2784
	}

2785 2786 2787
	return 0;
}

2788
static int identity_mapping(struct device *dev)
2789 2790 2791 2792 2793 2794
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2795
	info = dev->archdata.iommu;
2796 2797
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2798 2799 2800 2801

	return 0;
}

2802
static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2803
{
2804
	struct dmar_domain *ndomain;
2805
	struct intel_iommu *iommu;
2806
	u8 bus, devfn;
2807

2808
	iommu = device_to_iommu(dev, &bus, &devfn);
2809 2810 2811
	if (!iommu)
		return -ENODEV;

2812
	ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2813 2814
	if (ndomain != domain)
		return -EBUSY;
2815 2816 2817 2818

	return 0;
}

2819
static bool device_has_rmrr(struct device *dev)
2820 2821
{
	struct dmar_rmrr_unit *rmrr;
2822
	struct device *tmp;
2823 2824
	int i;

2825
	rcu_read_lock();
2826
	for_each_rmrr_units(rmrr) {
2827 2828 2829 2830 2831 2832
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2833
			if (tmp == dev) {
2834
				rcu_read_unlock();
2835
				return true;
2836
			}
2837
	}
2838
	rcu_read_unlock();
2839 2840 2841
	return false;
}

2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2859 2860 2861 2862
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2863 2864 2865 2866 2867 2868 2869 2870 2871
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2872
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2873 2874 2875 2876 2877 2878
			return false;
	}

	return true;
}

2879
static int iommu_should_identity_map(struct device *dev, int startup)
2880
{
2881

2882 2883
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2884

2885
		if (device_is_rmrr_locked(dev))
2886
			return 0;
2887

2888 2889
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2890

2891 2892
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2893

2894
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2895
			return 0;
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2920
			return 0;
2921 2922 2923 2924
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2925

2926
	/*
2927
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2928
	 * Assume that they will — if they turn out not to be, then we can
2929 2930
	 * take them out of the 1:1 domain later.
	 */
2931 2932 2933 2934 2935
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2936
		u64 dma_mask = *dev->dma_mask;
2937

2938 2939 2940
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2941

2942
		return dma_mask >= dma_get_required_mask(dev);
2943
	}
2944 2945 2946 2947

	return 1;
}

2948 2949 2950 2951 2952 2953 2954
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

2955
	ret = domain_add_dev_info(si_domain, dev);
2956
	if (!ret)
J
Joerg Roedel 已提交
2957 2958
		pr_info("%s identity mapping for device %s\n",
			hw ? "Hardware" : "Software", dev_name(dev));
2959 2960 2961 2962 2963 2964 2965 2966
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2967
static int __init iommu_prepare_static_identity_mapping(int hw)
2968 2969
{
	struct pci_dev *pdev = NULL;
2970 2971 2972 2973 2974
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2975 2976

	for_each_pci_dev(pdev) {
2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
2989

2990 2991 2992 2993 2994 2995
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2996
			}
2997 2998 2999
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
3000
		}
3001 3002 3003 3004

	return 0;
}

3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
3031
		pr_info("%s: Using Register based invalidation\n",
3032 3033 3034 3035
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
3036
		pr_info("%s: Using Queued invalidation\n", iommu->name);
3037 3038 3039
	}
}

3040
static int copy_context_table(struct intel_iommu *iommu,
3041
			      struct root_entry *old_re,
3042 3043 3044
			      struct context_entry **tbl,
			      int bus, bool ext)
{
3045
	int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
3046
	struct context_entry *new_ce = NULL, ce;
3047
	struct context_entry *old_ce = NULL;
3048
	struct root_entry re;
3049 3050 3051
	phys_addr_t old_ce_phys;

	tbl_idx = ext ? bus * 2 : bus;
3052
	memcpy(&re, old_re, sizeof(re));
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071

	for (devfn = 0; devfn < 256; devfn++) {
		/* First calculate the correct index */
		idx = (ext ? devfn * 2 : devfn) % 256;

		if (idx == 0) {
			/* First save what we may have and clean up */
			if (new_ce) {
				tbl[tbl_idx] = new_ce;
				__iommu_flush_cache(iommu, new_ce,
						    VTD_PAGE_SIZE);
				pos = 1;
			}

			if (old_ce)
				iounmap(old_ce);

			ret = 0;
			if (devfn < 0x80)
3072
				old_ce_phys = root_entry_lctp(&re);
3073
			else
3074
				old_ce_phys = root_entry_uctp(&re);
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086

			if (!old_ce_phys) {
				if (ext && devfn == 0) {
					/* No LCTP, try UCTP */
					devfn = 0x7f;
					continue;
				} else {
					goto out;
				}
			}

			ret = -ENOMEM;
3087 3088
			old_ce = memremap(old_ce_phys, PAGE_SIZE,
					MEMREMAP_WB);
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099
			if (!old_ce)
				goto out;

			new_ce = alloc_pgtable_page(iommu->node);
			if (!new_ce)
				goto out_unmap;

			ret = 0;
		}

		/* Now copy the context entry */
3100
		memcpy(&ce, old_ce + idx, sizeof(ce));
3101

3102
		if (!__context_present(&ce))
3103 3104
			continue;

3105 3106 3107 3108
		did = context_domain_id(&ce);
		if (did >= 0 && did < cap_ndoms(iommu->cap))
			set_bit(did, iommu->domain_ids);

3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
		/*
		 * We need a marker for copied context entries. This
		 * marker needs to work for the old format as well as
		 * for extended context entries.
		 *
		 * Bit 67 of the context entry is used. In the old
		 * format this bit is available to software, in the
		 * extended format it is the PGE bit, but PGE is ignored
		 * by HW if PASIDs are disabled (and thus still
		 * available).
		 *
		 * So disable PASIDs first and then mark the entry
		 * copied. This means that we don't copy PASID
		 * translations from the old kernel, but this is fine as
		 * faults there are not fatal.
		 */
		context_clear_pasid_enable(&ce);
		context_set_copied(&ce);

3128 3129 3130 3131 3132 3133 3134 3135
		new_ce[idx] = ce;
	}

	tbl[tbl_idx + pos] = new_ce;

	__iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);

out_unmap:
3136
	memunmap(old_ce);
3137 3138 3139 3140 3141 3142 3143 3144

out:
	return ret;
}

static int copy_translation_tables(struct intel_iommu *iommu)
{
	struct context_entry **ctxt_tbls;
3145
	struct root_entry *old_rt;
3146 3147 3148 3149 3150
	phys_addr_t old_rt_phys;
	int ctxt_table_entries;
	unsigned long flags;
	u64 rtaddr_reg;
	int bus, ret;
3151
	bool new_ext, ext;
3152 3153 3154

	rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
	ext        = !!(rtaddr_reg & DMA_RTADDR_RTT);
3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
	new_ext    = !!ecap_ecs(iommu->ecap);

	/*
	 * The RTT bit can only be changed when translation is disabled,
	 * but disabling translation means to open a window for data
	 * corruption. So bail out and don't copy anything if we would
	 * have to change the bit.
	 */
	if (new_ext != ext)
		return -EINVAL;
3165 3166 3167 3168 3169

	old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
	if (!old_rt_phys)
		return -EINVAL;

3170
	old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
	if (!old_rt)
		return -ENOMEM;

	/* This is too big for the stack - allocate it from slab */
	ctxt_table_entries = ext ? 512 : 256;
	ret = -ENOMEM;
	ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
	if (!ctxt_tbls)
		goto out_unmap;

	for (bus = 0; bus < 256; bus++) {
		ret = copy_context_table(iommu, &old_rt[bus],
					 ctxt_tbls, bus, ext);
		if (ret) {
			pr_err("%s: Failed to copy context table for bus %d\n",
				iommu->name, bus);
			continue;
		}
	}

	spin_lock_irqsave(&iommu->lock, flags);

	/* Context tables are copied, now write them to the root_entry table */
	for (bus = 0; bus < 256; bus++) {
		int idx = ext ? bus * 2 : bus;
		u64 val;

		if (ctxt_tbls[idx]) {
			val = virt_to_phys(ctxt_tbls[idx]) | 1;
			iommu->root_entry[bus].lo = val;
		}

		if (!ext || !ctxt_tbls[idx + 1])
			continue;

		val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
		iommu->root_entry[bus].hi = val;
	}

	spin_unlock_irqrestore(&iommu->lock, flags);

	kfree(ctxt_tbls);

	__iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);

	ret = 0;

out_unmap:
3219
	memunmap(old_rt);
3220 3221 3222 3223

	return ret;
}

3224
static int __init init_dmars(void)
3225 3226 3227
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
3228
	bool copied_tables = false;
3229
	struct device *dev;
3230
	struct intel_iommu *iommu;
3231
	int i, ret;
3232

3233 3234 3235 3236 3237 3238 3239
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
3240 3241 3242 3243 3244
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
3245
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
3246 3247 3248
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
3249
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
3250 3251
	}

3252 3253 3254 3255
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
3256 3257 3258
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
3259
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
3260 3261 3262 3263
		ret = -ENOMEM;
		goto error;
	}

3264
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
3265
		g_iommus[iommu->seq_id] = iommu;
3266

3267 3268
		intel_iommu_init_qi(iommu);

3269 3270
		ret = iommu_init_domains(iommu);
		if (ret)
3271
			goto free_iommu;
3272

3273 3274
		init_translation_status(iommu);

3275 3276 3277 3278 3279 3280
		if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
			iommu_disable_translation(iommu);
			clear_translation_pre_enabled(iommu);
			pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
				iommu->name);
		}
3281

3282 3283 3284
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
3285
		 * among all IOMMU's. Need to Split it later.
3286 3287
		 */
		ret = iommu_alloc_root_entry(iommu);
3288
		if (ret)
3289
			goto free_iommu;
3290

3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
		if (translation_pre_enabled(iommu)) {
			pr_info("Translation already enabled - trying to copy translation structures\n");

			ret = copy_translation_tables(iommu);
			if (ret) {
				/*
				 * We found the IOMMU with translation
				 * enabled - but failed to copy over the
				 * old root-entry table. Try to proceed
				 * by disabling translation now and
				 * allocating a clean root-entry table.
				 * This might cause DMAR faults, but
				 * probably the dump will still succeed.
				 */
				pr_err("Failed to copy translation tables from previous kernel for %s\n",
				       iommu->name);
				iommu_disable_translation(iommu);
				clear_translation_pre_enabled(iommu);
			} else {
				pr_info("Copied translation tables from previous kernel for %s\n",
					iommu->name);
3312
				copied_tables = true;
3313 3314 3315
			}
		}

F
Fenghua Yu 已提交
3316
		if (!ecap_pass_through(iommu->ecap))
3317
			hw_pass_through = 0;
3318 3319 3320 3321
#ifdef CONFIG_INTEL_IOMMU_SVM
		if (pasid_enabled(iommu))
			intel_svm_alloc_pasid_tables(iommu);
#endif
3322 3323
	}

3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
	/*
	 * Now that qi is enabled on all iommus, set the root entry and flush
	 * caches. This is required on some Intel X58 chipsets, otherwise the
	 * flush_context function will loop forever and the boot hangs.
	 */
	for_each_active_iommu(iommu, drhd) {
		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	}

3336
	if (iommu_pass_through)
3337 3338
		iommu_identity_mapping |= IDENTMAP_ALL;

3339
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
3340
	iommu_identity_mapping |= IDENTMAP_GFX;
3341
#endif
3342

3343 3344
	check_tylersburg_isoch();

3345 3346 3347 3348 3349 3350
	if (iommu_identity_mapping) {
		ret = si_domain_init(hw_pass_through);
		if (ret)
			goto free_iommu;
	}

3351

3352 3353 3354 3355 3356 3357 3358 3359 3360
	/*
	 * If we copied translations from a previous kernel in the kdump
	 * case, we can not assign the devices to domains now, as that
	 * would eliminate the old mappings. So skip this part and defer
	 * the assignment to device driver initialization time.
	 */
	if (copied_tables)
		goto domains_done;

3361
	/*
3362 3363 3364
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
3365
	 */
3366 3367
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
3368
		if (ret) {
J
Joerg Roedel 已提交
3369
			pr_crit("Failed to setup IOMMU pass-through\n");
3370
			goto free_iommu;
3371 3372 3373
		}
	}
	/*
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
3386
	 */
J
Joerg Roedel 已提交
3387
	pr_info("Setting RMRR:\n");
3388
	for_each_rmrr_units(rmrr) {
3389 3390
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3391
					  i, dev) {
3392
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
3393
			if (ret)
J
Joerg Roedel 已提交
3394
				pr_err("Mapping reserved region failed\n");
3395
		}
F
Fenghua Yu 已提交
3396
	}
3397

3398 3399
	iommu_prepare_isa();

3400 3401
domains_done:

3402 3403 3404 3405 3406 3407 3408
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
3409
	for_each_iommu(iommu, drhd) {
3410 3411 3412 3413 3414 3415
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
3416
				iommu_disable_protect_mem_regions(iommu);
3417
			continue;
3418
		}
3419 3420 3421

		iommu_flush_write_buffer(iommu);

3422 3423 3424 3425 3426 3427 3428
#ifdef CONFIG_INTEL_IOMMU_SVM
		if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
			ret = intel_svm_enable_prq(iommu);
			if (ret)
				goto free_iommu;
		}
#endif
3429 3430
		ret = dmar_set_interrupt(iommu);
		if (ret)
3431
			goto free_iommu;
3432

3433 3434 3435
		if (!translation_pre_enabled(iommu))
			iommu_enable_translation(iommu);

3436
		iommu_disable_protect_mem_regions(iommu);
3437 3438 3439
	}

	return 0;
3440 3441

free_iommu:
3442 3443
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
3444
		free_dmar_iommu(iommu);
3445
	}
3446

W
Weidong Han 已提交
3447
	kfree(g_iommus);
3448

3449
error:
3450 3451 3452
	return ret;
}

3453
/* This takes a number of _MM_ pages, not VTD pages */
3454
static unsigned long intel_alloc_iova(struct device *dev,
3455 3456
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
3457
{
3458
	unsigned long iova_pfn = 0;
3459

3460 3461
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3462 3463
	/* Ensure we reserve the whole size-aligned region */
	nrpages = __roundup_pow_of_two(nrpages);
3464 3465

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
3466 3467
		/*
		 * First try to allocate an io virtual address in
3468
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
3469
		 * from higher range
3470
		 */
3471
		iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3472
					   IOVA_PFN(DMA_BIT_MASK(32)), false);
3473 3474
		if (iova_pfn)
			return iova_pfn;
3475
	}
3476 3477
	iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
				   IOVA_PFN(dma_mask), true);
3478
	if (unlikely(!iova_pfn)) {
J
Joerg Roedel 已提交
3479
		pr_err("Allocating %ld-page iova for %s failed",
3480
		       nrpages, dev_name(dev));
3481
		return 0;
3482 3483
	}

3484
	return iova_pfn;
3485 3486
}

3487
static struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
3488
{
3489
	struct dmar_domain *domain, *tmp;
3490 3491 3492
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i, ret;
3493

3494 3495 3496 3497 3498 3499 3500
	domain = find_domain(dev);
	if (domain)
		goto out;

	domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		goto out;
3501

3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518
	/* We have a new domain - setup possible RMRRs for the device */
	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != dev)
				continue;

			ret = domain_prepare_identity_map(dev, domain,
							  rmrr->base_address,
							  rmrr->end_address);
			if (ret)
				dev_err(dev, "Mapping reserved region failed\n");
		}
	}
	rcu_read_unlock();

3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
	tmp = set_domain_for_dev(dev, domain);
	if (!tmp || domain != tmp) {
		domain_exit(domain);
		domain = tmp;
	}

out:

	if (!domain)
		pr_err("Allocating domain for %s failed\n", dev_name(dev));


3531 3532 3533
	return domain;
}

3534
/* Check if the dev needs to go through non-identity map and unmap process.*/
3535
static int iommu_no_mapping(struct device *dev)
3536 3537 3538
{
	int found;

3539
	if (iommu_dummy(dev))
3540 3541
		return 1;

3542
	if (!iommu_identity_mapping)
3543
		return 0;
3544

3545
	found = identity_mapping(dev);
3546
	if (found) {
3547
		if (iommu_should_identity_map(dev, 0))
3548 3549 3550 3551 3552 3553
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3554
			dmar_remove_one_dev_info(si_domain, dev);
J
Joerg Roedel 已提交
3555 3556
			pr_info("32bit %s uses non-identity mapping\n",
				dev_name(dev));
3557 3558 3559 3560 3561 3562 3563
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3564
		if (iommu_should_identity_map(dev, 0)) {
3565
			int ret;
3566
			ret = domain_add_dev_info(si_domain, dev);
3567
			if (!ret) {
J
Joerg Roedel 已提交
3568 3569
				pr_info("64bit %s uses identity mapping\n",
					dev_name(dev));
3570 3571 3572 3573 3574
				return 1;
			}
		}
	}

3575
	return 0;
3576 3577
}

3578
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3579
				     size_t size, int dir, u64 dma_mask)
3580 3581
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3582
	phys_addr_t start_paddr;
3583
	unsigned long iova_pfn;
3584
	int prot = 0;
I
Ingo Molnar 已提交
3585
	int ret;
3586
	struct intel_iommu *iommu;
3587
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3588 3589

	BUG_ON(dir == DMA_NONE);
3590

3591
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3592
		return paddr;
3593

3594
	domain = get_valid_domain_for_dev(dev);
3595 3596 3597
	if (!domain)
		return 0;

3598
	iommu = domain_get_iommu(domain);
3599
	size = aligned_nrpages(paddr, size);
3600

3601 3602
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
	if (!iova_pfn)
3603 3604
		goto error;

3605 3606 3607 3608 3609
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3610
			!cap_zlr(iommu->cap))
3611 3612 3613 3614
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3615
	 * paddr - (paddr + size) might be partial page, we should map the whole
3616
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3617
	 * might have two guest_addr mapping to the same host paddr, but this
3618 3619
	 * is not a big problem
	 */
3620
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
3621
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3622 3623 3624
	if (ret)
		goto error;

3625 3626
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3627
		iommu_flush_iotlb_psi(iommu, domain,
3628
				      mm_to_dma_pfn(iova_pfn),
3629
				      size, 0, 1);
3630
	else
3631
		iommu_flush_write_buffer(iommu);
3632

3633
	start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
3634 3635
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3636 3637

error:
3638
	if (iova_pfn)
3639
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
J
Joerg Roedel 已提交
3640
	pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
3641
		dev_name(dev), size, (unsigned long long)paddr, dir);
3642 3643 3644
	return 0;
}

3645 3646 3647
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
3648
				 unsigned long attrs)
3649
{
3650
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3651
				  dir, *dev->dma_mask);
3652 3653
}

3654
static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
3655
{
3656
	struct dmar_domain *domain;
3657
	unsigned long start_pfn, last_pfn;
3658
	unsigned long nrpages;
3659
	unsigned long iova_pfn;
3660
	struct intel_iommu *iommu;
3661
	struct page *freelist;
3662

3663
	if (iommu_no_mapping(dev))
3664
		return;
3665

3666
	domain = find_domain(dev);
3667 3668
	BUG_ON(!domain);

3669 3670
	iommu = domain_get_iommu(domain);

3671
	iova_pfn = IOVA_PFN(dev_addr);
3672

3673
	nrpages = aligned_nrpages(dev_addr, size);
3674
	start_pfn = mm_to_dma_pfn(iova_pfn);
3675
	last_pfn = start_pfn + nrpages - 1;
3676

3677
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3678
		 dev_name(dev), start_pfn, last_pfn);
3679

3680
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3681

M
mark gross 已提交
3682
	if (intel_iommu_strict) {
3683
		iommu_flush_iotlb_psi(iommu, domain, start_pfn,
3684
				      nrpages, !freelist, 0);
M
mark gross 已提交
3685
		/* free iova */
3686
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
3687
		dma_free_pagelist(freelist);
M
mark gross 已提交
3688
	} else {
3689 3690
		queue_iova(&domain->iovad, iova_pfn, nrpages,
			   (unsigned long)freelist);
M
mark gross 已提交
3691 3692 3693 3694 3695
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3696 3697
}

3698 3699
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
3700
			     unsigned long attrs)
3701
{
3702
	intel_unmap(dev, dev_addr, size);
3703 3704
}

3705
static void *intel_alloc_coherent(struct device *dev, size_t size,
3706
				  dma_addr_t *dma_handle, gfp_t flags,
3707
				  unsigned long attrs)
3708
{
A
Akinobu Mita 已提交
3709
	struct page *page = NULL;
3710 3711
	int order;

F
Fenghua Yu 已提交
3712
	size = PAGE_ALIGN(size);
3713
	order = get_order(size);
3714

3715
	if (!iommu_no_mapping(dev))
3716
		flags &= ~(GFP_DMA | GFP_DMA32);
3717 3718
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3719 3720 3721 3722
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3723

3724
	if (gfpflags_allow_blocking(flags)) {
A
Akinobu Mita 已提交
3725 3726
		unsigned int count = size >> PAGE_SHIFT;

3727
		page = dma_alloc_from_contiguous(dev, count, order, flags);
A
Akinobu Mita 已提交
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3738
		return NULL;
A
Akinobu Mita 已提交
3739
	memset(page_address(page), 0, size);
3740

A
Akinobu Mita 已提交
3741
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3742
					 DMA_BIDIRECTIONAL,
3743
					 dev->coherent_dma_mask);
3744
	if (*dma_handle)
A
Akinobu Mita 已提交
3745 3746 3747 3748
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3749 3750 3751
	return NULL;
}

3752
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3753
				dma_addr_t dma_handle, unsigned long attrs)
3754 3755
{
	int order;
A
Akinobu Mita 已提交
3756
	struct page *page = virt_to_page(vaddr);
3757

F
Fenghua Yu 已提交
3758
	size = PAGE_ALIGN(size);
3759 3760
	order = get_order(size);

3761
	intel_unmap(dev, dma_handle, size);
A
Akinobu Mita 已提交
3762 3763
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3764 3765
}

3766
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3767
			   int nelems, enum dma_data_direction dir,
3768
			   unsigned long attrs)
3769
{
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779
	dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
	unsigned long nrpages = 0;
	struct scatterlist *sg;
	int i;

	for_each_sg(sglist, sg, nelems, i) {
		nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
	}

	intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
3780 3781 3782
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3783
	struct scatterlist *sglist, int nelems, int dir)
3784 3785
{
	int i;
F
FUJITA Tomonori 已提交
3786
	struct scatterlist *sg;
3787

F
FUJITA Tomonori 已提交
3788
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3789
		BUG_ON(!sg_page(sg));
D
Dan Williams 已提交
3790
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3791
		sg->dma_length = sg->length;
3792 3793 3794 3795
	}
	return nelems;
}

3796
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3797
			enum dma_data_direction dir, unsigned long attrs)
3798 3799 3800
{
	int i;
	struct dmar_domain *domain;
3801 3802
	size_t size = 0;
	int prot = 0;
3803
	unsigned long iova_pfn;
3804
	int ret;
F
FUJITA Tomonori 已提交
3805
	struct scatterlist *sg;
3806
	unsigned long start_vpfn;
3807
	struct intel_iommu *iommu;
3808 3809

	BUG_ON(dir == DMA_NONE);
3810 3811
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3812

3813
	domain = get_valid_domain_for_dev(dev);
3814 3815 3816
	if (!domain)
		return 0;

3817 3818
	iommu = domain_get_iommu(domain);

3819
	for_each_sg(sglist, sg, nelems, i)
3820
		size += aligned_nrpages(sg->offset, sg->length);
3821

3822
	iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3823
				*dev->dma_mask);
3824
	if (!iova_pfn) {
F
FUJITA Tomonori 已提交
3825
		sglist->dma_length = 0;
3826 3827 3828 3829 3830 3831 3832 3833
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3834
			!cap_zlr(iommu->cap))
3835 3836 3837 3838
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3839
	start_vpfn = mm_to_dma_pfn(iova_pfn);
3840

3841
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3842 3843
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
3844 3845
				       start_vpfn + size - 1,
				       agaw_to_level(domain->agaw) + 1);
3846
		free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
3847
		return 0;
3848 3849
	}

3850 3851
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3852
		iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
3853
	else
3854
		iommu_flush_write_buffer(iommu);
3855

3856 3857 3858
	return nelems;
}

3859 3860 3861 3862 3863
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3864
const struct dma_map_ops intel_dma_ops = {
3865 3866
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3867 3868
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3869 3870
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3871
	.mapping_error = intel_mapping_error,
3872 3873 3874
#ifdef CONFIG_X86
	.dma_supported = x86_dma_supported,
#endif
3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3888
		pr_err("Couldn't create iommu_domain cache\n");
3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3905
		pr_err("Couldn't create devinfo cache\n");
3906 3907 3908 3909 3910 3911 3912 3913 3914
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
3915
	ret = iova_cache_get();
3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3929
	iova_cache_put();
3930 3931 3932 3933 3934 3935 3936 3937

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3938
	iova_cache_put();
3939 3940
}

3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3969 3970 3971
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3972
	struct device *dev;
3973
	int i;
3974 3975 3976

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3977 3978 3979
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3980
			/* ignore DMAR unit if no devices exist */
3981 3982 3983 3984 3985
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3986 3987
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3988 3989
			continue;

3990 3991
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3992
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3993 3994 3995 3996
				break;
		if (i < drhd->devices_cnt)
			continue;

3997 3998 3999 4000 4001 4002
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
4003 4004
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
4005
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4006 4007 4008 4009
		}
	}
}

4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
4031 4032 4033 4034 4035
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
4036
					   DMA_CCMD_GLOBAL_INVL);
4037 4038
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
4039
		iommu_disable_protect_mem_regions(iommu);
4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
4052
					   DMA_CCMD_GLOBAL_INVL);
4053
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
4054
					 DMA_TLB_GLOBAL_FLUSH);
4055 4056 4057
	}
}

4058
static int iommu_suspend(void)
4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

4076
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4077 4078 4079 4080 4081 4082 4083 4084 4085 4086

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

4087
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

4098
static void iommu_resume(void)
4099 4100 4101 4102 4103 4104
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
4105 4106 4107 4108
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
4109
		return;
4110 4111 4112 4113
	}

	for_each_active_iommu(iommu, drhd) {

4114
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4115 4116 4117 4118 4119 4120 4121 4122 4123 4124

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

4125
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4126 4127 4128 4129 4130 4131
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

4132
static struct syscore_ops iommu_syscore_ops = {
4133 4134 4135 4136
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

4137
static void __init init_iommu_pm_ops(void)
4138
{
4139
	register_syscore_ops(&iommu_syscore_ops);
4140 4141 4142
}

#else
4143
static inline void init_iommu_pm_ops(void) {}
4144 4145
#endif	/* CONFIG_PM */

4146

4147
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
4148 4149
{
	struct acpi_dmar_reserved_memory *rmrr;
4150
	int prot = DMA_PTE_READ|DMA_PTE_WRITE;
4151
	struct dmar_rmrr_unit *rmrru;
4152
	size_t length;
4153 4154 4155

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
4156
		goto out;
4157 4158 4159 4160 4161

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
4162 4163 4164 4165 4166 4167 4168

	length = rmrr->end_address - rmrr->base_address + 1;
	rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
					      IOMMU_RESV_DIRECT);
	if (!rmrru->resv)
		goto free_rmrru;

4169 4170 4171
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
4172 4173
	if (rmrru->devices_cnt && rmrru->devices == NULL)
		goto free_all;
4174

4175
	list_add(&rmrru->list, &dmar_rmrr_units);
4176

4177
	return 0;
4178 4179 4180 4181 4182 4183
free_all:
	kfree(rmrru->resv);
free_rmrru:
	kfree(rmrru);
out:
	return -ENOMEM;
4184 4185
}

4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4205 4206 4207 4208
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

4209
	if (system_state >= SYSTEM_RUNNING && !intel_iommu_enabled)
4210 4211
		return 0;

4212
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4213 4214 4215 4216 4217
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
4218 4219 4220
	if (!atsru)
		return -ENOMEM;

4221 4222 4223 4224 4225 4226 4227
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
4228
	atsru->include_all = atsr->flags & 0x1;
4229 4230 4231 4232 4233 4234 4235 4236 4237
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
4238

4239
	list_add_rcu(&atsru->list, &dmar_atsr_units);
4240 4241 4242 4243

	return 0;
}

4244 4245 4246 4247 4248 4249
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

4278
	if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
4279 4280 4281
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;
4282
	}
4283 4284 4285 4286

	return 0;
}

4287 4288 4289 4290 4291 4292 4293 4294 4295
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
4296
		pr_warn("%s: Doesn't support hardware pass through.\n",
4297 4298 4299 4300 4301
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
4302
		pr_warn("%s: Doesn't support snooping.\n",
4303 4304 4305 4306 4307
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
4308
		pr_warn("%s: Doesn't support large page.\n",
4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

4326 4327 4328 4329 4330
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (pasid_enabled(iommu))
		intel_svm_alloc_pasid_tables(iommu);
#endif

4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341
	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
4342 4343 4344 4345 4346 4347 4348 4349

#ifdef CONFIG_INTEL_IOMMU_SVM
	if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
		ret = intel_svm_enable_prq(iommu);
		if (ret)
			goto disable_iommu;
	}
#endif
4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

4369 4370
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
4387 4388
}

4389 4390 4391 4392 4393 4394 4395 4396
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4397
		kfree(rmrru->resv);
4398
		kfree(rmrru);
4399 4400
	}

4401 4402 4403 4404
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
4405 4406 4407 4408
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
4409
	int i, ret = 1;
4410
	struct pci_bus *bus;
4411 4412
	struct pci_dev *bridge = NULL;
	struct device *tmp;
4413 4414 4415 4416 4417
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
4418
		bridge = bus->self;
4419 4420 4421 4422 4423
		/* If it's an integrated device, allow ATS */
		if (!bridge)
			return 1;
		/* Connected via non-PCIe: no ATS */
		if (!pci_is_pcie(bridge) ||
4424
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
4425
			return 0;
4426
		/* If we found the root port, look it up in the ATSR */
4427
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
4428 4429 4430
			break;
	}

4431
	rcu_read_lock();
4432 4433 4434 4435 4436
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

4437
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
4438
			if (tmp == &bridge->dev)
4439
				goto out;
4440 4441

		if (atsru->include_all)
4442
			goto out;
4443
	}
4444 4445
	ret = 0;
out:
4446
	rcu_read_unlock();
4447

4448
	return ret;
4449 4450
}

4451 4452 4453 4454 4455 4456 4457 4458
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

4459
	if (!intel_iommu_enabled && system_state >= SYSTEM_RUNNING)
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
4470
			if(ret < 0)
4471
				return ret;
4472
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4473 4474
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
4492
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4493 4494 4495 4496 4497 4498 4499 4500 4501
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4514
	if (iommu_dummy(dev))
4515 4516
		return 0;

4517
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4518 4519
		return 0;

4520
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4521 4522 4523
	if (!domain)
		return 0;

4524
	dmar_remove_one_dev_info(domain, dev);
4525
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4526
		domain_exit(domain);
4527

F
Fenghua Yu 已提交
4528 4529 4530 4531 4532 4533 4534
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4547
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4561
			struct page *freelist;
4562 4563 4564

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4565
				pr_debug("Failed get IOVA for PFN %lx\n",
4566 4567 4568 4569 4570 4571 4572
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4573
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4574 4575 4576 4577
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4578 4579 4580
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4581 4582
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
4583
				iommu_flush_iotlb_psi(iommu, si_domain,
4584
					iova->pfn_lo, iova_size(iova),
4585
					!freelist, 0);
4586
			rcu_read_unlock();
4587
			dma_free_pagelist(freelist);
4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4603 4604 4605 4606 4607 4608 4609
static void free_all_cpu_cached_iovas(unsigned int cpu)
{
	int i;

	for (i = 0; i < g_num_of_iommus; i++) {
		struct intel_iommu *iommu = g_iommus[i];
		struct dmar_domain *domain;
4610
		int did;
4611 4612 4613 4614

		if (!iommu)
			continue;

4615
		for (did = 0; did < cap_ndoms(iommu->cap); did++) {
4616
			domain = get_iommu_domain(iommu, (u16)did);
4617 4618 4619 4620 4621 4622 4623 4624

			if (!domain)
				continue;
			free_cpu_cached_iovas(cpu, &domain->iovad);
		}
	}
}

4625
static int intel_iommu_cpu_dead(unsigned int cpu)
4626
{
4627 4628
	free_all_cpu_cached_iovas(cpu);
	return 0;
4629 4630
}

4631 4632 4633 4634 4635 4636 4637 4638 4639
static void intel_disable_iommus(void)
{
	struct intel_iommu *iommu = NULL;
	struct dmar_drhd_unit *drhd;

	for_each_iommu(iommu, drhd)
		iommu_disable_translation(iommu);
}

4640 4641
static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
{
4642 4643 4644
	struct iommu_device *iommu_dev = dev_to_iommu_device(dev);

	return container_of(iommu_dev, struct intel_iommu, iommu);
4645 4646
}

4647 4648 4649 4650
static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4651
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
4662
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4663 4664 4665 4666 4667 4668 4669 4670
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4671
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4672 4673 4674 4675 4676 4677 4678 4679
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
4680
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4681 4682 4683 4684
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

4685 4686 4687 4688
static ssize_t intel_iommu_show_ndoms(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
4689
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4690 4691 4692 4693 4694 4695 4696 4697
	return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
}
static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);

static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
					   struct device_attribute *attr,
					   char *buf)
{
4698
	struct intel_iommu *iommu = dev_to_intel_iommu(dev);
4699 4700 4701 4702 4703
	return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
						  cap_ndoms(iommu->cap)));
}
static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);

4704 4705 4706 4707 4708
static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
4709 4710
	&dev_attr_domains_supported.attr,
	&dev_attr_domains_used.attr,
4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4724 4725
int __init intel_iommu_init(void)
{
4726
	int ret = -ENODEV;
4727
	struct dmar_drhd_unit *drhd;
4728
	struct intel_iommu *iommu;
4729

4730 4731 4732
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4733 4734 4735 4736 4737 4738 4739
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4740 4741 4742
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4743
		goto out_free_dmar;
4744
	}
4745

4746
	if (dmar_dev_scope_init() < 0) {
4747 4748
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4749
		goto out_free_dmar;
4750
	}
4751

4752 4753 4754 4755 4756 4757 4758 4759 4760 4761
	up_write(&dmar_global_lock);

	/*
	 * The bus notifier takes the dmar_global_lock, so lockdep will
	 * complain later when we register it under the lock.
	 */
	dmar_register_bus_notifier();

	down_write(&dmar_global_lock);

4762
	if (no_iommu || dmar_disabled) {
4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775
		/*
		 * We exit the function here to ensure IOMMU's remapping and
		 * mempool aren't setup, which means that the IOMMU's PMRs
		 * won't be disabled via the call to init_dmars(). So disable
		 * it explicitly here. The PMRs were setup by tboot prior to
		 * calling SENTER, but the kernel is expected to reset/tear
		 * down the PMRs.
		 */
		if (intel_iommu_tboot_noforce) {
			for_each_iommu(iommu, drhd)
				iommu_disable_protect_mem_regions(iommu);
		}

4776 4777 4778 4779 4780 4781
		/*
		 * Make sure the IOMMUs are switched off, even when we
		 * boot into a kexec kernel and the previous kernel left
		 * them enabled
		 */
		intel_disable_iommus();
4782
		goto out_free_dmar;
4783
	}
4784

4785
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4786
		pr_info("No RMRR found\n");
4787 4788

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4789
		pr_info("No ATSR found\n");
4790

4791 4792 4793
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4794
		goto out_free_reserved_range;
4795
	}
4796 4797 4798

	init_no_remapping_devices();

4799
	ret = init_dmars();
4800
	if (ret) {
4801 4802
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4803
		pr_err("Initialization failed\n");
4804
		goto out_free_reserved_range;
4805
	}
4806
	up_write(&dmar_global_lock);
J
Joerg Roedel 已提交
4807
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
4808

4809 4810 4811
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4812
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4813

4814
	init_iommu_pm_ops();
4815

4816 4817 4818 4819 4820 4821 4822
	for_each_active_iommu(iommu, drhd) {
		iommu_device_sysfs_add(&iommu->iommu, NULL,
				       intel_iommu_groups,
				       "%s", iommu->name);
		iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
		iommu_device_register(&iommu->iommu);
	}
4823

4824
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4825
	bus_register_notifier(&pci_bus_type, &device_nb);
4826 4827
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
4828 4829
	cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
			  intel_iommu_cpu_dead);
4830 4831
	intel_iommu_enabled = 1;

4832
	return 0;
4833 4834 4835 4836 4837

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4838 4839
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4840
	return ret;
4841
}
4842

4843
static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4844 4845 4846
{
	struct intel_iommu *iommu = opaque;

4847
	domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4848 4849 4850 4851 4852 4853 4854 4855 4856
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4857
static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
4858
{
4859
	if (!iommu || !dev || !dev_is_pci(dev))
4860 4861
		return;

4862
	pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
4863 4864
}

4865
static void __dmar_remove_one_dev_info(struct device_domain_info *info)
4866 4867 4868 4869
{
	struct intel_iommu *iommu;
	unsigned long flags;

4870 4871
	assert_spin_locked(&device_domain_lock);

4872
	if (WARN_ON(!info))
4873 4874
		return;

4875
	iommu = info->iommu;
4876

4877 4878 4879 4880
	if (info->dev) {
		iommu_disable_dev_iotlb(info);
		domain_context_clear(iommu, info->dev);
	}
4881

4882
	unlink_domain_info(info);
4883

4884
	spin_lock_irqsave(&iommu->lock, flags);
4885
	domain_detach_iommu(info->domain, iommu);
4886
	spin_unlock_irqrestore(&iommu->lock, flags);
4887

4888
	free_devinfo_mem(info);
4889 4890
}

4891 4892 4893
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev)
{
4894
	struct device_domain_info *info;
4895
	unsigned long flags;
4896

4897
	spin_lock_irqsave(&device_domain_lock, flags);
4898 4899
	info = dev->archdata.iommu;
	__dmar_remove_one_dev_info(info);
4900
	spin_unlock_irqrestore(&device_domain_lock, flags);
4901 4902
}

4903
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4904 4905 4906
{
	int adjust_width;

4907
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN);
4908 4909 4910 4911 4912 4913 4914 4915
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4916
	domain->iommu_snooping = 0;
4917
	domain->iommu_superpage = 0;
4918
	domain->max_addr = 0;
4919 4920

	/* always allocate the top pgd */
4921
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4922 4923 4924 4925 4926 4927
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4928
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
4929
{
4930
	struct dmar_domain *dmar_domain;
4931 4932 4933 4934
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
4935

4936
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4937
	if (!dmar_domain) {
J
Joerg Roedel 已提交
4938
		pr_err("Can't allocate dmar_domain\n");
4939
		return NULL;
K
Kay, Allen M 已提交
4940
	}
4941
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
J
Joerg Roedel 已提交
4942
		pr_err("Domain initialization failed\n");
4943
		domain_exit(dmar_domain);
4944
		return NULL;
K
Kay, Allen M 已提交
4945
	}
4946
	domain_update_iommu_cap(dmar_domain);
4947

4948
	domain = &dmar_domain->domain;
4949 4950 4951 4952
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4953
	return domain;
K
Kay, Allen M 已提交
4954 4955
}

4956
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4957
{
4958
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
4959 4960
}

4961 4962
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4963
{
4964
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4965 4966
	struct intel_iommu *iommu;
	int addr_width;
4967
	u8 bus, devfn;
4968

4969 4970 4971 4972 4973
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4974 4975
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4976 4977
		struct dmar_domain *old_domain;

4978
		old_domain = find_domain(dev);
4979
		if (old_domain) {
4980
			rcu_read_lock();
4981
			dmar_remove_one_dev_info(old_domain, dev);
4982
			rcu_read_unlock();
4983 4984 4985 4986

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
4987 4988 4989
		}
	}

4990
	iommu = device_to_iommu(dev, &bus, &devfn);
4991 4992 4993 4994 4995
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4996 4997 4998 4999
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
J
Joerg Roedel 已提交
5000
		pr_err("%s: iommu width (%d) is not "
5001
		       "sufficient for the mapped address (%llx)\n",
5002
		       __func__, addr_width, dmar_domain->max_addr);
5003 5004
		return -EFAULT;
	}
5005 5006 5007 5008 5009 5010 5011 5012 5013 5014
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
5015 5016
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
5017
			free_pgtable_page(pte);
5018 5019 5020
		}
		dmar_domain->agaw--;
	}
5021

5022
	return domain_add_dev_info(dmar_domain, dev);
K
Kay, Allen M 已提交
5023 5024
}

5025 5026
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
5027
{
5028
	dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
5029
}
5030

5031 5032
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
5033
			   size_t size, int iommu_prot)
5034
{
5035
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5036
	u64 max_addr;
5037
	int prot = 0;
5038
	int ret;
5039

5040 5041 5042 5043
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
5044 5045
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
5046

5047
	max_addr = iova + size;
5048
	if (dmar_domain->max_addr < max_addr) {
5049 5050 5051
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
5052
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
5053
		if (end < max_addr) {
J
Joerg Roedel 已提交
5054
			pr_err("%s: iommu width (%d) is not "
5055
			       "sufficient for the mapped address (%llx)\n",
5056
			       __func__, dmar_domain->gaw, max_addr);
5057 5058
			return -EFAULT;
		}
5059
		dmar_domain->max_addr = max_addr;
5060
	}
5061 5062
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
5063
	size = aligned_nrpages(hpa, size);
5064 5065
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
5066
	return ret;
K
Kay, Allen M 已提交
5067 5068
}

5069
static size_t intel_iommu_unmap(struct iommu_domain *domain,
5070
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
5071
{
5072
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
5073 5074 5075 5076
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
5077
	int iommu_id, level = 0;
5078 5079 5080

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
5081
	BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
5082 5083 5084

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5085

5086 5087 5088 5089 5090 5091 5092
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

5093
	for_each_domain_iommu(iommu_id, dmar_domain) {
5094
		iommu = g_iommus[iommu_id];
5095

5096 5097
		iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
				      start_pfn, npages, !freelist, 0);
5098 5099 5100
	}

	dma_free_pagelist(freelist);
5101

5102 5103
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
5104

5105
	return size;
K
Kay, Allen M 已提交
5106 5107
}

5108
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
5109
					    dma_addr_t iova)
K
Kay, Allen M 已提交
5110
{
5111
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
5112
	struct dma_pte *pte;
5113
	int level = 0;
5114
	u64 phys = 0;
K
Kay, Allen M 已提交
5115

5116
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
5117
	if (pte)
5118
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
5119

5120
	return phys;
K
Kay, Allen M 已提交
5121
}
5122

5123
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
5124 5125
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
5126
		return domain_update_iommu_snooping(NULL) == 1;
5127
	if (cap == IOMMU_CAP_INTR_REMAP)
5128
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
5129

5130
	return false;
S
Sheng Yang 已提交
5131 5132
}

5133 5134
static int intel_iommu_add_device(struct device *dev)
{
5135
	struct intel_iommu *iommu;
5136
	struct iommu_group *group;
5137
	u8 bus, devfn;
5138

5139 5140
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
5141 5142
		return -ENODEV;

5143
	iommu_device_link(&iommu->iommu, dev);
5144

5145
	group = iommu_group_get_for_dev(dev);
5146

5147 5148
	if (IS_ERR(group))
		return PTR_ERR(group);
5149

5150
	iommu_group_put(group);
5151
	return 0;
5152
}
5153

5154 5155
static void intel_iommu_remove_device(struct device *dev)
{
5156 5157 5158 5159 5160 5161 5162
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

5163
	iommu_group_remove_device(dev);
5164

5165
	iommu_device_unlink(&iommu->iommu, dev);
5166 5167
}

5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189
static void intel_iommu_get_resv_regions(struct device *device,
					 struct list_head *head)
{
	struct iommu_resv_region *reg;
	struct dmar_rmrr_unit *rmrr;
	struct device *i_dev;
	int i;

	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != device)
				continue;

			list_add_tail(&rmrr->resv->list, head);
		}
	}
	rcu_read_unlock();

	reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
				      IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
5190
				      0, IOMMU_RESV_MSI);
5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
	if (!reg)
		return;
	list_add_tail(&reg->list, head);
}

static void intel_iommu_put_resv_regions(struct device *dev,
					 struct list_head *head)
{
	struct iommu_resv_region *entry, *next;

	list_for_each_entry_safe(entry, next, head, list) {
		if (entry->type == IOMMU_RESV_RESERVED)
			kfree(entry);
	}
5205 5206
}

5207
#ifdef CONFIG_INTEL_IOMMU_SVM
5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
#define MAX_NR_PASID_BITS (20)
static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
{
	/*
	 * Convert ecap_pss to extend context entry pts encoding, also
	 * respect the soft pasid_max value set by the iommu.
	 * - number of PASID bits = ecap_pss + 1
	 * - number of PASID table entries = 2^(pts + 5)
	 * Therefore, pts = ecap_pss - 4
	 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
	 */
	if (ecap_pss(iommu->ecap) < 5)
		return 0;

	/* pasid_max is encoded as actual number of entries not the bits */
	return find_first_bit((unsigned long *)&iommu->pasid_max,
			MAX_NR_PASID_BITS) - 5;
}

5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257
int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
{
	struct device_domain_info *info;
	struct context_entry *context;
	struct dmar_domain *domain;
	unsigned long flags;
	u64 ctx_lo;
	int ret;

	domain = get_valid_domain_for_dev(sdev->dev);
	if (!domain)
		return -EINVAL;

	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -EINVAL;
	info = sdev->dev->archdata.iommu;
	if (!info || !info->pasid_supported)
		goto out;

	context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
	if (WARN_ON(!context))
		goto out;

	ctx_lo = context[0].lo;

	sdev->did = domain->iommu_did[iommu->seq_id];
	sdev->sid = PCI_DEVID(info->bus, info->devfn);

	if (!(ctx_lo & CONTEXT_PASIDE)) {
5258 5259
		if (iommu->pasid_state_table)
			context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
5260 5261 5262
		context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
			intel_iommu_get_pts(iommu);

5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280
		wmb();
		/* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
		 * extended to permit requests-with-PASID if the PASIDE bit
		 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
		 * however, the PASIDE bit is ignored and requests-with-PASID
		 * are unconditionally blocked. Which makes less sense.
		 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
		 * "guest mode" translation types depending on whether ATS
		 * is available or not. Annoyingly, we can't use the new
		 * modes *unless* PASIDE is set. */
		if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
			ctx_lo &= ~CONTEXT_TT_MASK;
			if (info->ats_supported)
				ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
			else
				ctx_lo |= CONTEXT_TT_PT_PASID << 2;
		}
		ctx_lo |= CONTEXT_PASIDE;
5281 5282
		if (iommu->pasid_state_table)
			ctx_lo |= CONTEXT_DINVE;
5283 5284
		if (info->pri_supported)
			ctx_lo |= CONTEXT_PRS;
5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323
		context[0].lo = ctx_lo;
		wmb();
		iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
	}

	/* Enable PASID support in the device, if it wasn't already */
	if (!info->pasid_enabled)
		iommu_enable_dev_iotlb(info);

	if (info->ats_enabled) {
		sdev->dev_iotlb = 1;
		sdev->qdep = info->ats_qdep;
		if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
			sdev->qdep = 0;
	}
	ret = 0;

 out:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return ret;
}

struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
{
	struct intel_iommu *iommu;
	u8 bus, devfn;

	if (iommu_dummy(dev)) {
		dev_warn(dev,
			 "No IOMMU translation for device; cannot enable SVM\n");
		return NULL;
	}

	iommu = device_to_iommu(dev, &bus, &devfn);
	if ((!iommu)) {
5324
		dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
5325 5326 5327 5328
		return NULL;
	}

	if (!iommu->pasid_table) {
5329
		dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
5330 5331 5332 5333 5334 5335 5336
		return NULL;
	}

	return iommu;
}
#endif /* CONFIG_INTEL_IOMMU_SVM */

5337
const struct iommu_ops intel_iommu_ops = {
5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352
	.capable		= intel_iommu_capable,
	.domain_alloc		= intel_iommu_domain_alloc,
	.domain_free		= intel_iommu_domain_free,
	.attach_dev		= intel_iommu_attach_device,
	.detach_dev		= intel_iommu_detach_device,
	.map			= intel_iommu_map,
	.unmap			= intel_iommu_unmap,
	.map_sg			= default_iommu_map_sg,
	.iova_to_phys		= intel_iommu_iova_to_phys,
	.add_device		= intel_iommu_add_device,
	.remove_device		= intel_iommu_remove_device,
	.get_resv_regions	= intel_iommu_get_resv_regions,
	.put_resv_regions	= intel_iommu_put_resv_regions,
	.device_group		= pci_device_group,
	.pgsize_bitmap		= INTEL_IOMMU_PGSIZES,
5353
};
5354

5355 5356 5357
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
J
Joerg Roedel 已提交
5358
	pr_info("Disabling IOMMU for graphics on this chipset\n");
5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

5370
static void quirk_iommu_rwbf(struct pci_dev *dev)
5371 5372 5373
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
5374
	 * but needs it. Same seems to hold for the desktop versions.
5375
	 */
J
Joerg Roedel 已提交
5376
	pr_info("Forcing write-buffer flush capability\n");
5377 5378 5379 5380
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
5381 5382 5383 5384 5385 5386
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
5387

5388 5389 5390 5391 5392 5393 5394 5395 5396 5397
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

5398
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
5399 5400 5401
{
	unsigned short ggc;

5402
	if (pci_read_config_word(dev, GGC, &ggc))
5403 5404
		return;

5405
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
J
Joerg Roedel 已提交
5406
		pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
5407
		dmar_map_gfx = 0;
5408 5409
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
J
Joerg Roedel 已提交
5410
		pr_info("Disabling batched IOTLB flush on Ironlake\n");
5411 5412
		intel_iommu_strict = 1;
       }
5413 5414 5415 5416 5417 5418
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
5472 5473

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
5474 5475
	       vtisochctrl);
}