intel-iommu.c 115.3 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
42
#include <asm/irq_remapping.h>
43
#include <asm/cacheflush.h>
44
#include <asm/iommu.h>
45

46
#include "irq_remapping.h"
47
#include "pci.h"
48

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62
#define MAX_AGAW_WIDTH 64
63
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
64

65 66 67 68 69 70 71 72
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
73

74
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
75
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
76
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
77

78 79 80 81
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

100 101 102 103 104 105 106
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
107
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
108 109 110 111
}

static inline int width_to_agaw(int width)
{
112
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
139

140 141
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
142
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
143 144
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
165 166 167
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

168
static void __init check_tylersburg_isoch(void);
169 170
static int rwbf_quirk;

171 172 173 174 175 176
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
270

271 272 273 274 275
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
276 277
 * 8-10: available
 * 11: snoop behavior
278 279 280 281 282 283
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

284 285 286 287 288 289 290
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
291 292 293 294
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
295
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
296
#endif
297 298 299 300 301 302
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
303

304 305 306 307 308
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
	return (pte->val & (1 << 7));
}

309 310 311 312 313
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

314 315 316 317 318 319
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
320 321
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
322

W
Weidong Han 已提交
323
/* devices under the same p2p bridge are owned in one domain */
324
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
325

326 327 328 329 330
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

331 332 333
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

334 335 336 337 338 339 340
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

341 342
struct dmar_domain {
	int	id;			/* domain id */
343
	int	nid;			/* node id */
344 345
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
346 347 348 349 350 351 352 353 354 355

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
356
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
357 358

	int		iommu_coherency;/* indicate coherency of iommu access */
359
	int		iommu_snooping; /* indicate snooping control feature*/
360
	int		iommu_count;	/* reference count of iommu */
361 362 363
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
364
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
365
	u64		max_addr;	/* maximum mapped address */
366 367
};

368 369 370 371
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
372
	u8 bus;			/* PCI bus number */
373
	u8 devfn;		/* PCI devfn number */
374
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
375
	struct intel_iommu *iommu; /* IOMMU used by this device */
376 377 378
	struct dmar_domain *domain; /* pointer to domain */
};

379 380 381 382 383
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
384
	struct dmar_dev_scope *devices;	/* target devices */
385 386 387 388 389 390
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
391
	struct dmar_dev_scope *devices;	/* target devices */
392 393 394 395 396 397 398 399 400 401
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
402 403
static void flush_unmaps_timeout(unsigned long data);

404
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
405

406 407 408 409 410
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
411
	struct page *freelist[HIGH_WATER_MARK];
412 413 414 415
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
416 417 418 419 420 421 422 423 424
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

425
static void domain_exit(struct dmar_domain *domain);
426
static void domain_remove_dev_info(struct dmar_domain *domain);
427 428
static void domain_remove_one_dev_info(struct dmar_domain *domain,
				       struct pci_dev *pdev);
429
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
430
					   struct device *dev);
431

432
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
433 434 435
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
436
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
437

438 439 440
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

441
static int dmar_map_gfx = 1;
442
static int dmar_forcedac;
M
mark gross 已提交
443
static int intel_iommu_strict;
444
static int intel_iommu_superpage = 1;
445

446 447 448
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

449 450 451 452
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

453 454
static struct iommu_ops intel_iommu_ops;

455 456 457 458 459
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
460 461 462 463
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
464
			dmar_disabled = 1;
465
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
466 467 468 469
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
470
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
471
			printk(KERN_INFO
472 473
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
474 475 476 477
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
478 479 480 481
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
482 483 484 485 486 487 488 489 490 491 492 493 494 495
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

496
static inline void *alloc_pgtable_page(int node)
497
{
498 499
	struct page *page;
	void *vaddr = NULL;
500

501 502 503
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
504
	return vaddr;
505 506 507 508 509 510 511 512 513
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
514
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
515 516
}

K
Kay, Allen M 已提交
517
static void free_domain_mem(void *vaddr)
518 519 520 521 522 523
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
524
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
525 526 527 528 529 530 531 532 533
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
534
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
535 536 537 538 539 540 541
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
542

F
Fenghua Yu 已提交
543
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
544 545 546 547 548
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
549
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
550 551 552 553 554 555 556 557
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

576
/* This functionin only returns single iommu in a domain */
577 578 579 580
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

581
	/* si_domain and vm domain should not get here. */
582
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
583
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
584

585
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
586 587 588 589 590 591
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
592 593
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
594 595 596
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
597

598
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
599

600
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
601
		found = 1;
W
Weidong Han 已提交
602 603 604 605 606
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
607 608 609 610 611 612 613 614 615 616 617 618
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
619 620
}

621 622 623 624 625 626
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

627
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
628 629 630 631 632 633 634
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

635 636
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
637 638 639
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	int mask = 0xf;
640 641 642 643 644 645

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

646
	/* set iommu_superpage to the smallest common denominator */
647
	rcu_read_lock();
648 649
	for_each_active_iommu(iommu, drhd) {
		mask &= cap_super_page_val(iommu->cap);
650 651 652 653
		if (!mask) {
			break;
		}
	}
654 655
	rcu_read_unlock();

656 657 658
	domain->iommu_superpage = fls(mask);
}

659 660 661 662 663
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
664
	domain_update_iommu_superpage(domain);
665 666
}

667
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
668 669
{
	struct dmar_drhd_unit *drhd = NULL;
670
	struct intel_iommu *iommu;
671 672 673
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
	u16 segment;
674 675
	int i;

676 677 678 679 680 681
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
	} else if (ACPI_COMPANION(dev))
		dev = &ACPI_COMPANION(dev)->dev;

682
	rcu_read_lock();
683
	for_each_active_iommu(iommu, drhd) {
684
		if (pdev && segment != drhd->segment)
685
			continue;
686

687
		for_each_active_dev_scope(drhd->devices,
688 689 690 691
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
692
				goto out;
693 694 695 696 697 698 699 700 701 702
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
703
		}
704

705 706 707 708
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
709
			goto out;
710
		}
711
	}
712
	iommu = NULL;
713
 out:
714
	rcu_read_unlock();
715

716
	return iommu;
717 718
}

W
Weidong Han 已提交
719 720 721 722 723 724 725
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

726 727 728 729 730 731 732 733 734 735 736 737 738
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
739 740
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
741 742 743 744
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
745
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
769
	ret = context_present(&context[devfn]);
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
785
		context_clear_entry(&context[devfn]);
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

815
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
816
				      unsigned long pfn, int *target_level)
817
{
818
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
819 820
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
821
	int offset;
822 823

	BUG_ON(!domain->pgd);
824 825 826 827 828

	if (addr_width < BITS_PER_LONG && pfn >> addr_width)
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

829 830
	parent = domain->pgd;

831
	while (1) {
832 833
		void *tmp_page;

834
		offset = pfn_level_offset(pfn, level);
835
		pte = &parent[offset];
836
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
837
			break;
838
		if (level == *target_level)
839 840
			break;

841
		if (!dma_pte_present(pte)) {
842 843
			uint64_t pteval;

844
			tmp_page = alloc_pgtable_page(domain->nid);
845

846
			if (!tmp_page)
847
				return NULL;
848

849
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
850
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
851 852 853 854 855 856 857
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
858
		}
859 860 861
		if (level == 1)
			break;

862
		parent = phys_to_virt(dma_pte_addr(pte));
863 864 865
		level--;
	}

866 867 868
	if (!*target_level)
		*target_level = level;

869 870 871
	return pte;
}

872

873
/* return address's pte at specific level */
874 875
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
876
					 int level, int *large_page)
877 878 879 880 881 882 883
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
884
		offset = pfn_level_offset(pfn, total);
885 886 887 888
		pte = &parent[offset];
		if (level == total)
			return pte;

889 890
		if (!dma_pte_present(pte)) {
			*large_page = total;
891
			break;
892 893 894 895 896 897 898
		}

		if (pte->val & DMA_PTE_LARGE_PAGE) {
			*large_page = total;
			return pte;
		}

899
		parent = phys_to_virt(dma_pte_addr(pte));
900 901 902 903 904 905
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
906
static void dma_pte_clear_range(struct dmar_domain *domain,
907 908
				unsigned long start_pfn,
				unsigned long last_pfn)
909
{
910
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
911
	unsigned int large_page = 1;
912
	struct dma_pte *first_pte, *pte;
913

914
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
915
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
916
	BUG_ON(start_pfn > last_pfn);
917

918
	/* we don't need lock here; nobody else touches the iova range */
919
	do {
920 921
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
922
		if (!pte) {
923
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
924 925
			continue;
		}
926
		do {
927
			dma_clear_pte(pte);
928
			start_pfn += lvl_to_nr_pages(large_page);
929
			pte++;
930 931
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

932 933
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
934 935

	} while (start_pfn && start_pfn <= last_pfn);
936 937
}

938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
961
		      last_pfn < level_pfn + level_size(level) - 1)) {
962 963 964 965 966 967 968 969 970
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

971 972
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
973 974
				   unsigned long start_pfn,
				   unsigned long last_pfn)
975
{
976
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
977

978 979
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
980
	BUG_ON(start_pfn > last_pfn);
981

982
	/* We don't need lock here; nobody else touches the iova range */
983 984
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
985

986
	/* free pgd */
987
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
988 989 990 991 992
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

	for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
	}

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
	struct page *freelist = NULL;

	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1110 1111 1112 1113 1114 1115
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1116
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1117 1118 1119
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
1120
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1132
	u32 sts;
1133 1134 1135 1136
	unsigned long flag;

	addr = iommu->root_entry;

1137
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1138 1139
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1140
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1141 1142 1143

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1144
		      readl, (sts & DMA_GSTS_RTPS), sts);
1145

1146
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1147 1148 1149 1150 1151 1152 1153
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1154
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1155 1156
		return;

1157
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1158
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1159 1160 1161

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1162
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1163

1164
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1165 1166 1167
}

/* return value determine if we need a write buffer flush */
1168 1169 1170
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1191
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1192 1193 1194 1195 1196 1197
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1198
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1199 1200 1201
}

/* return value determine if we need a write buffer flush */
1202 1203
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1219
		/* IH bit is passed in as part of address */
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1237
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1238 1239 1240 1241 1242 1243 1244 1245 1246
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1247
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1248 1249 1250 1251 1252 1253

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1254 1255
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1256 1257
}

1258 1259 1260
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1261 1262 1263 1264
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1265
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1281
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1282 1283
		return NULL;

1284 1285 1286
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1287 1288
		return NULL;

1289
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1290 1291 1292 1293 1294 1295
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1296
{
1297
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1298 1299
		return;

1300
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1301 1302 1303 1304
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1305 1306
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1307 1308
		return;

1309
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1321 1322 1323 1324 1325 1326
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1327 1328 1329
			continue;

		sid = info->bus << 8 | info->devfn;
1330
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1331 1332 1333 1334 1335
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1336
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1337
				  unsigned long pfn, unsigned int pages, int ih, int map)
1338
{
1339
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1340
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1341 1342 1343

	BUG_ON(pages == 0);

1344 1345
	if (ih)
		ih = 1 << 6;
1346
	/*
1347 1348
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1349 1350 1351
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1352 1353
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1354
						DMA_TLB_DSI_FLUSH);
1355
	else
1356
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1357
						DMA_TLB_PSI_FLUSH);
1358 1359

	/*
1360 1361
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1362
	 */
1363
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1364
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1365 1366
}

M
mark gross 已提交
1367 1368 1369 1370 1371
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1372
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1373 1374 1375 1376 1377 1378 1379 1380
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1381
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1382 1383
}

1384 1385 1386 1387 1388
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

1389
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1390 1391
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1392 1393 1394

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1395
		      readl, (sts & DMA_GSTS_TES), sts);
1396

1397
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1398 1399 1400 1401 1402 1403 1404 1405
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

1406
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1407 1408 1409 1410 1411
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1412
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1413

1414
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1415 1416 1417
	return 0;
}

1418

1419 1420 1421 1422 1423 1424
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1425 1426
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1427 1428
	nlongs = BITS_TO_LONGS(ndomains);

1429 1430
	spin_lock_init(&iommu->lock);

1431 1432 1433 1434 1435
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1436 1437
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1438 1439 1440 1441 1442
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1443 1444 1445 1446
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1459
static void free_dmar_iommu(struct intel_iommu *iommu)
1460 1461
{
	struct dmar_domain *domain;
1462
	int i, count;
1463
	unsigned long flags;
1464

1465
	if ((iommu->domains) && (iommu->domain_ids)) {
1466
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1467 1468 1469 1470 1471 1472 1473
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1474 1475 1476 1477
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);

			spin_lock_irqsave(&domain->iommu_lock, flags);
1478 1479
			count = --domain->iommu_count;
			spin_unlock_irqrestore(&domain->iommu_lock, flags);
1480 1481
			if (count == 0)
				domain_exit(domain);
1482
		}
1483 1484 1485 1486 1487 1488 1489
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1490 1491
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1492

W
Weidong Han 已提交
1493 1494
	g_iommus[iommu->seq_id] = NULL;

1495 1496 1497 1498
	/* free context mapping */
	free_context_table(iommu);
}

1499
static struct dmar_domain *alloc_domain(bool vm)
1500
{
1501 1502
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1503 1504 1505 1506 1507 1508
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1509
	domain->nid = -1;
1510
	domain->iommu_count = 0;
1511
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
1512
	domain->flags = 0;
1513 1514 1515 1516 1517 1518
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
	if (vm) {
		domain->id = atomic_inc_return(&vm_domid);
		domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
	}
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1530 1531 1532
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1533

1534 1535 1536 1537
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1538
		return -ENOMEM;
1539 1540 1541
	}

	domain->id = num;
1542
	domain->iommu_count++;
1543
	set_bit(num, iommu->domain_ids);
1544
	set_bit(iommu->seq_id, domain->iommu_bmp);
1545 1546 1547
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1548
	return 0;
1549 1550
}

1551 1552
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1553 1554
{
	unsigned long flags;
1555
	int num, ndomains;
1556

1557
	spin_lock_irqsave(&iommu->lock, flags);
1558
	ndomains = cap_ndoms(iommu->cap);
1559
	for_each_set_bit(num, iommu->domain_ids, ndomains) {
1560
		if (iommu->domains[num] == domain) {
1561 1562
			clear_bit(num, iommu->domain_ids);
			iommu->domains[num] = NULL;
1563 1564 1565
			break;
		}
	}
1566
	spin_unlock_irqrestore(&iommu->lock, flags);
1567 1568 1569
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1570
static struct lock_class_key reserved_rbtree_key;
1571

1572
static int dmar_init_reserved_ranges(void)
1573 1574 1575 1576 1577
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1578
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1579

M
Mark Gross 已提交
1580 1581 1582
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1583 1584 1585
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1586
	if (!iova) {
1587
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1588 1589
		return -ENODEV;
	}
1590 1591 1592 1593 1594 1595 1596 1597 1598

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1599 1600 1601
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1602
			if (!iova) {
1603
				printk(KERN_ERR "Reserve iova failed\n");
1604 1605
				return -ENODEV;
			}
1606 1607
		}
	}
1608
	return 0;
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1636
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1637 1638 1639
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1640
	iommu = domain_get_iommu(domain);
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1656 1657 1658 1659 1660
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1661 1662 1663 1664 1665
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1666 1667 1668 1669 1670
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1671
	domain->nid = iommu->node;
1672

1673
	/* always allocate the top pgd */
1674
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1675 1676
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1677
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1678 1679 1680 1681 1682
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1683 1684
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1685
	struct page *freelist = NULL;
1686 1687 1688 1689 1690

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1691 1692 1693 1694
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1695
	/* remove associated devices */
1696
	domain_remove_dev_info(domain);
1697

1698 1699 1700
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1701
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1702

1703
	/* clear attached or cached domains */
1704
	rcu_read_lock();
1705
	for_each_active_iommu(iommu, drhd)
1706 1707
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
		    test_bit(iommu->seq_id, domain->iommu_bmp))
1708
			iommu_detach_domain(domain, iommu);
1709
	rcu_read_unlock();
1710

1711 1712
	dma_free_pagelist(freelist);

1713 1714 1715
	free_domain_mem(domain);
}

1716 1717 1718
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1719 1720 1721
{
	struct context_entry *context;
	unsigned long flags;
1722 1723 1724 1725 1726
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1727
	struct device_domain_info *info = NULL;
1728 1729 1730

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1731

1732
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1733 1734
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1735

1736 1737 1738 1739
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1740
	if (context_present(context)) {
1741 1742 1743 1744
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1745 1746 1747
	id = domain->id;
	pgd = domain->pgd;

1748 1749
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1750 1751 1752 1753
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
1754
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1777
		 * Unnecessary for PT mode.
1778
		 */
1779 1780 1781 1782 1783 1784 1785
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1786 1787 1788 1789 1790
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1791

Y
Yu Zhao 已提交
1792
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1793
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1794 1795 1796
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1797 1798 1799 1800
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1801
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1802
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1803 1804 1805 1806
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1807 1808

	context_set_translation_type(context, translation);
1809 1810
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1811
	domain_flush_cache(domain, context, sizeof(*context));
1812

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1824
		iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
1825
	} else {
1826
		iommu_flush_write_buffer(iommu);
1827
	}
Y
Yu Zhao 已提交
1828
	iommu_enable_dev_iotlb(info);
1829
	spin_unlock_irqrestore(&iommu->lock, flags);
1830 1831

	spin_lock_irqsave(&domain->iommu_lock, flags);
1832
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
1833
		domain->iommu_count++;
1834 1835
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
1836
		domain_update_iommu_cap(domain);
1837 1838
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1839 1840 1841 1842
	return 0;
}

static int
F
Fenghua Yu 已提交
1843 1844
domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
			int translation)
1845 1846 1847
{
	int ret;
	struct pci_dev *tmp, *parent;
1848
	struct intel_iommu *iommu;
1849
	u8 bus, devfn;
1850

1851
	iommu = device_to_iommu(&pdev->dev, &bus, &devfn);
1852 1853
	if (!iommu)
		return -ENODEV;
1854

1855
	ret = domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1856
					 translation);
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	if (ret)
		return ret;

	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1867
		ret = domain_context_mapping_one(domain, iommu,
1868
						 parent->bus->number,
F
Fenghua Yu 已提交
1869
						 parent->devfn, translation);
1870 1871 1872 1873
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
1874
	if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
1875
		return domain_context_mapping_one(domain, iommu,
F
Fenghua Yu 已提交
1876 1877
					tmp->subordinate->number, 0,
					translation);
1878
	else /* this is a legacy PCI bridge */
1879
		return domain_context_mapping_one(domain, iommu,
1880
						  tmp->bus->number,
F
Fenghua Yu 已提交
1881 1882
						  tmp->devfn,
						  translation);
1883 1884
}

W
Weidong Han 已提交
1885
static int domain_context_mapped(struct pci_dev *pdev)
1886 1887 1888
{
	int ret;
	struct pci_dev *tmp, *parent;
W
Weidong Han 已提交
1889
	struct intel_iommu *iommu;
1890
	u8 bus, devfn;
W
Weidong Han 已提交
1891

1892
	iommu = device_to_iommu(&pdev->dev, &bus, &devfn);
W
Weidong Han 已提交
1893 1894
	if (!iommu)
		return -ENODEV;
1895

1896
	ret = device_context_mapped(iommu, bus, devfn);
1897 1898 1899 1900 1901 1902 1903 1904 1905
	if (!ret)
		return ret;
	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1906
		ret = device_context_mapped(iommu, parent->bus->number,
1907
					    parent->devfn);
1908 1909 1910 1911
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
1912
	if (pci_is_pcie(tmp))
1913 1914
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1915
	else
1916 1917
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1918 1919
}

1920 1921 1922 1923 1924 1925 1926 1927
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1956 1957 1958
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1959 1960
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1961
	phys_addr_t uninitialized_var(pteval);
1962
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1963
	unsigned long sg_res;
1964 1965
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1966 1967 1968 1969 1970 1971 1972 1973

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1974 1975 1976 1977 1978 1979 1980
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1981
	while (nr_pages > 0) {
1982 1983
		uint64_t tmp;

1984
		if (!sg_res) {
1985
			sg_res = aligned_nrpages(sg->offset, sg->length);
1986 1987 1988
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
1989
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
1990
		}
1991

1992
		if (!pte) {
1993 1994
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

1995
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
1996 1997
			if (!pte)
				return -ENOMEM;
1998
			/* It is large page*/
1999
			if (largepage_lvl > 1) {
2000
				pteval |= DMA_PTE_LARGE_PAGE;
2001 2002 2003 2004 2005 2006 2007
				/* Ensure that old small page tables are removed to make room
				   for superpage, if they exist. */
				dma_pte_clear_range(domain, iov_pfn,
						    iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
				dma_pte_free_pagetable(domain, iov_pfn,
						       iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
			} else {
2008
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2009
			}
2010

2011 2012 2013 2014
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2015
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2016
		if (tmp) {
2017
			static int dumps = 5;
2018 2019
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2020 2021 2022 2023 2024 2025
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2049
		pte++;
2050 2051
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2052 2053 2054 2055
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2056 2057

		if (!sg_res && nr_pages)
2058 2059 2060 2061 2062
			sg = sg_next(sg);
	}
	return 0;
}

2063 2064 2065
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2066
{
2067 2068
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2069

2070 2071 2072 2073 2074
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2075 2076
}

2077
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2078
{
2079 2080
	if (!iommu)
		return;
2081 2082 2083

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2084
					   DMA_CCMD_GLOBAL_INVL);
2085
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2086 2087
}

2088 2089 2090 2091 2092 2093
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2094
		info->dev->archdata.iommu = NULL;
2095 2096
}

2097 2098 2099
static void domain_remove_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
2100
	unsigned long flags, flags2;
2101 2102 2103 2104 2105

	spin_lock_irqsave(&device_domain_lock, flags);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
2106
		unlink_domain_info(info);
2107 2108
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2109
		iommu_disable_dev_iotlb(info);
2110
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2111

2112
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2113
			iommu_detach_dependent_devices(info->iommu, info->dev);
2114 2115 2116 2117
			/* clear this iommu in iommu_bmp, update iommu count
			 * and capabilities
			 */
			spin_lock_irqsave(&domain->iommu_lock, flags2);
2118
			if (test_and_clear_bit(info->iommu->seq_id,
2119 2120 2121 2122 2123 2124 2125 2126
					       domain->iommu_bmp)) {
				domain->iommu_count--;
				domain_update_iommu_cap(domain);
			}
			spin_unlock_irqrestore(&domain->iommu_lock, flags2);
		}

		free_devinfo_mem(info);
2127 2128 2129 2130 2131 2132 2133
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2134
 * Note: we use struct device->archdata.iommu stores the info
2135
 */
2136
static struct dmar_domain *find_domain(struct device *dev)
2137 2138 2139 2140
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2141
	info = dev->archdata.iommu;
2142 2143 2144 2145 2146
	if (info)
		return info->domain;
	return NULL;
}

2147
static inline struct device_domain_info *
2148 2149 2150 2151 2152
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2153
		if (info->iommu->segment == segment && info->bus == bus &&
2154
		    info->devfn == devfn)
2155
			return info;
2156 2157 2158 2159

	return NULL;
}

2160
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2161
						int bus, int devfn,
2162 2163
						struct device *dev,
						struct dmar_domain *domain)
2164
{
2165
	struct dmar_domain *found = NULL;
2166 2167 2168 2169 2170
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2171
		return NULL;
2172 2173 2174 2175 2176

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2177
	info->iommu = iommu;
2178 2179 2180 2181 2182
	if (!dev)
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2183
		found = find_domain(dev);
2184 2185
	else {
		struct device_domain_info *info2;
2186
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2187 2188 2189
		if (info2)
			found = info2->domain;
	}
2190 2191 2192
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2193 2194
		/* Caller must free the original domain */
		return found;
2195 2196
	}

2197 2198 2199 2200 2201 2202 2203
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2204 2205
}

2206 2207 2208
/* domain is initialized */
static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
{
2209
	struct dmar_domain *domain, *free = NULL;
2210 2211
	struct intel_iommu *iommu = NULL;
	struct device_domain_info *info;
2212 2213 2214 2215
	struct dmar_drhd_unit *drhd;
	struct pci_dev *dev_tmp;
	unsigned long flags;
	int bus = 0, devfn = 0;
2216
	int segment;
2217

2218
	domain = find_domain(&pdev->dev);
2219 2220 2221
	if (domain)
		return domain;

2222 2223
	segment = pci_domain_nr(pdev->bus);

2224 2225
	dev_tmp = pci_find_upstream_pcie_bridge(pdev);
	if (dev_tmp) {
2226
		if (pci_is_pcie(dev_tmp)) {
2227 2228 2229 2230 2231 2232 2233
			bus = dev_tmp->subordinate->number;
			devfn = 0;
		} else {
			bus = dev_tmp->bus->number;
			devfn = dev_tmp->devfn;
		}
		spin_lock_irqsave(&device_domain_lock, flags);
2234 2235 2236 2237 2238
		info = dmar_search_domain_by_dev_info(segment, bus, devfn);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
		}
2239
		spin_unlock_irqrestore(&device_domain_lock, flags);
2240
		if (info)
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
			goto found_domain;
	}

	drhd = dmar_find_matched_drhd_unit(pdev);
	if (!drhd) {
		printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
			pci_name(pdev));
		return NULL;
	}
	iommu = drhd->iommu;

2252
	/* Allocate and intialize new domain for the device */
2253
	domain = alloc_domain(false);
2254 2255 2256
	if (!domain)
		goto error;
	if (iommu_attach_domain(domain, iommu)) {
2257
		free_domain_mem(domain);
2258
		goto error;
2259
	}
2260 2261
	free = domain;
	if (domain_init(domain, gaw))
2262 2263 2264 2265
		goto error;

	/* register pcie-to-pci device */
	if (dev_tmp) {
2266
		domain = dmar_insert_dev_info(iommu, bus, devfn, NULL,
2267
					      domain);
2268
		if (!domain)
2269 2270 2271 2272
			goto error;
	}

found_domain:
2273
	domain = dmar_insert_dev_info(iommu, pdev->bus->number,
2274
				      pdev->devfn, &pdev->dev, domain);
2275
error:
2276
	if (free != domain)
2277
		domain_exit(free);
2278 2279

	return domain;
2280 2281
}

2282
static int iommu_identity_mapping;
2283 2284 2285
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2286

2287 2288 2289
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2290
{
2291 2292 2293 2294 2295
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2296
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2297
		return -ENOMEM;
2298 2299
	}

2300 2301
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2302 2303 2304 2305
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2306
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2307

2308 2309
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2310
				  DMA_PTE_READ|DMA_PTE_WRITE);
2311 2312 2313 2314 2315 2316 2317 2318 2319
}

static int iommu_prepare_identity_map(struct pci_dev *pdev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2320
	domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2321 2322 2323
	if (!domain)
		return -ENOMEM;

2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
		       pci_name(pdev), start, end);
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
	       pci_name(pdev), start, end);
2337
	
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2358

2359
	ret = iommu_domain_identity_map(domain, start, end);
2360 2361 2362 2363
	if (ret)
		goto error;

	/* context entry init */
F
Fenghua Yu 已提交
2364
	ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
2365 2366 2367 2368 2369 2370
	if (ret)
		goto error;

	return 0;

 error:
2371 2372 2373 2374 2375 2376 2377
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
	struct pci_dev *pdev)
{
2378
	if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2379 2380
		return 0;
	return iommu_prepare_identity_map(pdev, rmrr->base_address,
2381
		rmrr->end_address);
2382 2383
}

2384
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2385 2386 2387 2388 2389 2390 2391 2392 2393
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2394
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2395
	ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
2396 2397

	if (ret)
2398 2399
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2400 2401 2402 2403 2404 2405 2406

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2407
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2408

2409
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2410

2411
static int __init si_domain_init(int hw)
2412 2413 2414
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2415
	int nid, ret = 0;
2416

2417
	si_domain = alloc_domain(false);
2418 2419 2420
	if (!si_domain)
		return -EFAULT;

2421 2422
	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;

2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2436 2437
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2438

2439 2440 2441
	if (hw)
		return 0;

2442
	for_each_online_node(nid) {
2443 2444 2445 2446 2447 2448 2449 2450 2451
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2452 2453
	}

2454 2455 2456
	return 0;
}

2457
static int identity_mapping(struct device *dev)
2458 2459 2460 2461 2462 2463
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2464
	info = dev->archdata.iommu;
2465 2466
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2467 2468 2469 2470 2471

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2472 2473
			       struct pci_dev *pdev,
			       int translation)
2474
{
2475
	struct dmar_domain *ndomain;
2476
	struct intel_iommu *iommu;
2477
	u8 bus, devfn;
2478
	int ret;
2479

2480
	iommu = device_to_iommu(&pdev->dev, &bus, &devfn);
2481 2482 2483
	if (!iommu)
		return -ENODEV;

2484
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, &pdev->dev, domain);
2485 2486
	if (ndomain != domain)
		return -EBUSY;
2487

2488 2489
	ret = domain_context_mapping(domain, pdev, translation);
	if (ret) {
2490
		domain_remove_one_dev_info(domain, pdev);
2491 2492 2493
		return ret;
	}

2494 2495 2496
	return 0;
}

2497 2498 2499
static bool device_has_rmrr(struct pci_dev *dev)
{
	struct dmar_rmrr_unit *rmrr;
2500
	struct device *tmp;
2501 2502
	int i;

2503
	rcu_read_lock();
2504
	for_each_rmrr_units(rmrr) {
2505 2506 2507 2508 2509 2510
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2511
			if (tmp == &dev->dev) {
2512
				rcu_read_unlock();
2513
				return true;
2514
			}
2515
	}
2516
	rcu_read_unlock();
2517 2518 2519
	return false;
}

2520 2521
static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
{
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534

	/*
	 * We want to prevent any device associated with an RMRR from
	 * getting placed into the SI Domain. This is done because
	 * problems exist when devices are moved in and out of domains
	 * and their respective RMRR info is lost. We exempt USB devices
	 * from this process due to their usage of RMRRs that are known
	 * to not be needed after BIOS hand-off to OS.
	 */
	if (device_has_rmrr(pdev) &&
	    (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
		return 0;

2535 2536 2537 2538 2539 2540 2541 2542
	if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
		return 1;

	if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
		return 1;

	if (!(iommu_identity_mapping & IDENTMAP_ALL))
		return 0;
2543

2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
	/*
	 * We want to start off with all devices in the 1:1 domain, and
	 * take them out later if we find they can't access all of memory.
	 *
	 * However, we can't do this for PCI devices behind bridges,
	 * because all PCI devices behind the same bridge will end up
	 * with the same source-id on their transactions.
	 *
	 * Practically speaking, we can't change things around for these
	 * devices at run-time, because we can't be sure there'll be no
	 * DMA transactions in flight for any of their siblings.
	 * 
	 * So PCI devices (unless they're on the root bus) as well as
	 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
	 * the 1:1 domain, just in _case_ one of their siblings turns out
	 * not to be able to map all of memory.
	 */
2561
	if (!pci_is_pcie(pdev)) {
2562 2563 2564 2565
		if (!pci_is_root_bus(pdev->bus))
			return 0;
		if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
			return 0;
2566
	} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2567 2568 2569 2570 2571 2572 2573
		return 0;

	/* 
	 * At boot time, we don't yet know if devices will be 64-bit capable.
	 * Assume that they will -- if they turn out not to be, then we can 
	 * take them out of the 1:1 domain later.
	 */
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
		u64 dma_mask = pdev->dma_mask;

		if (pdev->dev.coherent_dma_mask &&
		    pdev->dev.coherent_dma_mask < dma_mask)
			dma_mask = pdev->dev.coherent_dma_mask;

		return dma_mask >= dma_get_required_mask(&pdev->dev);
	}
2587 2588 2589 2590

	return 1;
}

2591
static int __init iommu_prepare_static_identity_mapping(int hw)
2592 2593 2594 2595
{
	struct pci_dev *pdev = NULL;
	int ret;

2596
	ret = si_domain_init(hw);
2597 2598 2599 2600
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2601
		if (iommu_should_identity_map(pdev, 1)) {
2602
			ret = domain_add_dev_info(si_domain, pdev,
2603 2604 2605 2606 2607 2608
					     hw ? CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
			if (ret) {
				/* device not associated with an iommu */
				if (ret == -ENODEV)
					continue;
2609
				return ret;
2610 2611 2612
			}
			pr_info("IOMMU: %s identity mapping for device %s\n",
				hw ? "hardware" : "software", pci_name(pdev));
2613
		}
2614 2615 2616 2617 2618
	}

	return 0;
}

2619
static int __init init_dmars(void)
2620 2621 2622
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2623
	struct device *dev;
2624
	struct intel_iommu *iommu;
2625
	int i, ret;
2626

2627 2628 2629 2630 2631 2632 2633
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2634 2635 2636 2637 2638
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2639 2640 2641 2642 2643 2644
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2645 2646
	}

W
Weidong Han 已提交
2647 2648 2649 2650 2651 2652 2653 2654
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2655 2656 2657
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2658
		ret = -ENOMEM;
2659
		goto free_g_iommus;
M
mark gross 已提交
2660 2661
	}

2662
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2663
		g_iommus[iommu->seq_id] = iommu;
2664

2665 2666
		ret = iommu_init_domains(iommu);
		if (ret)
2667
			goto free_iommu;
2668

2669 2670 2671
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2672
		 * among all IOMMU's. Need to Split it later.
2673 2674 2675 2676
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2677
			goto free_iommu;
2678
		}
F
Fenghua Yu 已提交
2679
		if (!ecap_pass_through(iommu->ecap))
2680
			hw_pass_through = 0;
2681 2682
	}

2683 2684 2685
	/*
	 * Start from the sane iommu hardware state.
	 */
2686
	for_each_active_iommu(iommu, drhd) {
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2706
	for_each_active_iommu(iommu, drhd) {
2707 2708 2709 2710 2711 2712 2713
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2714
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2715
			       "invalidation\n",
Y
Yinghai Lu 已提交
2716
				iommu->seq_id,
2717
			       (unsigned long long)drhd->reg_base_addr);
2718 2719 2720
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2721
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2722
			       "invalidation\n",
Y
Yinghai Lu 已提交
2723
				iommu->seq_id,
2724
			       (unsigned long long)drhd->reg_base_addr);
2725 2726 2727
		}
	}

2728
	if (iommu_pass_through)
2729 2730
		iommu_identity_mapping |= IDENTMAP_ALL;

2731
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2732
	iommu_identity_mapping |= IDENTMAP_GFX;
2733
#endif
2734 2735 2736

	check_tylersburg_isoch();

2737
	/*
2738 2739 2740
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2741
	 */
2742 2743
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2744
		if (ret) {
2745
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2746
			goto free_iommu;
2747 2748 2749
		}
	}
	/*
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2762
	 */
2763 2764
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2765 2766
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2767 2768 2769 2770
					  i, dev) {
			if (!dev_is_pci(dev))
				continue;
			ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
2771 2772 2773
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2774
		}
F
Fenghua Yu 已提交
2775
	}
2776

2777 2778
	iommu_prepare_isa();

2779 2780 2781 2782 2783 2784 2785
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2786
	for_each_iommu(iommu, drhd) {
2787 2788 2789 2790 2791 2792
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2793
				iommu_disable_protect_mem_regions(iommu);
2794
			continue;
2795
		}
2796 2797 2798

		iommu_flush_write_buffer(iommu);

2799 2800
		ret = dmar_set_interrupt(iommu);
		if (ret)
2801
			goto free_iommu;
2802

2803 2804
		iommu_set_root_entry(iommu);

2805
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2806
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2807

2808 2809
		ret = iommu_enable_translation(iommu);
		if (ret)
2810
			goto free_iommu;
2811 2812

		iommu_disable_protect_mem_regions(iommu);
2813 2814 2815
	}

	return 0;
2816 2817

free_iommu:
2818
	for_each_active_iommu(iommu, drhd)
2819
		free_dmar_iommu(iommu);
2820
	kfree(deferred_flush);
2821
free_g_iommus:
W
Weidong Han 已提交
2822
	kfree(g_iommus);
2823
error:
2824 2825 2826
	return ret;
}

2827
/* This takes a number of _MM_ pages, not VTD pages */
2828 2829 2830
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2831 2832 2833 2834
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct iova *iova = NULL;

2835 2836 2837 2838
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2839 2840
		/*
		 * First try to allocate an io virtual address in
2841
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2842
		 * from higher range
2843
		 */
2844 2845 2846 2847 2848 2849 2850 2851 2852
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
		       nrpages, pci_name(pdev));
2853 2854 2855 2856 2857 2858
		return NULL;
	}

	return iova;
}

2859
static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
2860 2861 2862 2863 2864 2865 2866 2867 2868
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(pdev,
			DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain) {
		printk(KERN_ERR
			"Allocating domain for %s failed", pci_name(pdev));
A
Al Viro 已提交
2869
		return NULL;
2870 2871 2872
	}

	/* make sure context mapping is ok */
W
Weidong Han 已提交
2873
	if (unlikely(!domain_context_mapped(pdev))) {
F
Fenghua Yu 已提交
2874 2875
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_MULTI_LEVEL);
2876 2877 2878 2879
		if (ret) {
			printk(KERN_ERR
				"Domain context map for %s failed",
				pci_name(pdev));
A
Al Viro 已提交
2880
			return NULL;
2881
		}
2882 2883
	}

2884 2885 2886
	return domain;
}

2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
	info = dev->dev.archdata.iommu;
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2899
static int iommu_dummy(struct device *dev)
2900
{
2901
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2902 2903 2904
}

/* Check if the pdev needs to go through non-identity map and unmap process.*/
2905
static int iommu_no_mapping(struct device *dev)
2906
{
2907
	struct pci_dev *pdev;
2908 2909
	int found;

2910
	if (unlikely(!dev_is_pci(dev)))
2911 2912
		return 1;

2913
	if (iommu_dummy(dev))
2914 2915
		return 1;

2916
	if (!iommu_identity_mapping)
2917
		return 0;
2918

2919
	pdev = to_pci_dev(dev);
2920
	found = identity_mapping(dev);
2921
	if (found) {
2922
		if (iommu_should_identity_map(pdev, 0))
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
			domain_remove_one_dev_info(si_domain, pdev);
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
			       pci_name(pdev));
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2939
		if (iommu_should_identity_map(pdev, 0)) {
2940
			int ret;
2941 2942 2943 2944
			ret = domain_add_dev_info(si_domain, pdev,
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2945 2946 2947 2948 2949 2950 2951 2952
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
				       pci_name(pdev));
				return 1;
			}
		}
	}

2953
	return 0;
2954 2955
}

2956 2957
static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
2958 2959 2960
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2961
	phys_addr_t start_paddr;
2962 2963
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2964
	int ret;
2965
	struct intel_iommu *iommu;
2966
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
2967 2968

	BUG_ON(dir == DMA_NONE);
2969

2970
	if (iommu_no_mapping(hwdev))
I
Ingo Molnar 已提交
2971
		return paddr;
2972 2973 2974 2975 2976

	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2977
	iommu = domain_get_iommu(domain);
2978
	size = aligned_nrpages(paddr, size);
2979

2980
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
2981 2982 2983
	if (!iova)
		goto error;

2984 2985 2986 2987 2988
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2989
			!cap_zlr(iommu->cap))
2990 2991 2992 2993
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
2994
	 * paddr - (paddr + size) might be partial page, we should map the whole
2995
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
2996
	 * might have two guest_addr mapping to the same host paddr, but this
2997 2998
	 * is not a big problem
	 */
2999
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3000
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3001 3002 3003
	if (ret)
		goto error;

3004 3005
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3006
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3007
	else
3008
		iommu_flush_write_buffer(iommu);
3009

3010 3011 3012
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3013 3014

error:
3015 3016
	if (iova)
		__free_iova(&domain->iovad, iova);
3017
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
F
Fenghua Yu 已提交
3018
		pci_name(pdev), size, (unsigned long long)paddr, dir);
3019 3020 3021
	return 0;
}

3022 3023 3024 3025
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3026
{
3027 3028
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, to_pci_dev(dev)->dma_mask);
3029 3030
}

M
mark gross 已提交
3031 3032
static void flush_unmaps(void)
{
3033
	int i, j;
M
mark gross 已提交
3034 3035 3036 3037 3038

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3039 3040 3041
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3042

3043 3044 3045
		if (!deferred_flush[i].next)
			continue;

3046 3047 3048
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3049
					 DMA_TLB_GLOBAL_FLUSH);
3050
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3051 3052
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3053 3054 3055 3056 3057
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3058 3059
					iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
					!deferred_flush[i].freelist[j], 0);
3060 3061 3062 3063 3064
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3065
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3066 3067
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3068
		}
3069
		deferred_flush[i].next = 0;
M
mark gross 已提交
3070 3071 3072 3073 3074 3075 3076
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3077 3078 3079
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3080
	flush_unmaps();
3081
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3082 3083
}

3084
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3085 3086
{
	unsigned long flags;
3087
	int next, iommu_id;
3088
	struct intel_iommu *iommu;
M
mark gross 已提交
3089 3090

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3091 3092 3093
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3094 3095
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3096

3097 3098 3099
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3100
	deferred_flush[iommu_id].freelist[next] = freelist;
3101
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3102 3103 3104 3105 3106 3107 3108 3109 3110

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3111 3112 3113
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
3114 3115
{
	struct pci_dev *pdev = to_pci_dev(dev);
3116
	struct dmar_domain *domain;
3117
	unsigned long start_pfn, last_pfn;
3118
	struct iova *iova;
3119
	struct intel_iommu *iommu;
3120
	struct page *freelist;
3121

3122
	if (iommu_no_mapping(dev))
3123
		return;
3124

3125
	domain = find_domain(dev);
3126 3127
	BUG_ON(!domain);

3128 3129
	iommu = domain_get_iommu(domain);

3130
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3131 3132
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3133 3134
		return;

3135 3136
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3137

3138 3139
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
		 pci_name(pdev), start_pfn, last_pfn);
3140

3141
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3142

M
mark gross 已提交
3143
	if (intel_iommu_strict) {
3144
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3145
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3146 3147
		/* free iova */
		__free_iova(&domain->iovad, iova);
3148
		dma_free_pagelist(freelist);
M
mark gross 已提交
3149
	} else {
3150
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3151 3152 3153 3154 3155
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3156 3157
}

3158
static void *intel_alloc_coherent(struct device *hwdev, size_t size,
3159 3160
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3161 3162 3163 3164
{
	void *vaddr;
	int order;

F
Fenghua Yu 已提交
3165
	size = PAGE_ALIGN(size);
3166
	order = get_order(size);
3167 3168 3169 3170 3171 3172 3173 3174 3175

	if (!iommu_no_mapping(hwdev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
		if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3176 3177 3178 3179 3180 3181

	vaddr = (void *)__get_free_pages(flags, order);
	if (!vaddr)
		return NULL;
	memset(vaddr, 0, size);

3182 3183 3184
	*dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
					 DMA_BIDIRECTIONAL,
					 hwdev->coherent_dma_mask);
3185 3186 3187 3188 3189 3190
	if (*dma_handle)
		return vaddr;
	free_pages((unsigned long)vaddr, order);
	return NULL;
}

3191
static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
3192
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3193 3194 3195
{
	int order;

F
Fenghua Yu 已提交
3196
	size = PAGE_ALIGN(size);
3197 3198
	order = get_order(size);

3199
	intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
3200 3201 3202
	free_pages((unsigned long)vaddr, order);
}

3203 3204 3205
static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3206 3207
{
	struct dmar_domain *domain;
3208
	unsigned long start_pfn, last_pfn;
3209
	struct iova *iova;
3210
	struct intel_iommu *iommu;
3211
	struct page *freelist;
3212

3213
	if (iommu_no_mapping(hwdev))
3214 3215
		return;

3216
	domain = find_domain(hwdev);
3217 3218 3219
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
3220

F
FUJITA Tomonori 已提交
3221
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
3222 3223
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
3224 3225
		return;

3226 3227
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3228

3229
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3230

3231 3232
	if (intel_iommu_strict) {
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3233
				      last_pfn - start_pfn + 1, !freelist, 0);
3234 3235
		/* free iova */
		__free_iova(&domain->iovad, iova);
3236
		dma_free_pagelist(freelist);
3237
	} else {
3238
		add_unmap(domain, iova, freelist);
3239 3240 3241 3242 3243
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3244 3245 3246
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3247
	struct scatterlist *sglist, int nelems, int dir)
3248 3249
{
	int i;
F
FUJITA Tomonori 已提交
3250
	struct scatterlist *sg;
3251

F
FUJITA Tomonori 已提交
3252
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3253
		BUG_ON(!sg_page(sg));
3254
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3255
		sg->dma_length = sg->length;
3256 3257 3258 3259
	}
	return nelems;
}

3260 3261
static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
			enum dma_data_direction dir, struct dma_attrs *attrs)
3262 3263 3264 3265
{
	int i;
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3266 3267 3268 3269
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3270
	struct scatterlist *sg;
3271
	unsigned long start_vpfn;
3272
	struct intel_iommu *iommu;
3273 3274

	BUG_ON(dir == DMA_NONE);
3275
	if (iommu_no_mapping(hwdev))
F
FUJITA Tomonori 已提交
3276
		return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
3277

3278 3279 3280 3281
	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

3282 3283
	iommu = domain_get_iommu(domain);

3284
	for_each_sg(sglist, sg, nelems, i)
3285
		size += aligned_nrpages(sg->offset, sg->length);
3286

3287 3288
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
3289
	if (!iova) {
F
FUJITA Tomonori 已提交
3290
		sglist->dma_length = 0;
3291 3292 3293 3294 3295 3296 3297 3298
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3299
			!cap_zlr(iommu->cap))
3300 3301 3302 3303
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3304
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3305

3306
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
3317 3318
	}

3319 3320
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3321
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3322
	else
3323
		iommu_flush_write_buffer(iommu);
3324

3325 3326 3327
	return nelems;
}

3328 3329 3330 3331 3332
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3333
struct dma_map_ops intel_dma_ops = {
3334 3335
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3336 3337
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3338 3339
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3340
	.mapping_error = intel_mapping_error,
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3453 3454 3455
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3456
	struct device *dev;
3457
	int i;
3458 3459 3460

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3461 3462 3463
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3464
			/* ignore DMAR unit if no devices exist */
3465 3466 3467 3468 3469
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3470 3471
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3472 3473
			continue;

3474 3475
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3476
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3477 3478 3479 3480
				break;
		if (i < drhd->devices_cnt)
			continue;

3481 3482 3483 3484 3485 3486
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3487 3488
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3489
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3490 3491 3492 3493
		}
	}
}

3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3515 3516 3517 3518 3519
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3520
					   DMA_CCMD_GLOBAL_INVL);
3521
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3522
					 DMA_TLB_GLOBAL_FLUSH);
3523 3524
		if (iommu_enable_translation(iommu))
			return 1;
3525
		iommu_disable_protect_mem_regions(iommu);
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3538
					   DMA_CCMD_GLOBAL_INVL);
3539
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3540
					 DMA_TLB_GLOBAL_FLUSH);
3541 3542 3543
	}
}

3544
static int iommu_suspend(void)
3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3562
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3563 3564 3565 3566 3567 3568 3569 3570 3571 3572

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3573
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3584
static void iommu_resume(void)
3585 3586 3587 3588 3589 3590
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3591 3592 3593 3594
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3595
		return;
3596 3597 3598 3599
	}

	for_each_active_iommu(iommu, drhd) {

3600
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3601 3602 3603 3604 3605 3606 3607 3608 3609 3610

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3611
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3612 3613 3614 3615 3616 3617
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3618
static struct syscore_ops iommu_syscore_ops = {
3619 3620 3621 3622
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3623
static void __init init_iommu_pm_ops(void)
3624
{
3625
	register_syscore_ops(&iommu_syscore_ops);
3626 3627 3628
}

#else
3629
static inline void init_iommu_pm_ops(void) {}
3630 3631
#endif	/* CONFIG_PM */

3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645

int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3646 3647 3648 3649 3650 3651 3652
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3653

3654
	list_add(&rmrru->list, &dmar_rmrr_units);
3655

3656
	return 0;
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
}

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;
3671 3672 3673 3674 3675 3676 3677 3678 3679
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3680

3681
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3682 3683 3684 3685

	return 0;
}

3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3701 3702
	}

3703 3704 3705 3706
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3707 3708 3709 3710
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3711
	int i, ret = 1;
3712
	struct pci_bus *bus;
3713 3714
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3715 3716 3717 3718 3719
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3720
		bridge = bus->self;
3721
		if (!bridge || !pci_is_pcie(bridge) ||
3722
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3723
			return 0;
3724
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3725 3726
			break;
	}
3727 3728
	if (!bridge)
		return 0;
3729

3730
	rcu_read_lock();
3731 3732 3733 3734 3735
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3736
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3737
			if (tmp == &bridge->dev)
3738
				goto out;
3739 3740

		if (atsru->include_all)
3741
			goto out;
3742
	}
3743 3744
	ret = 0;
out:
3745
	rcu_read_unlock();
3746

3747
	return ret;
3748 3749
}

3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt))
				break;
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct pci_dev *pdev = to_pci_dev(dev);
	struct dmar_domain *domain;

3817
	if (iommu_dummy(dev))
3818 3819
		return 0;

3820 3821 3822 3823
	if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
	    action != BUS_NOTIFY_DEL_DEVICE)
		return 0;

3824
	domain = find_domain(dev);
F
Fenghua Yu 已提交
3825 3826 3827
	if (!domain)
		return 0;

3828
	down_read(&dmar_global_lock);
3829 3830 3831 3832 3833
	domain_remove_one_dev_info(domain, pdev);
	if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
	    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
	    list_empty(&domain->devices))
		domain_exit(domain);
3834
	up_read(&dmar_global_lock);
3835

F
Fenghua Yu 已提交
3836 3837 3838 3839 3840 3841 3842
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
3869
			struct page *freelist;
3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

3886 3887 3888
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

3889 3890 3891 3892
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
					iova->pfn_lo,
3893 3894
					iova->pfn_hi - iova->pfn_lo + 1,
					!freelist, 0);
3895
			rcu_read_unlock();
3896
			dma_free_pagelist(freelist);
3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

3912 3913
int __init intel_iommu_init(void)
{
3914
	int ret = -ENODEV;
3915
	struct dmar_drhd_unit *drhd;
3916
	struct intel_iommu *iommu;
3917

3918 3919 3920
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

3921 3922 3923 3924 3925 3926 3927
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
3928 3929 3930
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
3931
		goto out_free_dmar;
3932
	}
3933

3934 3935 3936
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
3937
	for_each_active_iommu(iommu, drhd)
3938 3939 3940
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

3941
	if (dmar_dev_scope_init() < 0) {
3942 3943
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
3944
		goto out_free_dmar;
3945
	}
3946

3947
	if (no_iommu || dmar_disabled)
3948
		goto out_free_dmar;
3949

3950 3951 3952 3953 3954 3955
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

3956 3957 3958
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
3959
		goto out_free_reserved_range;
3960
	}
3961 3962 3963

	init_no_remapping_devices();

3964
	ret = init_dmars();
3965
	if (ret) {
3966 3967
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
3968
		printk(KERN_ERR "IOMMU: dmar init failed\n");
3969
		goto out_free_reserved_range;
3970
	}
3971
	up_write(&dmar_global_lock);
3972 3973 3974
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
3975
	init_timer(&unmap_timer);
3976 3977 3978
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
3979
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
3980

3981
	init_iommu_pm_ops();
3982

3983
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
3984
	bus_register_notifier(&pci_bus_type, &device_nb);
3985 3986
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
3987

3988 3989
	intel_iommu_enabled = 1;

3990
	return 0;
3991 3992 3993 3994 3995

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
3996 3997
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
3998
	return ret;
3999
}
4000

4001
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4002
					   struct device *dev)
4003
{
4004
	struct pci_dev *tmp, *parent, *pdev;
4005

4006
	if (!iommu || !dev || !dev_is_pci(dev))
4007 4008
		return;

4009 4010
	pdev = to_pci_dev(dev);

4011 4012 4013 4014 4015 4016 4017
	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
4018
					 parent->devfn);
4019 4020
			parent = parent->bus->self;
		}
4021
		if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
4022 4023 4024
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
4025 4026
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
4027 4028 4029
	}
}

4030
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4031 4032
					  struct pci_dev *pdev)
{
4033
	struct device_domain_info *info, *tmp;
4034 4035 4036
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
4037
	u8 bus, devfn;
4038

4039
	iommu = device_to_iommu(&pdev->dev, &bus, &devfn);
4040 4041 4042 4043
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4044
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4045
		if (info->iommu->segment == pci_domain_nr(pdev->bus) &&
4046
		    info->bus == pdev->bus->number &&
4047
		    info->devfn == pdev->devfn) {
4048
			unlink_domain_info(info);
4049 4050
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4051
			iommu_disable_dev_iotlb(info);
4052
			iommu_detach_dev(iommu, info->bus, info->devfn);
4053
			iommu_detach_dependent_devices(iommu, &pdev->dev);
4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4068
		if (info->iommu == iommu)
4069 4070 4071
			found = 1;
	}

4072 4073
	spin_unlock_irqrestore(&device_domain_lock, flags);

4074 4075 4076
	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
4077
		clear_bit(iommu->seq_id, domain->iommu_bmp);
4078
		domain->iommu_count--;
4079
		domain_update_iommu_cap(domain);
4080
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
4081

4082 4083 4084 4085 4086 4087 4088
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
			spin_lock_irqsave(&iommu->lock, tmp_flags);
			clear_bit(domain->id, iommu->domain_ids);
			iommu->domains[domain->id] = NULL;
			spin_unlock_irqrestore(&iommu->lock, tmp_flags);
		}
4089 4090 4091
	}
}

4092
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4105
	domain->iommu_snooping = 0;
4106
	domain->iommu_superpage = 0;
4107
	domain->max_addr = 0;
4108
	domain->nid = -1;
4109 4110

	/* always allocate the top pgd */
4111
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4112 4113 4114 4115 4116 4117
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4118
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4119
{
4120
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4121

4122
	dmar_domain = alloc_domain(true);
4123
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4124
		printk(KERN_ERR
4125 4126
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4127
	}
4128
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4129
		printk(KERN_ERR
4130
			"intel_iommu_domain_init() failed\n");
4131
		domain_exit(dmar_domain);
4132
		return -ENOMEM;
K
Kay, Allen M 已提交
4133
	}
4134
	domain_update_iommu_cap(dmar_domain);
4135
	domain->priv = dmar_domain;
4136

4137 4138 4139 4140
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4141
	return 0;
K
Kay, Allen M 已提交
4142 4143
}

4144
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4145
{
4146 4147 4148
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4149
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4150 4151
}

4152 4153
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4154
{
4155 4156
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);
4157 4158
	struct intel_iommu *iommu;
	int addr_width;
4159
	u8 bus, devfn;
4160 4161 4162 4163 4164

	/* normally pdev is not mapped */
	if (unlikely(domain_context_mapped(pdev))) {
		struct dmar_domain *old_domain;

4165
		old_domain = find_domain(dev);
4166
		if (old_domain) {
4167 4168 4169
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
				domain_remove_one_dev_info(old_domain, pdev);
4170 4171 4172 4173 4174
			else
				domain_remove_dev_info(old_domain);
		}
	}

4175
	iommu = device_to_iommu(dev, &bus, &devfn);
4176 4177 4178 4179 4180
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4181 4182 4183 4184 4185
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4186
		       "sufficient for the mapped address (%llx)\n",
4187
		       __func__, addr_width, dmar_domain->max_addr);
4188 4189
		return -EFAULT;
	}
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4200 4201
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4202
			free_pgtable_page(pte);
4203 4204 4205
		}
		dmar_domain->agaw--;
	}
4206

4207
	return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4208 4209
}

4210 4211
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4212
{
4213 4214 4215
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);

4216
	domain_remove_one_dev_info(dmar_domain, pdev);
4217
}
4218

4219 4220
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4221
			   size_t size, int iommu_prot)
4222
{
4223
	struct dmar_domain *dmar_domain = domain->priv;
4224
	u64 max_addr;
4225
	int prot = 0;
4226
	int ret;
4227

4228 4229 4230 4231
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4232 4233
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4234

4235
	max_addr = iova + size;
4236
	if (dmar_domain->max_addr < max_addr) {
4237 4238 4239
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4240
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4241
		if (end < max_addr) {
4242
			printk(KERN_ERR "%s: iommu width (%d) is not "
4243
			       "sufficient for the mapped address (%llx)\n",
4244
			       __func__, dmar_domain->gaw, max_addr);
4245 4246
			return -EFAULT;
		}
4247
		dmar_domain->max_addr = max_addr;
4248
	}
4249 4250
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4251
	size = aligned_nrpages(hpa, size);
4252 4253
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4254
	return ret;
K
Kay, Allen M 已提交
4255 4256
}

4257
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4258
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4259
{
4260
	struct dmar_domain *dmar_domain = domain->priv;
4261 4262 4263 4264 4265
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4266 4267 4268 4269 4270 4271 4272 4273

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4274

4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4298

4299 4300
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4301

4302
	return size;
K
Kay, Allen M 已提交
4303 4304
}

4305
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4306
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4307
{
4308
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4309
	struct dma_pte *pte;
4310
	int level = 0;
4311
	u64 phys = 0;
K
Kay, Allen M 已提交
4312

4313
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4314
	if (pte)
4315
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4316

4317
	return phys;
K
Kay, Allen M 已提交
4318
}
4319

S
Sheng Yang 已提交
4320 4321 4322 4323 4324 4325 4326
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4327
	if (cap == IOMMU_CAP_INTR_REMAP)
4328
		return irq_remapping_enabled;
S
Sheng Yang 已提交
4329 4330 4331 4332

	return 0;
}

4333
#define REQ_ACS_FLAGS	(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4334

4335 4336 4337
static int intel_iommu_add_device(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
4338
	struct pci_dev *bridge, *dma_pdev = NULL;
4339 4340
	struct iommu_group *group;
	int ret;
4341
	u8 bus, devfn;
4342

4343
	if (!device_to_iommu(dev, &bus, &devfn))
4344 4345 4346 4347
		return -ENODEV;

	bridge = pci_find_upstream_pcie_bridge(pdev);
	if (bridge) {
4348 4349 4350 4351
		if (pci_is_pcie(bridge))
			dma_pdev = pci_get_domain_bus_and_slot(
						pci_domain_nr(pdev->bus),
						bridge->subordinate->number, 0);
4352
		if (!dma_pdev)
4353 4354 4355 4356
			dma_pdev = pci_dev_get(bridge);
	} else
		dma_pdev = pci_dev_get(pdev);

4357
	/* Account for quirked devices */
4358 4359
	swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));

4360 4361
	/*
	 * If it's a multifunction device that does not support our
4362 4363
	 * required ACS flags, add to the same group as lowest numbered
	 * function that also does not suport the required ACS flags.
4364
	 */
4365
	if (dma_pdev->multifunction &&
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
	    !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
		u8 i, slot = PCI_SLOT(dma_pdev->devfn);

		for (i = 0; i < 8; i++) {
			struct pci_dev *tmp;

			tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
			if (!tmp)
				continue;

			if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
				swap_pci_ref(&dma_pdev, tmp);
				break;
			}
			pci_dev_put(tmp);
		}
	}
4383

4384 4385 4386 4387 4388
	/*
	 * Devices on the root bus go through the iommu.  If that's not us,
	 * find the next upstream device and test ACS up to the root bus.
	 * Finding the next device may require skipping virtual buses.
	 */
4389
	while (!pci_is_root_bus(dma_pdev->bus)) {
4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
		struct pci_bus *bus = dma_pdev->bus;

		while (!bus->self) {
			if (!pci_is_root_bus(bus))
				bus = bus->parent;
			else
				goto root_bus;
		}

		if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
4400 4401
			break;

4402
		swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
4403 4404
	}

4405
root_bus:
4406 4407 4408 4409 4410 4411
	group = iommu_group_get(&dma_pdev->dev);
	pci_dev_put(dma_pdev);
	if (!group) {
		group = iommu_group_alloc();
		if (IS_ERR(group))
			return PTR_ERR(group);
4412 4413
	}

4414
	ret = iommu_group_add_device(group, dev);
4415

4416 4417 4418
	iommu_group_put(group);
	return ret;
}
4419

4420 4421 4422
static void intel_iommu_remove_device(struct device *dev)
{
	iommu_group_remove_device(dev);
4423 4424
}

4425 4426 4427 4428 4429
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4430 4431
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4432
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4433
	.domain_has_cap = intel_iommu_domain_has_cap,
4434 4435
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4436
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4437
};
4438

4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4454
static void quirk_iommu_rwbf(struct pci_dev *dev)
4455 4456 4457
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4458
	 * but needs it. Same seems to hold for the desktop versions.
4459 4460 4461 4462 4463 4464
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4465 4466 4467 4468 4469 4470
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4471

4472 4473 4474 4475 4476 4477 4478 4479 4480 4481
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4482
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4483 4484 4485
{
	unsigned short ggc;

4486
	if (pci_read_config_word(dev, GGC, &ggc))
4487 4488
		return;

4489
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4490 4491
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4492 4493 4494 4495 4496
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4497 4498 4499 4500 4501 4502
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}