intel-iommu.c 114.5 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
A
Akinobu Mita 已提交
42
#include <linux/dma-contiguous.h>
43
#include <asm/irq_remapping.h>
44
#include <asm/cacheflush.h>
45
#include <asm/iommu.h>
46

47 48
#include "irq_remapping.h"

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62
#define MAX_AGAW_WIDTH 64
63
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
64

65 66 67 68 69 70 71 72
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
73

74
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
75
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
76
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
77

78 79 80 81
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

100 101 102 103 104 105 106
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
107
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
108 109 110 111
}

static inline int width_to_agaw(int width)
{
112
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
139

140 141
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
142
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
143 144
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
165 166 167
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

168
static void __init check_tylersburg_isoch(void);
169 170
static int rwbf_quirk;

171 172 173 174 175 176
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
270

271 272 273 274 275
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
276 277
 * 8-10: available
 * 11: snoop behavior
278 279 280 281 282 283
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

284 285 286 287 288 289 290
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
291 292 293 294
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
295
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
296
#endif
297 298 299 300 301 302
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
303

304 305
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
306
	return (pte->val & DMA_PTE_LARGE_PAGE);
307 308
}

309 310 311 312 313
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

314 315 316 317 318 319
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
320 321
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
322

323 324 325
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
326
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
327

328
/* si_domain contains mulitple devices */
329
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
330

331 332 333 334 335 336 337
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

338 339
struct dmar_domain {
	int	id;			/* domain id */
340
	int	nid;			/* node id */
341 342
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
343 344 345 346 347 348 349 350 351 352

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
353
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
354 355

	int		iommu_coherency;/* indicate coherency of iommu access */
356
	int		iommu_snooping; /* indicate snooping control feature*/
357
	int		iommu_count;	/* reference count of iommu */
358 359 360
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
361
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
362
	u64		max_addr;	/* maximum mapped address */
363 364
};

365 366 367 368
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
369
	u8 bus;			/* PCI bus number */
370
	u8 devfn;		/* PCI devfn number */
371
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
372
	struct intel_iommu *iommu; /* IOMMU used by this device */
373 374 375
	struct dmar_domain *domain; /* pointer to domain */
};

376 377 378 379 380
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
381
	struct dmar_dev_scope *devices;	/* target devices */
382 383 384 385 386 387
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
388
	struct dmar_dev_scope *devices;	/* target devices */
389 390 391 392 393 394 395 396 397 398
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
399 400
static void flush_unmaps_timeout(unsigned long data);

401
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
402

403 404 405 406 407
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
408
	struct page *freelist[HIGH_WATER_MARK];
409 410 411 412
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
413 414 415 416 417 418 419 420 421
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

422
static void domain_exit(struct dmar_domain *domain);
423
static void domain_remove_dev_info(struct dmar_domain *domain);
424
static void domain_remove_one_dev_info(struct dmar_domain *domain,
425
				       struct device *dev);
426
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
427
					   struct device *dev);
428 429
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
430

431
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
432 433 434
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
435
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
436

437 438 439
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

440
static int dmar_map_gfx = 1;
441
static int dmar_forcedac;
M
mark gross 已提交
442
static int intel_iommu_strict;
443
static int intel_iommu_superpage = 1;
444

445 446 447
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

448 449 450 451
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

452
static const struct iommu_ops intel_iommu_ops;
453

454 455 456 457 458
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
459 460 461 462
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
463
			dmar_disabled = 1;
464
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
465 466 467 468
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
469
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
470
			printk(KERN_INFO
471 472
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
473 474 475 476
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
477 478 479 480
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
481 482 483 484 485 486 487 488 489 490 491 492 493 494
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

495
static inline void *alloc_pgtable_page(int node)
496
{
497 498
	struct page *page;
	void *vaddr = NULL;
499

500 501 502
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
503
	return vaddr;
504 505 506 507 508 509 510 511 512
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
513
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
514 515
}

K
Kay, Allen M 已提交
516
static void free_domain_mem(void *vaddr)
517 518 519 520 521 522
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
523
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
524 525 526 527 528 529 530 531 532
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
533
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
534 535 536 537 538 539 540
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

541 542 543 544 545 546 547 548 549 550
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
551

F
Fenghua Yu 已提交
552
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
553 554 555 556 557
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
558
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
559 560 561 562 563 564 565 566
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

585
/* This functionin only returns single iommu in a domain */
586 587 588 589
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

590
	/* si_domain and vm domain should not get here. */
591
	BUG_ON(domain_type_is_vm_or_si(domain));
592
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
593 594 595 596 597 598
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
599 600
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
601 602 603
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
604

605
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
606

607
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
608
		found = 1;
W
Weidong Han 已提交
609 610 611 612 613
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
614 615 616 617 618 619 620 621 622 623 624 625
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
626 627
}

628 629 630 631 632 633
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

634
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
635 636 637 638 639 640 641
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

642 643
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
644 645 646
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	int mask = 0xf;
647 648 649 650 651 652

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

653
	/* set iommu_superpage to the smallest common denominator */
654
	rcu_read_lock();
655 656
	for_each_active_iommu(iommu, drhd) {
		mask &= cap_super_page_val(iommu->cap);
657 658 659 660
		if (!mask) {
			break;
		}
	}
661 662
	rcu_read_unlock();

663 664 665
	domain->iommu_superpage = fls(mask);
}

666 667 668 669 670
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
671
	domain_update_iommu_superpage(domain);
672 673
}

674
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
675 676
{
	struct dmar_drhd_unit *drhd = NULL;
677
	struct intel_iommu *iommu;
678 679
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
680
	u16 segment = 0;
681 682
	int i;

683 684 685 686 687 688
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
	} else if (ACPI_COMPANION(dev))
		dev = &ACPI_COMPANION(dev)->dev;

689
	rcu_read_lock();
690
	for_each_active_iommu(iommu, drhd) {
691
		if (pdev && segment != drhd->segment)
692
			continue;
693

694
		for_each_active_dev_scope(drhd->devices,
695 696 697 698
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
699
				goto out;
700 701 702 703 704 705 706 707 708 709
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
710
		}
711

712 713 714 715
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
716
			goto out;
717
		}
718
	}
719
	iommu = NULL;
720
 out:
721
	rcu_read_unlock();
722

723
	return iommu;
724 725
}

W
Weidong Han 已提交
726 727 728 729 730 731 732
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

733 734 735 736 737 738 739 740 741 742 743 744 745
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
746 747
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
748 749 750 751
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
752
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
776
	ret = context_present(&context[devfn]);
777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
792
		context_clear_entry(&context[devfn]);
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

822
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
823
				      unsigned long pfn, int *target_level)
824
{
825
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
826 827
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
828
	int offset;
829 830

	BUG_ON(!domain->pgd);
831 832 833 834 835

	if (addr_width < BITS_PER_LONG && pfn >> addr_width)
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

836 837
	parent = domain->pgd;

838
	while (1) {
839 840
		void *tmp_page;

841
		offset = pfn_level_offset(pfn, level);
842
		pte = &parent[offset];
843
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
844
			break;
845
		if (level == *target_level)
846 847
			break;

848
		if (!dma_pte_present(pte)) {
849 850
			uint64_t pteval;

851
			tmp_page = alloc_pgtable_page(domain->nid);
852

853
			if (!tmp_page)
854
				return NULL;
855

856
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
857
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
858
			if (cmpxchg64(&pte->val, 0ULL, pteval))
859 860
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
861
			else
862
				domain_flush_cache(domain, pte, sizeof(*pte));
863
		}
864 865 866
		if (level == 1)
			break;

867
		parent = phys_to_virt(dma_pte_addr(pte));
868 869 870
		level--;
	}

871 872 873
	if (!*target_level)
		*target_level = level;

874 875 876
	return pte;
}

877

878
/* return address's pte at specific level */
879 880
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
881
					 int level, int *large_page)
882 883 884 885 886 887 888
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
889
		offset = pfn_level_offset(pfn, total);
890 891 892 893
		pte = &parent[offset];
		if (level == total)
			return pte;

894 895
		if (!dma_pte_present(pte)) {
			*large_page = total;
896
			break;
897 898
		}

899
		if (dma_pte_superpage(pte)) {
900 901 902 903
			*large_page = total;
			return pte;
		}

904
		parent = phys_to_virt(dma_pte_addr(pte));
905 906 907 908 909 910
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
911
static void dma_pte_clear_range(struct dmar_domain *domain,
912 913
				unsigned long start_pfn,
				unsigned long last_pfn)
914
{
915
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
916
	unsigned int large_page = 1;
917
	struct dma_pte *first_pte, *pte;
918

919
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
920
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
921
	BUG_ON(start_pfn > last_pfn);
922

923
	/* we don't need lock here; nobody else touches the iova range */
924
	do {
925 926
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
927
		if (!pte) {
928
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
929 930
			continue;
		}
931
		do {
932
			dma_clear_pte(pte);
933
			start_pfn += lvl_to_nr_pages(large_page);
934
			pte++;
935 936
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

937 938
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
939 940

	} while (start_pfn && start_pfn <= last_pfn);
941 942
}

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
966
		      last_pfn < level_pfn + level_size(level) - 1)) {
967 968 969 970 971 972 973 974 975
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

976 977
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
978 979
				   unsigned long start_pfn,
				   unsigned long last_pfn)
980
{
981
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
982

983 984
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
985
	BUG_ON(start_pfn > last_pfn);
986

987 988
	dma_pte_clear_range(domain, start_pfn, last_pfn);

989
	/* We don't need lock here; nobody else touches the iova range */
990 991
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
992

993
	/* free pgd */
994
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
995 996 997 998 999
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1019 1020
	pte = page_address(pg);
	do {
1021 1022 1023
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1024 1025
		pte++;
	} while (!first_pte_in_page(pte));
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
	struct page *freelist = NULL;

	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1119 1120 1121 1122 1123 1124
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1125
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1126 1127 1128
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
1129
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1141
	u32 sts;
1142 1143 1144 1145
	unsigned long flag;

	addr = iommu->root_entry;

1146
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1147 1148
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1149
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1150 1151 1152

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1153
		      readl, (sts & DMA_GSTS_RTPS), sts);
1154

1155
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1156 1157 1158 1159 1160 1161 1162
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1163
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1164 1165
		return;

1166
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1167
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1168 1169 1170

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1171
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1172

1173
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1174 1175 1176
}

/* return value determine if we need a write buffer flush */
1177 1178 1179
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1200
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1201 1202 1203 1204 1205 1206
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1207
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1208 1209 1210
}

/* return value determine if we need a write buffer flush */
1211 1212
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1228
		/* IH bit is passed in as part of address */
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1246
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1247 1248 1249 1250 1251 1252 1253 1254 1255
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1256
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1257 1258 1259 1260 1261 1262

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1263 1264
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1265 1266
}

1267 1268 1269
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1270 1271 1272 1273
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1274
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1275 1276 1277 1278 1279 1280 1281 1282 1283

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
1284 1285
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
Y
Yu Zhao 已提交
1286 1287 1288 1289 1290
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1291
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1292 1293
		return NULL;

1294 1295 1296
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1297 1298
		return NULL;

1299
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1300 1301 1302 1303 1304 1305
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1306
{
1307
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1308 1309
		return;

1310
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1311 1312 1313 1314
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1315 1316
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1317 1318
		return;

1319
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1331 1332 1333 1334 1335 1336
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1337 1338 1339
			continue;

		sid = info->bus << 8 | info->devfn;
1340
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1341 1342 1343 1344 1345
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1346
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1347
				  unsigned long pfn, unsigned int pages, int ih, int map)
1348
{
1349
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1350
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1351 1352 1353

	BUG_ON(pages == 0);

1354 1355
	if (ih)
		ih = 1 << 6;
1356
	/*
1357 1358
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1359 1360 1361
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1362 1363
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1364
						DMA_TLB_DSI_FLUSH);
1365
	else
1366
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1367
						DMA_TLB_PSI_FLUSH);
1368 1369

	/*
1370 1371
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1372
	 */
1373
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1374
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1375 1376
}

M
mark gross 已提交
1377 1378 1379 1380 1381
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1382
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1383 1384 1385 1386 1387 1388 1389 1390
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1391
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1392 1393
}

1394
static void iommu_enable_translation(struct intel_iommu *iommu)
1395 1396 1397 1398
{
	u32 sts;
	unsigned long flags;

1399
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1400 1401
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1402 1403 1404

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1405
		      readl, (sts & DMA_GSTS_TES), sts);
1406

1407
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1408 1409
}

1410
static void iommu_disable_translation(struct intel_iommu *iommu)
1411 1412 1413 1414
{
	u32 sts;
	unsigned long flag;

1415
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1416 1417 1418 1419 1420
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1421
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1422

1423
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1424 1425
}

1426

1427 1428 1429 1430 1431 1432
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1433 1434
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1435 1436
	nlongs = BITS_TO_LONGS(ndomains);

1437 1438
	spin_lock_init(&iommu->lock);

1439 1440 1441 1442 1443
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1444 1445
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1446 1447 1448 1449 1450
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1451 1452 1453 1454
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1467
static void free_dmar_iommu(struct intel_iommu *iommu)
1468 1469
{
	struct dmar_domain *domain;
1470
	int i;
1471

1472
	if ((iommu->domains) && (iommu->domain_ids)) {
1473
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1474 1475 1476 1477 1478 1479 1480
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1481 1482
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);
1483 1484
			if (domain_detach_iommu(domain, iommu) == 0 &&
			    !domain_type_is_vm(domain))
1485
				domain_exit(domain);
1486
		}
1487 1488 1489 1490 1491 1492 1493
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1494 1495
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1496

W
Weidong Han 已提交
1497 1498
	g_iommus[iommu->seq_id] = NULL;

1499 1500 1501 1502
	/* free context mapping */
	free_context_table(iommu);
}

1503
static struct dmar_domain *alloc_domain(int flags)
1504
{
1505 1506
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1507 1508 1509 1510 1511 1512
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1513
	memset(domain, 0, sizeof(*domain));
1514
	domain->nid = -1;
1515
	domain->flags = flags;
1516 1517
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
1518
	if (flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1519
		domain->id = atomic_inc_return(&vm_domid);
1520 1521 1522 1523

	return domain;
}

1524 1525
static int __iommu_attach_domain(struct dmar_domain *domain,
				 struct intel_iommu *iommu)
1526 1527 1528 1529
{
	int num;
	unsigned long ndomains;

1530 1531
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
1532 1533 1534 1535 1536
	if (num < ndomains) {
		set_bit(num, iommu->domain_ids);
		iommu->domains[num] = domain;
	} else {
		num = -ENOSPC;
1537 1538
	}

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	return num;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	num = __iommu_attach_domain(domain, iommu);
1550
	spin_unlock_irqrestore(&iommu->lock, flags);
1551 1552
	if (num < 0)
		pr_err("IOMMU: no free domain ids\n");
1553

1554
	return num;
1555 1556
}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
static int iommu_attach_vm_domain(struct dmar_domain *domain,
				  struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;

	ndomains = cap_ndoms(iommu->cap);
	for_each_set_bit(num, iommu->domain_ids, ndomains)
		if (iommu->domains[num] == domain)
			return num;

	return __iommu_attach_domain(domain, iommu);
}

1571 1572
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1573 1574
{
	unsigned long flags;
1575
	int num, ndomains;
1576

1577
	spin_lock_irqsave(&iommu->lock, flags);
1578 1579 1580 1581 1582 1583 1584 1585
	if (domain_type_is_vm_or_si(domain)) {
		ndomains = cap_ndoms(iommu->cap);
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
			if (iommu->domains[num] == domain) {
				clear_bit(num, iommu->domain_ids);
				iommu->domains[num] = NULL;
				break;
			}
1586
		}
1587 1588 1589
	} else {
		clear_bit(domain->id, iommu->domain_ids);
		iommu->domains[domain->id] = NULL;
1590
	}
1591
	spin_unlock_irqrestore(&iommu->lock, flags);
1592 1593
}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
static void domain_attach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
		domain->iommu_count++;
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;
	int count = INT_MAX;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (test_and_clear_bit(iommu->seq_id, domain->iommu_bmp)) {
		count = --domain->iommu_count;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);

	return count;
}

1625
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1626
static struct lock_class_key reserved_rbtree_key;
1627

1628
static int dmar_init_reserved_ranges(void)
1629 1630 1631 1632 1633
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1634
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1635

M
Mark Gross 已提交
1636 1637 1638
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1639 1640 1641
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1642
	if (!iova) {
1643
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1644 1645
		return -ENODEV;
	}
1646 1647 1648 1649 1650 1651 1652 1653 1654

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1655 1656 1657
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1658
			if (!iova) {
1659
				printk(KERN_ERR "Reserve iova failed\n");
1660 1661
				return -ENODEV;
			}
1662 1663
		}
	}
1664
	return 0;
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1692
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1693 1694 1695
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1696
	iommu = domain_get_iommu(domain);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1712 1713 1714 1715 1716
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1717 1718 1719 1720 1721
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1722 1723 1724 1725 1726
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1727
	domain->nid = iommu->node;
1728

1729
	/* always allocate the top pgd */
1730
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1731 1732
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1733
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1734 1735 1736 1737 1738
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1739 1740
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1741
	struct page *freelist = NULL;
1742 1743 1744 1745 1746

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1747 1748 1749 1750
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1751
	/* remove associated devices */
1752
	domain_remove_dev_info(domain);
1753

1754 1755 1756
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1757
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1758

1759
	/* clear attached or cached domains */
1760
	rcu_read_lock();
1761
	for_each_active_iommu(iommu, drhd)
1762
		iommu_detach_domain(domain, iommu);
1763
	rcu_read_unlock();
1764

1765 1766
	dma_free_pagelist(freelist);

1767 1768 1769
	free_domain_mem(domain);
}

1770 1771 1772
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1773 1774 1775
{
	struct context_entry *context;
	unsigned long flags;
1776 1777 1778
	struct dma_pte *pgd;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1779
	struct device_domain_info *info = NULL;
1780 1781 1782

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1783

1784
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1785 1786
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1787

1788 1789 1790 1791
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1792
	if (context_present(context)) {
1793 1794 1795 1796
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1797 1798 1799
	id = domain->id;
	pgd = domain->pgd;

1800
	if (domain_type_is_vm_or_si(domain)) {
1801 1802
		if (domain_type_is_vm(domain)) {
			id = iommu_attach_vm_domain(domain, iommu);
1803
			if (id < 0) {
1804
				spin_unlock_irqrestore(&iommu->lock, flags);
1805
				pr_err("IOMMU: no free domain ids\n");
1806 1807 1808 1809 1810 1811
				return -EFAULT;
			}
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1812
		 * Unnecessary for PT mode.
1813
		 */
1814 1815 1816 1817 1818 1819 1820
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1821 1822 1823 1824 1825
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1826

Y
Yu Zhao 已提交
1827
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1828
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1829 1830 1831
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1832 1833 1834 1835
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1836
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1837
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1838 1839 1840 1841
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1842 1843

	context_set_translation_type(context, translation);
1844 1845
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1846
	domain_flush_cache(domain, context, sizeof(*context));
1847

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1859
		iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
1860
	} else {
1861
		iommu_flush_write_buffer(iommu);
1862
	}
Y
Yu Zhao 已提交
1863
	iommu_enable_dev_iotlb(info);
1864
	spin_unlock_irqrestore(&iommu->lock, flags);
1865

1866 1867
	domain_attach_iommu(domain, iommu);

1868 1869 1870
	return 0;
}

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
	int translation;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
					  PCI_BUS_NUM(alias), alias & 0xff,
					  data->translation);
}

1887
static int
1888 1889
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1890
{
1891
	struct intel_iommu *iommu;
1892
	u8 bus, devfn;
1893
	struct domain_context_mapping_data data;
1894

1895
	iommu = device_to_iommu(dev, &bus, &devfn);
1896 1897
	if (!iommu)
		return -ENODEV;
1898

1899 1900
	if (!dev_is_pci(dev))
		return domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1901
						  translation);
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916

	data.domain = domain;
	data.iommu = iommu;
	data.translation = translation;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
1917 1918
}

1919
static int domain_context_mapped(struct device *dev)
1920
{
W
Weidong Han 已提交
1921
	struct intel_iommu *iommu;
1922
	u8 bus, devfn;
W
Weidong Han 已提交
1923

1924
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1925 1926
	if (!iommu)
		return -ENODEV;
1927

1928 1929
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
1930

1931 1932
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
1933 1934
}

1935 1936 1937 1938 1939 1940 1941 1942
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1971 1972 1973
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1974 1975
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1976
	phys_addr_t uninitialized_var(pteval);
1977
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1978
	unsigned long sg_res;
1979 1980
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1981 1982 1983 1984 1985 1986 1987 1988

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1989 1990 1991 1992 1993 1994 1995
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1996
	while (nr_pages > 0) {
1997 1998
		uint64_t tmp;

1999
		if (!sg_res) {
2000
			sg_res = aligned_nrpages(sg->offset, sg->length);
2001 2002 2003
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2004
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2005
		}
2006

2007
		if (!pte) {
2008 2009
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2010
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2011 2012
			if (!pte)
				return -ENOMEM;
2013
			/* It is large page*/
2014
			if (largepage_lvl > 1) {
2015
				pteval |= DMA_PTE_LARGE_PAGE;
2016 2017 2018 2019 2020 2021
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2022
				dma_pte_free_pagetable(domain, iov_pfn,
2023
						       iov_pfn + lvl_pages - 1);
2024
			} else {
2025
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2026
			}
2027

2028 2029 2030 2031
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2032
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2033
		if (tmp) {
2034
			static int dumps = 5;
2035 2036
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2037 2038 2039 2040 2041 2042
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2066
		pte++;
2067 2068
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2069 2070 2071 2072
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2073 2074

		if (!sg_res && nr_pages)
2075 2076 2077 2078 2079
			sg = sg_next(sg);
	}
	return 0;
}

2080 2081 2082
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2083
{
2084 2085
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2086

2087 2088 2089 2090 2091
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2092 2093
}

2094
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2095
{
2096 2097
	if (!iommu)
		return;
2098 2099 2100

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2101
					   DMA_CCMD_GLOBAL_INVL);
2102
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2103 2104
}

2105 2106 2107 2108 2109 2110
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2111
		info->dev->archdata.iommu = NULL;
2112 2113
}

2114 2115
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2116
	struct device_domain_info *info, *tmp;
2117
	unsigned long flags;
2118 2119

	spin_lock_irqsave(&device_domain_lock, flags);
2120
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2121
		unlink_domain_info(info);
2122 2123
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2124
		iommu_disable_dev_iotlb(info);
2125
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2126

2127
		if (domain_type_is_vm(domain)) {
2128
			iommu_detach_dependent_devices(info->iommu, info->dev);
2129
			domain_detach_iommu(domain, info->iommu);
2130 2131 2132
		}

		free_devinfo_mem(info);
2133 2134 2135 2136 2137 2138 2139
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2140
 * Note: we use struct device->archdata.iommu stores the info
2141
 */
2142
static struct dmar_domain *find_domain(struct device *dev)
2143 2144 2145 2146
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2147
	info = dev->archdata.iommu;
2148 2149 2150 2151 2152
	if (info)
		return info->domain;
	return NULL;
}

2153
static inline struct device_domain_info *
2154 2155 2156 2157 2158
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2159
		if (info->iommu->segment == segment && info->bus == bus &&
2160
		    info->devfn == devfn)
2161
			return info;
2162 2163 2164 2165

	return NULL;
}

2166
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2167
						int bus, int devfn,
2168 2169
						struct device *dev,
						struct dmar_domain *domain)
2170
{
2171
	struct dmar_domain *found = NULL;
2172 2173 2174 2175 2176
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2177
		return NULL;
2178 2179 2180 2181 2182

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2183
	info->iommu = iommu;
2184 2185 2186

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2187
		found = find_domain(dev);
2188 2189
	else {
		struct device_domain_info *info2;
2190
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2191 2192 2193
		if (info2)
			found = info2->domain;
	}
2194 2195 2196
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2197 2198
		/* Caller must free the original domain */
		return found;
2199 2200
	}

2201 2202 2203 2204 2205 2206 2207
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2208 2209
}

2210 2211 2212 2213 2214 2215
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2216
/* domain is initialized */
2217
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2218
{
2219 2220
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2221
	struct device_domain_info *info;
2222
	u16 dma_alias;
2223
	unsigned long flags;
2224
	u8 bus, devfn;
2225

2226
	domain = find_domain(dev);
2227 2228 2229
	if (domain)
		return domain;

2230 2231 2232 2233
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2234 2235
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2236

2237 2238 2239 2240 2241 2242 2243 2244 2245
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2246
		}
2247
		spin_unlock_irqrestore(&device_domain_lock, flags);
2248

2249 2250 2251 2252
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2253

2254
	/* Allocate and initialize new domain for the device */
2255
	domain = alloc_domain(0);
2256
	if (!domain)
2257
		return NULL;
2258 2259
	domain->id = iommu_attach_domain(domain, iommu);
	if (domain->id < 0) {
2260
		free_domain_mem(domain);
2261
		return NULL;
2262
	}
2263
	domain_attach_iommu(domain, iommu);
2264 2265 2266
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		return NULL;
2267
	}
2268

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
	/* register PCI DMA alias device */
	if (dev_is_pci(dev)) {
		tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					   dma_alias & 0xff, NULL, domain);

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2279
		if (!domain)
2280
			return NULL;
2281 2282 2283
	}

found_domain:
2284 2285 2286 2287 2288 2289
	tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2290 2291

	return domain;
2292 2293
}

2294
static int iommu_identity_mapping;
2295 2296 2297
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2298

2299 2300 2301
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2302
{
2303 2304 2305 2306 2307
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2308
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2309
		return -ENOMEM;
2310 2311
	}

2312 2313
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2314 2315 2316 2317
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2318
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2319

2320 2321
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2322
				  DMA_PTE_READ|DMA_PTE_WRITE);
2323 2324
}

2325
static int iommu_prepare_identity_map(struct device *dev,
2326 2327 2328 2329 2330 2331
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2332
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2333 2334 2335
	if (!domain)
		return -ENOMEM;

2336 2337 2338 2339 2340 2341
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2342
		       dev_name(dev), start, end);
2343 2344 2345 2346 2347
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2348
	       dev_name(dev), start, end);
2349
	
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2370

2371
	ret = iommu_domain_identity_map(domain, start, end);
2372 2373 2374 2375
	if (ret)
		goto error;

	/* context entry init */
2376
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2377 2378 2379 2380 2381 2382
	if (ret)
		goto error;

	return 0;

 error:
2383 2384 2385 2386 2387
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2388
					 struct device *dev)
2389
{
2390
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2391
		return 0;
2392 2393
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2394 2395
}

2396
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2397 2398 2399 2400 2401 2402 2403 2404 2405
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2406
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2407
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2408 2409

	if (ret)
2410 2411
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2412

2413
	pci_dev_put(pdev);
2414 2415 2416 2417 2418 2419
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2420
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2421

2422
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2423

2424
static int __init si_domain_init(int hw)
2425 2426 2427
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2428
	int nid, ret = 0;
2429
	bool first = true;
2430

2431
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2432 2433 2434 2435 2436
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
2437
		if (ret < 0) {
2438 2439
			domain_exit(si_domain);
			return -EFAULT;
2440 2441 2442 2443 2444 2445
		} else if (first) {
			si_domain->id = ret;
			first = false;
		} else if (si_domain->id != ret) {
			domain_exit(si_domain);
			return -EFAULT;
2446
		}
2447
		domain_attach_iommu(si_domain, iommu);
2448 2449 2450 2451 2452 2453 2454
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2455 2456
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2457

2458 2459 2460
	if (hw)
		return 0;

2461
	for_each_online_node(nid) {
2462 2463 2464 2465 2466 2467 2468 2469 2470
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2471 2472
	}

2473 2474 2475
	return 0;
}

2476
static int identity_mapping(struct device *dev)
2477 2478 2479 2480 2481 2482
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2483
	info = dev->archdata.iommu;
2484 2485
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2486 2487 2488 2489 2490

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2491
			       struct device *dev, int translation)
2492
{
2493
	struct dmar_domain *ndomain;
2494
	struct intel_iommu *iommu;
2495
	u8 bus, devfn;
2496
	int ret;
2497

2498
	iommu = device_to_iommu(dev, &bus, &devfn);
2499 2500 2501
	if (!iommu)
		return -ENODEV;

2502
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2503 2504
	if (ndomain != domain)
		return -EBUSY;
2505

2506
	ret = domain_context_mapping(domain, dev, translation);
2507
	if (ret) {
2508
		domain_remove_one_dev_info(domain, dev);
2509 2510 2511
		return ret;
	}

2512 2513 2514
	return 0;
}

2515
static bool device_has_rmrr(struct device *dev)
2516 2517
{
	struct dmar_rmrr_unit *rmrr;
2518
	struct device *tmp;
2519 2520
	int i;

2521
	rcu_read_lock();
2522
	for_each_rmrr_units(rmrr) {
2523 2524 2525 2526 2527 2528
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2529
			if (tmp == dev) {
2530
				rcu_read_unlock();
2531
				return true;
2532
			}
2533
	}
2534
	rcu_read_unlock();
2535 2536 2537
	return false;
}

2538
static int iommu_should_identity_map(struct device *dev, int startup)
2539
{
2540

2541 2542
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2543

2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		/*
		 * We want to prevent any device associated with an RMRR from
		 * getting placed into the SI Domain. This is done because
		 * problems exist when devices are moved in and out of domains
		 * and their respective RMRR info is lost. We exempt USB devices
		 * from this process due to their usage of RMRRs that are known
		 * to not be needed after BIOS hand-off to OS.
		 */
		if (device_has_rmrr(dev) &&
		    (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
			return 0;
2555

2556 2557
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2558

2559 2560
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2561

2562
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2563
			return 0;
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2588
			return 0;
2589 2590 2591 2592
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2593

2594
	/*
2595
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2596
	 * Assume that they will — if they turn out not to be, then we can
2597 2598
	 * take them out of the 1:1 domain later.
	 */
2599 2600 2601 2602 2603
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2604
		u64 dma_mask = *dev->dma_mask;
2605

2606 2607 2608
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2609

2610
		return dma_mask >= dma_get_required_mask(dev);
2611
	}
2612 2613 2614 2615

	return 1;
}

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
		pr_info("IOMMU: %s identity mapping for device %s\n",
			hw ? "hardware" : "software", dev_name(dev));
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2637
static int __init iommu_prepare_static_identity_mapping(int hw)
2638 2639
{
	struct pci_dev *pdev = NULL;
2640 2641 2642 2643 2644
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2645

2646
	ret = si_domain_init(hw);
2647 2648 2649 2650
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2670
			}
2671 2672 2673
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2674
		}
2675 2676 2677 2678

	return 0;
}

2679
static int __init init_dmars(void)
2680 2681 2682
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2683
	struct device *dev;
2684
	struct intel_iommu *iommu;
2685
	int i, ret;
2686

2687 2688 2689 2690 2691 2692 2693
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2694 2695 2696 2697 2698
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2699 2700 2701 2702 2703 2704
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2705 2706
	}

W
Weidong Han 已提交
2707 2708 2709 2710 2711 2712 2713 2714
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2715 2716 2717
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2718
		ret = -ENOMEM;
2719
		goto free_g_iommus;
M
mark gross 已提交
2720 2721
	}

2722
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2723
		g_iommus[iommu->seq_id] = iommu;
2724

2725 2726
		ret = iommu_init_domains(iommu);
		if (ret)
2727
			goto free_iommu;
2728

2729 2730 2731
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2732
		 * among all IOMMU's. Need to Split it later.
2733 2734 2735 2736
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2737
			goto free_iommu;
2738
		}
F
Fenghua Yu 已提交
2739
		if (!ecap_pass_through(iommu->ecap))
2740
			hw_pass_through = 0;
2741 2742
	}

2743 2744 2745
	/*
	 * Start from the sane iommu hardware state.
	 */
2746
	for_each_active_iommu(iommu, drhd) {
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2766
	for_each_active_iommu(iommu, drhd) {
2767 2768 2769 2770 2771 2772 2773
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2774
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2775
			       "invalidation\n",
Y
Yinghai Lu 已提交
2776
				iommu->seq_id,
2777
			       (unsigned long long)drhd->reg_base_addr);
2778 2779 2780
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2781
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2782
			       "invalidation\n",
Y
Yinghai Lu 已提交
2783
				iommu->seq_id,
2784
			       (unsigned long long)drhd->reg_base_addr);
2785 2786 2787
		}
	}

2788
	if (iommu_pass_through)
2789 2790
		iommu_identity_mapping |= IDENTMAP_ALL;

2791
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2792
	iommu_identity_mapping |= IDENTMAP_GFX;
2793
#endif
2794 2795 2796

	check_tylersburg_isoch();

2797
	/*
2798 2799 2800
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2801
	 */
2802 2803
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2804
		if (ret) {
2805
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2806
			goto free_iommu;
2807 2808 2809
		}
	}
	/*
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2822
	 */
2823 2824
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2825 2826
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2827
					  i, dev) {
2828
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2829 2830 2831
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2832
		}
F
Fenghua Yu 已提交
2833
	}
2834

2835 2836
	iommu_prepare_isa();

2837 2838 2839 2840 2841 2842 2843
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2844
	for_each_iommu(iommu, drhd) {
2845 2846 2847 2848 2849 2850
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2851
				iommu_disable_protect_mem_regions(iommu);
2852
			continue;
2853
		}
2854 2855 2856

		iommu_flush_write_buffer(iommu);

2857 2858
		ret = dmar_set_interrupt(iommu);
		if (ret)
2859
			goto free_iommu;
2860

2861 2862
		iommu_set_root_entry(iommu);

2863
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2864
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2865
		iommu_enable_translation(iommu);
2866
		iommu_disable_protect_mem_regions(iommu);
2867 2868 2869
	}

	return 0;
2870 2871

free_iommu:
2872
	for_each_active_iommu(iommu, drhd)
2873
		free_dmar_iommu(iommu);
2874
	kfree(deferred_flush);
2875
free_g_iommus:
W
Weidong Han 已提交
2876
	kfree(g_iommus);
2877
error:
2878 2879 2880
	return ret;
}

2881
/* This takes a number of _MM_ pages, not VTD pages */
2882 2883 2884
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2885 2886 2887
{
	struct iova *iova = NULL;

2888 2889 2890 2891
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2892 2893
		/*
		 * First try to allocate an io virtual address in
2894
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2895
		 * from higher range
2896
		 */
2897 2898 2899 2900 2901 2902 2903 2904
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2905
		       nrpages, dev_name(dev));
2906 2907 2908 2909 2910 2911
		return NULL;
	}

	return iova;
}

2912
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2913 2914 2915 2916
{
	struct dmar_domain *domain;
	int ret;

2917
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2918
	if (!domain) {
2919 2920
		printk(KERN_ERR "Allocating domain for %s failed",
		       dev_name(dev));
A
Al Viro 已提交
2921
		return NULL;
2922 2923 2924
	}

	/* make sure context mapping is ok */
2925 2926
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2927
		if (ret) {
2928 2929
			printk(KERN_ERR "Domain context map for %s failed",
			       dev_name(dev));
A
Al Viro 已提交
2930
			return NULL;
2931
		}
2932 2933
	}

2934 2935 2936
	return domain;
}

2937
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2938 2939 2940 2941
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2942
	info = dev->archdata.iommu;
2943 2944 2945 2946 2947 2948
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2949
static int iommu_dummy(struct device *dev)
2950
{
2951
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2952 2953
}

2954
/* Check if the dev needs to go through non-identity map and unmap process.*/
2955
static int iommu_no_mapping(struct device *dev)
2956 2957 2958
{
	int found;

2959
	if (iommu_dummy(dev))
2960 2961
		return 1;

2962
	if (!iommu_identity_mapping)
2963
		return 0;
2964

2965
	found = identity_mapping(dev);
2966
	if (found) {
2967
		if (iommu_should_identity_map(dev, 0))
2968 2969 2970 2971 2972 2973
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
2974
			domain_remove_one_dev_info(si_domain, dev);
2975
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2976
			       dev_name(dev));
2977 2978 2979 2980 2981 2982 2983
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2984
		if (iommu_should_identity_map(dev, 0)) {
2985
			int ret;
2986
			ret = domain_add_dev_info(si_domain, dev,
2987 2988 2989
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2990 2991
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
2992
				       dev_name(dev));
2993 2994 2995 2996 2997
				return 1;
			}
		}
	}

2998
	return 0;
2999 3000
}

3001
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3002
				     size_t size, int dir, u64 dma_mask)
3003 3004
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3005
	phys_addr_t start_paddr;
3006 3007
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3008
	int ret;
3009
	struct intel_iommu *iommu;
3010
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3011 3012

	BUG_ON(dir == DMA_NONE);
3013

3014
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3015
		return paddr;
3016

3017
	domain = get_valid_domain_for_dev(dev);
3018 3019 3020
	if (!domain)
		return 0;

3021
	iommu = domain_get_iommu(domain);
3022
	size = aligned_nrpages(paddr, size);
3023

3024
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3025 3026 3027
	if (!iova)
		goto error;

3028 3029 3030 3031 3032
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3033
			!cap_zlr(iommu->cap))
3034 3035 3036 3037
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3038
	 * paddr - (paddr + size) might be partial page, we should map the whole
3039
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3040
	 * might have two guest_addr mapping to the same host paddr, but this
3041 3042
	 * is not a big problem
	 */
3043
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3044
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3045 3046 3047
	if (ret)
		goto error;

3048 3049
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3050
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3051
	else
3052
		iommu_flush_write_buffer(iommu);
3053

3054 3055 3056
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3057 3058

error:
3059 3060
	if (iova)
		__free_iova(&domain->iovad, iova);
3061
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
3062
		dev_name(dev), size, (unsigned long long)paddr, dir);
3063 3064 3065
	return 0;
}

3066 3067 3068 3069
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3070
{
3071
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3072
				  dir, *dev->dma_mask);
3073 3074
}

M
mark gross 已提交
3075 3076
static void flush_unmaps(void)
{
3077
	int i, j;
M
mark gross 已提交
3078 3079 3080 3081 3082

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3083 3084 3085
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3086

3087 3088 3089
		if (!deferred_flush[i].next)
			continue;

3090 3091 3092
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3093
					 DMA_TLB_GLOBAL_FLUSH);
3094
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3095 3096
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3097 3098 3099 3100 3101
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3102 3103
					iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
					!deferred_flush[i].freelist[j], 0);
3104 3105 3106 3107 3108
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3109
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3110 3111
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3112
		}
3113
		deferred_flush[i].next = 0;
M
mark gross 已提交
3114 3115 3116 3117 3118 3119 3120
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3121 3122 3123
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3124
	flush_unmaps();
3125
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3126 3127
}

3128
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3129 3130
{
	unsigned long flags;
3131
	int next, iommu_id;
3132
	struct intel_iommu *iommu;
M
mark gross 已提交
3133 3134

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3135 3136 3137
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3138 3139
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3140

3141 3142 3143
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3144
	deferred_flush[iommu_id].freelist[next] = freelist;
3145
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3146 3147 3148 3149 3150 3151 3152 3153 3154

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3155
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3156
{
3157
	struct dmar_domain *domain;
3158
	unsigned long start_pfn, last_pfn;
3159
	struct iova *iova;
3160
	struct intel_iommu *iommu;
3161
	struct page *freelist;
3162

3163
	if (iommu_no_mapping(dev))
3164
		return;
3165

3166
	domain = find_domain(dev);
3167 3168
	BUG_ON(!domain);

3169 3170
	iommu = domain_get_iommu(domain);

3171
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3172 3173
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3174 3175
		return;

3176 3177
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3178

3179
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3180
		 dev_name(dev), start_pfn, last_pfn);
3181

3182
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3183

M
mark gross 已提交
3184
	if (intel_iommu_strict) {
3185
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3186
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3187 3188
		/* free iova */
		__free_iova(&domain->iovad, iova);
3189
		dma_free_pagelist(freelist);
M
mark gross 已提交
3190
	} else {
3191
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3192 3193 3194 3195 3196
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3197 3198
}

3199 3200 3201 3202 3203 3204 3205
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3206
static void *intel_alloc_coherent(struct device *dev, size_t size,
3207 3208
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3209
{
A
Akinobu Mita 已提交
3210
	struct page *page = NULL;
3211 3212
	int order;

F
Fenghua Yu 已提交
3213
	size = PAGE_ALIGN(size);
3214
	order = get_order(size);
3215

3216
	if (!iommu_no_mapping(dev))
3217
		flags &= ~(GFP_DMA | GFP_DMA32);
3218 3219
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3220 3221 3222 3223
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3224

A
Akinobu Mita 已提交
3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3239
		return NULL;
A
Akinobu Mita 已提交
3240
	memset(page_address(page), 0, size);
3241

A
Akinobu Mita 已提交
3242
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3243
					 DMA_BIDIRECTIONAL,
3244
					 dev->coherent_dma_mask);
3245
	if (*dma_handle)
A
Akinobu Mita 已提交
3246 3247 3248 3249
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3250 3251 3252
	return NULL;
}

3253
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3254
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3255 3256
{
	int order;
A
Akinobu Mita 已提交
3257
	struct page *page = virt_to_page(vaddr);
3258

F
Fenghua Yu 已提交
3259
	size = PAGE_ALIGN(size);
3260 3261
	order = get_order(size);

3262
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3263 3264
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3265 3266
}

3267
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3268 3269
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3270
{
3271
	intel_unmap(dev, sglist[0].dma_address);
3272 3273 3274
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3275
	struct scatterlist *sglist, int nelems, int dir)
3276 3277
{
	int i;
F
FUJITA Tomonori 已提交
3278
	struct scatterlist *sg;
3279

F
FUJITA Tomonori 已提交
3280
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3281
		BUG_ON(!sg_page(sg));
3282
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3283
		sg->dma_length = sg->length;
3284 3285 3286 3287
	}
	return nelems;
}

3288
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3289
			enum dma_data_direction dir, struct dma_attrs *attrs)
3290 3291 3292
{
	int i;
	struct dmar_domain *domain;
3293 3294 3295 3296
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3297
	struct scatterlist *sg;
3298
	unsigned long start_vpfn;
3299
	struct intel_iommu *iommu;
3300 3301

	BUG_ON(dir == DMA_NONE);
3302 3303
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3304

3305
	domain = get_valid_domain_for_dev(dev);
3306 3307 3308
	if (!domain)
		return 0;

3309 3310
	iommu = domain_get_iommu(domain);

3311
	for_each_sg(sglist, sg, nelems, i)
3312
		size += aligned_nrpages(sg->offset, sg->length);
3313

3314 3315
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3316
	if (!iova) {
F
FUJITA Tomonori 已提交
3317
		sglist->dma_length = 0;
3318 3319 3320 3321 3322 3323 3324 3325
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3326
			!cap_zlr(iommu->cap))
3327 3328 3329 3330
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3331
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3332

3333
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3334 3335 3336 3337 3338
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3339 3340
	}

3341 3342
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3343
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3344
	else
3345
		iommu_flush_write_buffer(iommu);
3346

3347 3348 3349
	return nelems;
}

3350 3351 3352 3353 3354
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3355
struct dma_map_ops intel_dma_ops = {
3356 3357
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3358 3359
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3360 3361
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3362
	.mapping_error = intel_mapping_error,
3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3475 3476 3477
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3478
	struct device *dev;
3479
	int i;
3480 3481 3482

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3483 3484 3485
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3486
			/* ignore DMAR unit if no devices exist */
3487 3488 3489 3490 3491
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3492 3493
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3494 3495
			continue;

3496 3497
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3498
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3499 3500 3501 3502
				break;
		if (i < drhd->devices_cnt)
			continue;

3503 3504 3505 3506 3507 3508
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3509 3510
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3511
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3512 3513 3514 3515
		}
	}
}

3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3537 3538 3539 3540 3541
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3542
					   DMA_CCMD_GLOBAL_INVL);
3543 3544
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3545
		iommu_disable_protect_mem_regions(iommu);
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3558
					   DMA_CCMD_GLOBAL_INVL);
3559
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3560
					 DMA_TLB_GLOBAL_FLUSH);
3561 3562 3563
	}
}

3564
static int iommu_suspend(void)
3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3582
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3583 3584 3585 3586 3587 3588 3589 3590 3591 3592

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3593
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3604
static void iommu_resume(void)
3605 3606 3607 3608 3609 3610
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3611 3612 3613 3614
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3615
		return;
3616 3617 3618 3619
	}

	for_each_active_iommu(iommu, drhd) {

3620
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3621 3622 3623 3624 3625 3626 3627 3628 3629 3630

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3631
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3632 3633 3634 3635 3636 3637
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3638
static struct syscore_ops iommu_syscore_ops = {
3639 3640 3641 3642
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3643
static void __init init_iommu_pm_ops(void)
3644
{
3645
	register_syscore_ops(&iommu_syscore_ops);
3646 3647 3648
}

#else
3649
static inline void init_iommu_pm_ops(void) {}
3650 3651
#endif	/* CONFIG_PM */

3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665

int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3666 3667 3668 3669 3670 3671 3672
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3673

3674
	list_add(&rmrru->list, &dmar_rmrr_units);
3675

3676
	return 0;
3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
}

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;
3691 3692 3693 3694 3695 3696 3697 3698 3699
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3700

3701
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3702 3703 3704 3705

	return 0;
}

3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3721 3722
	}

3723 3724 3725 3726
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3727 3728 3729 3730
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3731
	int i, ret = 1;
3732
	struct pci_bus *bus;
3733 3734
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3735 3736 3737 3738 3739
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3740
		bridge = bus->self;
3741
		if (!bridge || !pci_is_pcie(bridge) ||
3742
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3743
			return 0;
3744
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3745 3746
			break;
	}
3747 3748
	if (!bridge)
		return 0;
3749

3750
	rcu_read_lock();
3751 3752 3753 3754 3755
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3756
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3757
			if (tmp == &bridge->dev)
3758
				goto out;
3759 3760

		if (atsru->include_all)
3761
			goto out;
3762
	}
3763 3764
	ret = 0;
out:
3765
	rcu_read_unlock();
3766

3767
	return ret;
3768 3769
}

3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3789
			if(ret < 0)
3790 3791
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3792 3793
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

3833
	if (iommu_dummy(dev))
3834 3835
		return 0;

3836 3837 3838 3839
	if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
	    action != BUS_NOTIFY_DEL_DEVICE)
		return 0;

3840
	domain = find_domain(dev);
F
Fenghua Yu 已提交
3841 3842 3843
	if (!domain)
		return 0;

3844
	down_read(&dmar_global_lock);
3845
	domain_remove_one_dev_info(domain, dev);
3846
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
3847
		domain_exit(domain);
3848
	up_read(&dmar_global_lock);
3849

F
Fenghua Yu 已提交
3850 3851 3852 3853 3854 3855 3856
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
3883
			struct page *freelist;
3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

3900 3901 3902
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

3903 3904 3905 3906
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
					iova->pfn_lo,
3907 3908
					iova->pfn_hi - iova->pfn_lo + 1,
					!freelist, 0);
3909
			rcu_read_unlock();
3910
			dma_free_pagelist(freelist);
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

3983 3984
int __init intel_iommu_init(void)
{
3985
	int ret = -ENODEV;
3986
	struct dmar_drhd_unit *drhd;
3987
	struct intel_iommu *iommu;
3988

3989 3990 3991
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

3992 3993 3994 3995 3996 3997 3998
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
3999 4000 4001
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4002
		goto out_free_dmar;
4003
	}
4004

4005 4006 4007
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
4008
	for_each_active_iommu(iommu, drhd)
4009 4010 4011
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

4012
	if (dmar_dev_scope_init() < 0) {
4013 4014
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4015
		goto out_free_dmar;
4016
	}
4017

4018
	if (no_iommu || dmar_disabled)
4019
		goto out_free_dmar;
4020

4021 4022 4023 4024 4025 4026
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

4027 4028 4029
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4030
		goto out_free_reserved_range;
4031
	}
4032 4033 4034

	init_no_remapping_devices();

4035
	ret = init_dmars();
4036
	if (ret) {
4037 4038
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
4039
		printk(KERN_ERR "IOMMU: dmar init failed\n");
4040
		goto out_free_reserved_range;
4041
	}
4042
	up_write(&dmar_global_lock);
4043 4044 4045
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
4046
	init_timer(&unmap_timer);
4047 4048 4049
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4050
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4051

4052
	init_iommu_pm_ops();
4053

4054 4055 4056 4057 4058
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
						       iommu->name);

4059
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4060
	bus_register_notifier(&pci_bus_type, &device_nb);
4061 4062
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4063

4064 4065
	intel_iommu_enabled = 1;

4066
	return 0;
4067 4068 4069 4070 4071

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4072 4073
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4074
	return ret;
4075
}
4076

4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090
static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4091
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4092
					   struct device *dev)
4093
{
4094
	if (!iommu || !dev || !dev_is_pci(dev))
4095 4096
		return;

4097
	pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
4098 4099
}

4100
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4101
				       struct device *dev)
4102
{
4103
	struct device_domain_info *info, *tmp;
4104 4105 4106
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
4107
	u8 bus, devfn;
4108

4109
	iommu = device_to_iommu(dev, &bus, &devfn);
4110 4111 4112 4113
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4114
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4115 4116
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4117
			unlink_domain_info(info);
4118 4119
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4120
			iommu_disable_dev_iotlb(info);
4121
			iommu_detach_dev(iommu, info->bus, info->devfn);
4122
			iommu_detach_dependent_devices(iommu, dev);
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4137
		if (info->iommu == iommu)
4138 4139 4140
			found = 1;
	}

4141 4142
	spin_unlock_irqrestore(&device_domain_lock, flags);

4143
	if (found == 0) {
4144 4145 4146
		domain_detach_iommu(domain, iommu);
		if (!domain_type_is_vm_or_si(domain))
			iommu_detach_domain(domain, iommu);
4147 4148 4149
	}
}

4150
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4163
	domain->iommu_snooping = 0;
4164
	domain->iommu_superpage = 0;
4165
	domain->max_addr = 0;
4166 4167

	/* always allocate the top pgd */
4168
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4169 4170 4171 4172 4173 4174
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4175
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4176
{
4177
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4178

4179
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4180
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4181
		printk(KERN_ERR
4182 4183
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4184
	}
4185
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4186
		printk(KERN_ERR
4187
			"intel_iommu_domain_init() failed\n");
4188
		domain_exit(dmar_domain);
4189
		return -ENOMEM;
K
Kay, Allen M 已提交
4190
	}
4191
	domain_update_iommu_cap(dmar_domain);
4192
	domain->priv = dmar_domain;
4193

4194 4195 4196 4197
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4198
	return 0;
K
Kay, Allen M 已提交
4199 4200
}

4201
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4202
{
4203 4204 4205
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4206
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4207 4208
}

4209 4210
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4211
{
4212
	struct dmar_domain *dmar_domain = domain->priv;
4213 4214
	struct intel_iommu *iommu;
	int addr_width;
4215
	u8 bus, devfn;
4216

4217 4218
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4219 4220
		struct dmar_domain *old_domain;

4221
		old_domain = find_domain(dev);
4222
		if (old_domain) {
4223
			if (domain_type_is_vm_or_si(dmar_domain))
4224
				domain_remove_one_dev_info(old_domain, dev);
4225 4226 4227 4228 4229
			else
				domain_remove_dev_info(old_domain);
		}
	}

4230
	iommu = device_to_iommu(dev, &bus, &devfn);
4231 4232 4233 4234 4235
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4236 4237 4238 4239 4240
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4241
		       "sufficient for the mapped address (%llx)\n",
4242
		       __func__, addr_width, dmar_domain->max_addr);
4243 4244
		return -EFAULT;
	}
4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4255 4256
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4257
			free_pgtable_page(pte);
4258 4259 4260
		}
		dmar_domain->agaw--;
	}
4261

4262
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4263 4264
}

4265 4266
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4267
{
4268 4269
	struct dmar_domain *dmar_domain = domain->priv;

4270
	domain_remove_one_dev_info(dmar_domain, dev);
4271
}
4272

4273 4274
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4275
			   size_t size, int iommu_prot)
4276
{
4277
	struct dmar_domain *dmar_domain = domain->priv;
4278
	u64 max_addr;
4279
	int prot = 0;
4280
	int ret;
4281

4282 4283 4284 4285
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4286 4287
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4288

4289
	max_addr = iova + size;
4290
	if (dmar_domain->max_addr < max_addr) {
4291 4292 4293
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4294
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4295
		if (end < max_addr) {
4296
			printk(KERN_ERR "%s: iommu width (%d) is not "
4297
			       "sufficient for the mapped address (%llx)\n",
4298
			       __func__, dmar_domain->gaw, max_addr);
4299 4300
			return -EFAULT;
		}
4301
		dmar_domain->max_addr = max_addr;
4302
	}
4303 4304
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4305
	size = aligned_nrpages(hpa, size);
4306 4307
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4308
	return ret;
K
Kay, Allen M 已提交
4309 4310
}

4311
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4312
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4313
{
4314
	struct dmar_domain *dmar_domain = domain->priv;
4315 4316 4317 4318 4319
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4320 4321 4322 4323 4324 4325 4326 4327

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4328

4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4352

4353 4354
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4355

4356
	return size;
K
Kay, Allen M 已提交
4357 4358
}

4359
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4360
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4361
{
4362
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4363
	struct dma_pte *pte;
4364
	int level = 0;
4365
	u64 phys = 0;
K
Kay, Allen M 已提交
4366

4367
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4368
	if (pte)
4369
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4370

4371
	return phys;
K
Kay, Allen M 已提交
4372
}
4373

S
Sheng Yang 已提交
4374 4375 4376 4377 4378 4379 4380
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4381
	if (cap == IOMMU_CAP_INTR_REMAP)
4382
		return irq_remapping_enabled;
S
Sheng Yang 已提交
4383 4384 4385 4386

	return 0;
}

4387 4388
static int intel_iommu_add_device(struct device *dev)
{
4389
	struct intel_iommu *iommu;
4390
	struct iommu_group *group;
4391
	u8 bus, devfn;
4392

4393 4394
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4395 4396
		return -ENODEV;

4397
	iommu_device_link(iommu->iommu_dev, dev);
4398

4399
	group = iommu_group_get_for_dev(dev);
4400

4401 4402
	if (IS_ERR(group))
		return PTR_ERR(group);
4403

4404
	iommu_group_put(group);
4405
	return 0;
4406
}
4407

4408 4409
static void intel_iommu_remove_device(struct device *dev)
{
4410 4411 4412 4413 4414 4415 4416
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4417
	iommu_group_remove_device(dev);
4418 4419

	iommu_device_unlink(iommu->iommu_dev, dev);
4420 4421
}

4422
static const struct iommu_ops intel_iommu_ops = {
4423 4424 4425 4426
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4427 4428
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4429
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4430
	.domain_has_cap = intel_iommu_domain_has_cap,
4431 4432
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4433
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4434
};
4435

4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4451
static void quirk_iommu_rwbf(struct pci_dev *dev)
4452 4453 4454
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4455
	 * but needs it. Same seems to hold for the desktop versions.
4456 4457 4458 4459 4460 4461
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4462 4463 4464 4465 4466 4467
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4468

4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4479
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4480 4481 4482
{
	unsigned short ggc;

4483
	if (pci_read_config_word(dev, GGC, &ggc))
4484 4485
		return;

4486
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4487 4488
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4489 4490 4491 4492 4493
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4494 4495 4496 4497 4498 4499
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}