intel-iommu.c 118.7 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21 22
#define pr_fmt(fmt)     "DMAR: " fmt

23 24
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
25
#include <linux/debugfs.h>
26
#include <linux/export.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
35
#include <linux/memory.h>
M
mark gross 已提交
36
#include <linux/timer.h>
K
Kay, Allen M 已提交
37
#include <linux/iova.h>
38
#include <linux/iommu.h>
K
Kay, Allen M 已提交
39
#include <linux/intel-iommu.h>
40
#include <linux/syscore_ops.h>
41
#include <linux/tboot.h>
42
#include <linux/dmi.h>
43
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
44
#include <linux/memblock.h>
A
Akinobu Mita 已提交
45
#include <linux/dma-contiguous.h>
46
#include <asm/irq_remapping.h>
47
#include <asm/cacheflush.h>
48
#include <asm/iommu.h>
49

50 51
#include "irq_remapping.h"

F
Fenghua Yu 已提交
52 53 54
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

55
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
56
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
57
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
58
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
59 60 61 62 63 64 65

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
66
#define MAX_AGAW_WIDTH 64
67
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
68

69 70 71 72 73 74 75 76
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
77

78 79 80
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

81
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
82
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
83
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
84

85 86 87 88
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

107 108 109 110 111 112 113
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
114
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
115 116 117 118
}

static inline int width_to_agaw(int width)
{
119
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
146

147 148
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
149
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
150 151
}

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
172 173 174
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

175
static void __init check_tylersburg_isoch(void);
176 177
static int rwbf_quirk;

178 179 180 181 182 183
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

184 185 186 187 188 189 190
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
191 192
	u64	lo;
	u64	hi;
193 194 195 196
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))


197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
237
	context->lo &= ~VTD_PAGE_MASK;
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
258

259 260 261 262 263
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
264 265
 * 8-10: available
 * 11: snoop behavior
266 267 268 269 270 271
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

272 273 274 275 276 277 278
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
279 280 281 282
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
283
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
284
#endif
285 286 287 288 289 290
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
291

292 293
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
294
	return (pte->val & DMA_PTE_LARGE_PAGE);
295 296
}

297 298 299 300 301
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

302 303 304 305 306 307
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
308 309
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
310

311 312 313
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
314
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
315

316
/* si_domain contains mulitple devices */
317
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
318

319 320
struct dmar_domain {
	int	id;			/* domain id */
321
	int	nid;			/* node id */
322
	DECLARE_BITMAP(iommu_bmp, DMAR_UNITS_SUPPORTED);
323
					/* bitmap of iommus this domain uses*/
324

325
	struct list_head devices;	/* all devices' list */
326 327 328 329 330 331 332 333
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
334
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
335 336

	int		iommu_coherency;/* indicate coherency of iommu access */
337
	int		iommu_snooping; /* indicate snooping control feature*/
338
	int		iommu_count;	/* reference count of iommu */
339 340 341
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
342
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
343
	u64		max_addr;	/* maximum mapped address */
344 345 346

	struct iommu_domain domain;	/* generic domain data structure for
					   iommu core */
347 348
};

349 350 351 352
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
353
	u8 bus;			/* PCI bus number */
354
	u8 devfn;		/* PCI devfn number */
355
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
356
	struct intel_iommu *iommu; /* IOMMU used by this device */
357 358 359
	struct dmar_domain *domain; /* pointer to domain */
};

360 361 362 363 364
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
365
	struct dmar_dev_scope *devices;	/* target devices */
366 367 368 369 370 371
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
372
	struct dmar_dev_scope *devices;	/* target devices */
373 374 375 376 377 378 379 380 381 382
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
383 384
static void flush_unmaps_timeout(unsigned long data);

385
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
386

387 388 389 390 391
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
392
	struct page *freelist[HIGH_WATER_MARK];
393 394 395 396
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
397 398 399 400 401 402 403 404 405
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

406
static void domain_exit(struct dmar_domain *domain);
407
static void domain_remove_dev_info(struct dmar_domain *domain);
408
static void domain_remove_one_dev_info(struct dmar_domain *domain,
409
				       struct device *dev);
410
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
411
					   struct device *dev);
412 413
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
414

415
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
416 417 418
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
419
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
420

421 422 423
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

424
static int dmar_map_gfx = 1;
425
static int dmar_forcedac;
M
mark gross 已提交
426
static int intel_iommu_strict;
427
static int intel_iommu_superpage = 1;
428 429 430 431 432 433 434 435
static int intel_iommu_ecs = 1;

/* We only actually use ECS when PASID support (on the new bit 40)
 * is also advertised. Some early implementations — the ones with
 * PASID support on bit 28 — have issues even when we *only* use
 * extended root/context tables. */
#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
			    ecap_pasid(iommu->ecap))
436

437 438 439
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

440 441 442 443
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

444
static const struct iommu_ops intel_iommu_ops;
445

446 447 448 449 450 451
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

452 453 454 455 456
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
457 458
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
459
			pr_info("IOMMU enabled\n");
460
		} else if (!strncmp(str, "off", 3)) {
461
			dmar_disabled = 1;
J
Joerg Roedel 已提交
462
			pr_info("IOMMU disabled\n");
463 464
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
465
			pr_info("Disable GFX device mapping\n");
466
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
467
			pr_info("Forcing DAC for PCI devices\n");
468
			dmar_forcedac = 1;
M
mark gross 已提交
469
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
470
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
471
			intel_iommu_strict = 1;
472
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
473
			pr_info("Disable supported super page\n");
474
			intel_iommu_superpage = 0;
475 476 477 478
		} else if (!strncmp(str, "ecs_off", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable extended context table support\n");
			intel_iommu_ecs = 0;
479 480 481 482 483 484 485 486 487 488 489 490 491
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

492
static inline void *alloc_pgtable_page(int node)
493
{
494 495
	struct page *page;
	void *vaddr = NULL;
496

497 498 499
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
500
	return vaddr;
501 502 503 504 505 506 507 508 509
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
510
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
511 512
}

K
Kay, Allen M 已提交
513
static void free_domain_mem(void *vaddr)
514 515 516 517 518 519
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
520
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
521 522 523 524 525 526 527
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

528 529 530 531 532 533 534 535 536 537
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
538

539 540 541 542 543 544 545 546
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
547
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
548 549 550 551 552
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
553
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
554 555 556 557 558 559 560 561
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

580
/* This functionin only returns single iommu in a domain */
581 582 583 584
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

585
	/* si_domain and vm domain should not get here. */
586
	BUG_ON(domain_type_is_vm_or_si(domain));
587
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
588 589 590 591 592 593
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
594 595
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
596 597
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
598 599
	bool found = false;
	int i;
600

601
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
602

603
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
604
		found = true;
W
Weidong Han 已提交
605 606 607 608 609
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
610 611 612 613 614 615 616 617 618 619 620 621
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
622 623
}

624
static int domain_update_iommu_snooping(struct intel_iommu *skip)
625
{
626 627 628
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
629

630 631 632 633 634 635 636
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
637 638
		}
	}
639 640 641
	rcu_read_unlock();

	return ret;
642 643
}

644
static int domain_update_iommu_superpage(struct intel_iommu *skip)
645
{
646
	struct dmar_drhd_unit *drhd;
647
	struct intel_iommu *iommu;
648
	int mask = 0xf;
649 650

	if (!intel_iommu_superpage) {
651
		return 0;
652 653
	}

654
	/* set iommu_superpage to the smallest common denominator */
655
	rcu_read_lock();
656
	for_each_active_iommu(iommu, drhd) {
657 658 659 660
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
661 662
		}
	}
663 664
	rcu_read_unlock();

665
	return fls(mask);
666 667
}

668 669 670 671
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
672 673
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
674 675
}

676 677 678 679 680 681 682
static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
						       u8 bus, u8 devfn, int alloc)
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

683
	if (ecs_enabled(iommu)) {
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	entry = &root->lo;
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

710 711 712 713 714
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

715
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
716 717
{
	struct dmar_drhd_unit *drhd = NULL;
718
	struct intel_iommu *iommu;
719 720
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
721
	u16 segment = 0;
722 723
	int i;

724 725 726
	if (iommu_dummy(dev))
		return NULL;

727 728 729
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
730
	} else if (has_acpi_companion(dev))
731 732
		dev = &ACPI_COMPANION(dev)->dev;

733
	rcu_read_lock();
734
	for_each_active_iommu(iommu, drhd) {
735
		if (pdev && segment != drhd->segment)
736
			continue;
737

738
		for_each_active_dev_scope(drhd->devices,
739 740 741 742
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
743
				goto out;
744 745 746 747 748 749 750 751 752 753
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
754
		}
755

756 757 758 759
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
760
			goto out;
761
		}
762
	}
763
	iommu = NULL;
764
 out:
765
	rcu_read_unlock();
766

767
	return iommu;
768 769
}

W
Weidong Han 已提交
770 771 772 773 774 775 776
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

777 778 779
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
780
	int ret = 0;
781 782 783
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
784 785 786
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
787 788 789 790 791 792 793 794 795 796
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
797
	context = iommu_context_addr(iommu, bus, devfn, 0);
798
	if (context) {
799 800
		context_clear_entry(context);
		__iommu_flush_cache(iommu, context, sizeof(*context));
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
816
		context = iommu_context_addr(iommu, i, 0, 0);
817 818
		if (context)
			free_pgtable_page(context);
819

820
		if (!ecs_enabled(iommu))
821 822 823 824 825 826
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

827 828 829 830 831 832 833
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

834
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
835
				      unsigned long pfn, int *target_level)
836 837 838
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
839
	int offset;
840 841

	BUG_ON(!domain->pgd);
842

843
	if (!domain_pfn_supported(domain, pfn))
844 845 846
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

847 848
	parent = domain->pgd;

849
	while (1) {
850 851
		void *tmp_page;

852
		offset = pfn_level_offset(pfn, level);
853
		pte = &parent[offset];
854
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
855
			break;
856
		if (level == *target_level)
857 858
			break;

859
		if (!dma_pte_present(pte)) {
860 861
			uint64_t pteval;

862
			tmp_page = alloc_pgtable_page(domain->nid);
863

864
			if (!tmp_page)
865
				return NULL;
866

867
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
868
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
869
			if (cmpxchg64(&pte->val, 0ULL, pteval))
870 871
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
872
			else
873
				domain_flush_cache(domain, pte, sizeof(*pte));
874
		}
875 876 877
		if (level == 1)
			break;

878
		parent = phys_to_virt(dma_pte_addr(pte));
879 880 881
		level--;
	}

882 883 884
	if (!*target_level)
		*target_level = level;

885 886 887
	return pte;
}

888

889
/* return address's pte at specific level */
890 891
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
892
					 int level, int *large_page)
893 894 895 896 897 898 899
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
900
		offset = pfn_level_offset(pfn, total);
901 902 903 904
		pte = &parent[offset];
		if (level == total)
			return pte;

905 906
		if (!dma_pte_present(pte)) {
			*large_page = total;
907
			break;
908 909
		}

910
		if (dma_pte_superpage(pte)) {
911 912 913 914
			*large_page = total;
			return pte;
		}

915
		parent = phys_to_virt(dma_pte_addr(pte));
916 917 918 919 920 921
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
922
static void dma_pte_clear_range(struct dmar_domain *domain,
923 924
				unsigned long start_pfn,
				unsigned long last_pfn)
925
{
926
	unsigned int large_page = 1;
927
	struct dma_pte *first_pte, *pte;
928

929 930
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
931
	BUG_ON(start_pfn > last_pfn);
932

933
	/* we don't need lock here; nobody else touches the iova range */
934
	do {
935 936
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
937
		if (!pte) {
938
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
939 940
			continue;
		}
941
		do {
942
			dma_clear_pte(pte);
943
			start_pfn += lvl_to_nr_pages(large_page);
944
			pte++;
945 946
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

947 948
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
949 950

	} while (start_pfn && start_pfn <= last_pfn);
951 952
}

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
976
		      last_pfn < level_pfn + level_size(level) - 1)) {
977 978 979 980 981 982 983 984 985
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

986 987
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
988 989
				   unsigned long start_pfn,
				   unsigned long last_pfn)
990
{
991 992
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
993
	BUG_ON(start_pfn > last_pfn);
994

995 996
	dma_pte_clear_range(domain, start_pfn, last_pfn);

997
	/* We don't need lock here; nobody else touches the iova range */
998 999
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
1000

1001
	/* free pgd */
1002
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1003 1004 1005 1006 1007
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1027 1028
	pte = page_address(pg);
	do {
1029 1030 1031
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1032 1033
		pte++;
	} while (!first_pte_in_page(pte));
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	struct page *freelist = NULL;

1096 1097
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1126 1127 1128 1129 1130 1131
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1132
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1133
	if (!root) {
J
Joerg Roedel 已提交
1134
		pr_err("Allocating root entry for %s failed\n",
1135
			iommu->name);
1136
		return -ENOMEM;
1137
	}
1138

F
Fenghua Yu 已提交
1139
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1150
	u64 addr;
1151
	u32 sts;
1152 1153
	unsigned long flag;

1154
	addr = virt_to_phys(iommu->root_entry);
1155
	if (ecs_enabled(iommu))
1156
		addr |= DMA_RTADDR_RTT;
1157

1158
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1159
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1160

1161
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1162 1163 1164

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1165
		      readl, (sts & DMA_GSTS_RTPS), sts);
1166

1167
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1168 1169 1170 1171 1172 1173 1174
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1175
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1176 1177
		return;

1178
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1179
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1180 1181 1182

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1183
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1184

1185
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1186 1187 1188
}

/* return value determine if we need a write buffer flush */
1189 1190 1191
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1212
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1213 1214 1215 1216 1217 1218
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1219
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1220 1221 1222
}

/* return value determine if we need a write buffer flush */
1223 1224
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1240
		/* IH bit is passed in as part of address */
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1258
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1259 1260 1261 1262 1263 1264 1265 1266 1267
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1268
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1269 1270 1271

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1272
		pr_err("Flush IOTLB failed\n");
1273
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1274
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1275 1276
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1277 1278
}

1279 1280 1281
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1282
{
1283
	bool found = false;
Y
Yu Zhao 已提交
1284 1285
	unsigned long flags;
	struct device_domain_info *info;
1286
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1287 1288 1289 1290 1291 1292 1293 1294 1295

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
1296 1297
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1298
			found = true;
Y
Yu Zhao 已提交
1299 1300 1301 1302
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1303
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1304 1305
		return NULL;

1306 1307 1308
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1309 1310
		return NULL;

1311
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1312 1313 1314 1315 1316 1317
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1318
{
1319
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1320 1321
		return;

1322
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1323 1324 1325 1326
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1327 1328
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1329 1330
		return;

1331
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1343 1344 1345 1346 1347 1348
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1349 1350 1351
			continue;

		sid = info->bus << 8 | info->devfn;
1352
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1353 1354 1355 1356 1357
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1358
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1359
				  unsigned long pfn, unsigned int pages, int ih, int map)
1360
{
1361
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1362
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1363 1364 1365

	BUG_ON(pages == 0);

1366 1367
	if (ih)
		ih = 1 << 6;
1368
	/*
1369 1370
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1371 1372 1373
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1374 1375
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1376
						DMA_TLB_DSI_FLUSH);
1377
	else
1378
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1379
						DMA_TLB_PSI_FLUSH);
1380 1381

	/*
1382 1383
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1384
	 */
1385
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1386
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1387 1388
}

M
mark gross 已提交
1389 1390 1391 1392 1393
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1394
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1395 1396 1397 1398 1399 1400 1401 1402
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1403
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1404 1405
}

1406
static void iommu_enable_translation(struct intel_iommu *iommu)
1407 1408 1409 1410
{
	u32 sts;
	unsigned long flags;

1411
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1412 1413
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1414 1415 1416

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1417
		      readl, (sts & DMA_GSTS_TES), sts);
1418

1419
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1420 1421
}

1422
static void iommu_disable_translation(struct intel_iommu *iommu)
1423 1424 1425 1426
{
	u32 sts;
	unsigned long flag;

1427
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1428 1429 1430 1431 1432
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1433
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1434

1435
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1436 1437
}

1438

1439 1440 1441 1442 1443 1444
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
J
Joerg Roedel 已提交
1445 1446
	pr_debug("%s: Number of Domains supported <%ld>\n",
		 iommu->name, ndomains);
1447 1448
	nlongs = BITS_TO_LONGS(ndomains);

1449 1450
	spin_lock_init(&iommu->lock);

1451 1452 1453 1454 1455
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1456 1457
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1458 1459 1460 1461 1462
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
J
Joerg Roedel 已提交
1463 1464
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1465 1466
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1479
static void disable_dmar_iommu(struct intel_iommu *iommu)
1480 1481
{
	struct dmar_domain *domain;
1482
	int i;
1483

1484
	if ((iommu->domains) && (iommu->domain_ids)) {
1485
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1486 1487 1488 1489 1490 1491 1492
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1493 1494
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);
1495 1496
			if (domain_detach_iommu(domain, iommu) == 0 &&
			    !domain_type_is_vm(domain))
1497
				domain_exit(domain);
1498
		}
1499 1500 1501 1502
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1503
}
1504

1505 1506 1507 1508 1509 1510 1511 1512
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1513

W
Weidong Han 已提交
1514 1515
	g_iommus[iommu->seq_id] = NULL;

1516 1517 1518 1519
	/* free context mapping */
	free_context_table(iommu);
}

1520
static struct dmar_domain *alloc_domain(int flags)
1521
{
1522 1523
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1524 1525 1526 1527 1528 1529
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1530
	memset(domain, 0, sizeof(*domain));
1531
	domain->nid = -1;
1532
	domain->flags = flags;
1533 1534
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
1535
	if (flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1536
		domain->id = atomic_inc_return(&vm_domid);
1537 1538 1539 1540

	return domain;
}

1541 1542
static int __iommu_attach_domain(struct dmar_domain *domain,
				 struct intel_iommu *iommu)
1543 1544 1545 1546
{
	int num;
	unsigned long ndomains;

1547 1548
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
1549 1550 1551 1552 1553
	if (num < ndomains) {
		set_bit(num, iommu->domain_ids);
		iommu->domains[num] = domain;
	} else {
		num = -ENOSPC;
1554 1555
	}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	return num;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	num = __iommu_attach_domain(domain, iommu);
1567
	spin_unlock_irqrestore(&iommu->lock, flags);
1568
	if (num < 0)
J
Joerg Roedel 已提交
1569
		pr_err("%s: No free domain ids\n", iommu->name);
1570

1571
	return num;
1572 1573
}

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
static int iommu_attach_vm_domain(struct dmar_domain *domain,
				  struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;

	ndomains = cap_ndoms(iommu->cap);
	for_each_set_bit(num, iommu->domain_ids, ndomains)
		if (iommu->domains[num] == domain)
			return num;

	return __iommu_attach_domain(domain, iommu);
}

1588 1589
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1590 1591
{
	unsigned long flags;
1592
	int num, ndomains;
1593

1594
	spin_lock_irqsave(&iommu->lock, flags);
1595 1596 1597 1598 1599 1600 1601 1602
	if (domain_type_is_vm_or_si(domain)) {
		ndomains = cap_ndoms(iommu->cap);
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
			if (iommu->domains[num] == domain) {
				clear_bit(num, iommu->domain_ids);
				iommu->domains[num] = NULL;
				break;
			}
1603
		}
1604 1605 1606
	} else {
		clear_bit(domain->id, iommu->domain_ids);
		iommu->domains[domain->id] = NULL;
1607
	}
1608
	spin_unlock_irqrestore(&iommu->lock, flags);
1609 1610
}

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
static void domain_attach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
		domain->iommu_count++;
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;
	int count = INT_MAX;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (test_and_clear_bit(iommu->seq_id, domain->iommu_bmp)) {
		count = --domain->iommu_count;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);

	return count;
}

1642
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1643
static struct lock_class_key reserved_rbtree_key;
1644

1645
static int dmar_init_reserved_ranges(void)
1646 1647 1648 1649 1650
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1651 1652
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1653

M
Mark Gross 已提交
1654 1655 1656
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1657 1658 1659
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1660
	if (!iova) {
J
Joerg Roedel 已提交
1661
		pr_err("Reserve IOAPIC range failed\n");
1662 1663
		return -ENODEV;
	}
1664 1665 1666 1667 1668 1669 1670 1671 1672

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1673 1674 1675
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1676
			if (!iova) {
J
Joerg Roedel 已提交
1677
				pr_err("Reserve iova failed\n");
1678 1679
				return -ENODEV;
			}
1680 1681
		}
	}
1682
	return 0;
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

1710 1711
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1712 1713 1714
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1715
	iommu = domain_get_iommu(domain);
1716 1717 1718 1719 1720 1721 1722 1723
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1724
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1725 1726 1727 1728 1729 1730
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1731 1732 1733 1734 1735
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1736 1737 1738 1739 1740
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1741 1742 1743 1744 1745
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1746
	domain->nid = iommu->node;
1747

1748
	/* always allocate the top pgd */
1749
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1750 1751
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1752
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1753 1754 1755 1756 1757
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1758
	struct page *freelist = NULL;
1759
	int i;
1760 1761 1762 1763 1764

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1765 1766 1767 1768
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1769
	/* remove associated devices */
1770
	domain_remove_dev_info(domain);
1771

1772 1773 1774
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1775
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1776

1777
	/* clear attached or cached domains */
1778
	rcu_read_lock();
1779 1780
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus)
		iommu_detach_domain(domain, g_iommus[i]);
1781
	rcu_read_unlock();
1782

1783 1784
	dma_free_pagelist(freelist);

1785 1786 1787
	free_domain_mem(domain);
}

1788 1789 1790
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1791 1792 1793
{
	struct context_entry *context;
	unsigned long flags;
1794 1795 1796
	struct dma_pte *pgd;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1797
	struct device_domain_info *info = NULL;
1798 1799 1800

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1801

1802
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1803 1804
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1805

1806 1807 1808
	spin_lock_irqsave(&iommu->lock, flags);
	context = iommu_context_addr(iommu, bus, devfn, 1);
	spin_unlock_irqrestore(&iommu->lock, flags);
1809 1810 1811
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1812
	if (context_present(context)) {
1813 1814 1815 1816
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1817 1818 1819
	id = domain->id;
	pgd = domain->pgd;

1820
	if (domain_type_is_vm_or_si(domain)) {
1821 1822
		if (domain_type_is_vm(domain)) {
			id = iommu_attach_vm_domain(domain, iommu);
1823
			if (id < 0) {
1824
				spin_unlock_irqrestore(&iommu->lock, flags);
J
Joerg Roedel 已提交
1825
				pr_err("%s: No free domain ids\n", iommu->name);
1826 1827 1828 1829 1830 1831
				return -EFAULT;
			}
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1832
		 * Unnecessary for PT mode.
1833
		 */
1834 1835 1836 1837 1838 1839 1840
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1841 1842 1843 1844 1845
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1846

Y
Yu Zhao 已提交
1847
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1848
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1849 1850 1851
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1852 1853 1854 1855
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1856
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1857
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1858 1859 1860 1861
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1862 1863

	context_set_translation_type(context, translation);
1864 1865
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1866
	domain_flush_cache(domain, context, sizeof(*context));
1867

1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1879
		iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
1880
	} else {
1881
		iommu_flush_write_buffer(iommu);
1882
	}
Y
Yu Zhao 已提交
1883
	iommu_enable_dev_iotlb(info);
1884
	spin_unlock_irqrestore(&iommu->lock, flags);
1885

1886 1887
	domain_attach_iommu(domain, iommu);

1888 1889 1890
	return 0;
}

1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
	int translation;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
					  PCI_BUS_NUM(alias), alias & 0xff,
					  data->translation);
}

1907
static int
1908 1909
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1910
{
1911
	struct intel_iommu *iommu;
1912
	u8 bus, devfn;
1913
	struct domain_context_mapping_data data;
1914

1915
	iommu = device_to_iommu(dev, &bus, &devfn);
1916 1917
	if (!iommu)
		return -ENODEV;
1918

1919 1920
	if (!dev_is_pci(dev))
		return domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1921
						  translation);
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936

	data.domain = domain;
	data.iommu = iommu;
	data.translation = translation;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
1937 1938
}

1939
static int domain_context_mapped(struct device *dev)
1940
{
W
Weidong Han 已提交
1941
	struct intel_iommu *iommu;
1942
	u8 bus, devfn;
W
Weidong Han 已提交
1943

1944
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1945 1946
	if (!iommu)
		return -ENODEV;
1947

1948 1949
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
1950

1951 1952
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
1953 1954
}

1955 1956 1957 1958 1959 1960 1961 1962
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1991 1992 1993
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1994 1995
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1996
	phys_addr_t uninitialized_var(pteval);
1997
	unsigned long sg_res = 0;
1998 1999
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2000

2001
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2002 2003 2004 2005 2006 2007

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2008 2009
	if (!sg) {
		sg_res = nr_pages;
2010 2011 2012
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2013
	while (nr_pages > 0) {
2014 2015
		uint64_t tmp;

2016
		if (!sg_res) {
2017
			sg_res = aligned_nrpages(sg->offset, sg->length);
2018 2019 2020
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2021
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2022
		}
2023

2024
		if (!pte) {
2025 2026
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2027
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2028 2029
			if (!pte)
				return -ENOMEM;
2030
			/* It is large page*/
2031
			if (largepage_lvl > 1) {
2032
				pteval |= DMA_PTE_LARGE_PAGE;
2033 2034 2035 2036 2037 2038
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2039
				dma_pte_free_pagetable(domain, iov_pfn,
2040
						       iov_pfn + lvl_pages - 1);
2041
			} else {
2042
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2043
			}
2044

2045 2046 2047 2048
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2049
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2050
		if (tmp) {
2051
			static int dumps = 5;
J
Joerg Roedel 已提交
2052 2053
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2054 2055 2056 2057 2058 2059
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2083
		pte++;
2084 2085
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2086 2087 2088 2089
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2090 2091

		if (!sg_res && nr_pages)
2092 2093 2094 2095 2096
			sg = sg_next(sg);
	}
	return 0;
}

2097 2098 2099
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2100
{
2101 2102
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2103

2104 2105 2106 2107 2108
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2109 2110
}

2111
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2112
{
2113 2114
	if (!iommu)
		return;
2115 2116 2117

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2118
					   DMA_CCMD_GLOBAL_INVL);
2119
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2120 2121
}

2122 2123 2124 2125 2126 2127
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2128
		info->dev->archdata.iommu = NULL;
2129 2130
}

2131 2132
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2133
	struct device_domain_info *info, *tmp;
2134
	unsigned long flags;
2135 2136

	spin_lock_irqsave(&device_domain_lock, flags);
2137
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2138
		unlink_domain_info(info);
2139 2140
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2141
		iommu_disable_dev_iotlb(info);
2142
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2143

2144
		if (domain_type_is_vm(domain)) {
2145
			iommu_detach_dependent_devices(info->iommu, info->dev);
2146
			domain_detach_iommu(domain, info->iommu);
2147 2148 2149
		}

		free_devinfo_mem(info);
2150 2151 2152 2153 2154 2155 2156
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2157
 * Note: we use struct device->archdata.iommu stores the info
2158
 */
2159
static struct dmar_domain *find_domain(struct device *dev)
2160 2161 2162 2163
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2164
	info = dev->archdata.iommu;
2165 2166 2167 2168 2169
	if (info)
		return info->domain;
	return NULL;
}

2170
static inline struct device_domain_info *
2171 2172 2173 2174 2175
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2176
		if (info->iommu->segment == segment && info->bus == bus &&
2177
		    info->devfn == devfn)
2178
			return info;
2179 2180 2181 2182

	return NULL;
}

2183
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2184
						int bus, int devfn,
2185 2186
						struct device *dev,
						struct dmar_domain *domain)
2187
{
2188
	struct dmar_domain *found = NULL;
2189 2190 2191 2192 2193
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2194
		return NULL;
2195 2196 2197 2198 2199

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2200
	info->iommu = iommu;
2201 2202 2203

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2204
		found = find_domain(dev);
2205 2206
	else {
		struct device_domain_info *info2;
2207
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2208 2209 2210
		if (info2)
			found = info2->domain;
	}
2211 2212 2213
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2214 2215
		/* Caller must free the original domain */
		return found;
2216 2217
	}

2218 2219 2220 2221 2222 2223 2224
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2225 2226
}

2227 2228 2229 2230 2231 2232
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2233
/* domain is initialized */
2234
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2235
{
2236 2237
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2238
	struct device_domain_info *info;
2239
	u16 dma_alias;
2240
	unsigned long flags;
2241
	u8 bus, devfn;
2242

2243
	domain = find_domain(dev);
2244 2245 2246
	if (domain)
		return domain;

2247 2248 2249 2250
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2251 2252
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2253

2254 2255 2256 2257 2258 2259 2260 2261 2262
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2263
		}
2264
		spin_unlock_irqrestore(&device_domain_lock, flags);
2265

2266 2267 2268 2269
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2270

2271
	/* Allocate and initialize new domain for the device */
2272
	domain = alloc_domain(0);
2273
	if (!domain)
2274
		return NULL;
2275 2276
	domain->id = iommu_attach_domain(domain, iommu);
	if (domain->id < 0) {
2277
		free_domain_mem(domain);
2278
		return NULL;
2279
	}
2280
	domain_attach_iommu(domain, iommu);
2281 2282 2283
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		return NULL;
2284
	}
2285

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
	/* register PCI DMA alias device */
	if (dev_is_pci(dev)) {
		tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					   dma_alias & 0xff, NULL, domain);

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2296
		if (!domain)
2297
			return NULL;
2298 2299 2300
	}

found_domain:
2301 2302 2303 2304 2305 2306
	tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2307 2308

	return domain;
2309 2310
}

2311
static int iommu_identity_mapping;
2312 2313 2314
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2315

2316 2317 2318
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2319
{
2320 2321 2322 2323 2324
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2325
		pr_err("Reserving iova failed\n");
2326
		return -ENOMEM;
2327 2328
	}

2329 2330
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2331 2332 2333 2334
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2335
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2336

2337 2338
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2339
				  DMA_PTE_READ|DMA_PTE_WRITE);
2340 2341
}

2342
static int iommu_prepare_identity_map(struct device *dev,
2343 2344 2345 2346 2347 2348
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2349
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2350 2351 2352
	if (!domain)
		return -ENOMEM;

2353 2354 2355 2356 2357
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
J
Joerg Roedel 已提交
2358 2359
		pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
			dev_name(dev), start, end);
2360 2361 2362
		return 0;
	}

J
Joerg Roedel 已提交
2363 2364 2365
	pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
		dev_name(dev), start, end);

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2386

2387
	ret = iommu_domain_identity_map(domain, start, end);
2388 2389 2390 2391
	if (ret)
		goto error;

	/* context entry init */
2392
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2393 2394 2395 2396 2397 2398
	if (ret)
		goto error;

	return 0;

 error:
2399 2400 2401 2402 2403
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2404
					 struct device *dev)
2405
{
2406
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2407
		return 0;
2408 2409
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2410 2411
}

2412
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2413 2414 2415 2416 2417 2418 2419 2420 2421
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2422
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2423
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2424 2425

	if (ret)
J
Joerg Roedel 已提交
2426
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2427

2428
	pci_dev_put(pdev);
2429 2430 2431 2432 2433 2434
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2435
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2436

2437
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2438

2439
static int __init si_domain_init(int hw)
2440 2441 2442
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2443
	int nid, ret = 0;
2444
	bool first = true;
2445

2446
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2447 2448 2449 2450 2451
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
2452
		if (ret < 0) {
2453 2454
			domain_exit(si_domain);
			return -EFAULT;
2455 2456 2457 2458 2459 2460
		} else if (first) {
			si_domain->id = ret;
			first = false;
		} else if (si_domain->id != ret) {
			domain_exit(si_domain);
			return -EFAULT;
2461
		}
2462
		domain_attach_iommu(si_domain, iommu);
2463 2464 2465 2466 2467 2468 2469
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

J
Joerg Roedel 已提交
2470
	pr_debug("Identity mapping domain is domain %d\n",
2471
		 si_domain->id);
2472

2473 2474 2475
	if (hw)
		return 0;

2476
	for_each_online_node(nid) {
2477 2478 2479 2480 2481 2482 2483 2484 2485
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2486 2487
	}

2488 2489 2490
	return 0;
}

2491
static int identity_mapping(struct device *dev)
2492 2493 2494 2495 2496 2497
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2498
	info = dev->archdata.iommu;
2499 2500
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2501 2502 2503 2504 2505

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2506
			       struct device *dev, int translation)
2507
{
2508
	struct dmar_domain *ndomain;
2509
	struct intel_iommu *iommu;
2510
	u8 bus, devfn;
2511
	int ret;
2512

2513
	iommu = device_to_iommu(dev, &bus, &devfn);
2514 2515 2516
	if (!iommu)
		return -ENODEV;

2517
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2518 2519
	if (ndomain != domain)
		return -EBUSY;
2520

2521
	ret = domain_context_mapping(domain, dev, translation);
2522
	if (ret) {
2523
		domain_remove_one_dev_info(domain, dev);
2524 2525 2526
		return ret;
	}

2527 2528 2529
	return 0;
}

2530
static bool device_has_rmrr(struct device *dev)
2531 2532
{
	struct dmar_rmrr_unit *rmrr;
2533
	struct device *tmp;
2534 2535
	int i;

2536
	rcu_read_lock();
2537
	for_each_rmrr_units(rmrr) {
2538 2539 2540 2541 2542 2543
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2544
			if (tmp == dev) {
2545
				rcu_read_unlock();
2546
				return true;
2547
			}
2548
	}
2549
	rcu_read_unlock();
2550 2551 2552
	return false;
}

2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2570 2571 2572 2573
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2574 2575 2576 2577 2578 2579 2580 2581 2582
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2583
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2584 2585 2586 2587 2588 2589
			return false;
	}

	return true;
}

2590
static int iommu_should_identity_map(struct device *dev, int startup)
2591
{
2592

2593 2594
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2595

2596
		if (device_is_rmrr_locked(dev))
2597
			return 0;
2598

2599 2600
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2601

2602 2603
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2604

2605
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2606
			return 0;
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2631
			return 0;
2632 2633 2634 2635
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2636

2637
	/*
2638
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2639
	 * Assume that they will — if they turn out not to be, then we can
2640 2641
	 * take them out of the 1:1 domain later.
	 */
2642 2643 2644 2645 2646
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2647
		u64 dma_mask = *dev->dma_mask;
2648

2649 2650 2651
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2652

2653
		return dma_mask >= dma_get_required_mask(dev);
2654
	}
2655 2656 2657 2658

	return 1;
}

2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
J
Joerg Roedel 已提交
2670 2671
		pr_info("%s identity mapping for device %s\n",
			hw ? "Hardware" : "Software", dev_name(dev));
2672 2673 2674 2675 2676 2677 2678 2679
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2680
static int __init iommu_prepare_static_identity_mapping(int hw)
2681 2682
{
	struct pci_dev *pdev = NULL;
2683 2684 2685 2686 2687
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2688

2689
	ret = si_domain_init(hw);
2690 2691 2692 2693
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2713
			}
2714 2715 2716
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2717
		}
2718 2719 2720 2721

	return 0;
}

2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
2748
		pr_info("%s: Using Register based invalidation\n",
2749 2750 2751 2752
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
2753
		pr_info("%s: Using Queued invalidation\n", iommu->name);
2754 2755 2756
	}
}

2757
static int __init init_dmars(void)
2758 2759 2760
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2761
	struct device *dev;
2762
	struct intel_iommu *iommu;
2763
	int i, ret;
2764

2765 2766 2767 2768 2769 2770 2771
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2772 2773 2774 2775 2776
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2777
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
2778 2779 2780
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
2781
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
2782 2783
	}

2784 2785 2786 2787
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
2788 2789 2790
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
2791
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
2792 2793 2794 2795
		ret = -ENOMEM;
		goto error;
	}

2796 2797 2798
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2799
		ret = -ENOMEM;
2800
		goto free_g_iommus;
M
mark gross 已提交
2801 2802
	}

2803
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2804
		g_iommus[iommu->seq_id] = iommu;
2805

2806 2807
		intel_iommu_init_qi(iommu);

2808 2809
		ret = iommu_init_domains(iommu);
		if (ret)
2810
			goto free_iommu;
2811

2812 2813 2814
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2815
		 * among all IOMMU's. Need to Split it later.
2816 2817
		 */
		ret = iommu_alloc_root_entry(iommu);
2818
		if (ret)
2819
			goto free_iommu;
2820 2821 2822 2823 2824 2825

		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);

F
Fenghua Yu 已提交
2826
		if (!ecap_pass_through(iommu->ecap))
2827
			hw_pass_through = 0;
2828 2829
	}

2830
	if (iommu_pass_through)
2831 2832
		iommu_identity_mapping |= IDENTMAP_ALL;

2833
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2834
	iommu_identity_mapping |= IDENTMAP_GFX;
2835
#endif
2836 2837 2838

	check_tylersburg_isoch();

2839
	/*
2840 2841 2842
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2843
	 */
2844 2845
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2846
		if (ret) {
J
Joerg Roedel 已提交
2847
			pr_crit("Failed to setup IOMMU pass-through\n");
2848
			goto free_iommu;
2849 2850 2851
		}
	}
	/*
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2864
	 */
J
Joerg Roedel 已提交
2865
	pr_info("Setting RMRR:\n");
2866
	for_each_rmrr_units(rmrr) {
2867 2868
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2869
					  i, dev) {
2870
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2871
			if (ret)
J
Joerg Roedel 已提交
2872
				pr_err("Mapping reserved region failed\n");
2873
		}
F
Fenghua Yu 已提交
2874
	}
2875

2876 2877
	iommu_prepare_isa();

2878 2879 2880 2881 2882 2883 2884
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2885
	for_each_iommu(iommu, drhd) {
2886 2887 2888 2889 2890 2891
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2892
				iommu_disable_protect_mem_regions(iommu);
2893
			continue;
2894
		}
2895 2896 2897

		iommu_flush_write_buffer(iommu);

2898 2899
		ret = dmar_set_interrupt(iommu);
		if (ret)
2900
			goto free_iommu;
2901

2902
		iommu_enable_translation(iommu);
2903
		iommu_disable_protect_mem_regions(iommu);
2904 2905 2906
	}

	return 0;
2907 2908

free_iommu:
2909 2910
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
2911
		free_dmar_iommu(iommu);
2912
	}
2913
	kfree(deferred_flush);
2914
free_g_iommus:
W
Weidong Han 已提交
2915
	kfree(g_iommus);
2916
error:
2917 2918 2919
	return ret;
}

2920
/* This takes a number of _MM_ pages, not VTD pages */
2921 2922 2923
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2924 2925 2926
{
	struct iova *iova = NULL;

2927 2928 2929 2930
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2931 2932
		/*
		 * First try to allocate an io virtual address in
2933
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2934
		 * from higher range
2935
		 */
2936 2937 2938 2939 2940 2941 2942
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
J
Joerg Roedel 已提交
2943
		pr_err("Allocating %ld-page iova for %s failed",
2944
		       nrpages, dev_name(dev));
2945 2946 2947 2948 2949 2950
		return NULL;
	}

	return iova;
}

2951
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2952 2953 2954 2955
{
	struct dmar_domain *domain;
	int ret;

2956
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2957
	if (!domain) {
J
Joerg Roedel 已提交
2958
		pr_err("Allocating domain for %s failed\n",
2959
		       dev_name(dev));
A
Al Viro 已提交
2960
		return NULL;
2961 2962 2963
	}

	/* make sure context mapping is ok */
2964 2965
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2966
		if (ret) {
J
Joerg Roedel 已提交
2967
			pr_err("Domain context map for %s failed\n",
2968
			       dev_name(dev));
A
Al Viro 已提交
2969
			return NULL;
2970
		}
2971 2972
	}

2973 2974 2975
	return domain;
}

2976
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2977 2978 2979 2980
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2981
	info = dev->archdata.iommu;
2982 2983 2984 2985 2986 2987
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2988
/* Check if the dev needs to go through non-identity map and unmap process.*/
2989
static int iommu_no_mapping(struct device *dev)
2990 2991 2992
{
	int found;

2993
	if (iommu_dummy(dev))
2994 2995
		return 1;

2996
	if (!iommu_identity_mapping)
2997
		return 0;
2998

2999
	found = identity_mapping(dev);
3000
	if (found) {
3001
		if (iommu_should_identity_map(dev, 0))
3002 3003 3004 3005 3006 3007
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3008
			domain_remove_one_dev_info(si_domain, dev);
J
Joerg Roedel 已提交
3009 3010
			pr_info("32bit %s uses non-identity mapping\n",
				dev_name(dev));
3011 3012 3013 3014 3015 3016 3017
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3018
		if (iommu_should_identity_map(dev, 0)) {
3019
			int ret;
3020
			ret = domain_add_dev_info(si_domain, dev,
3021 3022 3023
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
3024
			if (!ret) {
J
Joerg Roedel 已提交
3025 3026
				pr_info("64bit %s uses identity mapping\n",
					dev_name(dev));
3027 3028 3029 3030 3031
				return 1;
			}
		}
	}

3032
	return 0;
3033 3034
}

3035
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3036
				     size_t size, int dir, u64 dma_mask)
3037 3038
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3039
	phys_addr_t start_paddr;
3040 3041
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3042
	int ret;
3043
	struct intel_iommu *iommu;
3044
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3045 3046

	BUG_ON(dir == DMA_NONE);
3047

3048
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3049
		return paddr;
3050

3051
	domain = get_valid_domain_for_dev(dev);
3052 3053 3054
	if (!domain)
		return 0;

3055
	iommu = domain_get_iommu(domain);
3056
	size = aligned_nrpages(paddr, size);
3057

3058
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3059 3060 3061
	if (!iova)
		goto error;

3062 3063 3064 3065 3066
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3067
			!cap_zlr(iommu->cap))
3068 3069 3070 3071
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3072
	 * paddr - (paddr + size) might be partial page, we should map the whole
3073
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3074
	 * might have two guest_addr mapping to the same host paddr, but this
3075 3076
	 * is not a big problem
	 */
3077
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3078
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3079 3080 3081
	if (ret)
		goto error;

3082 3083
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3084
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3085
	else
3086
		iommu_flush_write_buffer(iommu);
3087

3088 3089 3090
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3091 3092

error:
3093 3094
	if (iova)
		__free_iova(&domain->iovad, iova);
J
Joerg Roedel 已提交
3095
	pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
3096
		dev_name(dev), size, (unsigned long long)paddr, dir);
3097 3098 3099
	return 0;
}

3100 3101 3102 3103
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3104
{
3105
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3106
				  dir, *dev->dma_mask);
3107 3108
}

M
mark gross 已提交
3109 3110
static void flush_unmaps(void)
{
3111
	int i, j;
M
mark gross 已提交
3112 3113 3114 3115 3116

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3117 3118 3119
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3120

3121 3122 3123
		if (!deferred_flush[i].next)
			continue;

3124 3125 3126
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3127
					 DMA_TLB_GLOBAL_FLUSH);
3128
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3129 3130
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3131 3132 3133 3134 3135
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3136
					iova->pfn_lo, iova_size(iova),
3137
					!deferred_flush[i].freelist[j], 0);
3138
			else {
3139
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3140 3141 3142
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3143
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3144 3145
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3146
		}
3147
		deferred_flush[i].next = 0;
M
mark gross 已提交
3148 3149 3150 3151 3152 3153 3154
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3155 3156 3157
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3158
	flush_unmaps();
3159
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3160 3161
}

3162
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3163 3164
{
	unsigned long flags;
3165
	int next, iommu_id;
3166
	struct intel_iommu *iommu;
M
mark gross 已提交
3167 3168

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3169 3170 3171
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3172 3173
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3174

3175 3176 3177
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3178
	deferred_flush[iommu_id].freelist[next] = freelist;
3179
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3180 3181 3182 3183 3184 3185 3186 3187 3188

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3189
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3190
{
3191
	struct dmar_domain *domain;
3192
	unsigned long start_pfn, last_pfn;
3193
	struct iova *iova;
3194
	struct intel_iommu *iommu;
3195
	struct page *freelist;
3196

3197
	if (iommu_no_mapping(dev))
3198
		return;
3199

3200
	domain = find_domain(dev);
3201 3202
	BUG_ON(!domain);

3203 3204
	iommu = domain_get_iommu(domain);

3205
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3206 3207
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3208 3209
		return;

3210 3211
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3212

3213
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3214
		 dev_name(dev), start_pfn, last_pfn);
3215

3216
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3217

M
mark gross 已提交
3218
	if (intel_iommu_strict) {
3219
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3220
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3221 3222
		/* free iova */
		__free_iova(&domain->iovad, iova);
3223
		dma_free_pagelist(freelist);
M
mark gross 已提交
3224
	} else {
3225
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3226 3227 3228 3229 3230
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3231 3232
}

3233 3234 3235 3236 3237 3238 3239
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3240
static void *intel_alloc_coherent(struct device *dev, size_t size,
3241 3242
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3243
{
A
Akinobu Mita 已提交
3244
	struct page *page = NULL;
3245 3246
	int order;

F
Fenghua Yu 已提交
3247
	size = PAGE_ALIGN(size);
3248
	order = get_order(size);
3249

3250
	if (!iommu_no_mapping(dev))
3251
		flags &= ~(GFP_DMA | GFP_DMA32);
3252 3253
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3254 3255 3256 3257
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3258

A
Akinobu Mita 已提交
3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3273
		return NULL;
A
Akinobu Mita 已提交
3274
	memset(page_address(page), 0, size);
3275

A
Akinobu Mita 已提交
3276
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3277
					 DMA_BIDIRECTIONAL,
3278
					 dev->coherent_dma_mask);
3279
	if (*dma_handle)
A
Akinobu Mita 已提交
3280 3281 3282 3283
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3284 3285 3286
	return NULL;
}

3287
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3288
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3289 3290
{
	int order;
A
Akinobu Mita 已提交
3291
	struct page *page = virt_to_page(vaddr);
3292

F
Fenghua Yu 已提交
3293
	size = PAGE_ALIGN(size);
3294 3295
	order = get_order(size);

3296
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3297 3298
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3299 3300
}

3301
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3302 3303
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3304
{
3305
	intel_unmap(dev, sglist[0].dma_address);
3306 3307 3308
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3309
	struct scatterlist *sglist, int nelems, int dir)
3310 3311
{
	int i;
F
FUJITA Tomonori 已提交
3312
	struct scatterlist *sg;
3313

F
FUJITA Tomonori 已提交
3314
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3315
		BUG_ON(!sg_page(sg));
3316
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3317
		sg->dma_length = sg->length;
3318 3319 3320 3321
	}
	return nelems;
}

3322
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3323
			enum dma_data_direction dir, struct dma_attrs *attrs)
3324 3325 3326
{
	int i;
	struct dmar_domain *domain;
3327 3328 3329 3330
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3331
	struct scatterlist *sg;
3332
	unsigned long start_vpfn;
3333
	struct intel_iommu *iommu;
3334 3335

	BUG_ON(dir == DMA_NONE);
3336 3337
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3338

3339
	domain = get_valid_domain_for_dev(dev);
3340 3341 3342
	if (!domain)
		return 0;

3343 3344
	iommu = domain_get_iommu(domain);

3345
	for_each_sg(sglist, sg, nelems, i)
3346
		size += aligned_nrpages(sg->offset, sg->length);
3347

3348 3349
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3350
	if (!iova) {
F
FUJITA Tomonori 已提交
3351
		sglist->dma_length = 0;
3352 3353 3354 3355 3356 3357 3358 3359
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3360
			!cap_zlr(iommu->cap))
3361 3362 3363 3364
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3365
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3366

3367
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3368 3369 3370 3371 3372
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3373 3374
	}

3375 3376
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3377
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3378
	else
3379
		iommu_flush_write_buffer(iommu);
3380

3381 3382 3383
	return nelems;
}

3384 3385 3386 3387 3388
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3389
struct dma_map_ops intel_dma_ops = {
3390 3391
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3392 3393
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3394 3395
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3396
	.mapping_error = intel_mapping_error,
3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3410
		pr_err("Couldn't create iommu_domain cache\n");
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3427
		pr_err("Couldn't create devinfo cache\n");
3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3451
	iommu_iova_cache_destroy();
3452 3453 3454 3455 3456 3457 3458 3459

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3460
	iommu_iova_cache_destroy();
3461 3462
}

3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3491 3492 3493
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3494
	struct device *dev;
3495
	int i;
3496 3497 3498

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3499 3500 3501
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3502
			/* ignore DMAR unit if no devices exist */
3503 3504 3505 3506 3507
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3508 3509
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3510 3511
			continue;

3512 3513
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3514
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3515 3516 3517 3518
				break;
		if (i < drhd->devices_cnt)
			continue;

3519 3520 3521 3522 3523 3524
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3525 3526
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3527
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3528 3529 3530 3531
		}
	}
}

3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3553 3554 3555 3556 3557
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3558
					   DMA_CCMD_GLOBAL_INVL);
3559 3560
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3561
		iommu_disable_protect_mem_regions(iommu);
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3574
					   DMA_CCMD_GLOBAL_INVL);
3575
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3576
					 DMA_TLB_GLOBAL_FLUSH);
3577 3578 3579
	}
}

3580
static int iommu_suspend(void)
3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3598
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3609
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3620
static void iommu_resume(void)
3621 3622 3623 3624 3625 3626
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3627 3628 3629 3630
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3631
		return;
3632 3633 3634 3635
	}

	for_each_active_iommu(iommu, drhd) {

3636
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3637 3638 3639 3640 3641 3642 3643 3644 3645 3646

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3647
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3648 3649 3650 3651 3652 3653
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3654
static struct syscore_ops iommu_syscore_ops = {
3655 3656 3657 3658
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3659
static void __init init_iommu_pm_ops(void)
3660
{
3661
	register_syscore_ops(&iommu_syscore_ops);
3662 3663 3664
}

#else
3665
static inline void init_iommu_pm_ops(void) {}
3666 3667
#endif	/* CONFIG_PM */

3668

3669
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3682 3683 3684 3685 3686 3687 3688
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3689

3690
	list_add(&rmrru->list, &dmar_rmrr_units);
3691

3692
	return 0;
3693 3694
}

3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
3714 3715 3716 3717
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

3718 3719 3720
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

3721
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3722 3723 3724 3725 3726
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
3727 3728 3729
	if (!atsru)
		return -ENOMEM;

3730 3731 3732 3733 3734 3735 3736
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
3737
	atsru->include_all = atsr->flags & 0x1;
3738 3739 3740 3741 3742 3743 3744 3745 3746
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3747

3748
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3749 3750 3751 3752

	return 0;
}

3753 3754 3755 3756 3757 3758
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

	if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;

	return 0;
}

3795 3796 3797 3798 3799 3800 3801 3802 3803
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
3804
		pr_warn("%s: Doesn't support hardware pass through.\n",
3805 3806 3807 3808 3809
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
3810
		pr_warn("%s: Doesn't support snooping.\n",
3811 3812 3813 3814 3815
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
3816
		pr_warn("%s: Doesn't support large page.\n",
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	if (si_domain) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret < 0 || si_domain->id != ret)
			goto disable_iommu;
		domain_attach_iommu(si_domain, iommu);
	}

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

3871 3872
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
3889 3890
}

3891 3892 3893 3894 3895 3896 3897 3898 3899
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3900 3901
	}

3902 3903 3904 3905
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3906 3907 3908 3909
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3910
	int i, ret = 1;
3911
	struct pci_bus *bus;
3912 3913
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3914 3915 3916 3917 3918
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3919
		bridge = bus->self;
3920
		if (!bridge || !pci_is_pcie(bridge) ||
3921
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3922
			return 0;
3923
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3924 3925
			break;
	}
3926 3927
	if (!bridge)
		return 0;
3928

3929
	rcu_read_lock();
3930 3931 3932 3933 3934
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3935
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3936
			if (tmp == &bridge->dev)
3937
				goto out;
3938 3939

		if (atsru->include_all)
3940
			goto out;
3941
	}
3942 3943
	ret = 0;
out:
3944
	rcu_read_unlock();
3945

3946
	return ret;
3947 3948
}

3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3968
			if(ret < 0)
3969 3970
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3971 3972
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4012
	if (iommu_dummy(dev))
4013 4014
		return 0;

4015
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4016 4017
		return 0;

4018
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4019 4020 4021
	if (!domain)
		return 0;

4022
	down_read(&dmar_global_lock);
4023
	domain_remove_one_dev_info(domain, dev);
4024
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4025
		domain_exit(domain);
4026
	up_read(&dmar_global_lock);
4027

F
Fenghua Yu 已提交
4028 4029 4030 4031 4032 4033 4034
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4047
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4061
			struct page *freelist;
4062 4063 4064

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4065
				pr_debug("Failed get IOVA for PFN %lx\n",
4066 4067 4068 4069 4070 4071 4072
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4073
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4074 4075 4076 4077
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4078 4079 4080
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4081 4082 4083
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
4084
					iova->pfn_lo, iova_size(iova),
4085
					!freelist, 0);
4086
			rcu_read_unlock();
4087
			dma_free_pagelist(freelist);
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4160 4161
int __init intel_iommu_init(void)
{
4162
	int ret = -ENODEV;
4163
	struct dmar_drhd_unit *drhd;
4164
	struct intel_iommu *iommu;
4165

4166 4167 4168
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4169 4170 4171 4172 4173 4174 4175
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4176 4177 4178
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4179
		goto out_free_dmar;
4180
	}
4181

4182 4183 4184
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
4185
	for_each_active_iommu(iommu, drhd)
4186 4187 4188
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

4189
	if (dmar_dev_scope_init() < 0) {
4190 4191
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4192
		goto out_free_dmar;
4193
	}
4194

4195
	if (no_iommu || dmar_disabled)
4196
		goto out_free_dmar;
4197

4198
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4199
		pr_info("No RMRR found\n");
4200 4201

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4202
		pr_info("No ATSR found\n");
4203

4204 4205 4206
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4207
		goto out_free_reserved_range;
4208
	}
4209 4210 4211

	init_no_remapping_devices();

4212
	ret = init_dmars();
4213
	if (ret) {
4214 4215
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4216
		pr_err("Initialization failed\n");
4217
		goto out_free_reserved_range;
4218
	}
4219
	up_write(&dmar_global_lock);
J
Joerg Roedel 已提交
4220
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
4221

M
mark gross 已提交
4222
	init_timer(&unmap_timer);
4223 4224 4225
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4226
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4227

4228
	init_iommu_pm_ops();
4229

4230 4231 4232 4233 4234
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
						       iommu->name);

4235
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4236
	bus_register_notifier(&pci_bus_type, &device_nb);
4237 4238
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4239

4240 4241
	intel_iommu_enabled = 1;

4242
	return 0;
4243 4244 4245 4246 4247

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4248 4249
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4250
	return ret;
4251
}
4252

4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266
static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4267
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4268
					   struct device *dev)
4269
{
4270
	if (!iommu || !dev || !dev_is_pci(dev))
4271 4272
		return;

4273
	pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
4274 4275
}

4276
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4277
				       struct device *dev)
4278
{
4279
	struct device_domain_info *info, *tmp;
4280 4281
	struct intel_iommu *iommu;
	unsigned long flags;
4282
	bool found = false;
4283
	u8 bus, devfn;
4284

4285
	iommu = device_to_iommu(dev, &bus, &devfn);
4286 4287 4288 4289
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4290
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4291 4292
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4293
			unlink_domain_info(info);
4294 4295
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4296
			iommu_disable_dev_iotlb(info);
4297
			iommu_detach_dev(iommu, info->bus, info->devfn);
4298
			iommu_detach_dependent_devices(iommu, dev);
4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4313
		if (info->iommu == iommu)
4314
			found = true;
4315 4316
	}

4317 4318
	spin_unlock_irqrestore(&device_domain_lock, flags);

4319
	if (found == 0) {
4320 4321 4322
		domain_detach_iommu(domain, iommu);
		if (!domain_type_is_vm_or_si(domain))
			iommu_detach_domain(domain, iommu);
4323 4324 4325
	}
}

4326
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4327 4328 4329
{
	int adjust_width;

4330 4331
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
4332 4333 4334 4335 4336 4337 4338 4339
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4340
	domain->iommu_snooping = 0;
4341
	domain->iommu_superpage = 0;
4342
	domain->max_addr = 0;
4343 4344

	/* always allocate the top pgd */
4345
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4346 4347 4348 4349 4350 4351
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4352
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
4353
{
4354
	struct dmar_domain *dmar_domain;
4355 4356 4357 4358
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
4359

4360
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4361
	if (!dmar_domain) {
J
Joerg Roedel 已提交
4362
		pr_err("Can't allocate dmar_domain\n");
4363
		return NULL;
K
Kay, Allen M 已提交
4364
	}
4365
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
J
Joerg Roedel 已提交
4366
		pr_err("Domain initialization failed\n");
4367
		domain_exit(dmar_domain);
4368
		return NULL;
K
Kay, Allen M 已提交
4369
	}
4370
	domain_update_iommu_cap(dmar_domain);
4371

4372
	domain = &dmar_domain->domain;
4373 4374 4375 4376
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4377
	return domain;
K
Kay, Allen M 已提交
4378 4379
}

4380
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4381
{
4382
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
4383 4384
}

4385 4386
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4387
{
4388
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4389 4390
	struct intel_iommu *iommu;
	int addr_width;
4391
	u8 bus, devfn;
4392

4393 4394 4395 4396 4397
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4398 4399
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4400 4401
		struct dmar_domain *old_domain;

4402
		old_domain = find_domain(dev);
4403
		if (old_domain) {
4404
			if (domain_type_is_vm_or_si(dmar_domain))
4405
				domain_remove_one_dev_info(old_domain, dev);
4406 4407
			else
				domain_remove_dev_info(old_domain);
4408 4409 4410 4411

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
4412 4413 4414
		}
	}

4415
	iommu = device_to_iommu(dev, &bus, &devfn);
4416 4417 4418 4419 4420
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4421 4422 4423 4424
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
J
Joerg Roedel 已提交
4425
		pr_err("%s: iommu width (%d) is not "
4426
		       "sufficient for the mapped address (%llx)\n",
4427
		       __func__, addr_width, dmar_domain->max_addr);
4428 4429
		return -EFAULT;
	}
4430 4431 4432 4433 4434 4435 4436 4437 4438 4439
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4440 4441
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4442
			free_pgtable_page(pte);
4443 4444 4445
		}
		dmar_domain->agaw--;
	}
4446

4447
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4448 4449
}

4450 4451
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4452
{
4453
	domain_remove_one_dev_info(to_dmar_domain(domain), dev);
4454
}
4455

4456 4457
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4458
			   size_t size, int iommu_prot)
4459
{
4460
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4461
	u64 max_addr;
4462
	int prot = 0;
4463
	int ret;
4464

4465 4466 4467 4468
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4469 4470
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4471

4472
	max_addr = iova + size;
4473
	if (dmar_domain->max_addr < max_addr) {
4474 4475 4476
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4477
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4478
		if (end < max_addr) {
J
Joerg Roedel 已提交
4479
			pr_err("%s: iommu width (%d) is not "
4480
			       "sufficient for the mapped address (%llx)\n",
4481
			       __func__, dmar_domain->gaw, max_addr);
4482 4483
			return -EFAULT;
		}
4484
		dmar_domain->max_addr = max_addr;
4485
	}
4486 4487
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4488
	size = aligned_nrpages(hpa, size);
4489 4490
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4491
	return ret;
K
Kay, Allen M 已提交
4492 4493
}

4494
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4495
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4496
{
4497
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4498 4499 4500 4501 4502
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4503 4504 4505 4506 4507 4508 4509 4510

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4511

4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4535

4536 4537
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4538

4539
	return size;
K
Kay, Allen M 已提交
4540 4541
}

4542
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4543
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4544
{
4545
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
4546
	struct dma_pte *pte;
4547
	int level = 0;
4548
	u64 phys = 0;
K
Kay, Allen M 已提交
4549

4550
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4551
	if (pte)
4552
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4553

4554
	return phys;
K
Kay, Allen M 已提交
4555
}
4556

4557
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4558 4559
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4560
		return domain_update_iommu_snooping(NULL) == 1;
4561
	if (cap == IOMMU_CAP_INTR_REMAP)
4562
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4563

4564
	return false;
S
Sheng Yang 已提交
4565 4566
}

4567 4568
static int intel_iommu_add_device(struct device *dev)
{
4569
	struct intel_iommu *iommu;
4570
	struct iommu_group *group;
4571
	u8 bus, devfn;
4572

4573 4574
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4575 4576
		return -ENODEV;

4577
	iommu_device_link(iommu->iommu_dev, dev);
4578

4579
	group = iommu_group_get_for_dev(dev);
4580

4581 4582
	if (IS_ERR(group))
		return PTR_ERR(group);
4583

4584
	iommu_group_put(group);
4585
	return 0;
4586
}
4587

4588 4589
static void intel_iommu_remove_device(struct device *dev)
{
4590 4591 4592 4593 4594 4595 4596
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4597
	iommu_group_remove_device(dev);
4598 4599

	iommu_device_unlink(iommu->iommu_dev, dev);
4600 4601
}

4602
static const struct iommu_ops intel_iommu_ops = {
4603
	.capable	= intel_iommu_capable,
4604 4605
	.domain_alloc	= intel_iommu_domain_alloc,
	.domain_free	= intel_iommu_domain_free,
4606 4607
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4608 4609
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
O
Olav Haugan 已提交
4610
	.map_sg		= default_iommu_map_sg,
4611
	.iova_to_phys	= intel_iommu_iova_to_phys,
4612 4613
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4614
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4615
};
4616

4617 4618 4619
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
J
Joerg Roedel 已提交
4620
	pr_info("Disabling IOMMU for graphics on this chipset\n");
4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4632
static void quirk_iommu_rwbf(struct pci_dev *dev)
4633 4634 4635
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4636
	 * but needs it. Same seems to hold for the desktop versions.
4637
	 */
J
Joerg Roedel 已提交
4638
	pr_info("Forcing write-buffer flush capability\n");
4639 4640 4641 4642
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4643 4644 4645 4646 4647 4648
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4649

4650 4651 4652 4653 4654 4655 4656 4657 4658 4659
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4660
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4661 4662 4663
{
	unsigned short ggc;

4664
	if (pci_read_config_word(dev, GGC, &ggc))
4665 4666
		return;

4667
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
J
Joerg Roedel 已提交
4668
		pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4669
		dmar_map_gfx = 0;
4670 4671
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
J
Joerg Roedel 已提交
4672
		pr_info("Disabling batched IOTLB flush on Ironlake\n");
4673 4674
		intel_iommu_strict = 1;
       }
4675 4676 4677 4678 4679 4680
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
4734 4735

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4736 4737
	       vtisochctrl);
}