intel-iommu.c 117.1 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
A
Akinobu Mita 已提交
42
#include <linux/dma-contiguous.h>
43
#include <asm/irq_remapping.h>
44
#include <asm/cacheflush.h>
45
#include <asm/iommu.h>
46

47 48
#include "irq_remapping.h"

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62
#define MAX_AGAW_WIDTH 64
63
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
64

65 66 67 68 69 70 71 72
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
73

74
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
75
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
76
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
77

78 79 80 81
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

100 101 102 103 104 105 106
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
107
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
108 109 110 111
}

static inline int width_to_agaw(int width)
{
112
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
139

140 141
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
142
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
143 144
}

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
165 166 167
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

168
static void __init check_tylersburg_isoch(void);
169 170
static int rwbf_quirk;

171 172 173 174 175 176
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
198
	root->val &= ~VTD_PAGE_MASK;
199 200 201 202 203 204 205 206 207 208 209 210
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
251
	context->lo &= ~VTD_PAGE_MASK;
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
272

273 274 275 276 277
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
278 279
 * 8-10: available
 * 11: snoop behavior
280 281 282 283 284 285
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

286 287 288 289 290 291 292
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
293 294 295 296
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
297
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
298
#endif
299 300 301 302 303 304
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
305

306 307
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
308
	return (pte->val & DMA_PTE_LARGE_PAGE);
309 310
}

311 312 313 314 315
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

316 317 318 319 320 321
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
322 323
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
324

325 326 327
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
328
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
329

330
/* si_domain contains mulitple devices */
331
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
332

333 334
struct dmar_domain {
	int	id;			/* domain id */
335
	int	nid;			/* node id */
336
	DECLARE_BITMAP(iommu_bmp, DMAR_UNITS_SUPPORTED);
337
					/* bitmap of iommus this domain uses*/
338 339 340 341 342 343 344 345 346 347

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
348
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
349 350

	int		iommu_coherency;/* indicate coherency of iommu access */
351
	int		iommu_snooping; /* indicate snooping control feature*/
352
	int		iommu_count;	/* reference count of iommu */
353 354 355
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
356
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
357
	u64		max_addr;	/* maximum mapped address */
358 359
};

360 361 362 363
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
364
	u8 bus;			/* PCI bus number */
365
	u8 devfn;		/* PCI devfn number */
366
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
367
	struct intel_iommu *iommu; /* IOMMU used by this device */
368 369 370
	struct dmar_domain *domain; /* pointer to domain */
};

371 372 373 374 375
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
376
	struct dmar_dev_scope *devices;	/* target devices */
377 378 379 380 381 382
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
383
	struct dmar_dev_scope *devices;	/* target devices */
384 385 386 387 388 389 390 391 392 393
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
394 395
static void flush_unmaps_timeout(unsigned long data);

396
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
397

398 399 400 401 402
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
403
	struct page *freelist[HIGH_WATER_MARK];
404 405 406 407
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
408 409 410 411 412 413 414 415 416
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

417
static void domain_exit(struct dmar_domain *domain);
418
static void domain_remove_dev_info(struct dmar_domain *domain);
419
static void domain_remove_one_dev_info(struct dmar_domain *domain,
420
				       struct device *dev);
421
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
422
					   struct device *dev);
423 424
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
425

426
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
427 428 429
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
430
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
431

432 433 434
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

435
static int dmar_map_gfx = 1;
436
static int dmar_forcedac;
M
mark gross 已提交
437
static int intel_iommu_strict;
438
static int intel_iommu_superpage = 1;
439

440 441 442
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

443 444 445 446
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

447
static const struct iommu_ops intel_iommu_ops;
448

449 450 451 452 453
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
454 455 456 457
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
458
			dmar_disabled = 1;
459
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
460 461 462 463
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
464
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
465
			printk(KERN_INFO
466 467
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
468 469 470 471
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
472 473 474 475
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
476 477 478 479 480 481 482 483 484 485 486 487 488 489
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

490
static inline void *alloc_pgtable_page(int node)
491
{
492 493
	struct page *page;
	void *vaddr = NULL;
494

495 496 497
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
498
	return vaddr;
499 500 501 502 503 504 505 506 507
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
508
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
509 510
}

K
Kay, Allen M 已提交
511
static void free_domain_mem(void *vaddr)
512 513 514 515 516 517
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
518
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
519 520 521 522 523 524 525 526 527
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
528
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
529 530 531 532 533 534 535
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

536 537 538 539 540 541 542 543 544 545
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
546

547 548 549 550 551 552 553 554
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
555
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
556 557 558 559 560
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
561
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
562 563 564 565 566 567 568 569
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

588
/* This functionin only returns single iommu in a domain */
589 590 591 592
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

593
	/* si_domain and vm domain should not get here. */
594
	BUG_ON(domain_type_is_vm_or_si(domain));
595
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
596 597 598 599 600 601
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
602 603
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
604 605 606
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
607

608
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
609

610
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
611
		found = 1;
W
Weidong Han 已提交
612 613 614 615 616
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
617 618 619 620 621 622 623 624 625 626 627 628
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
629 630
}

631
static int domain_update_iommu_snooping(struct intel_iommu *skip)
632
{
633 634 635
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
636

637 638 639 640 641 642 643
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
644 645
		}
	}
646 647 648
	rcu_read_unlock();

	return ret;
649 650
}

651
static int domain_update_iommu_superpage(struct intel_iommu *skip)
652
{
653
	struct dmar_drhd_unit *drhd;
654
	struct intel_iommu *iommu;
655
	int mask = 0xf;
656 657

	if (!intel_iommu_superpage) {
658
		return 0;
659 660
	}

661
	/* set iommu_superpage to the smallest common denominator */
662
	rcu_read_lock();
663
	for_each_active_iommu(iommu, drhd) {
664 665 666 667
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
668 669
		}
	}
670 671
	rcu_read_unlock();

672
	return fls(mask);
673 674
}

675 676 677 678
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
679 680
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
681 682
}

683
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
684 685
{
	struct dmar_drhd_unit *drhd = NULL;
686
	struct intel_iommu *iommu;
687 688
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
689
	u16 segment = 0;
690 691
	int i;

692 693 694 695 696 697
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
	} else if (ACPI_COMPANION(dev))
		dev = &ACPI_COMPANION(dev)->dev;

698
	rcu_read_lock();
699
	for_each_active_iommu(iommu, drhd) {
700
		if (pdev && segment != drhd->segment)
701
			continue;
702

703
		for_each_active_dev_scope(drhd->devices,
704 705 706 707
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
708
				goto out;
709 710 711 712 713 714 715 716 717 718
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
719
		}
720

721 722 723 724
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
725
			goto out;
726
		}
727
	}
728
	iommu = NULL;
729
 out:
730
	rcu_read_unlock();
731

732
	return iommu;
733 734
}

W
Weidong Han 已提交
735 736 737 738 739 740 741
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

742 743 744 745 746 747 748 749 750 751 752 753 754
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
755 756
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
757 758 759 760
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
761
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
785
	ret = context_present(&context[devfn]);
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
801
		context_clear_entry(&context[devfn]);
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

831
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
832
				      unsigned long pfn, int *target_level)
833 834 835
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
836
	int offset;
837 838

	BUG_ON(!domain->pgd);
839

840
	if (!domain_pfn_supported(domain, pfn))
841 842 843
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

844 845
	parent = domain->pgd;

846
	while (1) {
847 848
		void *tmp_page;

849
		offset = pfn_level_offset(pfn, level);
850
		pte = &parent[offset];
851
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
852
			break;
853
		if (level == *target_level)
854 855
			break;

856
		if (!dma_pte_present(pte)) {
857 858
			uint64_t pteval;

859
			tmp_page = alloc_pgtable_page(domain->nid);
860

861
			if (!tmp_page)
862
				return NULL;
863

864
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
865
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
866
			if (cmpxchg64(&pte->val, 0ULL, pteval))
867 868
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
869
			else
870
				domain_flush_cache(domain, pte, sizeof(*pte));
871
		}
872 873 874
		if (level == 1)
			break;

875
		parent = phys_to_virt(dma_pte_addr(pte));
876 877 878
		level--;
	}

879 880 881
	if (!*target_level)
		*target_level = level;

882 883 884
	return pte;
}

885

886
/* return address's pte at specific level */
887 888
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
889
					 int level, int *large_page)
890 891 892 893 894 895 896
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
897
		offset = pfn_level_offset(pfn, total);
898 899 900 901
		pte = &parent[offset];
		if (level == total)
			return pte;

902 903
		if (!dma_pte_present(pte)) {
			*large_page = total;
904
			break;
905 906
		}

907
		if (dma_pte_superpage(pte)) {
908 909 910 911
			*large_page = total;
			return pte;
		}

912
		parent = phys_to_virt(dma_pte_addr(pte));
913 914 915 916 917 918
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
919
static void dma_pte_clear_range(struct dmar_domain *domain,
920 921
				unsigned long start_pfn,
				unsigned long last_pfn)
922
{
923
	unsigned int large_page = 1;
924
	struct dma_pte *first_pte, *pte;
925

926 927
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
928
	BUG_ON(start_pfn > last_pfn);
929

930
	/* we don't need lock here; nobody else touches the iova range */
931
	do {
932 933
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
934
		if (!pte) {
935
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
936 937
			continue;
		}
938
		do {
939
			dma_clear_pte(pte);
940
			start_pfn += lvl_to_nr_pages(large_page);
941
			pte++;
942 943
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

944 945
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
946 947

	} while (start_pfn && start_pfn <= last_pfn);
948 949
}

950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
973
		      last_pfn < level_pfn + level_size(level) - 1)) {
974 975 976 977 978 979 980 981 982
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

983 984
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
985 986
				   unsigned long start_pfn,
				   unsigned long last_pfn)
987
{
988 989
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
990
	BUG_ON(start_pfn > last_pfn);
991

992 993
	dma_pte_clear_range(domain, start_pfn, last_pfn);

994
	/* We don't need lock here; nobody else touches the iova range */
995 996
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
997

998
	/* free pgd */
999
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1000 1001 1002 1003 1004
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1024 1025
	pte = page_address(pg);
	do {
1026 1027 1028
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1029 1030
		pte++;
	} while (!first_pte_in_page(pte));
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	struct page *freelist = NULL;

1093 1094
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1123 1124 1125 1126 1127 1128
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1129
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1130 1131 1132
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
1133
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1145
	u32 sts;
1146 1147 1148 1149
	unsigned long flag;

	addr = iommu->root_entry;

1150
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1151 1152
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1153
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1154 1155 1156

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1157
		      readl, (sts & DMA_GSTS_RTPS), sts);
1158

1159
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1160 1161 1162 1163 1164 1165 1166
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1167
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1168 1169
		return;

1170
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1171
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1172 1173 1174

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1175
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1176

1177
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1178 1179 1180
}

/* return value determine if we need a write buffer flush */
1181 1182 1183
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1204
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1205 1206 1207 1208 1209 1210
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1211
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1212 1213 1214
}

/* return value determine if we need a write buffer flush */
1215 1216
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1232
		/* IH bit is passed in as part of address */
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1250
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1251 1252 1253 1254 1255 1256 1257 1258 1259
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1260
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1261 1262 1263 1264 1265 1266

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1267 1268
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1269 1270
}

1271 1272 1273
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1274 1275 1276 1277
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1278
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1279 1280 1281 1282 1283 1284 1285 1286 1287

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
1288 1289
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
Y
Yu Zhao 已提交
1290 1291 1292 1293 1294
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1295
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1296 1297
		return NULL;

1298 1299 1300
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1301 1302
		return NULL;

1303
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1304 1305 1306 1307 1308 1309
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1310
{
1311
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1312 1313
		return;

1314
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1315 1316 1317 1318
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1319 1320
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1321 1322
		return;

1323
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1335 1336 1337 1338 1339 1340
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1341 1342 1343
			continue;

		sid = info->bus << 8 | info->devfn;
1344
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1345 1346 1347 1348 1349
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1350
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1351
				  unsigned long pfn, unsigned int pages, int ih, int map)
1352
{
1353
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1354
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1355 1356 1357

	BUG_ON(pages == 0);

1358 1359
	if (ih)
		ih = 1 << 6;
1360
	/*
1361 1362
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1363 1364 1365
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1366 1367
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1368
						DMA_TLB_DSI_FLUSH);
1369
	else
1370
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1371
						DMA_TLB_PSI_FLUSH);
1372 1373

	/*
1374 1375
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1376
	 */
1377
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1378
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1379 1380
}

M
mark gross 已提交
1381 1382 1383 1384 1385
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1386
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1387 1388 1389 1390 1391 1392 1393 1394
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1395
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1396 1397
}

1398
static void iommu_enable_translation(struct intel_iommu *iommu)
1399 1400 1401 1402
{
	u32 sts;
	unsigned long flags;

1403
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1404 1405
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1406 1407 1408

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1409
		      readl, (sts & DMA_GSTS_TES), sts);
1410

1411
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1412 1413
}

1414
static void iommu_disable_translation(struct intel_iommu *iommu)
1415 1416 1417 1418
{
	u32 sts;
	unsigned long flag;

1419
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1420 1421 1422 1423 1424
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1425
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1426

1427
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1428 1429
}

1430

1431 1432 1433 1434 1435 1436
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1437 1438
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1439 1440
	nlongs = BITS_TO_LONGS(ndomains);

1441 1442
	spin_lock_init(&iommu->lock);

1443 1444 1445 1446 1447
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1448 1449
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1450 1451 1452 1453 1454
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1455 1456 1457 1458
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1471
static void free_dmar_iommu(struct intel_iommu *iommu)
1472 1473
{
	struct dmar_domain *domain;
1474
	int i;
1475

1476
	if ((iommu->domains) && (iommu->domain_ids)) {
1477
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1478 1479 1480 1481 1482 1483 1484
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1485 1486
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);
1487 1488
			if (domain_detach_iommu(domain, iommu) == 0 &&
			    !domain_type_is_vm(domain))
1489
				domain_exit(domain);
1490
		}
1491 1492 1493 1494 1495 1496 1497
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1498 1499
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1500

W
Weidong Han 已提交
1501 1502
	g_iommus[iommu->seq_id] = NULL;

1503 1504 1505 1506
	/* free context mapping */
	free_context_table(iommu);
}

1507
static struct dmar_domain *alloc_domain(int flags)
1508
{
1509 1510
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1511 1512 1513 1514 1515 1516
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1517
	memset(domain, 0, sizeof(*domain));
1518
	domain->nid = -1;
1519
	domain->flags = flags;
1520 1521
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
1522
	if (flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1523
		domain->id = atomic_inc_return(&vm_domid);
1524 1525 1526 1527

	return domain;
}

1528 1529
static int __iommu_attach_domain(struct dmar_domain *domain,
				 struct intel_iommu *iommu)
1530 1531 1532 1533
{
	int num;
	unsigned long ndomains;

1534 1535
	ndomains = cap_ndoms(iommu->cap);
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
1536 1537 1538 1539 1540
	if (num < ndomains) {
		set_bit(num, iommu->domain_ids);
		iommu->domains[num] = domain;
	} else {
		num = -ENOSPC;
1541 1542
	}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	return num;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	num = __iommu_attach_domain(domain, iommu);
1554
	spin_unlock_irqrestore(&iommu->lock, flags);
1555 1556
	if (num < 0)
		pr_err("IOMMU: no free domain ids\n");
1557

1558
	return num;
1559 1560
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
static int iommu_attach_vm_domain(struct dmar_domain *domain,
				  struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;

	ndomains = cap_ndoms(iommu->cap);
	for_each_set_bit(num, iommu->domain_ids, ndomains)
		if (iommu->domains[num] == domain)
			return num;

	return __iommu_attach_domain(domain, iommu);
}

1575 1576
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1577 1578
{
	unsigned long flags;
1579
	int num, ndomains;
1580

1581
	spin_lock_irqsave(&iommu->lock, flags);
1582 1583 1584 1585 1586 1587 1588 1589
	if (domain_type_is_vm_or_si(domain)) {
		ndomains = cap_ndoms(iommu->cap);
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
			if (iommu->domains[num] == domain) {
				clear_bit(num, iommu->domain_ids);
				iommu->domains[num] = NULL;
				break;
			}
1590
		}
1591 1592 1593
	} else {
		clear_bit(domain->id, iommu->domain_ids);
		iommu->domains[domain->id] = NULL;
1594
	}
1595
	spin_unlock_irqrestore(&iommu->lock, flags);
1596 1597
}

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
static void domain_attach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
		domain->iommu_count++;
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	unsigned long flags;
	int count = INT_MAX;

	spin_lock_irqsave(&domain->iommu_lock, flags);
	if (test_and_clear_bit(iommu->seq_id, domain->iommu_bmp)) {
		count = --domain->iommu_count;
		domain_update_iommu_cap(domain);
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);

	return count;
}

1629
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1630
static struct lock_class_key reserved_rbtree_key;
1631

1632
static int dmar_init_reserved_ranges(void)
1633 1634 1635 1636 1637
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1638
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1639

M
Mark Gross 已提交
1640 1641 1642
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1643 1644 1645
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1646
	if (!iova) {
1647
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1648 1649
		return -ENODEV;
	}
1650 1651 1652 1653 1654 1655 1656 1657 1658

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1659 1660 1661
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1662
			if (!iova) {
1663
				printk(KERN_ERR "Reserve iova failed\n");
1664 1665
				return -ENODEV;
			}
1666 1667
		}
	}
1668
	return 0;
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1696
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1697 1698 1699
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1700
	iommu = domain_get_iommu(domain);
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1716 1717 1718 1719 1720
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1721 1722 1723 1724 1725
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1726 1727 1728 1729 1730
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1731
	domain->nid = iommu->node;
1732

1733
	/* always allocate the top pgd */
1734
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1735 1736
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1737
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1738 1739 1740 1741 1742
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1743 1744
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1745
	struct page *freelist = NULL;
1746 1747 1748 1749 1750

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1751 1752 1753 1754
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1755
	/* remove associated devices */
1756
	domain_remove_dev_info(domain);
1757

1758 1759 1760
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1761
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1762

1763
	/* clear attached or cached domains */
1764
	rcu_read_lock();
1765
	for_each_active_iommu(iommu, drhd)
1766
		iommu_detach_domain(domain, iommu);
1767
	rcu_read_unlock();
1768

1769 1770
	dma_free_pagelist(freelist);

1771 1772 1773
	free_domain_mem(domain);
}

1774 1775 1776
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1777 1778 1779
{
	struct context_entry *context;
	unsigned long flags;
1780 1781 1782
	struct dma_pte *pgd;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1783
	struct device_domain_info *info = NULL;
1784 1785 1786

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1787

1788
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1789 1790
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1791

1792 1793 1794 1795
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1796
	if (context_present(context)) {
1797 1798 1799 1800
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1801 1802 1803
	id = domain->id;
	pgd = domain->pgd;

1804
	if (domain_type_is_vm_or_si(domain)) {
1805 1806
		if (domain_type_is_vm(domain)) {
			id = iommu_attach_vm_domain(domain, iommu);
1807
			if (id < 0) {
1808
				spin_unlock_irqrestore(&iommu->lock, flags);
1809
				pr_err("IOMMU: no free domain ids\n");
1810 1811 1812 1813 1814 1815
				return -EFAULT;
			}
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1816
		 * Unnecessary for PT mode.
1817
		 */
1818 1819 1820 1821 1822 1823 1824
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1825 1826 1827 1828 1829
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1830

Y
Yu Zhao 已提交
1831
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1832
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1833 1834 1835
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1836 1837 1838 1839
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1840
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1841
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1842 1843 1844 1845
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1846 1847

	context_set_translation_type(context, translation);
1848 1849
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1850
	domain_flush_cache(domain, context, sizeof(*context));
1851

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1863
		iommu->flush.flush_iotlb(iommu, id, 0, 0, DMA_TLB_DSI_FLUSH);
1864
	} else {
1865
		iommu_flush_write_buffer(iommu);
1866
	}
Y
Yu Zhao 已提交
1867
	iommu_enable_dev_iotlb(info);
1868
	spin_unlock_irqrestore(&iommu->lock, flags);
1869

1870 1871
	domain_attach_iommu(domain, iommu);

1872 1873 1874
	return 0;
}

1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
	int translation;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
					  PCI_BUS_NUM(alias), alias & 0xff,
					  data->translation);
}

1891
static int
1892 1893
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1894
{
1895
	struct intel_iommu *iommu;
1896
	u8 bus, devfn;
1897
	struct domain_context_mapping_data data;
1898

1899
	iommu = device_to_iommu(dev, &bus, &devfn);
1900 1901
	if (!iommu)
		return -ENODEV;
1902

1903 1904
	if (!dev_is_pci(dev))
		return domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1905
						  translation);
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920

	data.domain = domain;
	data.iommu = iommu;
	data.translation = translation;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
1921 1922
}

1923
static int domain_context_mapped(struct device *dev)
1924
{
W
Weidong Han 已提交
1925
	struct intel_iommu *iommu;
1926
	u8 bus, devfn;
W
Weidong Han 已提交
1927

1928
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1929 1930
	if (!iommu)
		return -ENODEV;
1931

1932 1933
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
1934

1935 1936
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
1937 1938
}

1939 1940 1941 1942 1943 1944 1945 1946
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1975 1976 1977
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1978 1979
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1980 1981
	phys_addr_t uninitialized_var(pteval);
	unsigned long sg_res;
1982 1983
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1984

1985
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
1986 1987 1988 1989 1990 1991

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1992 1993 1994 1995 1996 1997 1998
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1999
	while (nr_pages > 0) {
2000 2001
		uint64_t tmp;

2002
		if (!sg_res) {
2003
			sg_res = aligned_nrpages(sg->offset, sg->length);
2004 2005 2006
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
2007
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2008
		}
2009

2010
		if (!pte) {
2011 2012
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2013
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2014 2015
			if (!pte)
				return -ENOMEM;
2016
			/* It is large page*/
2017
			if (largepage_lvl > 1) {
2018
				pteval |= DMA_PTE_LARGE_PAGE;
2019 2020 2021 2022 2023 2024
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
				/*
				 * Ensure that old small page tables are
				 * removed to make room for superpage,
				 * if they exist.
				 */
2025
				dma_pte_free_pagetable(domain, iov_pfn,
2026
						       iov_pfn + lvl_pages - 1);
2027
			} else {
2028
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2029
			}
2030

2031 2032 2033 2034
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2035
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2036
		if (tmp) {
2037
			static int dumps = 5;
2038 2039
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2040 2041 2042 2043 2044 2045
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2069
		pte++;
2070 2071
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2072 2073 2074 2075
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2076 2077

		if (!sg_res && nr_pages)
2078 2079 2080 2081 2082
			sg = sg_next(sg);
	}
	return 0;
}

2083 2084 2085
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2086
{
2087 2088
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2089

2090 2091 2092 2093 2094
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2095 2096
}

2097
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2098
{
2099 2100
	if (!iommu)
		return;
2101 2102 2103

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2104
					   DMA_CCMD_GLOBAL_INVL);
2105
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2106 2107
}

2108 2109 2110 2111 2112 2113
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2114
		info->dev->archdata.iommu = NULL;
2115 2116
}

2117 2118
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2119
	struct device_domain_info *info, *tmp;
2120
	unsigned long flags;
2121 2122

	spin_lock_irqsave(&device_domain_lock, flags);
2123
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2124
		unlink_domain_info(info);
2125 2126
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2127
		iommu_disable_dev_iotlb(info);
2128
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2129

2130
		if (domain_type_is_vm(domain)) {
2131
			iommu_detach_dependent_devices(info->iommu, info->dev);
2132
			domain_detach_iommu(domain, info->iommu);
2133 2134 2135
		}

		free_devinfo_mem(info);
2136 2137 2138 2139 2140 2141 2142
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2143
 * Note: we use struct device->archdata.iommu stores the info
2144
 */
2145
static struct dmar_domain *find_domain(struct device *dev)
2146 2147 2148 2149
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2150
	info = dev->archdata.iommu;
2151 2152 2153 2154 2155
	if (info)
		return info->domain;
	return NULL;
}

2156
static inline struct device_domain_info *
2157 2158 2159 2160 2161
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2162
		if (info->iommu->segment == segment && info->bus == bus &&
2163
		    info->devfn == devfn)
2164
			return info;
2165 2166 2167 2168

	return NULL;
}

2169
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2170
						int bus, int devfn,
2171 2172
						struct device *dev,
						struct dmar_domain *domain)
2173
{
2174
	struct dmar_domain *found = NULL;
2175 2176 2177 2178 2179
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2180
		return NULL;
2181 2182 2183 2184 2185

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2186
	info->iommu = iommu;
2187 2188 2189

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2190
		found = find_domain(dev);
2191 2192
	else {
		struct device_domain_info *info2;
2193
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2194 2195 2196
		if (info2)
			found = info2->domain;
	}
2197 2198 2199
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2200 2201
		/* Caller must free the original domain */
		return found;
2202 2203
	}

2204 2205 2206 2207 2208 2209 2210
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2211 2212
}

2213 2214 2215 2216 2217 2218
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2219
/* domain is initialized */
2220
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2221
{
2222 2223
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2224
	struct device_domain_info *info;
2225
	u16 dma_alias;
2226
	unsigned long flags;
2227
	u8 bus, devfn;
2228

2229
	domain = find_domain(dev);
2230 2231 2232
	if (domain)
		return domain;

2233 2234 2235 2236
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2237 2238
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2239

2240 2241 2242 2243 2244 2245 2246 2247 2248
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2249
		}
2250
		spin_unlock_irqrestore(&device_domain_lock, flags);
2251

2252 2253 2254 2255
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2256

2257
	/* Allocate and initialize new domain for the device */
2258
	domain = alloc_domain(0);
2259
	if (!domain)
2260
		return NULL;
2261 2262
	domain->id = iommu_attach_domain(domain, iommu);
	if (domain->id < 0) {
2263
		free_domain_mem(domain);
2264
		return NULL;
2265
	}
2266
	domain_attach_iommu(domain, iommu);
2267 2268 2269
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		return NULL;
2270
	}
2271

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
	/* register PCI DMA alias device */
	if (dev_is_pci(dev)) {
		tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					   dma_alias & 0xff, NULL, domain);

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2282
		if (!domain)
2283
			return NULL;
2284 2285 2286
	}

found_domain:
2287 2288 2289 2290 2291 2292
	tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2293 2294

	return domain;
2295 2296
}

2297
static int iommu_identity_mapping;
2298 2299 2300
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2301

2302 2303 2304
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2305
{
2306 2307 2308 2309 2310
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2311
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2312
		return -ENOMEM;
2313 2314
	}

2315 2316
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2317 2318 2319 2320
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2321
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2322

2323 2324
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2325
				  DMA_PTE_READ|DMA_PTE_WRITE);
2326 2327
}

2328
static int iommu_prepare_identity_map(struct device *dev,
2329 2330 2331 2332 2333 2334
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2335
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2336 2337 2338
	if (!domain)
		return -ENOMEM;

2339 2340 2341 2342 2343 2344
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2345
		       dev_name(dev), start, end);
2346 2347 2348 2349 2350
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2351
	       dev_name(dev), start, end);
2352
	
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2373

2374
	ret = iommu_domain_identity_map(domain, start, end);
2375 2376 2377 2378
	if (ret)
		goto error;

	/* context entry init */
2379
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2380 2381 2382 2383 2384 2385
	if (ret)
		goto error;

	return 0;

 error:
2386 2387 2388 2389 2390
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2391
					 struct device *dev)
2392
{
2393
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2394
		return 0;
2395 2396
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2397 2398
}

2399
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2400 2401 2402 2403 2404 2405 2406 2407 2408
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2409
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2410
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2411 2412

	if (ret)
2413 2414
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2415

2416
	pci_dev_put(pdev);
2417 2418 2419 2420 2421 2422
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2423
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2424

2425
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2426

2427
static int __init si_domain_init(int hw)
2428 2429 2430
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2431
	int nid, ret = 0;
2432
	bool first = true;
2433

2434
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2435 2436 2437 2438 2439
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
2440
		if (ret < 0) {
2441 2442
			domain_exit(si_domain);
			return -EFAULT;
2443 2444 2445 2446 2447 2448
		} else if (first) {
			si_domain->id = ret;
			first = false;
		} else if (si_domain->id != ret) {
			domain_exit(si_domain);
			return -EFAULT;
2449
		}
2450
		domain_attach_iommu(si_domain, iommu);
2451 2452 2453 2454 2455 2456 2457
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2458 2459
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2460

2461 2462 2463
	if (hw)
		return 0;

2464
	for_each_online_node(nid) {
2465 2466 2467 2468 2469 2470 2471 2472 2473
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2474 2475
	}

2476 2477 2478
	return 0;
}

2479
static int identity_mapping(struct device *dev)
2480 2481 2482 2483 2484 2485
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2486
	info = dev->archdata.iommu;
2487 2488
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2489 2490 2491 2492 2493

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2494
			       struct device *dev, int translation)
2495
{
2496
	struct dmar_domain *ndomain;
2497
	struct intel_iommu *iommu;
2498
	u8 bus, devfn;
2499
	int ret;
2500

2501
	iommu = device_to_iommu(dev, &bus, &devfn);
2502 2503 2504
	if (!iommu)
		return -ENODEV;

2505
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2506 2507
	if (ndomain != domain)
		return -EBUSY;
2508

2509
	ret = domain_context_mapping(domain, dev, translation);
2510
	if (ret) {
2511
		domain_remove_one_dev_info(domain, dev);
2512 2513 2514
		return ret;
	}

2515 2516 2517
	return 0;
}

2518
static bool device_has_rmrr(struct device *dev)
2519 2520
{
	struct dmar_rmrr_unit *rmrr;
2521
	struct device *tmp;
2522 2523
	int i;

2524
	rcu_read_lock();
2525
	for_each_rmrr_units(rmrr) {
2526 2527 2528 2529 2530 2531
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2532
			if (tmp == dev) {
2533
				rcu_read_unlock();
2534
				return true;
2535
			}
2536
	}
2537
	rcu_read_unlock();
2538 2539 2540
	return false;
}

2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

		if ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
			return false;
	}

	return true;
}

2574
static int iommu_should_identity_map(struct device *dev, int startup)
2575
{
2576

2577 2578
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2579

2580
		if (device_is_rmrr_locked(dev))
2581
			return 0;
2582

2583 2584
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2585

2586 2587
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2588

2589
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2590
			return 0;
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2615
			return 0;
2616 2617 2618 2619
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2620

2621
	/*
2622
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2623
	 * Assume that they will — if they turn out not to be, then we can
2624 2625
	 * take them out of the 1:1 domain later.
	 */
2626 2627 2628 2629 2630
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2631
		u64 dma_mask = *dev->dma_mask;
2632

2633 2634 2635
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2636

2637
		return dma_mask >= dma_get_required_mask(dev);
2638
	}
2639 2640 2641 2642

	return 1;
}

2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
		pr_info("IOMMU: %s identity mapping for device %s\n",
			hw ? "hardware" : "software", dev_name(dev));
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2664
static int __init iommu_prepare_static_identity_mapping(int hw)
2665 2666
{
	struct pci_dev *pdev = NULL;
2667 2668 2669 2670 2671
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2672

2673
	ret = si_domain_init(hw);
2674 2675 2676 2677
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2697
			}
2698 2699 2700
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2701
		}
2702 2703 2704 2705

	return 0;
}

2706
static int __init init_dmars(void)
2707 2708 2709
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2710
	struct device *dev;
2711
	struct intel_iommu *iommu;
2712
	int i, ret;
2713

2714 2715 2716 2717 2718 2719 2720
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2721 2722 2723 2724 2725
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2726
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
2727 2728 2729 2730
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2731
			  DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
2732 2733
	}

W
Weidong Han 已提交
2734 2735 2736 2737 2738 2739 2740 2741
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2742 2743 2744
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2745
		ret = -ENOMEM;
2746
		goto free_g_iommus;
M
mark gross 已提交
2747 2748
	}

2749
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2750
		g_iommus[iommu->seq_id] = iommu;
2751

2752 2753
		ret = iommu_init_domains(iommu);
		if (ret)
2754
			goto free_iommu;
2755

2756 2757 2758
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2759
		 * among all IOMMU's. Need to Split it later.
2760 2761 2762 2763
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2764
			goto free_iommu;
2765
		}
F
Fenghua Yu 已提交
2766
		if (!ecap_pass_through(iommu->ecap))
2767
			hw_pass_through = 0;
2768 2769
	}

2770 2771 2772
	/*
	 * Start from the sane iommu hardware state.
	 */
2773
	for_each_active_iommu(iommu, drhd) {
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2793
	for_each_active_iommu(iommu, drhd) {
2794 2795 2796 2797 2798 2799 2800
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2801
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2802
			       "invalidation\n",
Y
Yinghai Lu 已提交
2803
				iommu->seq_id,
2804
			       (unsigned long long)drhd->reg_base_addr);
2805 2806 2807
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2808
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2809
			       "invalidation\n",
Y
Yinghai Lu 已提交
2810
				iommu->seq_id,
2811
			       (unsigned long long)drhd->reg_base_addr);
2812 2813 2814
		}
	}

2815
	if (iommu_pass_through)
2816 2817
		iommu_identity_mapping |= IDENTMAP_ALL;

2818
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2819
	iommu_identity_mapping |= IDENTMAP_GFX;
2820
#endif
2821 2822 2823

	check_tylersburg_isoch();

2824
	/*
2825 2826 2827
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2828
	 */
2829 2830
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2831
		if (ret) {
2832
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2833
			goto free_iommu;
2834 2835 2836
		}
	}
	/*
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2849
	 */
2850 2851
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2852 2853
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2854
					  i, dev) {
2855
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2856 2857 2858
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2859
		}
F
Fenghua Yu 已提交
2860
	}
2861

2862 2863
	iommu_prepare_isa();

2864 2865 2866 2867 2868 2869 2870
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2871
	for_each_iommu(iommu, drhd) {
2872 2873 2874 2875 2876 2877
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2878
				iommu_disable_protect_mem_regions(iommu);
2879
			continue;
2880
		}
2881 2882 2883

		iommu_flush_write_buffer(iommu);

2884 2885
		ret = dmar_set_interrupt(iommu);
		if (ret)
2886
			goto free_iommu;
2887

2888 2889
		iommu_set_root_entry(iommu);

2890
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2891
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2892
		iommu_enable_translation(iommu);
2893
		iommu_disable_protect_mem_regions(iommu);
2894 2895 2896
	}

	return 0;
2897 2898

free_iommu:
2899
	for_each_active_iommu(iommu, drhd)
2900
		free_dmar_iommu(iommu);
2901
	kfree(deferred_flush);
2902
free_g_iommus:
W
Weidong Han 已提交
2903
	kfree(g_iommus);
2904
error:
2905 2906 2907
	return ret;
}

2908
/* This takes a number of _MM_ pages, not VTD pages */
2909 2910 2911
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2912 2913 2914
{
	struct iova *iova = NULL;

2915 2916 2917 2918
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2919 2920
		/*
		 * First try to allocate an io virtual address in
2921
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2922
		 * from higher range
2923
		 */
2924 2925 2926 2927 2928 2929 2930 2931
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2932
		       nrpages, dev_name(dev));
2933 2934 2935 2936 2937 2938
		return NULL;
	}

	return iova;
}

2939
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2940 2941 2942 2943
{
	struct dmar_domain *domain;
	int ret;

2944
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2945
	if (!domain) {
2946 2947
		printk(KERN_ERR "Allocating domain for %s failed",
		       dev_name(dev));
A
Al Viro 已提交
2948
		return NULL;
2949 2950 2951
	}

	/* make sure context mapping is ok */
2952 2953
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2954
		if (ret) {
2955 2956
			printk(KERN_ERR "Domain context map for %s failed",
			       dev_name(dev));
A
Al Viro 已提交
2957
			return NULL;
2958
		}
2959 2960
	}

2961 2962 2963
	return domain;
}

2964
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2965 2966 2967 2968
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2969
	info = dev->archdata.iommu;
2970 2971 2972 2973 2974 2975
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2976
static int iommu_dummy(struct device *dev)
2977
{
2978
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2979 2980
}

2981
/* Check if the dev needs to go through non-identity map and unmap process.*/
2982
static int iommu_no_mapping(struct device *dev)
2983 2984 2985
{
	int found;

2986
	if (iommu_dummy(dev))
2987 2988
		return 1;

2989
	if (!iommu_identity_mapping)
2990
		return 0;
2991

2992
	found = identity_mapping(dev);
2993
	if (found) {
2994
		if (iommu_should_identity_map(dev, 0))
2995 2996 2997 2998 2999 3000
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3001
			domain_remove_one_dev_info(si_domain, dev);
3002
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
3003
			       dev_name(dev));
3004 3005 3006 3007 3008 3009 3010
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3011
		if (iommu_should_identity_map(dev, 0)) {
3012
			int ret;
3013
			ret = domain_add_dev_info(si_domain, dev,
3014 3015 3016
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
3017 3018
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
3019
				       dev_name(dev));
3020 3021 3022 3023 3024
				return 1;
			}
		}
	}

3025
	return 0;
3026 3027
}

3028
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3029
				     size_t size, int dir, u64 dma_mask)
3030 3031
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3032
	phys_addr_t start_paddr;
3033 3034
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3035
	int ret;
3036
	struct intel_iommu *iommu;
3037
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3038 3039

	BUG_ON(dir == DMA_NONE);
3040

3041
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3042
		return paddr;
3043

3044
	domain = get_valid_domain_for_dev(dev);
3045 3046 3047
	if (!domain)
		return 0;

3048
	iommu = domain_get_iommu(domain);
3049
	size = aligned_nrpages(paddr, size);
3050

3051
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3052 3053 3054
	if (!iova)
		goto error;

3055 3056 3057 3058 3059
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3060
			!cap_zlr(iommu->cap))
3061 3062 3063 3064
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3065
	 * paddr - (paddr + size) might be partial page, we should map the whole
3066
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3067
	 * might have two guest_addr mapping to the same host paddr, but this
3068 3069
	 * is not a big problem
	 */
3070
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3071
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3072 3073 3074
	if (ret)
		goto error;

3075 3076
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3077
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3078
	else
3079
		iommu_flush_write_buffer(iommu);
3080

3081 3082 3083
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3084 3085

error:
3086 3087
	if (iova)
		__free_iova(&domain->iovad, iova);
3088
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
3089
		dev_name(dev), size, (unsigned long long)paddr, dir);
3090 3091 3092
	return 0;
}

3093 3094 3095 3096
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3097
{
3098
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3099
				  dir, *dev->dma_mask);
3100 3101
}

M
mark gross 已提交
3102 3103
static void flush_unmaps(void)
{
3104
	int i, j;
M
mark gross 已提交
3105 3106 3107 3108 3109

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3110 3111 3112
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3113

3114 3115 3116
		if (!deferred_flush[i].next)
			continue;

3117 3118 3119
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3120
					 DMA_TLB_GLOBAL_FLUSH);
3121
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3122 3123
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3124 3125 3126 3127 3128
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3129
					iova->pfn_lo, iova_size(iova),
3130
					!deferred_flush[i].freelist[j], 0);
3131
			else {
3132
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3133 3134 3135
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3136
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3137 3138
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3139
		}
3140
		deferred_flush[i].next = 0;
M
mark gross 已提交
3141 3142 3143 3144 3145 3146 3147
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3148 3149 3150
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3151
	flush_unmaps();
3152
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3153 3154
}

3155
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3156 3157
{
	unsigned long flags;
3158
	int next, iommu_id;
3159
	struct intel_iommu *iommu;
M
mark gross 已提交
3160 3161

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3162 3163 3164
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3165 3166
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3167

3168 3169 3170
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3171
	deferred_flush[iommu_id].freelist[next] = freelist;
3172
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3173 3174 3175 3176 3177 3178 3179 3180 3181

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3182
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3183
{
3184
	struct dmar_domain *domain;
3185
	unsigned long start_pfn, last_pfn;
3186
	struct iova *iova;
3187
	struct intel_iommu *iommu;
3188
	struct page *freelist;
3189

3190
	if (iommu_no_mapping(dev))
3191
		return;
3192

3193
	domain = find_domain(dev);
3194 3195
	BUG_ON(!domain);

3196 3197
	iommu = domain_get_iommu(domain);

3198
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3199 3200
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3201 3202
		return;

3203 3204
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3205

3206
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3207
		 dev_name(dev), start_pfn, last_pfn);
3208

3209
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3210

M
mark gross 已提交
3211
	if (intel_iommu_strict) {
3212
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3213
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3214 3215
		/* free iova */
		__free_iova(&domain->iovad, iova);
3216
		dma_free_pagelist(freelist);
M
mark gross 已提交
3217
	} else {
3218
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3219 3220 3221 3222 3223
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3224 3225
}

3226 3227 3228 3229 3230 3231 3232
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3233
static void *intel_alloc_coherent(struct device *dev, size_t size,
3234 3235
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3236
{
A
Akinobu Mita 已提交
3237
	struct page *page = NULL;
3238 3239
	int order;

F
Fenghua Yu 已提交
3240
	size = PAGE_ALIGN(size);
3241
	order = get_order(size);
3242

3243
	if (!iommu_no_mapping(dev))
3244
		flags &= ~(GFP_DMA | GFP_DMA32);
3245 3246
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3247 3248 3249 3250
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3251

A
Akinobu Mita 已提交
3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3266
		return NULL;
A
Akinobu Mita 已提交
3267
	memset(page_address(page), 0, size);
3268

A
Akinobu Mita 已提交
3269
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3270
					 DMA_BIDIRECTIONAL,
3271
					 dev->coherent_dma_mask);
3272
	if (*dma_handle)
A
Akinobu Mita 已提交
3273 3274 3275 3276
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3277 3278 3279
	return NULL;
}

3280
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3281
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3282 3283
{
	int order;
A
Akinobu Mita 已提交
3284
	struct page *page = virt_to_page(vaddr);
3285

F
Fenghua Yu 已提交
3286
	size = PAGE_ALIGN(size);
3287 3288
	order = get_order(size);

3289
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3290 3291
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3292 3293
}

3294
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3295 3296
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3297
{
3298
	intel_unmap(dev, sglist[0].dma_address);
3299 3300 3301
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3302
	struct scatterlist *sglist, int nelems, int dir)
3303 3304
{
	int i;
F
FUJITA Tomonori 已提交
3305
	struct scatterlist *sg;
3306

F
FUJITA Tomonori 已提交
3307
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3308
		BUG_ON(!sg_page(sg));
3309
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3310
		sg->dma_length = sg->length;
3311 3312 3313 3314
	}
	return nelems;
}

3315
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3316
			enum dma_data_direction dir, struct dma_attrs *attrs)
3317 3318 3319
{
	int i;
	struct dmar_domain *domain;
3320 3321 3322 3323
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3324
	struct scatterlist *sg;
3325
	unsigned long start_vpfn;
3326
	struct intel_iommu *iommu;
3327 3328

	BUG_ON(dir == DMA_NONE);
3329 3330
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3331

3332
	domain = get_valid_domain_for_dev(dev);
3333 3334 3335
	if (!domain)
		return 0;

3336 3337
	iommu = domain_get_iommu(domain);

3338
	for_each_sg(sglist, sg, nelems, i)
3339
		size += aligned_nrpages(sg->offset, sg->length);
3340

3341 3342
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3343
	if (!iova) {
F
FUJITA Tomonori 已提交
3344
		sglist->dma_length = 0;
3345 3346 3347 3348 3349 3350 3351 3352
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3353
			!cap_zlr(iommu->cap))
3354 3355 3356 3357
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3358
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3359

3360
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3361 3362 3363 3364 3365
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3366 3367
	}

3368 3369
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3370
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3371
	else
3372
		iommu_flush_write_buffer(iommu);
3373

3374 3375 3376
	return nelems;
}

3377 3378 3379 3380 3381
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3382
struct dma_map_ops intel_dma_ops = {
3383 3384
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3385 3386
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3387 3388
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3389
	.mapping_error = intel_mapping_error,
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3502 3503 3504
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3505
	struct device *dev;
3506
	int i;
3507 3508 3509

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3510 3511 3512
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3513
			/* ignore DMAR unit if no devices exist */
3514 3515 3516 3517 3518
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3519 3520
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3521 3522
			continue;

3523 3524
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3525
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3526 3527 3528 3529
				break;
		if (i < drhd->devices_cnt)
			continue;

3530 3531 3532 3533 3534 3535
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3536 3537
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3538
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3539 3540 3541 3542
		}
	}
}

3543 3544 3545 3546 3547 3548 3549 3550 3551 3552
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3564 3565 3566 3567 3568
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3569
					   DMA_CCMD_GLOBAL_INVL);
3570 3571
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3572
		iommu_disable_protect_mem_regions(iommu);
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3585
					   DMA_CCMD_GLOBAL_INVL);
3586
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3587
					 DMA_TLB_GLOBAL_FLUSH);
3588 3589 3590
	}
}

3591
static int iommu_suspend(void)
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3609
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3620
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3631
static void iommu_resume(void)
3632 3633 3634 3635 3636 3637
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3638 3639 3640 3641
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3642
		return;
3643 3644 3645 3646
	}

	for_each_active_iommu(iommu, drhd) {

3647
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3648 3649 3650 3651 3652 3653 3654 3655 3656 3657

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3658
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3659 3660 3661 3662 3663 3664
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3665
static struct syscore_ops iommu_syscore_ops = {
3666 3667 3668 3669
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3670
static void __init init_iommu_pm_ops(void)
3671
{
3672
	register_syscore_ops(&iommu_syscore_ops);
3673 3674 3675
}

#else
3676
static inline void init_iommu_pm_ops(void) {}
3677 3678
#endif	/* CONFIG_PM */

3679

3680
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3693 3694 3695 3696 3697 3698 3699
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3700

3701
	list_add(&rmrru->list, &dmar_rmrr_units);
3702

3703
	return 0;
3704 3705
}

3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
3725 3726 3727 3728
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

3729 3730 3731
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

3732
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3733 3734 3735 3736 3737
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
3738 3739 3740
	if (!atsru)
		return -ENOMEM;

3741 3742 3743 3744 3745 3746 3747
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
3748
	atsru->include_all = atsr->flags & 0x1;
3749 3750 3751 3752 3753 3754 3755 3756 3757
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3758

3759
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3760 3761 3762 3763

	return 0;
}

3764 3765 3766 3767 3768 3769
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

	if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;

	return 0;
}

int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
	return intel_iommu_enabled ? -ENOSYS : 0;
}

3811 3812 3813 3814 3815 3816 3817 3818 3819
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3820 3821
	}

3822 3823 3824 3825
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3826 3827 3828 3829
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3830
	int i, ret = 1;
3831
	struct pci_bus *bus;
3832 3833
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3834 3835 3836 3837 3838
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3839
		bridge = bus->self;
3840
		if (!bridge || !pci_is_pcie(bridge) ||
3841
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3842
			return 0;
3843
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3844 3845
			break;
	}
3846 3847
	if (!bridge)
		return 0;
3848

3849
	rcu_read_lock();
3850 3851 3852 3853 3854
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3855
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3856
			if (tmp == &bridge->dev)
3857
				goto out;
3858 3859

		if (atsru->include_all)
3860
			goto out;
3861
	}
3862 3863
	ret = 0;
out:
3864
	rcu_read_unlock();
3865

3866
	return ret;
3867 3868
}

3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3888
			if(ret < 0)
3889 3890
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3891 3892
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

3932
	if (iommu_dummy(dev))
3933 3934
		return 0;

3935
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
3936 3937
		return 0;

3938 3939 3940 3941 3942 3943 3944 3945
	/*
	 * If the device is still attached to a device driver we can't
	 * tear down the domain yet as DMA mappings may still be in use.
	 * Wait for the BUS_NOTIFY_UNBOUND_DRIVER event to do that.
	 */
	if (action == BUS_NOTIFY_DEL_DEVICE && dev->driver != NULL)
		return 0;

3946
	domain = find_domain(dev);
F
Fenghua Yu 已提交
3947 3948 3949
	if (!domain)
		return 0;

3950
	down_read(&dmar_global_lock);
3951
	domain_remove_one_dev_info(domain, dev);
3952
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
3953
		domain_exit(domain);
3954
	up_read(&dmar_global_lock);
3955

F
Fenghua Yu 已提交
3956 3957 3958 3959 3960 3961 3962
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
3989
			struct page *freelist;
3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4006 4007 4008
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4009 4010 4011
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
4012
					iova->pfn_lo, iova_size(iova),
4013
					!freelist, 0);
4014
			rcu_read_unlock();
4015
			dma_free_pagelist(freelist);
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4088 4089
int __init intel_iommu_init(void)
{
4090
	int ret = -ENODEV;
4091
	struct dmar_drhd_unit *drhd;
4092
	struct intel_iommu *iommu;
4093

4094 4095 4096
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4097 4098 4099 4100 4101 4102 4103
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4104 4105 4106
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4107
		goto out_free_dmar;
4108
	}
4109

4110 4111 4112
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
4113
	for_each_active_iommu(iommu, drhd)
4114 4115 4116
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

4117
	if (dmar_dev_scope_init() < 0) {
4118 4119
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4120
		goto out_free_dmar;
4121
	}
4122

4123
	if (no_iommu || dmar_disabled)
4124
		goto out_free_dmar;
4125

4126 4127 4128 4129 4130 4131
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

4132 4133 4134
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4135
		goto out_free_reserved_range;
4136
	}
4137 4138 4139

	init_no_remapping_devices();

4140
	ret = init_dmars();
4141
	if (ret) {
4142 4143
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
4144
		printk(KERN_ERR "IOMMU: dmar init failed\n");
4145
		goto out_free_reserved_range;
4146
	}
4147
	up_write(&dmar_global_lock);
4148 4149 4150
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
4151
	init_timer(&unmap_timer);
4152 4153 4154
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4155
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4156

4157
	init_iommu_pm_ops();
4158

4159 4160 4161 4162 4163
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
						       iommu->name);

4164
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4165
	bus_register_notifier(&pci_bus_type, &device_nb);
4166 4167
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4168

4169 4170
	intel_iommu_enabled = 1;

4171
	return 0;
4172 4173 4174 4175 4176

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4177 4178
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4179
	return ret;
4180
}
4181

4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4196
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4197
					   struct device *dev)
4198
{
4199
	if (!iommu || !dev || !dev_is_pci(dev))
4200 4201
		return;

4202
	pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
4203 4204
}

4205
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4206
				       struct device *dev)
4207
{
4208
	struct device_domain_info *info, *tmp;
4209 4210 4211
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
4212
	u8 bus, devfn;
4213

4214
	iommu = device_to_iommu(dev, &bus, &devfn);
4215 4216 4217 4218
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4219
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4220 4221
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4222
			unlink_domain_info(info);
4223 4224
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4225
			iommu_disable_dev_iotlb(info);
4226
			iommu_detach_dev(iommu, info->bus, info->devfn);
4227
			iommu_detach_dependent_devices(iommu, dev);
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4242
		if (info->iommu == iommu)
4243 4244 4245
			found = 1;
	}

4246 4247
	spin_unlock_irqrestore(&device_domain_lock, flags);

4248
	if (found == 0) {
4249 4250 4251
		domain_detach_iommu(domain, iommu);
		if (!domain_type_is_vm_or_si(domain))
			iommu_detach_domain(domain, iommu);
4252 4253 4254
	}
}

4255
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4268
	domain->iommu_snooping = 0;
4269
	domain->iommu_superpage = 0;
4270
	domain->max_addr = 0;
4271 4272

	/* always allocate the top pgd */
4273
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4274 4275 4276 4277 4278 4279
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4280
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4281
{
4282
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4283

4284
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4285
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4286
		printk(KERN_ERR
4287 4288
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4289
	}
4290
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4291
		printk(KERN_ERR
4292
			"intel_iommu_domain_init() failed\n");
4293
		domain_exit(dmar_domain);
4294
		return -ENOMEM;
K
Kay, Allen M 已提交
4295
	}
4296
	domain_update_iommu_cap(dmar_domain);
4297
	domain->priv = dmar_domain;
4298

4299 4300 4301 4302
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4303
	return 0;
K
Kay, Allen M 已提交
4304 4305
}

4306
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4307
{
4308 4309 4310
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4311
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4312 4313
}

4314 4315
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4316
{
4317
	struct dmar_domain *dmar_domain = domain->priv;
4318 4319
	struct intel_iommu *iommu;
	int addr_width;
4320
	u8 bus, devfn;
4321

4322 4323 4324 4325 4326
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4327 4328
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4329 4330
		struct dmar_domain *old_domain;

4331
		old_domain = find_domain(dev);
4332
		if (old_domain) {
4333
			if (domain_type_is_vm_or_si(dmar_domain))
4334
				domain_remove_one_dev_info(old_domain, dev);
4335 4336 4337 4338 4339
			else
				domain_remove_dev_info(old_domain);
		}
	}

4340
	iommu = device_to_iommu(dev, &bus, &devfn);
4341 4342 4343 4344 4345
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4346 4347 4348 4349 4350
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4351
		       "sufficient for the mapped address (%llx)\n",
4352
		       __func__, addr_width, dmar_domain->max_addr);
4353 4354
		return -EFAULT;
	}
4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4365 4366
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4367
			free_pgtable_page(pte);
4368 4369 4370
		}
		dmar_domain->agaw--;
	}
4371

4372
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4373 4374
}

4375 4376
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4377
{
4378 4379
	struct dmar_domain *dmar_domain = domain->priv;

4380
	domain_remove_one_dev_info(dmar_domain, dev);
4381
}
4382

4383 4384
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4385
			   size_t size, int iommu_prot)
4386
{
4387
	struct dmar_domain *dmar_domain = domain->priv;
4388
	u64 max_addr;
4389
	int prot = 0;
4390
	int ret;
4391

4392 4393 4394 4395
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4396 4397
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4398

4399
	max_addr = iova + size;
4400
	if (dmar_domain->max_addr < max_addr) {
4401 4402 4403
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4404
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4405
		if (end < max_addr) {
4406
			printk(KERN_ERR "%s: iommu width (%d) is not "
4407
			       "sufficient for the mapped address (%llx)\n",
4408
			       __func__, dmar_domain->gaw, max_addr);
4409 4410
			return -EFAULT;
		}
4411
		dmar_domain->max_addr = max_addr;
4412
	}
4413 4414
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4415
	size = aligned_nrpages(hpa, size);
4416 4417
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4418
	return ret;
K
Kay, Allen M 已提交
4419 4420
}

4421
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4422
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4423
{
4424
	struct dmar_domain *dmar_domain = domain->priv;
4425 4426 4427 4428 4429
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4430 4431 4432 4433 4434 4435 4436 4437

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4438

4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4462

4463 4464
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4465

4466
	return size;
K
Kay, Allen M 已提交
4467 4468
}

4469
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4470
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4471
{
4472
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4473
	struct dma_pte *pte;
4474
	int level = 0;
4475
	u64 phys = 0;
K
Kay, Allen M 已提交
4476

4477
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4478
	if (pte)
4479
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4480

4481
	return phys;
K
Kay, Allen M 已提交
4482
}
4483

4484
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4485 4486
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4487
		return domain_update_iommu_snooping(NULL) == 1;
4488
	if (cap == IOMMU_CAP_INTR_REMAP)
4489
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4490

4491
	return false;
S
Sheng Yang 已提交
4492 4493
}

4494 4495
static int intel_iommu_add_device(struct device *dev)
{
4496
	struct intel_iommu *iommu;
4497
	struct iommu_group *group;
4498
	u8 bus, devfn;
4499

4500 4501
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4502 4503
		return -ENODEV;

4504
	iommu_device_link(iommu->iommu_dev, dev);
4505

4506
	group = iommu_group_get_for_dev(dev);
4507

4508 4509
	if (IS_ERR(group))
		return PTR_ERR(group);
4510

4511
	iommu_group_put(group);
4512
	return 0;
4513
}
4514

4515 4516
static void intel_iommu_remove_device(struct device *dev)
{
4517 4518 4519 4520 4521 4522 4523
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4524
	iommu_group_remove_device(dev);
4525 4526

	iommu_device_unlink(iommu->iommu_dev, dev);
4527 4528
}

4529
static const struct iommu_ops intel_iommu_ops = {
4530
	.capable	= intel_iommu_capable,
4531 4532 4533 4534
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4535 4536
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4537
	.iova_to_phys	= intel_iommu_iova_to_phys,
4538 4539
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4540
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4541
};
4542

4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4558
static void quirk_iommu_rwbf(struct pci_dev *dev)
4559 4560 4561
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4562
	 * but needs it. Same seems to hold for the desktop versions.
4563 4564 4565 4566 4567 4568
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4569 4570 4571 4572 4573 4574
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4575

4576 4577 4578 4579 4580 4581 4582 4583 4584 4585
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4586
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4587 4588 4589
{
	unsigned short ggc;

4590
	if (pci_read_config_word(dev, GGC, &ggc))
4591 4592
		return;

4593
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4594 4595
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4596 4597 4598 4599 4600
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4601 4602 4603 4604 4605 4606
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}