io_apic.c 100.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/msi.h>
36
#include <linux/htirq.h>
37
#include <linux/freezer.h>
38
#include <linux/kthread.h>
39
#include <linux/jiffies.h>	/* time_after() */
40
#include <linux/slab.h>
41 42
#include <linux/bootmem.h>
#include <linux/dmar.h>
43
#include <linux/hpet.h>
44

45
#include <asm/idle.h>
L
Linus Torvalds 已提交
46 47
#include <asm/io.h>
#include <asm/smp.h>
48
#include <asm/cpu.h>
L
Linus Torvalds 已提交
49
#include <asm/desc.h>
50 51 52
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
53
#include <asm/timer.h>
54
#include <asm/i8259.h>
55
#include <asm/msidef.h>
56
#include <asm/hypertransport.h>
57
#include <asm/setup.h>
58
#include <asm/irq_remapping.h>
59
#include <asm/hpet.h>
60
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
61

I
Ingo Molnar 已提交
62
#include <asm/apic.h>
L
Linus Torvalds 已提交
63

64
#define __apicdebuginit(type) static type __init
65

66 67 68 69 70 71 72 73 74 75
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

76
#define for_each_irq_pin(entry, head) \
77
	list_for_each_entry(entry, &head, list)
78

L
Linus Torvalds 已提交
79
/*
80 81
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
82 83 84
 */
int sis_apic_bug = -1;

85 86
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
87
static DEFINE_MUTEX(ioapic_mutex);
88
static unsigned int ioapic_dynirq_base;
89
static int ioapic_initialized;
Y
Yinghai Lu 已提交
90

91 92 93 94 95 96 97 98
struct mp_pin_info {
	int trigger;
	int polarity;
	int node;
	int set;
	u32 count;
};

S
Suresh Siddha 已提交
99 100 101 102 103
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
104 105 106 107
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
108 109
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
110 111
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
112 113
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
114
	struct mp_pin_info *pin_info;
115
	struct resource *iomem_res;
S
Suresh Siddha 已提交
116
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
117

118
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
119

120
int mpc_ioapic_id(int ioapic_idx)
121
{
122
	return ioapics[ioapic_idx].mp_config.apicid;
123 124
}

125
unsigned int mpc_ioapic_addr(int ioapic_idx)
126
{
127
	return ioapics[ioapic_idx].mp_config.apicaddr;
128 129
}

130
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
131
{
132
	return &ioapics[ioapic_idx].gsi_config;
133
}
134

135 136 137 138 139 140 141 142 143 144 145 146
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

147 148 149 150 151
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
152 153
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
154 155 156 157
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
158 159
}

160 161 162 163 164
static inline struct mp_pin_info *mp_pin_info(int ioapic_idx, int pin)
{
	return ioapics[ioapic_idx].pin_info + pin;
}

165 166 167 168 169
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

170
int nr_ioapics;
171

172 173
/* The one past the highest gsi number used */
u32 gsi_top;
174

175
/* MP IRQ source entries */
176
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
177 178 179 180

/* # of MP IRQ source entries */
int mp_irq_entries;

181
#ifdef CONFIG_EISA
182 183 184 185 186
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
187 188
int skip_ioapic_setup;

189 190 191 192
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
193 194 195 196 197 198 199 200
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

201
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
202 203
{
	/* disable IO-APIC */
204
	disable_ioapic_support();
Y
Yinghai Lu 已提交
205 206 207
	return 0;
}
early_param("noapic", parse_noapic);
208

209
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node);
210

211 212 213 214 215 216 217 218 219 220 221
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
222
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
223 224 225
			return;
	}

226
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
227 228 229 230
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

231
struct irq_pin_list {
232
	struct list_head list;
233 234 235
	int apic, pin;
};

T
Thomas Gleixner 已提交
236
static struct irq_pin_list *alloc_irq_pin_list(int node)
237
{
238
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
239 240
}

241 242 243 244 245 246 247 248 249 250 251 252 253
static void alloc_ioapic_saved_registers(int idx)
{
	size_t size;

	if (ioapics[idx].saved_registers)
		return;

	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
	if (!ioapics[idx].saved_registers)
		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
}

254 255 256 257 258 259
static void free_ioapic_saved_registers(int idx)
{
	kfree(ioapics[idx].saved_registers);
	ioapics[idx].saved_registers = NULL;
}

260
int __init arch_early_irq_init(void)
261
{
262
	struct irq_cfg *cfg;
263
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
264

265
	if (!nr_legacy_irqs())
266 267
		io_apic_irqs = ~0UL;

268 269
	for_each_ioapic(i)
		alloc_ioapic_saved_registers(i);
270

271 272 273 274 275 276 277 278
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
	 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
		cfg->vector = IRQ0_VECTOR + i;
		cpumask_setall(cfg->domain);
279
	}
280 281

	return 0;
282
}
283

284
static inline struct irq_cfg *irq_cfg(unsigned int irq)
285
{
286
	return irq_get_chip_data(irq);
287
}
T
Thomas Gleixner 已提交
288

289
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
290
{
291
	struct irq_cfg *cfg;
292

293
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
294 295
	if (!cfg)
		return NULL;
296
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
297
		goto out_cfg;
298
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
299
		goto out_domain;
300
	INIT_LIST_HEAD(&cfg->irq_2_pin);
301
	return cfg;
302 303 304 305 306
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
307 308
}

309
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
310
{
311 312
	if (!cfg)
		return;
313
	irq_set_chip_data(at, NULL);
314 315 316 317 318 319 320 321 322 323 324 325 326
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
327
		cfg = irq_cfg(at);
328 329 330 331
		if (cfg)
			return cfg;
	}

332
	cfg = alloc_irq_cfg(at, node);
333
	if (cfg)
334
		irq_set_chip_data(at, cfg);
335 336 337 338 339
	else
		irq_free_desc(at);
	return cfg;
}

L
Linus Torvalds 已提交
340 341 342 343
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
344 345
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
346 347 348 349 350
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
351
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
352 353
}

354
void io_apic_eoi(unsigned int apic, unsigned int vector)
355 356 357 358 359
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

360
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
361 362 363 364 365 366
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

367
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
368 369
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
370

L
Linus Torvalds 已提交
371 372 373 374 375 376 377 378 379 380
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
381
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
382
{
383
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
384 385 386

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
387 388 389
	writel(value, &io_apic->data);
}

390 391 392 393 394
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

395 396 397 398 399 400
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
401

402 403 404
	return eu.entry;
}

405 406 407 408
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
409

410
	raw_spin_lock_irqsave(&ioapic_lock, flags);
411
	eu.entry = __ioapic_read_entry(apic, pin);
412
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
413

414 415 416
	return eu.entry;
}

417 418 419 420 421 422
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
423
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
424
{
425 426
	union entry_union eu = {{0, 0}};

427
	eu.entry = e;
428 429
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
430 431
}

432
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
433 434
{
	unsigned long flags;
435

436
	raw_spin_lock_irqsave(&ioapic_lock, flags);
437
	__ioapic_write_entry(apic, pin, e);
438
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
439 440 441 442 443 444 445 446 447 448 449 450
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

451
	raw_spin_lock_irqsave(&ioapic_lock, flags);
452 453
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
454
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
455 456
}

L
Linus Torvalds 已提交
457 458 459 460 461
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
462
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
463
{
464
	struct irq_pin_list *entry;
465

466
	/* don't allow duplicates */
467
	for_each_irq_pin(entry, cfg->irq_2_pin)
468
		if (entry->apic == apic && entry->pin == pin)
469
			return 0;
470

T
Thomas Gleixner 已提交
471
	entry = alloc_irq_pin_list(node);
472
	if (!entry) {
473 474
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
475
		return -ENOMEM;
476
	}
L
Linus Torvalds 已提交
477 478
	entry->apic = apic;
	entry->pin = pin;
479

480
	list_add_tail(&entry->list, &cfg->irq_2_pin);
481 482 483
	return 0;
}

484 485
static void __remove_pin_from_irq(struct irq_cfg *cfg, int apic, int pin)
{
486
	struct irq_pin_list *tmp, *entry;
487

488
	list_for_each_entry_safe(entry, tmp, &cfg->irq_2_pin, list)
489
		if (entry->apic == apic && entry->pin == pin) {
490
			list_del(&entry->list);
491 492 493 494 495
			kfree(entry);
			return;
		}
}

496 497
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
498
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
499
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
500 501 502 503 504
}

/*
 * Reroute an IRQ to a different pin.
 */
505
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
506 507
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
508
{
509
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
510

511
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
512 513 514
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
515
			/* every one is different, right? */
516
			return;
517
		}
L
Linus Torvalds 已提交
518
	}
519

520 521
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
522 523
}

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

539 540 541
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
542 543
{
	struct irq_pin_list *entry;
544

545 546 547 548
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

549
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
550
{
551 552 553 554 555
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
556

557
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
558
	readl(&io_apic->data);
L
Linus Torvalds 已提交
559 560
}

T
Thomas Gleixner 已提交
561
static void mask_ioapic(struct irq_cfg *cfg)
562
{
T
Thomas Gleixner 已提交
563 564 565
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
566
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
567
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
568
}
L
Linus Torvalds 已提交
569

570
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
571
{
572
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
573
}
Y
Yinghai Lu 已提交
574

T
Thomas Gleixner 已提交
575 576 577
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
578 579
}

T
Thomas Gleixner 已提交
580
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
581 582 583
{
	unsigned long flags;

584
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
585
	__unmask_ioapic(cfg);
586
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
587 588
}

589
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
590
{
591
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
592 593
}

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
610
void native_eoi_ioapic_pin(int apic, int pin, int vector)
611 612
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
613
		io_apic_eoi(apic, vector);
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

634
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
635 636 637 638 639 640
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
641 642
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
643 644 645
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
646 647 648
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
649

L
Linus Torvalds 已提交
650
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
651
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
652 653
	if (entry.delivery_mode == dest_SMI)
		return;
654

L
Linus Torvalds 已提交
655
	/*
656 657 658 659 660 661 662 663 664 665
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
666 667
		unsigned long flags;

668 669 670 671 672 673 674 675 676 677
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

678
		raw_spin_lock_irqsave(&ioapic_lock, flags);
679
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
680
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
681 682 683 684 685
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
686
	 */
687
	ioapic_mask_entry(apic, pin);
688 689
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
690
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
691
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
692 693
}

694
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
695 696 697
{
	int apic, pin;

698 699
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
700 701
}

702
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
703 704 705 706 707 708
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
709 710 711
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
738 739 740
#endif /* CONFIG_X86_32 */

/*
741
 * Saves all the IO-APIC RTE's
742
 */
743
int save_ioapic_entries(void)
744 745
{
	int apic, pin;
746
	int err = 0;
747

748
	for_each_ioapic(apic) {
749
		if (!ioapics[apic].saved_registers) {
750 751 752
			err = -ENOMEM;
			continue;
		}
753

754
		for_each_pin(apic, pin)
755
			ioapics[apic].saved_registers[pin] =
756
				ioapic_read_entry(apic, pin);
757
	}
758

759
	return err;
760 761
}

762 763 764
/*
 * Mask all IO APIC entries.
 */
765
void mask_ioapic_entries(void)
766 767 768
{
	int apic, pin;

769
	for_each_ioapic(apic) {
770
		if (!ioapics[apic].saved_registers)
771
			continue;
772

773
		for_each_pin(apic, pin) {
774 775
			struct IO_APIC_route_entry entry;

776
			entry = ioapics[apic].saved_registers[pin];
777 778 779 780 781 782 783 784
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

785
/*
786
 * Restore IO APIC entries which was saved in the ioapic structure.
787
 */
788
int restore_ioapic_entries(void)
789 790 791
{
	int apic, pin;

792
	for_each_ioapic(apic) {
793
		if (!ioapics[apic].saved_registers)
794
			continue;
795

796
		for_each_pin(apic, pin)
797
			ioapic_write_entry(apic, pin,
798
					   ioapics[apic].saved_registers[pin]);
799
	}
800
	return 0;
801 802
}

L
Linus Torvalds 已提交
803 804 805
/*
 * Find the IRQ entry number of a certain pin.
 */
806
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
807 808 809 810
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
811
		if (mp_irqs[i].irqtype == type &&
812
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
813 814
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
815 816 817 818 819 820 821 822
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
823
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
824 825 826 827
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
828
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
829

A
Alexey Starikovskiy 已提交
830
		if (test_bit(lbus, mp_bus_not_pci) &&
831 832
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
833

834
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
835 836 837 838
	}
	return -1;
}

839 840 841 842 843
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
844
		int lbus = mp_irqs[i].srcbus;
845

A
Alexey Starikovskiy 已提交
846
		if (test_bit(lbus, mp_bus_not_pci) &&
847 848
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
849 850
			break;
	}
851

852
	if (i < mp_irq_entries) {
853 854
		int ioapic_idx;

855
		for_each_ioapic(ioapic_idx)
856 857
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
858 859 860 861 862
	}

	return -1;
}

863
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
864 865 866 867 868
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
869
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
870 871 872 873 874 875 876
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
877

878
#endif
L
Linus Torvalds 已提交
879

A
Alexey Starikovskiy 已提交
880 881 882 883 884 885
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
886 887 888 889 890
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

891
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
892
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
893 894 895 896 897 898 899

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

900
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
901
{
902
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
903 904 905 906 907
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
908
	switch (mp_irqs[idx].irqflag & 3)
909
	{
910 911 912 913 914 915 916 917 918 919 920 921 922
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
923
			pr_warn("broken BIOS!!\n");
924 925 926 927 928 929 930 931 932 933
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
934
			pr_warn("broken BIOS!!\n");
935 936 937
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
938 939 940 941
	}
	return polarity;
}

942
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
943
{
944
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
945 946 947 948 949
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
950
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
951
	{
952 953 954 955 956
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
957
#ifdef CONFIG_EISA
958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
976
					pr_warn("broken BIOS!!\n");
977 978 979 980 981
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
982
			break;
983
		case 1: /* edge */
L
Linus Torvalds 已提交
984
		{
985
			trigger = 0;
L
Linus Torvalds 已提交
986 987
			break;
		}
988
		case 2: /* reserved */
L
Linus Torvalds 已提交
989
		{
990
			pr_warn("broken BIOS!!\n");
991
			trigger = 1;
L
Linus Torvalds 已提交
992 993
			break;
		}
994
		case 3: /* level */
L
Linus Torvalds 已提交
995
		{
996
			trigger = 1;
L
Linus Torvalds 已提交
997 998
			break;
		}
999
		default: /* invalid */
L
Linus Torvalds 已提交
1000
		{
1001
			pr_warn("broken BIOS!!\n");
1002
			trigger = 0;
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007 1008
			break;
		}
	}
	return trigger;
}

1009
static int alloc_irq_from_domain(struct irq_domain *domain, u32 gsi, int pin)
1010
{
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
	int irq = -1;
	int ioapic = (int)(long)domain->host_data;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first 16
		 * GSIs on some weird platforms.
		 */
		if (gsi < nr_legacy_irqs())
			irq = irq_create_mapping(domain, pin);
		else if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_STRICT:
		if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		irq = irq_create_mapping(domain, pin);
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
		break;
	}

	return irq > 0 ? irq : -1;
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
			     unsigned int flags)
{
	int irq;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1046
	struct mp_pin_info *info = mp_pin_info(ioapic, pin);
1047

1048 1049
	if (!domain)
		return -1;
1050 1051 1052

	mutex_lock(&ioapic_mutex);

1053
	/*
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	 * Don't use irqdomain to manage ISA IRQs because there may be
	 * multiple IOAPIC pins sharing the same ISA IRQ number and
	 * irqdomain only supports 1:1 mapping between IOAPIC pin and
	 * IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are used
	 * for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
	 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are
	 * available, and some BIOSes may use MP Interrupt Source records
	 * to override IRQ numbers for PIRQs instead of reprogramming
	 * the interrupt routing logic. Thus there may be multiple pins
	 * sharing the same legacy IRQ number when ACPI is disabled.
1064
	 */
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
		if (flags & IOAPIC_MAP_ALLOC) {
			if (info->count == 0 &&
			    mp_irqdomain_map(domain, irq, pin) != 0)
				irq = -1;

			/* special handling for timer IRQ0 */
			if (irq == 0)
				info->count++;
		}
	} else {
		irq = irq_find_mapping(domain, pin);
		if (irq <= 0 && (flags & IOAPIC_MAP_ALLOC))
			irq = alloc_irq_from_domain(domain, gsi, pin);
1080 1081
	}

1082
	if (flags & IOAPIC_MAP_ALLOC) {
1083 1084 1085 1086 1087
		/* special handling for legacy IRQs */
		if (irq < nr_legacy_irqs() && info->count == 1 &&
		    mp_irqdomain_map(domain, irq, pin) != 0)
			irq = -1;

1088 1089 1090 1091 1092
		if (irq > 0)
			info->count++;
		else if (info->count == 0)
			info->set = 0;
	}
1093

1094 1095 1096
	mutex_unlock(&ioapic_mutex);

	return irq > 0 ? irq : -1;
1097 1098
}

1099
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1100
{
1101
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1102 1103 1104 1105

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1106
	if (mp_irqs[idx].dstirq != pin)
1107
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1108

1109
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1119
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1120 1121 1122
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1123
				return irq;
L
Linus Torvalds 已提交
1124 1125 1126
			}
		}
	}
1127 1128
#endif

1129 1130
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
}
1131

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags)
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
L
Linus Torvalds 已提交
1146 1147
}

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
void mp_unmap_irq(int irq)
{
	struct irq_data *data = irq_get_irq_data(irq);
	struct mp_pin_info *info;
	int ioapic, pin;

	if (!data || !data->domain)
		return;

	ioapic = (int)(long)data->domain->host_data;
	pin = (int)data->hwirq;
	info = mp_pin_info(ioapic, pin);

	mutex_lock(&ioapic_mutex);
	if (--info->count == 0) {
		info->set = 0;
		if (irq < nr_legacy_irqs() &&
		    ioapics[ioapic].irqdomain_cfg.type == IOAPIC_DOMAIN_LEGACY)
			mp_irqdomain_unmap(data->domain, irq);
		else
			irq_dispose_mapping(irq);
	}
	mutex_unlock(&ioapic_mutex);
}

1173 1174 1175 1176
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
1177
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1178
{
1179
	int irq, i, best_ioapic = -1, best_idx = -1;
1180 1181 1182 1183 1184 1185 1186 1187 1188

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1189

1190 1191
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1192 1193 1194 1195 1196
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1197

1198
		for_each_ioapic(ioapic_idx)
1199
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1200 1201
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1202 1203
				break;
			}
1204 1205 1206 1207
		if (!found)
			continue;

		/* Skip ISA IRQs */
1208 1209
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1210 1211 1212
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1213 1214 1215
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1216
		}
1217

1218 1219 1220 1221
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1222 1223 1224
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1225 1226
		}
	}
1227 1228 1229 1230
	if (best_idx < 0)
		return -1;

out:
1231 1232
	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			 IOAPIC_MAP_ALLOC);
1233 1234 1235
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1236 1237 1238 1239 1240
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1241
	raw_spin_lock(&vector_lock);
1242
}
L
Linus Torvalds 已提交
1243

1244
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1245
{
1246
	raw_spin_unlock(&vector_lock);
1247
}
L
Linus Torvalds 已提交
1248

1249 1250
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1251
{
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1263
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1264
	static int current_offset = VECTOR_OFFSET_START % 16;
1265 1266
	int cpu, err;
	cpumask_var_t tmp_mask;
1267

1268
	if (cfg->move_in_progress)
1269
		return -EBUSY;
1270

1271 1272
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1273

1274
	/* Only try and allocate irqs on cpus that are present */
1275
	err = -ENOSPC;
1276 1277 1278
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1279
		int new_cpu, vector, offset;
1280

1281
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1282

1283
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1284 1285 1286 1287 1288 1289 1290 1291 1292
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1293 1294
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1295 1296
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1297
		}
1298

1299 1300
		vector = current_vector;
		offset = current_offset;
1301
next:
1302
		vector += 16;
1303
		if (vector >= first_system_vector) {
1304
			offset = (offset + 1) % 16;
1305
			vector = FIRST_EXTERNAL_VECTOR + offset;
1306
		}
1307 1308

		if (unlikely(current_vector == vector)) {
1309 1310 1311
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1312
			continue;
1313
		}
1314 1315

		if (test_bit(vector, used_vectors))
1316
			goto next;
1317

1318 1319
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) {
			if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNDEFINED)
1320
				goto next;
1321
		}
1322 1323 1324
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1325
		if (cfg->vector) {
1326
			cpumask_copy(cfg->old_domain, cfg->domain);
1327 1328
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1329
		}
1330
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1331 1332
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1333 1334 1335
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1336
	}
1337 1338
	free_cpumask_var(tmp_mask);
	return err;
1339 1340
}

1341
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1342 1343
{
	int err;
1344 1345
	unsigned long flags;

1346
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1347
	err = __assign_irq_vector(irq, cfg, mask);
1348
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1349 1350 1351
	return err;
}

1352
static void clear_irq_vector(int irq, struct irq_cfg *cfg)
1353 1354
{
	int cpu, vector;
1355
	unsigned long flags;
1356

1357
	raw_spin_lock_irqsave(&vector_lock, flags);
1358 1359 1360
	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1361
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1362
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1363 1364

	cfg->vector = 0;
1365
	cpumask_clear(cfg->domain);
1366

1367 1368
	if (likely(!cfg->move_in_progress)) {
		raw_spin_unlock_irqrestore(&vector_lock, flags);
1369
		return;
1370 1371
	}

1372
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1373
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
1374 1375
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
1376
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1377 1378 1379 1380
			break;
		}
	}
	cfg->move_in_progress = 0;
1381
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1382 1383 1384 1385 1386 1387 1388 1389
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1390 1391 1392 1393 1394
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1395
	raw_spin_lock(&vector_lock);
1396
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1397
	for_each_active_irq(irq) {
1398
		cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
1399 1400
		if (!cfg)
			continue;
1401

1402
		if (!cpumask_test_cpu(cpu, cfg->domain))
1403 1404 1405 1406 1407 1408 1409
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
1410
		if (irq <= VECTOR_UNDEFINED)
1411 1412 1413
			continue;

		cfg = irq_cfg(irq);
1414
		if (!cpumask_test_cpu(cpu, cfg->domain))
1415
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1416
	}
1417
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1418
}
1419

1420
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1421

1422
#ifdef CONFIG_X86_32
1423 1424
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1425
	int apic, idx, pin;
1426

1427 1428
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1429
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1430
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1431 1432
	}
	/*
1433 1434
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1435
	return 0;
1436
}
1437 1438 1439
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1440
	return 1;
1441 1442
}
#endif
1443

1444 1445
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1446
{
1447 1448 1449
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1450

1451
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1452
	    trigger == IOAPIC_LEVEL) {
1453
		irq_set_status_flags(irq, IRQ_LEVEL);
1454 1455
		fasteoi = true;
	} else {
1456
		irq_clear_status_flags(irq, IRQ_LEVEL);
1457 1458
		fasteoi = false;
	}
1459

1460
	if (setup_remapped_irq(irq, cfg, chip))
1461
		fasteoi = trigger != 0;
1462

1463 1464 1465
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1466 1467
}

1468 1469 1470
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1484 1485
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1486
	if (attr->trigger)
1487
		entry->mask = 1;
1488

1489 1490 1491
	return 0;
}

1492 1493
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1494
{
L
Linus Torvalds 已提交
1495
	struct IO_APIC_route_entry entry;
1496
	unsigned int dest;
1497 1498 1499

	if (!IO_APIC_IRQ(irq))
		return;
1500

1501
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1502 1503
		return;

1504 1505 1506 1507
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1508
		clear_irq_vector(irq, cfg);
1509 1510 1511

		return;
	}
1512 1513 1514

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1515
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1516 1517
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1518

1519 1520
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1521
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1522
		clear_irq_vector(irq, cfg);
1523

1524 1525 1526
		return;
	}

1527
	ioapic_register_intr(irq, cfg, attr->trigger);
1528
	if (irq < nr_legacy_irqs())
1529
		legacy_pic->mask(irq);
1530

1531
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1532 1533
}

1534 1535
static void __init setup_IO_APIC_irqs(void)
{
1536 1537
	unsigned int ioapic, pin;
	int idx;
1538 1539 1540

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1551 1552
}

L
Linus Torvalds 已提交
1553
/*
1554
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1555
 */
1556
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1557
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1558 1559
{
	struct IO_APIC_route_entry entry;
1560
	unsigned int dest;
L
Linus Torvalds 已提交
1561

1562
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1563 1564 1565 1566 1567

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1568 1569
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1570 1571
		dest = BAD_APICID;

1572
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1573
	entry.mask = 0;			/* don't mask IRQ for edge */
1574
	entry.dest = dest;
1575
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1576 1577 1578 1579 1580 1581
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1582
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1583
	 */
1584 1585
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1586 1587 1588 1589

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1590
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1591 1592
}

1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1620
{
1621
	int i;
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1648 1649 1650 1651 1652
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1653 1654
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1655 1656 1657 1658 1659 1660
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1661
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1662 1663
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1664
	if (reg_01.bits.version >= 0x10)
1665
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1666
	if (reg_01.bits.version >= 0x20)
1667
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1668
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1669

1670
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1671 1672 1673 1674 1675
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1676
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1677 1678
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1679 1680

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1681 1682
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1707
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1708 1709 1710 1711
}

__apicdebuginit(void) print_IO_APICs(void)
{
1712
	int ioapic_idx;
1713 1714
	struct irq_cfg *cfg;
	unsigned int irq;
1715
	struct irq_chip *chip;
1716 1717

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1718
	for_each_ioapic(ioapic_idx)
1719
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1720 1721
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1722 1723 1724 1725 1726 1727 1728

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1729
	for_each_ioapic(ioapic_idx)
1730
		print_IO_APIC(ioapic_idx);
1731

L
Linus Torvalds 已提交
1732
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1733
	for_each_active_irq(irq) {
1734 1735
		struct irq_pin_list *entry;

1736 1737 1738 1739
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1740
		cfg = irq_cfg(irq);
1741 1742
		if (!cfg)
			continue;
1743
		if (list_empty(&cfg->irq_2_pin))
L
Linus Torvalds 已提交
1744
			continue;
1745
		printk(KERN_DEBUG "IRQ%d ", irq);
1746
		for_each_irq_pin(entry, cfg->irq_2_pin)
1747 1748
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1749 1750 1751 1752 1753
	}

	printk(KERN_INFO ".................................... done.\n");
}

1754
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1755
{
1756
	int i;
L
Linus Torvalds 已提交
1757

1758 1759 1760
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1761
		pr_cont("%08x", apic_read(base + i*0x10));
1762

1763
	pr_cont("\n");
L
Linus Torvalds 已提交
1764 1765
}

1766
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1767
{
1768
	unsigned int i, v, ver, maxlvt;
1769
	u64 icr;
L
Linus Torvalds 已提交
1770

1771
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1772
		smp_processor_id(), hard_smp_processor_id());
1773
	v = apic_read(APIC_ID);
1774
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1775 1776 1777
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1778
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1779 1780 1781 1782

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1783
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1784 1785 1786 1787 1788
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1789 1790 1791 1792
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1793 1794 1795 1796 1797 1798 1799 1800 1801
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1802 1803
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1804 1805 1806 1807
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1808 1809 1810 1811
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1812
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1813
	printk(KERN_DEBUG "... APIC TMR field:\n");
1814
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1815
	printk(KERN_DEBUG "... APIC IRR field:\n");
1816
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1817

1818 1819
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1820
			apic_write(APIC_ESR, 0);
1821

L
Linus Torvalds 已提交
1822 1823 1824 1825
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1826
	icr = apic_icr_read();
1827 1828
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1865
	pr_cont("\n");
L
Linus Torvalds 已提交
1866 1867
}

1868
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1869
{
1870 1871
	int cpu;

1872 1873 1874
	if (!maxcpu)
		return;

1875
	preempt_disable();
1876 1877 1878
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1879
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1880
	}
1881
	preempt_enable();
L
Linus Torvalds 已提交
1882 1883
}

1884
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1885 1886 1887 1888
{
	unsigned int v;
	unsigned long flags;

1889
	if (!nr_legacy_irqs())
L
Linus Torvalds 已提交
1890 1891 1892 1893
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1894
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1895 1896 1897 1898 1899 1900 1901

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1902 1903
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1904
	v = inb(0xa0) << 8 | inb(0x20);
1905 1906
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1907

1908
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1909 1910 1911 1912 1913 1914 1915

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1934
{
1935 1936 1937
	if (apic_verbosity == APIC_QUIET)
		return 0;

1938
	print_PIC();
1939 1940

	/* don't print out if apic is not there */
1941
	if (!cpu_has_apic && !apic_from_smp_config())
1942 1943
		return 0;

1944
	print_local_APICs(show_lapic);
1945
	print_IO_APICs();
1946 1947 1948 1949

	return 0;
}

1950
late_initcall(print_ICs);
1951

L
Linus Torvalds 已提交
1952

Y
Yinghai Lu 已提交
1953 1954 1955
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1956
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1957
{
1958
	int i8259_apic, i8259_pin;
1959
	int apic, pin;
1960

1961
	if (!nr_legacy_irqs())
1962 1963
		return;

1964
	for_each_ioapic_pin(apic, pin) {
1965
		/* See if any of the pins is in ExtINT mode */
1966
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1967

1968 1969 1970 1971 1972 1973 1974
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1996 1997 1998 1999 2000 2001 2002 2003
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

2004
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
2005
{
2006
	/*
2007
	 * If the i8259 is routed through an IOAPIC
2008
	 * Put that IOAPIC in virtual wire mode
2009
	 * so legacy interrupts can be delivered.
2010
	 */
2011
	if (ioapic_i8259.pin != -1) {
2012 2013 2014 2015 2016 2017 2018 2019 2020
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2021
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2022
		entry.vector          = 0;
2023
		entry.dest            = read_apic_id();
2024 2025 2026 2027

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2028
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2029
	}
2030

2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
2041
	/*
2042
	 * Clear the IO-APIC before rebooting:
2043
	 */
2044 2045
	clear_IO_APIC();

2046
	if (!nr_legacy_irqs())
2047 2048 2049
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
2050 2051
}

2052
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2053 2054 2055 2056 2057 2058
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2059
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2060 2061 2062
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2063
	int ioapic_idx;
L
Linus Torvalds 已提交
2064 2065 2066 2067 2068 2069 2070 2071
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2072
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2073 2074 2075 2076

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2077
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
2078
		/* Read the register 0 value */
2079
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2080
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2081
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2082

2083
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2084

2085
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2086
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2087
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2088 2089
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2090
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2091 2092 2093 2094 2095 2096 2097
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2098
		if (apic->check_apicid_used(&phys_id_present_map,
2099
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2100
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2101
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2102 2103 2104 2105 2106 2107 2108 2109
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2110
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2111 2112
		} else {
			physid_mask_t tmp;
2113
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2114
						    &tmp);
L
Linus Torvalds 已提交
2115 2116
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2117
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2118 2119 2120 2121 2122 2123 2124
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2125
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2126
			for (i = 0; i < mp_irq_entries; i++)
2127 2128
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2129
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2130 2131

		/*
2132 2133
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2134
		 */
2135
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2136 2137
			continue;

L
Linus Torvalds 已提交
2138 2139
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2140
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2141

2142
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2143
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2144
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2145
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2146 2147 2148 2149

		/*
		 * Sanity check
		 */
2150
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2151
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2152
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2153
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2154
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2155 2156 2157 2158
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2174
#endif
L
Linus Torvalds 已提交
2175

2176
int no_timer_check __initdata;
2177 2178 2179 2180 2181 2182 2183 2184

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2185 2186 2187 2188 2189 2190 2191 2192
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2193
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2194 2195
{
	unsigned long t1 = jiffies;
2196
	unsigned long flags;
L
Linus Torvalds 已提交
2197

2198 2199 2200
	if (no_timer_check)
		return 1;

2201
	local_save_flags(flags);
L
Linus Torvalds 已提交
2202 2203 2204
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2205
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2206 2207 2208 2209 2210 2211 2212 2213

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2214 2215

	/* jiffies wrap? */
2216
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2243

2244
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2245
{
2246
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2247 2248
	unsigned long flags;

2249
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2250
	if (irq < nr_legacy_irqs()) {
2251
		legacy_pic->mask(irq);
2252
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2253 2254
			was_pending = 1;
	}
2255
	__unmask_ioapic(data->chip_data);
2256
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2257 2258 2259 2260

	return was_pending;
}

2261
static int apic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2262
{
2263
	struct irq_cfg *cfg = data->chip_data;
2264
	unsigned long flags;
2265
	int cpu;
2266

2267
	raw_spin_lock_irqsave(&vector_lock, flags);
2268 2269
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2270
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2271 2272 2273

	return 1;
}
2274

2275 2276 2277 2278 2279 2280 2281 2282
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2283

2284
#ifdef CONFIG_SMP
2285
void send_cleanup_vector(struct irq_cfg *cfg)
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2301
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
2302 2303
{
	unsigned vector, me;
2304

2305 2306
	ack_APIC_irq();
	irq_enter();
2307
	exit_idle();
2308 2309 2310

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2311
		int irq;
2312
		unsigned int irr;
2313 2314
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2315
		irq = __this_cpu_read(vector_irq[vector]);
2316

2317
		if (irq <= VECTOR_UNDEFINED)
2318 2319
			continue;

2320 2321 2322 2323 2324
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2325 2326 2327
		if (!cfg)
			continue;

2328
		raw_spin_lock(&desc->lock);
2329

2330 2331 2332 2333 2334 2335 2336
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2337
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2338 2339
			goto unlock;

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2352
		__this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
2353
unlock:
2354
		raw_spin_unlock(&desc->lock);
2355 2356 2357 2358 2359
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2360
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2361
{
2362
	unsigned me;
2363

2364
	if (likely(!cfg->move_in_progress))
2365 2366 2367
		return;

	me = smp_processor_id();
2368

2369
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2370
		send_cleanup_vector(cfg);
2371
}
2372

T
Thomas Gleixner 已提交
2373
static void irq_complete_move(struct irq_cfg *cfg)
2374
{
T
Thomas Gleixner 已提交
2375
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2376 2377 2378 2379
}

void irq_force_complete_move(int irq)
{
2380
	struct irq_cfg *cfg = irq_cfg(irq);
2381

2382 2383 2384
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2385
	__irq_complete_move(cfg, cfg->vector);
2386
}
2387
#else
T
Thomas Gleixner 已提交
2388
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2389
#endif
Y
Yinghai Lu 已提交
2390

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2402 2403

		io_apic_write(apic, 0x11 + pin*2, dest);
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
2416 2417
int apic_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      unsigned int *dest_id)
2418 2419 2420 2421 2422 2423
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
2424
		return -EPERM;
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2445 2446 2447 2448

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2449 2450 2451 2452 2453 2454
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
2455
		return -EPERM;
2456 2457

	raw_spin_lock_irqsave(&ioapic_lock, flags);
2458
	ret = apic_set_affinity(data, mask, &dest);
2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2469
static void apic_ack_edge(struct irq_data *data)
2470
{
2471
	irq_complete_move(data->chip_data);
2472
	irq_move_irq(data);
2473 2474 2475
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2476 2477
atomic_t irq_mis_count;

2478
#ifdef CONFIG_GENERIC_PENDING_IRQ
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2502 2503
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2504
	/* If we are moving the irq we need to mask it */
2505
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2506
		mask_ioapic(cfg);
2507
		return true;
2508
	}
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2556 2557
#endif

2558
static void ack_ioapic_level(struct irq_data *data)
2559 2560 2561 2562 2563 2564 2565 2566 2567
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2568
	/*
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2599
	 */
Y
Yinghai Lu 已提交
2600
	i = cfg->vector;
Y
Yinghai Lu 已提交
2601 2602
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2603 2604 2605 2606 2607 2608
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2609 2610 2611 2612 2613 2614 2615
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2616 2617 2618
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2619
		eoi_ioapic_irq(irq, cfg);
2620 2621
	}

2622
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2623
}
2624

2625
static struct irq_chip ioapic_chip __read_mostly = {
2626 2627 2628 2629
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
2630 2631
	.irq_ack		= apic_ack_edge,
	.irq_eoi		= ack_ioapic_level,
2632
	.irq_set_affinity	= native_ioapic_set_affinity,
2633
	.irq_retrigger		= apic_retrigger_irq,
2634
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
2635 2636 2637 2638
};

static inline void init_IO_APIC_traps(void)
{
2639
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2640
	unsigned int irq;
L
Linus Torvalds 已提交
2641

T
Thomas Gleixner 已提交
2642
	for_each_active_irq(irq) {
2643
		cfg = irq_cfg(irq);
2644
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2645 2646 2647 2648 2649
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2650
			if (irq < nr_legacy_irqs())
2651
				legacy_pic->make_irq(irq);
2652
			else
L
Linus Torvalds 已提交
2653
				/* Strange. Oh, well.. */
2654
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2655 2656 2657 2658
		}
	}
}

2659 2660 2661
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2662

2663
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2664 2665 2666 2667
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2668
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2669 2670
}

2671
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2672
{
2673
	unsigned long v;
L
Linus Torvalds 已提交
2674

2675
	v = apic_read(APIC_LVT0);
2676
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2677
}
L
Linus Torvalds 已提交
2678

2679
static void ack_lapic_irq(struct irq_data *data)
2680 2681 2682 2683
{
	ack_APIC_irq();
}

2684
static struct irq_chip lapic_chip __read_mostly = {
2685
	.name		= "local-APIC",
2686 2687 2688
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2689 2690
};

2691
static void lapic_register_intr(int irq)
2692
{
2693
	irq_clear_status_flags(irq, IRQ_LEVEL);
2694
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2695 2696 2697
				      "edge");
}

L
Linus Torvalds 已提交
2698 2699 2700 2701 2702 2703 2704
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2705
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2706
{
2707
	int apic, pin, i;
L
Linus Torvalds 已提交
2708 2709 2710
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2711
	pin  = find_isa_irq_pin(8, mp_INT);
2712 2713 2714 2715
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2716
	apic = find_isa_irq_apic(8, mp_INT);
2717 2718
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2719
		return;
2720
	}
L
Linus Torvalds 已提交
2721

2722
	entry0 = ioapic_read_entry(apic, pin);
2723
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2724 2725 2726 2727 2728

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2729
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2730 2731 2732 2733 2734
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2735
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2752
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2753

2754
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2755 2756
}

Y
Yinghai Lu 已提交
2757
static int disable_timer_pin_1 __initdata;
2758
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2759
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2760 2761 2762 2763
{
	disable_timer_pin_1 = 1;
	return 0;
}
2764
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2765

L
Linus Torvalds 已提交
2766 2767 2768 2769 2770
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2771 2772
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2773
 */
2774
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2775
{
2776
	struct irq_cfg *cfg = irq_cfg(0);
2777
	int node = cpu_to_node(0);
2778
	int apic1, pin1, apic2, pin2;
2779
	unsigned long flags;
2780
	int no_pin1 = 0;
2781 2782

	local_irq_save(flags);
2783

L
Linus Torvalds 已提交
2784 2785 2786
	/*
	 * get/set the timer IRQ vector:
	 */
2787
	legacy_pic->mask(0);
2788
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2789 2790

	/*
2791 2792 2793 2794 2795 2796 2797
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2798
	 */
2799
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2800
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2801

2802 2803 2804 2805
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2806

2807 2808
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2809
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2810

2811 2812 2813 2814 2815 2816 2817 2818
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2819
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2820 2821 2822 2823 2824 2825 2826 2827
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2828 2829 2830 2831
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2832
		if (no_pin1) {
2833
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2834
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2835
		} else {
2836
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2837 2838 2839 2840 2841 2842 2843
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2844
				unmask_ioapic(cfg);
2845
		}
L
Linus Torvalds 已提交
2846
		if (timer_irq_works()) {
2847 2848
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2849
			goto out;
L
Linus Torvalds 已提交
2850
		}
2851
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2852
		local_irq_disable();
2853
		clear_IO_APIC_pin(apic1, pin1);
2854
		if (!no_pin1)
2855 2856
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2857

2858 2859 2860 2861
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2862 2863 2864
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2865
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2866
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2867
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2868
		if (timer_irq_works()) {
2869
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2870
			goto out;
L
Linus Torvalds 已提交
2871 2872 2873 2874
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2875
		local_irq_disable();
2876
		legacy_pic->mask(0);
2877
		clear_IO_APIC_pin(apic2, pin2);
2878
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2879 2880
	}

2881 2882
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2883

2884
	lapic_register_intr(0);
2885
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2886
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2887 2888

	if (timer_irq_works()) {
2889
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2890
		goto out;
L
Linus Torvalds 已提交
2891
	}
Y
Yinghai Lu 已提交
2892
	local_irq_disable();
2893
	legacy_pic->mask(0);
2894
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2895
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2896

2897 2898
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2899

2900 2901
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2902
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2903 2904 2905 2906

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2907
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2908
		goto out;
L
Linus Torvalds 已提交
2909
	}
Y
Yinghai Lu 已提交
2910
	local_irq_disable();
2911
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2912 2913 2914 2915
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2916
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2917
		"report.  Then try booting with the 'noapic' option.\n");
2918 2919
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2920 2921 2922
}

/*
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2938
 */
2939
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2940

2941 2942
static int mp_irqdomain_create(int ioapic)
{
2943
	size_t size;
2944 2945 2946 2947 2948
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

2949 2950 2951 2952 2953
	size = sizeof(struct mp_pin_info) * mp_ioapic_pin_count(ioapic);
	ip->pin_info = kzalloc(size, GFP_KERNEL);
	if (!ip->pin_info)
		return -ENOMEM;

2954 2955 2956 2957 2958
	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2959 2960 2961
	if(!ip->irqdomain) {
		kfree(ip->pin_info);
		ip->pin_info = NULL;
2962
		return -ENOMEM;
2963
	}
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	if (gsi_cfg->gsi_base == 0)
		irq_set_default_host(ip->irqdomain);

	return 0;
}

2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
static void ioapic_destroy_irqdomain(int idx)
{
	if (ioapics[idx].irqdomain) {
		irq_domain_remove(ioapics[idx].irqdomain);
		ioapics[idx].irqdomain = NULL;
	}
	kfree(ioapics[idx].pin_info);
	ioapics[idx].pin_info = NULL;
}

L
Linus Torvalds 已提交
2986 2987
void __init setup_IO_APIC(void)
{
2988
	int ioapic;
2989 2990 2991 2992

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2993
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2994

2995
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2996 2997 2998
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2999
	/*
3000 3001
         * Set up IO-APIC IRQ routing.
         */
3002 3003
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3004 3005 3006
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3007
	if (nr_legacy_irqs())
3008
		check_timer();
3009 3010

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
3011 3012 3013
}

/*
L
Lucas De Marchi 已提交
3014
 *      Called after all the initialization is done. If we didn't find any
3015
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3016
 */
3017

L
Linus Torvalds 已提交
3018 3019
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3020 3021 3022
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3023 3024 3025 3026
}

late_initcall(io_apic_bug_finalize);

3027
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
3028 3029 3030
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
3031

3032
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3033 3034 3035 3036
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
3037
	}
3038
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3039
}
L
Linus Torvalds 已提交
3040

3041 3042
static void ioapic_resume(void)
{
3043
	int ioapic_idx;
3044

3045
	for_each_ioapic_reverse(ioapic_idx)
3046
		resume_ioapic_id(ioapic_idx);
3047 3048

	restore_ioapic_entries();
L
Linus Torvalds 已提交
3049 3050
}

3051
static struct syscore_ops ioapic_syscore_ops = {
3052
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
3053 3054 3055
	.resume = ioapic_resume,
};

3056
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
3057
{
3058 3059
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
3060 3061 3062
	return 0;
}

3063
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3064

3065
/*
3066
 * Dynamic irq allocate and deallocation. Should be replaced by irq domains!
3067
 */
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
int arch_setup_hwirq(unsigned int irq, int node)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	cfg = alloc_irq_cfg(irq, node);
	if (!cfg)
		return -ENOMEM;

	raw_spin_lock_irqsave(&vector_lock, flags);
	ret = __assign_irq_vector(irq, cfg, apic->target_cpus());
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	if (!ret)
		irq_set_chip_data(irq, cfg);
	else
		free_irq_cfg(irq, cfg);
	return ret;
}

void arch_teardown_hwirq(unsigned int irq)
{
3091
	struct irq_cfg *cfg = irq_cfg(irq);
3092 3093

	free_remapped_irq(irq);
3094
	clear_irq_vector(irq, cfg);
3095 3096 3097
	free_irq_cfg(irq, cfg);
}

3098
/*
S
Simon Arlott 已提交
3099
 * MSI message composition
3100
 */
3101 3102 3103
void native_compose_msi_msg(struct pci_dev *pdev,
			    unsigned int irq, unsigned int dest,
			    struct msi_msg *msg, u8 hpet_id)
3104
{
3105
	struct irq_cfg *cfg = irq_cfg(irq);
3106

3107
	msg->address_hi = MSI_ADDR_BASE_HI;
3108

3109
	if (x2apic_enabled())
3110
		msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
3111

3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152
}

#ifdef CONFIG_PCI_MSI
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	int err;
	unsigned dest;

	if (disable_apic)
		return -ENXIO;

	cfg = irq_cfg(irq);
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;

	x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
3153

3154
	return 0;
3155 3156
}

3157 3158
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3159
{
3160
	struct irq_cfg *cfg = data->chip_data;
3161 3162
	struct msi_msg msg;
	unsigned int dest;
3163
	int ret;
3164

3165
	ret = apic_set_affinity(data, mask, &dest);
3166 3167
	if (ret)
		return ret;
3168

3169
	__get_cached_msi_msg(data->msi_desc, &msg);
3170 3171

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3172
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3173 3174 3175
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3176
	__pci_write_msi_msg(data->msi_desc, &msg);
3177

3178
	return IRQ_SET_MASK_OK_NOCOPY;
3179 3180
}

3181 3182 3183 3184 3185
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3186
	.name			= "PCI-MSI",
3187 3188
	.irq_unmask		= pci_msi_unmask_irq,
	.irq_mask		= pci_msi_mask_irq,
3189
	.irq_ack		= apic_ack_edge,
3190
	.irq_set_affinity	= msi_set_affinity,
3191
	.irq_retrigger		= apic_retrigger_irq,
3192
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3193 3194
};

3195 3196
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3197
{
3198
	struct irq_chip *chip = &msi_chip;
3199
	struct msi_msg msg;
3200
	unsigned int irq = irq_base + irq_offset;
3201
	int ret;
3202

3203
	ret = msi_compose_msg(dev, irq, &msg, -1);
3204 3205 3206
	if (ret < 0)
		return ret;

3207 3208 3209 3210 3211 3212 3213
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
3214
		pci_write_msi_msg(irq, &msg);
3215

3216
	setup_remapped_irq(irq, irq_cfg(irq), chip);
3217 3218

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3219

Y
Yinghai Lu 已提交
3220 3221
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3222 3223 3224
	return 0;
}

3225
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3226
{
3227
	struct msi_desc *msidesc;
3228
	unsigned int irq;
3229 3230 3231 3232 3233
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3234

3235
	node = dev_to_node(&dev->dev);
3236

3237
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3238 3239
		irq = irq_alloc_hwirq(node);
		if (!irq)
3240
			return -ENOSPC;
3241

3242
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3243 3244 3245 3246 3247
		if (ret < 0) {
			irq_free_hwirq(irq);
			return ret;
		}

3248 3249
	}
	return 0;
3250 3251
}

S
Stefano Stabellini 已提交
3252
void native_teardown_msi_irq(unsigned int irq)
3253
{
3254
	irq_free_hwirq(irq);
3255 3256
}

3257
#ifdef CONFIG_DMAR_TABLE
3258 3259 3260
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3261
{
3262 3263
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3264
	struct msi_msg msg;
3265
	int ret;
3266

3267
	ret = apic_set_affinity(data, mask, &dest);
3268 3269
	if (ret)
		return ret;
3270 3271 3272 3273 3274 3275 3276

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3277
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3278 3279

	dmar_msi_write(irq, &msg);
3280

3281
	return IRQ_SET_MASK_OK_NOCOPY;
3282
}
Y
Yinghai Lu 已提交
3283

3284
static struct irq_chip dmar_msi_type = {
3285 3286 3287
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
3288
	.irq_ack		= apic_ack_edge,
3289
	.irq_set_affinity	= dmar_msi_set_affinity,
3290
	.irq_retrigger		= apic_retrigger_irq,
3291
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3292 3293 3294 3295 3296 3297
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3298

3299
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3300 3301 3302
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3303 3304
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3305 3306 3307 3308
	return 0;
}
#endif

3309 3310
#ifdef CONFIG_HPET_TIMER

3311 3312
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3313
{
3314
	struct irq_cfg *cfg = data->chip_data;
3315 3316
	struct msi_msg msg;
	unsigned int dest;
3317
	int ret;
3318

3319
	ret = apic_set_affinity(data, mask, &dest);
3320 3321
	if (ret)
		return ret;
3322

3323
	hpet_msi_read(data->handler_data, &msg);
3324 3325 3326 3327 3328 3329

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3330
	hpet_msi_write(data->handler_data, &msg);
3331

3332
	return IRQ_SET_MASK_OK_NOCOPY;
3333
}
Y
Yinghai Lu 已提交
3334

3335
static struct irq_chip hpet_msi_type = {
3336
	.name = "HPET_MSI",
3337 3338
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3339
	.irq_ack = apic_ack_edge,
3340
	.irq_set_affinity = hpet_msi_set_affinity,
3341
	.irq_retrigger = apic_retrigger_irq,
3342
	.flags = IRQCHIP_SKIP_SET_WAKE,
3343 3344
};

3345
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3346
{
3347
	struct irq_chip *chip = &hpet_msi_type;
3348
	struct msi_msg msg;
3349
	int ret;
3350

3351
	ret = msi_compose_msg(NULL, irq, &msg, id);
3352 3353 3354
	if (ret < 0)
		return ret;

3355
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3356
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3357
	setup_remapped_irq(irq, irq_cfg(irq), chip);
Y
Yinghai Lu 已提交
3358

3359
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3360 3361 3362 3363
	return 0;
}
#endif

3364
#endif /* CONFIG_PCI_MSI */
3365 3366 3367 3368 3369
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3370
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3371
{
3372 3373
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3374

3375
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3376
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3377

3378
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3379
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3380

3381
	write_ht_irq_msg(irq, &msg);
3382 3383
}

3384 3385
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3386
{
3387
	struct irq_cfg *cfg = data->chip_data;
3388
	unsigned int dest;
3389
	int ret;
3390

3391
	ret = apic_set_affinity(data, mask, &dest);
3392 3393
	if (ret)
		return ret;
3394

3395
	target_ht_irq(data->irq, dest, cfg->vector);
3396
	return IRQ_SET_MASK_OK_NOCOPY;
3397
}
Y
Yinghai Lu 已提交
3398

3399
static struct irq_chip ht_irq_chip = {
3400 3401 3402
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
3403
	.irq_ack		= apic_ack_edge,
3404
	.irq_set_affinity	= ht_set_affinity,
3405
	.irq_retrigger		= apic_retrigger_irq,
3406
	.flags			= IRQCHIP_SKIP_SET_WAKE,
3407 3408 3409 3410
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3411
	struct irq_cfg *cfg;
3412 3413
	struct ht_irq_msg msg;
	unsigned dest;
3414
	int err;
3415

J
Jan Beulich 已提交
3416 3417 3418
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3419
	cfg = irq_cfg(irq);
3420
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3421 3422
	if (err)
		return err;
3423

3424 3425 3426 3427
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3428

3429
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3430

3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3443

3444
	write_ht_irq_msg(irq, &msg);
3445

3446 3447
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3448

3449
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3450

3451
	return 0;
3452 3453 3454
}
#endif /* CONFIG_HT_IRQ */

3455
static int
3456 3457 3458 3459 3460 3461 3462 3463 3464
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3465
		setup_ioapic_irq(irq, cfg, attr);
3466 3467 3468
	return ret;
}

3469
static int io_apic_get_redir_entries(int ioapic)
3470 3471 3472 3473
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3474
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3475
	reg_01.raw = io_apic_read(ioapic, 1);
3476
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3477

3478 3479 3480 3481 3482
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3483 3484
}

3485 3486
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
3487 3488 3489 3490 3491
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
3492 3493
}

Y
Yinghai Lu 已提交
3494 3495 3496 3497
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3498 3499
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3500

3501
	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Y
Yinghai Lu 已提交
3502 3503 3504 3505
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
3506
	nr += gsi_top * 16;
Y
Yinghai Lu 已提交
3507 3508
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3509 3510
		nr_irqs = nr;

3511
	return 0;
Y
Yinghai Lu 已提交
3512 3513
}

3514
#ifdef CONFIG_X86_32
3515
static int io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3516 3517 3518 3519 3520 3521 3522 3523
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3524 3525
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3526
	 * supports up to 16 on one shared APIC bus.
3527
	 *
L
Linus Torvalds 已提交
3528 3529 3530 3531 3532
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3533
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3534

3535
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3536
	reg_00.raw = io_apic_read(ioapic, 0);
3537
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3538 3539 3540 3541 3542 3543 3544 3545

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3546
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3547 3548
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3549
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3550 3551

		for (i = 0; i < get_physical_broadcast(); i++) {
3552
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3563
	}
L
Linus Torvalds 已提交
3564

3565
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3566 3567 3568 3569 3570
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3571
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3572 3573
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3574
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3575 3576

		/* Sanity check */
3577
		if (reg_00.bits.ID != apic_id) {
3578 3579
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3580 3581
			return -1;
		}
L
Linus Torvalds 已提交
3582 3583 3584 3585 3586 3587 3588
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3589

3590
static u8 io_apic_unique_id(int idx, u8 id)
3591 3592 3593
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
3594
		return io_apic_get_unique_id(idx, id);
3595 3596 3597 3598
	else
		return id;
}
#else
3599
static u8 io_apic_unique_id(int idx, u8 id)
3600
{
3601
	union IO_APIC_reg_00 reg_00;
3602
	DECLARE_BITMAP(used, 256);
3603 3604 3605
	unsigned long flags;
	u8 new_id;
	int i;
3606 3607

	bitmap_zero(used, 256);
3608
	for_each_ioapic(i)
3609
		__set_bit(mpc_ioapic_id(i), used);
3610 3611

	/* Hand out the requested id if available */
3612 3613
	if (!test_bit(id, used))
		return id;
3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642

	/*
	 * Read the current id from the ioapic and keep it if
	 * available.
	 */
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	new_id = reg_00.bits.ID;
	if (!test_bit(new_id, used)) {
		apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
			 idx, new_id, id);
		return new_id;
	}

	/*
	 * Get the next free id and write it to the ioapic.
	 */
	new_id = find_first_zero_bit(used, 256);
	reg_00.bits.ID = new_id;
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(idx, 0, reg_00.raw);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	/* Sanity check */
	BUG_ON(reg_00.bits.ID != new_id);

	return new_id;
3643
}
3644
#endif
L
Linus Torvalds 已提交
3645

3646
static int io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3647 3648 3649 3650
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3651
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3652
	reg_01.raw = io_apic_read(ioapic, 1);
3653
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3654 3655 3656 3657

	return reg_01.bits.version;
}

3658
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3659
{
3660
	int ioapic, pin, idx;
3661 3662 3663 3664

	if (skip_ioapic_setup)
		return -1;

3665 3666
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3667 3668
		return -1;

3669 3670 3671 3672 3673 3674
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3675 3676
		return -1;

3677 3678
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3679 3680 3681
	return 0;
}

3682 3683 3684
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3685
 * so mask in all cases should simply be apic->target_cpus()
3686 3687 3688 3689
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3690
	int pin, ioapic, irq, irq_entry;
3691
	const struct cpumask *mask;
3692
	struct irq_data *idata;
3693 3694 3695 3696

	if (skip_ioapic_setup == 1)
		return;

3697
	for_each_ioapic_pin(ioapic, pin) {
3698 3699 3700
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
3701

3702 3703
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
3704 3705
			continue;

3706
		idata = irq_get_irq_data(irq);
3707

3708 3709 3710
		/*
		 * Honour affinities which have been set in early boot
		 */
3711 3712
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3713 3714
		else
			mask = apic->target_cpus();
3715

3716
		x86_io_apic_ops.set_affinity(idata, mask, false);
3717
	}
3718

3719 3720 3721
}
#endif

3722 3723 3724 3725
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3726
static struct resource * __init ioapic_setup_resources(void)
3727 3728 3729 3730
{
	unsigned long n;
	struct resource *res;
	char *mem;
3731
	int i, num = 0;
3732

3733 3734 3735
	for_each_ioapic(i)
		num++;
	if (num == 0)
3736 3737 3738
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3739
	n *= num;
3740 3741 3742 3743

	mem = alloc_bootmem(n);
	res = (void *)mem;

3744
	mem += sizeof(struct resource) * num;
3745

3746 3747 3748 3749
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3750
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3751
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3752
		num++;
3753
		ioapics[i].iomem_res = res;
3754 3755 3756 3757 3758 3759 3760
	}

	ioapic_resources = res;

	return res;
}

3761
void __init native_io_apic_init_mappings(void)
3762 3763
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3764
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3765
	int i;
3766

3767 3768
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
3769
		if (smp_found_config) {
3770
			ioapic_phys = mpc_ioapic_addr(i);
3771
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3772 3773 3774 3775 3776 3777 3778 3779 3780
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3781
#endif
3782
		} else {
3783
#ifdef CONFIG_X86_32
3784
fake_ioapic_page:
3785
#endif
3786
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3787 3788 3789
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3790 3791 3792
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3793
		idx++;
3794

3795
		ioapic_res->start = ioapic_phys;
3796
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3797
		ioapic_res++;
3798 3799 3800
	}
}

3801
void __init ioapic_insert_resources(void)
3802 3803 3804 3805 3806
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3807
		if (nr_ioapics > 0)
3808 3809
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3810
		return;
3811 3812
	}

3813
	for_each_ioapic(i) {
3814 3815 3816 3817
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3818

3819
int mp_find_ioapic(u32 gsi)
3820
{
3821
	int i;
3822

3823 3824 3825
	if (nr_ioapics == 0)
		return -1;

3826
	/* Find the IOAPIC that manages this GSI. */
3827
	for_each_ioapic(i) {
3828
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3829
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
3830 3831
			return i;
	}
3832

3833 3834 3835 3836
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3837
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3838
{
3839 3840
	struct mp_ioapic_gsi *gsi_cfg;

3841
	if (WARN_ON(ioapic < 0))
3842
		return -1;
3843 3844 3845

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3846 3847
		return -1;

3848
	return gsi - gsi_cfg->gsi_base;
3849 3850
}

3851
static int bad_ioapic_register(int idx)
3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3870 3871
static int find_free_ioapic_entry(void)
{
3872 3873 3874 3875 3876 3877 3878
	int idx;

	for (idx = 0; idx < MAX_IO_APICS; idx++)
		if (ioapics[idx].nr_registers == 0)
			return idx;

	return MAX_IO_APICS;
3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
}

/**
 * mp_register_ioapic - Register an IOAPIC device
 * @id:		hardware IOAPIC ID
 * @address:	physical address of IOAPIC register area
 * @gsi_base:	base of GSI associated with the IOAPIC
 * @cfg:	configuration information for the IOAPIC
 */
int mp_register_ioapic(int id, u32 address, u32 gsi_base,
		       struct ioapic_domain_cfg *cfg)
3890
{
3891
	bool hotplug = !!ioapic_initialized;
3892
	struct mp_ioapic_gsi *gsi_cfg;
3893 3894
	int idx, ioapic, entries;
	u32 gsi_end;
3895

3896 3897 3898 3899 3900 3901 3902 3903 3904 3905
	if (!address) {
		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
		return -EINVAL;
	}
	for_each_ioapic(ioapic)
		if (ioapics[ioapic].mp_config.apicaddr == address) {
			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
				address, ioapic);
			return -EEXIST;
		}
3906

3907 3908 3909 3910 3911 3912
	idx = find_free_ioapic_entry();
	if (idx >= MAX_IO_APICS) {
		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, idx);
		return -ENOSPC;
	}
3913

3914 3915 3916
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3917 3918

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3919 3920
	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
3921
		return -ENODEV;
3922 3923
	}

3924
	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
3925
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3926 3927 3928 3929 3930

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3931
	entries = io_apic_get_redir_entries(idx);
3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945
	gsi_end = gsi_base + entries - 1;
	for_each_ioapic(ioapic) {
		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
		if ((gsi_base >= gsi_cfg->gsi_base &&
		     gsi_base <= gsi_cfg->gsi_end) ||
		    (gsi_end >= gsi_cfg->gsi_base &&
		     gsi_end <= gsi_cfg->gsi_end)) {
			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
				gsi_base, gsi_end,
				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOSPC;
		}
	}
3946 3947
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
3948
	gsi_cfg->gsi_end = gsi_end;
3949

3950 3951
	ioapics[idx].irqdomain = NULL;
	ioapics[idx].irqdomain_cfg = *cfg;
3952

3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
	/*
	 * If mp_register_ioapic() is called during early boot stage when
	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
	 */
	if (hotplug) {
		if (mp_irqdomain_create(idx)) {
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOMEM;
		}
		alloc_ioapic_saved_registers(idx);
	}

3966 3967
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3968 3969 3970 3971 3972
	if (nr_ioapics <= idx)
		nr_ioapics = idx + 1;

	/* Set nr_registers to mark entry present */
	ioapics[idx].nr_registers = entries;
3973

3974 3975 3976 3977
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3978

3979
	return 0;
3980
}
3981

3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
int mp_unregister_ioapic(u32 gsi_base)
{
	int ioapic, pin;
	int found = 0;
	struct mp_pin_info *pin_info;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
			found = 1;
			break;
		}
	if (!found) {
		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
		return -ENODEV;
	}

	for_each_pin(ioapic, pin) {
		pin_info = mp_pin_info(ioapic, pin);
		if (pin_info->count) {
			pr_warn("pin%d on IOAPIC%d is still in use.\n",
				pin, ioapic);
			return -EBUSY;
		}
	}

	/* Mark entry not present */
	ioapics[ioapic].nr_registers  = 0;
	ioapic_destroy_irqdomain(ioapic);
	free_ioapic_saved_registers(ioapic);
	if (ioapics[ioapic].iomem_res)
		release_resource(ioapics[ioapic].iomem_res);
	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));

	return 0;
}

4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
int mp_ioapic_registered(u32 gsi_base)
{
	int ioapic;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
			return 1;

	return 0;
}

4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
		     irq_hw_number_t hwirq)
{
	int ioapic = (int)(long)domain->host_data;
	struct mp_pin_info *info = mp_pin_info(ioapic, hwirq);
	struct io_apic_irq_attr attr;

	/* Get default attribute if not set by caller yet */
	if (!info->set) {
		u32 gsi = mp_pin_to_gsi(ioapic, hwirq);

		if (acpi_get_override_irq(gsi, &info->trigger,
					  &info->polarity) < 0) {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			info->trigger = 1;
			info->polarity = 1;
		}
		info->node = NUMA_NO_NODE;
4051 4052 4053 4054 4055 4056 4057 4058 4059

		/*
		 * setup_IO_APIC_irqs() programs all legacy IRQs with default
		 * trigger and polarity attributes. Don't set the flag for that
		 * case so the first legacy IRQ user could reprogram the pin
		 * with real trigger and polarity attributes.
		 */
		if (virq >= nr_legacy_irqs() || info->count)
			info->set = 1;
4060 4061 4062 4063 4064 4065 4066
	}
	set_io_apic_irq_attr(&attr, ioapic, hwirq, info->trigger,
			     info->polarity);

	return io_apic_setup_irq_pin(virq, info->node, &attr);
}

4067 4068 4069 4070 4071 4072 4073 4074 4075
void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq)
{
	struct irq_data *data = irq_get_irq_data(virq);
	struct irq_cfg *cfg = irq_cfg(virq);
	int ioapic = (int)(long)domain->host_data;
	int pin = (int)data->hwirq;

	ioapic_mask_entry(ioapic, pin);
	__remove_pin_from_irq(cfg, ioapic, pin);
4076
	WARN_ON(!list_empty(&cfg->irq_2_pin));
4077 4078 4079
	arch_teardown_hwirq(virq);
}

4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node)
{
	int ret = 0;
	int ioapic, pin;
	struct mp_pin_info *info;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -ENODEV;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	info = mp_pin_info(ioapic, pin);
	trigger = trigger ? 1 : 0;
	polarity = polarity ? 1 : 0;

	mutex_lock(&ioapic_mutex);
	if (!info->set) {
		info->trigger = trigger;
		info->polarity = polarity;
		info->node = node;
		info->set = 1;
	} else if (info->trigger != trigger || info->polarity != polarity) {
		ret = -EBUSY;
	}
	mutex_unlock(&ioapic_mutex);

	return ret;
}

4109 4110 4111
/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
4112
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
4113 4114 4115

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
4116 4117
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
4118 4119 4120
#endif
	setup_local_APIC();

4121
	io_apic_setup_irq_pin(0, 0, &attr);
4122 4123
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
4124
}