i915_gpu_error.c 41.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include <generated/utsrelease.h>
31
#include <linux/stop_machine.h>
32 33
#include "i915_drv.h"

34
static const char *engine_str(int engine)
35
{
36
	switch (engine) {
37 38 39 40
	case RCS: return "render";
	case VCS: return "bsd";
	case BCS: return "blt";
	case VECS: return "vebox";
41
	case VCS2: return "bsd2";
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
	default: return "";
	}
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
{

	if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
		e->err = -ENOSPC;
		return false;
	}

	if (e->bytes == e->size - 1 || e->err)
		return false;

	return true;
}

static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
			      unsigned len)
{
	if (e->pos + len <= e->start) {
		e->pos += len;
		return false;
	}

	/* First vsnprintf needs to fit in its entirety for memmove */
	if (len >= e->size) {
		e->err = -EIO;
		return false;
	}

	return true;
}

static void __i915_error_advance(struct drm_i915_error_state_buf *e,
				 unsigned len)
{
	/* If this is first printf in this window, adjust it so that
	 * start position matches start of the buffer
	 */

	if (e->pos < e->start) {
		const size_t off = e->start - e->pos;

		/* Should not happen but be paranoid */
		if (off > len || e->bytes) {
			e->err = -EIO;
			return;
		}

		memmove(e->buf, e->buf + off, len - off);
		e->bytes = len - off;
		e->pos = e->start;
		return;
	}

	e->bytes += len;
	e->pos += len;
}

static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
			       const char *f, va_list args)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
133 134 135
		va_list tmp;

		va_copy(tmp, args);
136 137 138 139
		len = vsnprintf(NULL, 0, f, tmp);
		va_end(tmp);

		if (!__i915_error_seek(e, len))
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
			return;
	}

	len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;

	__i915_error_advance(e, len);
}

static void i915_error_puts(struct drm_i915_error_state_buf *e,
			    const char *str)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	len = strlen(str);

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
		if (!__i915_error_seek(e, len))
			return;
	}

	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;
	memcpy(e->buf + e->bytes, str, len);

	__i915_error_advance(e, len);
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
181 182
	int i;

183
	err_printf(m, "%s [%d]:\n", name, count);
184 185

	while (count--) {
186 187 188
		err_printf(m, "    %08x_%08x %8u %02x %02x [ ",
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
189 190
			   err->size,
			   err->read_domains,
191
			   err->write_domain);
192
		for (i = 0; i < I915_NUM_ENGINES; i++)
193 194 195
			err_printf(m, "%02x ", err->rseqno[i]);

		err_printf(m, "] %02x", err->wseqno);
196 197 198
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
199
		err_puts(m, err->userptr ? " userptr" : "");
200 201
		err_puts(m, err->engine != -1 ? " " : "");
		err_puts(m, engine_str(err->engine));
202
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
203 204 205 206 207 208 209 210 211 212 213

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

214
static const char *hangcheck_action_to_str(enum intel_engine_hangcheck_action a)
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
{
	switch (a) {
	case HANGCHECK_IDLE:
		return "idle";
	case HANGCHECK_WAIT:
		return "wait";
	case HANGCHECK_ACTIVE:
		return "active";
	case HANGCHECK_KICK:
		return "kick";
	case HANGCHECK_HUNG:
		return "hung";
	}

	return "unknown";
}

232 233 234
static void error_print_instdone(struct drm_i915_error_state_buf *m,
				 struct drm_i915_error_engine *ee)
{
235 236 237
	int slice;
	int subslice;

238 239 240 241 242 243 244 245 246 247 248 249
	err_printf(m, "  INSTDONE: 0x%08x\n",
		   ee->instdone.instdone);

	if (ee->engine_id != RCS || INTEL_GEN(m->i915) <= 3)
		return;

	err_printf(m, "  SC_INSTDONE: 0x%08x\n",
		   ee->instdone.slice_common);

	if (INTEL_GEN(m->i915) <= 6)
		return;

250 251 252 253 254 255 256 257 258
	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.sampler[slice][subslice]);

	for_each_instdone_slice_subslice(m->i915, slice, subslice)
		err_printf(m, "  ROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice,
			   ee->instdone.row[slice][subslice]);
259 260
}

261 262
static void error_print_engine(struct drm_i915_error_state_buf *m,
			       struct drm_i915_error_engine *ee)
263
{
264 265
	err_printf(m, "%s command stream:\n", engine_str(ee->engine_id));
	err_printf(m, "  START: 0x%08x\n", ee->start);
266 267 268
	err_printf(m, "  HEAD:  0x%08x\n [0x%08x]", ee->head, ee->rq_head);
	err_printf(m, "  TAIL:  0x%08x [0x%08x, 0x%08x]\n",
		   ee->tail, ee->rq_post, ee->rq_tail);
269
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
270
	err_printf(m, "  MODE:  0x%08x\n", ee->mode);
271 272 273 274 275
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
276 277 278

	error_print_instdone(m, ee);

279 280 281 282 283 284 285 286
	if (ee->batchbuffer) {
		u64 start = ee->batchbuffer->gtt_offset;
		u64 end = start + ee->batchbuffer->gtt_size;

		err_printf(m, "  batch: [0x%08x_%08x, 0x%08x_%08x]\n",
			   upper_32_bits(start), lower_32_bits(start),
			   upper_32_bits(end), lower_32_bits(end));
	}
287
	if (INTEL_GEN(m->i915) >= 4) {
288
		err_printf(m, "  BBADDR: 0x%08x_%08x\n",
289 290 291
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
292
	}
293 294 295 296 297 298
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
299
		err_printf(m, "  SYNC_0: 0x%08x [last synced 0x%08x]\n",
300 301
			   ee->semaphore_mboxes[0],
			   ee->semaphore_seqno[0]);
302
		err_printf(m, "  SYNC_1: 0x%08x [last synced 0x%08x]\n",
303 304 305
			   ee->semaphore_mboxes[1],
			   ee->semaphore_seqno[1]);
		if (HAS_VEBOX(m->i915)) {
306
			err_printf(m, "  SYNC_2: 0x%08x [last synced 0x%08x]\n",
307 308
				   ee->semaphore_mboxes[2],
				   ee->semaphore_seqno[2]);
309
		}
310
	}
311 312
	if (USES_PPGTT(m->i915)) {
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
313

314
		if (INTEL_GEN(m->i915) >= 8) {
315 316 317
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
318
					   i, ee->vm_info.pdp[i]);
319 320
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
321
				   ee->vm_info.pp_dir_base);
322 323
		}
	}
324 325 326 327 328
	err_printf(m, "  seqno: 0x%08x\n", ee->seqno);
	err_printf(m, "  last_seqno: 0x%08x\n", ee->last_seqno);
	err_printf(m, "  waiting: %s\n", yesno(ee->waiting));
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
329
	err_printf(m, "  hangcheck: %s [%d]\n",
330 331
		   hangcheck_action_to_str(ee->hangcheck_action),
		   ee->hangcheck_score);
332 333 334 335 336 337 338 339 340 341 342
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

343 344 345 346 347 348 349 350 351 352 353 354 355 356
static void print_error_obj(struct drm_i915_error_state_buf *m,
			    struct drm_i915_error_object *obj)
{
	int page, offset, elt;

	for (page = offset = 0; page < obj->page_count; page++) {
		for (elt = 0; elt < PAGE_SIZE/4; elt++) {
			err_printf(m, "%08x :  %08x\n", offset,
				   obj->pages[page][elt]);
			offset += 4;
		}
	}
}

357 358 359 360
static void err_print_capabilities(struct drm_i915_error_state_buf *m,
				   const struct intel_device_info *info)
{
#define PRINT_FLAG(x)  err_printf(m, #x ": %s\n", yesno(info->x))
361
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
362 363 364
#undef PRINT_FLAG
}

365 366 367 368
int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
			    const struct i915_error_state_file_priv *error_priv)
{
	struct drm_device *dev = error_priv->dev;
369
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
370
	struct pci_dev *pdev = dev_priv->drm.pdev;
371
	struct drm_i915_error_state *error = error_priv->error;
372
	struct drm_i915_error_object *obj;
373 374
	int i, j, offset, elt;
	int max_hangcheck_score;
375 376 377 378 379 380

	if (!error) {
		err_printf(m, "no error state collected\n");
		goto out;
	}

381
	err_printf(m, "%s\n", error->error_msg);
382 383 384
	err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
		   error->time.tv_usec);
	err_printf(m, "Kernel: " UTS_RELEASE "\n");
385
	err_print_capabilities(m, &error->device_info);
386
	max_hangcheck_score = 0;
387 388 389
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score > max_hangcheck_score)
			max_hangcheck_score = error->engine[i].hangcheck_score;
390
	}
391 392 393
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score == max_hangcheck_score &&
		    error->engine[i].pid != -1) {
394
			err_printf(m, "Active process (on ring %s): %s [%d]\n",
395 396 397
				   engine_str(i),
				   error->engine[i].comm,
				   error->engine[i].pid);
398 399
		}
	}
400
	err_printf(m, "Reset count: %u\n", error->reset_count);
401
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
D
David Weinehall 已提交
402 403
	err_printf(m, "PCI ID: 0x%04x\n", pdev->device);
	err_printf(m, "PCI Revision: 0x%02x\n", pdev->revision);
404
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
D
David Weinehall 已提交
405 406
		   pdev->subsystem_vendor,
		   pdev->subsystem_device);
407
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
408 409 410 411 412 413 414 415 416 417 418

	if (HAS_CSR(dev)) {
		struct intel_csr *csr = &dev_priv->csr;

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

419 420
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
421 422 423 424 425 426
	if (INTEL_INFO(dev)->gen >= 8) {
		for (i = 0; i < 4; i++)
			err_printf(m, "GTIER gt %d: 0x%08x\n", i,
				   error->gtier[i]);
	} else if (HAS_PCH_SPLIT(dev) || IS_VALLEYVIEW(dev))
		err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
427 428 429 430
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);
431
	err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
432 433 434 435 436 437

	for (i = 0; i < dev_priv->num_fence_regs; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

	if (INTEL_INFO(dev)->gen >= 6) {
		err_printf(m, "ERROR: 0x%08x\n", error->error);
438 439 440 441 442

		if (INTEL_INFO(dev)->gen >= 8)
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

443 444 445
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

446
	if (IS_GEN7(dev))
447 448
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

449 450 451 452
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
			error_print_engine(m, &error->engine[i]);
	}
453

454 455 456
	for (i = 0; i < ARRAY_SIZE(error->active_vm); i++) {
		char buf[128];
		int len, first = 1;
457

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
		if (!error->active_vm[i])
			break;

		len = scnprintf(buf, sizeof(buf), "Active (");
		for (j = 0; j < ARRAY_SIZE(error->engine); j++) {
			if (error->engine[j].vm != error->active_vm[i])
				continue;

			len += scnprintf(buf + len, sizeof(buf), "%s%s",
					 first ? "" : ", ",
					 dev_priv->engine[j].name);
			first = 0;
		}
		scnprintf(buf + len, sizeof(buf), ")");
		print_error_buffers(m, buf,
473 474 475
				    error->active_bo[i],
				    error->active_bo_count[i]);
	}
476

477 478 479 480
	print_error_buffers(m, "Pinned (global)",
			    error->pinned_bo,
			    error->pinned_bo_count);

481 482 483 484
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		obj = ee->batchbuffer;
485
		if (obj) {
486
			err_puts(m, dev_priv->engine[i].name);
487
			if (ee->pid != -1)
488
				err_printf(m, " (submitted by %s [%d])",
489 490
					   ee->comm,
					   ee->pid);
491 492 493
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
494 495 496
			print_error_obj(m, obj);
		}

497
		obj = ee->wa_batchbuffer;
498 499
		if (obj) {
			err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
500
				   dev_priv->engine[i].name,
501
				   lower_32_bits(obj->gtt_offset));
502
			print_error_obj(m, obj);
503 504
		}

505
		if (ee->num_requests) {
506
			err_printf(m, "%s --- %d requests\n",
507
				   dev_priv->engine[i].name,
508 509
				   ee->num_requests);
			for (j = 0; j < ee->num_requests; j++) {
510 511
				err_printf(m, "  pid %d, seqno 0x%08x, emitted %ld, head 0x%08x, tail 0x%08x\n",
					   ee->requests[j].pid,
512 513
					   ee->requests[j].seqno,
					   ee->requests[j].jiffies,
514
					   ee->requests[j].head,
515
					   ee->requests[j].tail);
516 517 518
			}
		}

519 520 521 522
		if (IS_ERR(ee->waiters)) {
			err_printf(m, "%s --- ? waiters [unable to acquire spinlock]\n",
				   dev_priv->engine[i].name);
		} else if (ee->num_waiters) {
523 524
			err_printf(m, "%s --- %d waiters\n",
				   dev_priv->engine[i].name,
525 526
				   ee->num_waiters);
			for (j = 0; j < ee->num_waiters; j++) {
527
				err_printf(m, " seqno 0x%08x for %s [%d]\n",
528 529 530
					   ee->waiters[j].seqno,
					   ee->waiters[j].comm,
					   ee->waiters[j].pid);
531 532 533
			}
		}

534
		if ((obj = ee->ringbuffer)) {
535
			err_printf(m, "%s --- ringbuffer = 0x%08x\n",
536
				   dev_priv->engine[i].name,
537
				   lower_32_bits(obj->gtt_offset));
538
			print_error_obj(m, obj);
539 540
		}

541
		if ((obj = ee->hws_page)) {
542 543 544 545 546 547 548
			u64 hws_offset = obj->gtt_offset;
			u32 *hws_page = &obj->pages[0][0];

			if (i915.enable_execlists) {
				hws_offset += LRC_PPHWSP_PN * PAGE_SIZE;
				hws_page = &obj->pages[LRC_PPHWSP_PN][0];
			}
549
			err_printf(m, "%s --- HW Status = 0x%08llx\n",
550
				   dev_priv->engine[i].name, hws_offset);
551 552 553 554
			offset = 0;
			for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
				err_printf(m, "[%04x] %08x %08x %08x %08x\n",
					   offset,
555 556 557 558
					   hws_page[elt],
					   hws_page[elt+1],
					   hws_page[elt+2],
					   hws_page[elt+3]);
559
				offset += 16;
560 561 562
			}
		}

563
		obj = ee->wa_ctx;
564 565 566
		if (obj) {
			u64 wa_ctx_offset = obj->gtt_offset;
			u32 *wa_ctx_page = &obj->pages[0][0];
567
			struct intel_engine_cs *engine = &dev_priv->engine[RCS];
568 569
			u32 wa_ctx_size = (engine->wa_ctx.indirect_ctx.size +
					   engine->wa_ctx.per_ctx.size);
570 571

			err_printf(m, "%s --- WA ctx batch buffer = 0x%08llx\n",
572
				   dev_priv->engine[i].name, wa_ctx_offset);
573 574 575 576 577 578 579 580 581 582 583 584
			offset = 0;
			for (elt = 0; elt < wa_ctx_size; elt += 4) {
				err_printf(m, "[%04x] %08x %08x %08x %08x\n",
					   offset,
					   wa_ctx_page[elt + 0],
					   wa_ctx_page[elt + 1],
					   wa_ctx_page[elt + 2],
					   wa_ctx_page[elt + 3]);
				offset += 16;
			}
		}

585
		if ((obj = ee->ctx)) {
586
			err_printf(m, "%s --- HW Context = 0x%08x\n",
587
				   dev_priv->engine[i].name,
588
				   lower_32_bits(obj->gtt_offset));
589
			print_error_obj(m, obj);
590 591 592
		}
	}

593
	if ((obj = error->semaphore)) {
594 595
		err_printf(m, "Semaphore page = 0x%08x\n",
			   lower_32_bits(obj->gtt_offset));
596 597 598 599 600 601 602 603 604 605
		for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
			err_printf(m, "[%04x] %08x %08x %08x %08x\n",
				   elt * 4,
				   obj->pages[0][elt],
				   obj->pages[0][elt+1],
				   obj->pages[0][elt+2],
				   obj->pages[0][elt+3]);
		}
	}

606 607 608 609 610 611 612 613 614 615 616 617 618 619
	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
		intel_display_print_error_state(m, dev, error->display);

out:
	if (m->bytes == 0 && m->err)
		return m->err;

	return 0;
}

int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
620
			      struct drm_i915_private *i915,
621 622 623
			      size_t count, loff_t pos)
{
	memset(ebuf, 0, sizeof(*ebuf));
624
	ebuf->i915 = i915;
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669

	/* We need to have enough room to store any i915_error_state printf
	 * so that we can move it to start position.
	 */
	ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
	ebuf->buf = kmalloc(ebuf->size,
				GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);

	if (ebuf->buf == NULL) {
		ebuf->size = PAGE_SIZE;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL) {
		ebuf->size = 128;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL)
		return -ENOMEM;

	ebuf->start = pos;

	return 0;
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void i915_error_state_free(struct kref *error_ref)
{
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
	int i;

670 671 672 673 674 675 676 677 678 679 680
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
681 682
		if (!IS_ERR_OR_NULL(ee->waiters))
			kfree(ee->waiters);
683 684
	}

685
	i915_error_object_free(error->semaphore);
686

687
	for (i = 0; i < ARRAY_SIZE(error->active_bo); i++)
688 689
		kfree(error->active_bo[i]);
	kfree(error->pinned_bo);
690

691 692 693 694 695 696
	kfree(error->overlay);
	kfree(error->display);
	kfree(error);
}

static struct drm_i915_error_object *
697
i915_error_object_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
698
			 struct i915_vma *vma)
699
{
700
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
C
Chris Wilson 已提交
701
	struct drm_i915_gem_object *src;
702
	struct drm_i915_error_object *dst;
703
	int num_pages;
704 705
	bool use_ggtt;
	int i = 0;
706
	u64 reloc_offset;
707

C
Chris Wilson 已提交
708 709 710 711 712
	if (!vma)
		return NULL;

	src = vma->obj;
	if (!src->pages)
713 714
		return NULL;

715 716
	num_pages = src->base.size >> PAGE_SHIFT;

717
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
C
Chris Wilson 已提交
718
	if (!dst)
719 720
		return NULL;

721 722 723 724
	dst->gtt_offset = vma->node.start;
	dst->gtt_size = vma->node.size;

	reloc_offset = dst->gtt_offset;
725
	use_ggtt = (src->cache_level == I915_CACHE_NONE &&
C
Chris Wilson 已提交
726
		   (vma->flags & I915_VMA_GLOBAL_BIND) &&
727
		   reloc_offset + num_pages * PAGE_SIZE <= ggtt->mappable_end);
728 729 730 731 732

	/* Cannot access stolen address directly, try to use the aperture */
	if (src->stolen) {
		use_ggtt = true;

C
Chris Wilson 已提交
733
		if (!(vma->flags & I915_VMA_GLOBAL_BIND))
734 735
			goto unwind;

C
Chris Wilson 已提交
736
		reloc_offset = vma->node.start;
737
		if (reloc_offset + num_pages * PAGE_SIZE > ggtt->mappable_end)
738 739 740 741
			goto unwind;
	}

	/* Cannot access snooped pages through the aperture */
742 743
	if (use_ggtt && src->cache_level != I915_CACHE_NONE &&
	    !HAS_LLC(dev_priv))
744 745 746 747
		goto unwind;

	dst->page_count = num_pages;
	while (num_pages--) {
748 749 750 751 752 753
		void *d;

		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
		if (d == NULL)
			goto unwind;

754
		if (use_ggtt) {
755 756 757 758 759 760 761
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

762
			s = io_mapping_map_atomic_wc(&ggtt->mappable,
763 764 765 766 767 768 769 770 771 772 773 774 775 776
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
		} else {
			struct page *page;
			void *s;

			page = i915_gem_object_get_page(src, i);

			s = kmap_atomic(page);
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);
		}

777
		dst->pages[i++] = d;
778 779 780 781 782 783 784 785 786 787 788 789
		reloc_offset += PAGE_SIZE;
	}

	return dst;

unwind:
	while (i--)
		kfree(dst->pages[i]);
	kfree(dst);
	return NULL;
}

790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
/* The error capture is special as tries to run underneath the normal
 * locking rules - so we use the raw version of the i915_gem_active lookup.
 */
static inline uint32_t
__active_get_seqno(struct i915_gem_active *active)
{
	return i915_gem_request_get_seqno(__i915_gem_active_peek(active));
}

static inline int
__active_get_engine_id(struct i915_gem_active *active)
{
	struct intel_engine_cs *engine;

	engine = i915_gem_request_get_engine(__i915_gem_active_peek(active));
	return engine ? engine->id : -1;
}

808
static void capture_bo(struct drm_i915_error_buffer *err,
809
		       struct i915_vma *vma)
810
{
811
	struct drm_i915_gem_object *obj = vma->obj;
812
	int i;
813

814 815
	err->size = obj->base.size;
	err->name = obj->base.name;
816

817
	for (i = 0; i < I915_NUM_ENGINES; i++)
818 819 820 821
		err->rseqno[i] = __active_get_seqno(&obj->last_read[i]);
	err->wseqno = __active_get_seqno(&obj->last_write);
	err->engine = __active_get_engine_id(&obj->last_write);

822
	err->gtt_offset = vma->node.start;
823 824
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
825
	err->fence_reg = vma->fence ? vma->fence->id : -1;
826
	err->tiling = i915_gem_object_get_tiling(obj);
827 828
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
829
	err->userptr = obj->userptr.mm != NULL;
830 831 832
	err->cache_level = obj->cache_level;
}

833 834 835
static u32 capture_error_bo(struct drm_i915_error_buffer *err,
			    int count, struct list_head *head,
			    bool pinned_only)
836
{
B
Ben Widawsky 已提交
837
	struct i915_vma *vma;
838 839
	int i = 0;

840
	list_for_each_entry(vma, head, vm_link) {
841 842 843
		if (pinned_only && !i915_vma_is_pinned(vma))
			continue;

844
		capture_bo(err++, vma);
845 846 847 848 849 850 851
		if (++i == count)
			break;
	}

	return i;
}

852 853 854 855 856 857 858 859 860 861
/* Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
862
					 struct drm_i915_error_state *error,
863
					 int *engine_id)
864 865 866 867 868 869 870 871 872
{
	uint32_t error_code = 0;
	int i;

	/* IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
873
	for (i = 0; i < I915_NUM_ENGINES; i++) {
874 875 876
		if (error->engine[i].hangcheck_action == HANGCHECK_HUNG) {
			if (engine_id)
				*engine_id = i;
877

878 879
			return error->engine[i].ipehr ^
			       error->engine[i].instdone.instdone;
880 881
		}
	}
882 883 884 885

	return error_code;
}

886
static void i915_gem_record_fences(struct drm_i915_private *dev_priv,
887 888 889 890
				   struct drm_i915_error_state *error)
{
	int i;

891
	if (IS_GEN3(dev_priv) || IS_GEN2(dev_priv)) {
892
		for (i = 0; i < dev_priv->num_fence_regs; i++)
893
			error->fence[i] = I915_READ(FENCE_REG(i));
894
	} else if (IS_GEN5(dev_priv) || IS_GEN4(dev_priv)) {
895 896
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
897
	} else if (INTEL_GEN(dev_priv) >= 6) {
898 899 900
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	}
901 902
}

903

904
static void gen8_record_semaphore_state(struct drm_i915_error_state *error,
905
					struct intel_engine_cs *engine,
906
					struct drm_i915_error_engine *ee)
907
{
908
	struct drm_i915_private *dev_priv = engine->i915;
909
	struct intel_engine_cs *to;
910
	enum intel_engine_id id;
911

912
	if (!error->semaphore)
913
		return;
914

915
	for_each_engine_id(to, dev_priv, id) {
916 917 918
		int idx;
		u16 signal_offset;
		u32 *tmp;
919

920
		if (engine == to)
921 922
			continue;

923 924
		signal_offset =
			(GEN8_SIGNAL_OFFSET(engine, id) & (PAGE_SIZE - 1)) / 4;
925
		tmp = error->semaphore->pages[0];
926
		idx = intel_engine_sync_index(engine, to);
927

928 929
		ee->semaphore_mboxes[idx] = tmp[signal_offset];
		ee->semaphore_seqno[idx] = engine->semaphore.sync_seqno[idx];
930 931 932
	}
}

933 934
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
935
{
936 937 938 939 940 941
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
	ee->semaphore_seqno[0] = engine->semaphore.sync_seqno[0];
	ee->semaphore_seqno[1] = engine->semaphore.sync_seqno[1];
942

943
	if (HAS_VEBOX(dev_priv)) {
944
		ee->semaphore_mboxes[2] =
945
			I915_READ(RING_SYNC_2(engine->mmio_base));
946
		ee->semaphore_seqno[2] = engine->semaphore.sync_seqno[2];
947 948 949
	}
}

950 951
static void error_record_engine_waiters(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
952 953 954 955 956 957
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct drm_i915_error_waiter *waiter;
	struct rb_node *rb;
	int count;

958 959
	ee->num_waiters = 0;
	ee->waiters = NULL;
960

961 962 963 964 965 966 967 968
	if (RB_EMPTY_ROOT(&b->waiters))
		return;

	if (!spin_trylock(&b->lock)) {
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}

969 970 971 972 973 974 975 976 977 978 979 980 981
	count = 0;
	for (rb = rb_first(&b->waiters); rb != NULL; rb = rb_next(rb))
		count++;
	spin_unlock(&b->lock);

	waiter = NULL;
	if (count)
		waiter = kmalloc_array(count,
				       sizeof(struct drm_i915_error_waiter),
				       GFP_ATOMIC);
	if (!waiter)
		return;

982 983 984 985 986
	if (!spin_trylock(&b->lock)) {
		kfree(waiter);
		ee->waiters = ERR_PTR(-EDEADLK);
		return;
	}
987

988
	ee->waiters = waiter;
989 990 991 992 993 994 995 996
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		strcpy(waiter->comm, w->tsk->comm);
		waiter->pid = w->tsk->pid;
		waiter->seqno = w->seqno;
		waiter++;

997
		if (++ee->num_waiters == count)
998 999 1000 1001 1002
			break;
	}
	spin_unlock(&b->lock);
}

1003 1004 1005
static void error_record_engine_registers(struct drm_i915_error_state *error,
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
1006
{
1007 1008
	struct drm_i915_private *dev_priv = engine->i915;

1009
	if (INTEL_GEN(dev_priv) >= 6) {
1010 1011
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
		ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
1012
		if (INTEL_GEN(dev_priv) >= 8)
1013
			gen8_record_semaphore_state(error, engine, ee);
1014
		else
1015
			gen6_record_semaphore_state(engine, ee);
1016 1017
	}

1018
	if (INTEL_GEN(dev_priv) >= 4) {
1019 1020 1021 1022 1023
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
1024
		if (INTEL_GEN(dev_priv) >= 8) {
1025 1026
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
1027
		}
1028
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
1029
	} else {
1030 1031 1032
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
1033 1034
	}

1035
	intel_engine_get_instdone(engine, &ee->instdone);
1036

1037 1038
	ee->waiting = intel_engine_has_waiter(engine);
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
1039
	ee->acthd = intel_engine_get_active_head(engine);
1040 1041 1042 1043 1044 1045
	ee->seqno = intel_engine_get_seqno(engine);
	ee->last_seqno = engine->last_submitted_seqno;
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
1046 1047
	if (INTEL_GEN(dev_priv) > 2)
		ee->mode = I915_READ_MODE(engine);
1048

1049
	if (!HWS_NEEDS_PHYSICAL(dev_priv)) {
1050
		i915_reg_t mmio;
1051

1052
		if (IS_GEN7(dev_priv)) {
1053
			switch (engine->id) {
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1068
		} else if (IS_GEN6(engine->i915)) {
1069
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1070 1071
		} else {
			/* XXX: gen8 returns to sanity */
1072
			mmio = RING_HWS_PGA(engine->mmio_base);
1073 1074
		}

1075
		ee->hws = I915_READ(mmio);
1076 1077
	}

1078 1079
	ee->hangcheck_score = engine->hangcheck.score;
	ee->hangcheck_action = engine->hangcheck.action;
1080

1081
	if (USES_PPGTT(dev_priv)) {
1082 1083
		int i;

1084
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1085

1086
		if (IS_GEN6(dev_priv))
1087
			ee->vm_info.pp_dir_base =
1088
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1089
		else if (IS_GEN7(dev_priv))
1090
			ee->vm_info.pp_dir_base =
1091
				I915_READ(RING_PP_DIR_BASE(engine));
1092
		else if (INTEL_GEN(dev_priv) >= 8)
1093
			for (i = 0; i < 4; i++) {
1094
				ee->vm_info.pdp[i] =
1095
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1096 1097
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1098
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1099 1100
			}
	}
1101 1102
}

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
static void engine_record_requests(struct intel_engine_cs *engine,
				   struct drm_i915_gem_request *first,
				   struct drm_i915_error_engine *ee)
{
	struct drm_i915_gem_request *request;
	int count;

	count = 0;
	request = first;
	list_for_each_entry_from(request, &engine->request_list, link)
		count++;
	if (!count)
		return;

	ee->requests = kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
	if (!ee->requests)
		return;

	ee->num_requests = count;

	count = 0;
	request = first;
	list_for_each_entry_from(request, &engine->request_list, link) {
		struct drm_i915_error_request *erq;

		if (count >= ee->num_requests) {
			/*
			 * If the ring request list was changed in
			 * between the point where the error request
			 * list was created and dimensioned and this
			 * point then just exit early to avoid crashes.
			 *
			 * We don't need to communicate that the
			 * request list changed state during error
			 * state capture and that the error state is
			 * slightly incorrect as a consequence since we
			 * are typically only interested in the request
			 * list state at the point of error state
			 * capture, not in any changes happening during
			 * the capture.
			 */
			break;
		}

		erq = &ee->requests[count++];
		erq->seqno = request->fence.seqno;
		erq->jiffies = request->emitted_jiffies;
		erq->head = request->head;
		erq->tail = request->tail;

		rcu_read_lock();
		erq->pid = request->ctx->pid ? pid_nr(request->ctx->pid) : 0;
		rcu_read_unlock();
	}
	ee->num_requests = count;
}

1160
static void i915_gem_record_rings(struct drm_i915_private *dev_priv,
1161 1162
				  struct drm_i915_error_state *error)
{
1163
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1164
	int i;
1165

1166
	error->semaphore =
C
Chris Wilson 已提交
1167
		i915_error_object_create(dev_priv, dev_priv->semaphore);
1168

1169
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1170
		struct intel_engine_cs *engine = &dev_priv->engine[i];
1171
		struct drm_i915_error_engine *ee = &error->engine[i];
1172
		struct drm_i915_gem_request *request;
1173

1174 1175
		ee->pid = -1;
		ee->engine_id = -1;
1176

1177
		if (!intel_engine_initialized(engine))
1178 1179
			continue;

1180
		ee->engine_id = i;
1181

1182 1183
		error_record_engine_registers(error, engine, ee);
		error_record_engine_waiters(engine, ee);
1184

1185
		request = i915_gem_find_active_request(engine);
1186
		if (request) {
1187
			struct intel_ring *ring;
1188
			struct pid *pid;
1189

1190
			ee->vm = request->ctx->ppgtt ?
1191
				&request->ctx->ppgtt->base : &ggtt->base;
1192

1193 1194 1195 1196
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1197
			ee->batchbuffer =
1198
				i915_error_object_create(dev_priv,
C
Chris Wilson 已提交
1199
							 request->batch);
1200

1201
			if (HAS_BROKEN_CS_TLB(dev_priv))
1202
				ee->wa_batchbuffer =
C
Chris Wilson 已提交
1203 1204
					i915_error_object_create(dev_priv,
								 engine->scratch);
1205

C
Chris Wilson 已提交
1206 1207 1208
			ee->ctx =
				i915_error_object_create(dev_priv,
							 request->ctx->engine[i].state);
1209

1210 1211
			pid = request->ctx->pid;
			if (pid) {
1212 1213 1214
				struct task_struct *task;

				rcu_read_lock();
1215
				task = pid_task(pid, PIDTYPE_PID);
1216
				if (task) {
1217 1218
					strcpy(ee->comm, task->comm);
					ee->pid = task->pid;
1219 1220 1221
				}
				rcu_read_unlock();
			}
1222

1223 1224 1225
			error->simulated |=
				request->ctx->flags & CONTEXT_NO_ERROR_CAPTURE;

1226 1227 1228 1229
			ee->rq_head = request->head;
			ee->rq_post = request->postfix;
			ee->rq_tail = request->tail;

1230 1231 1232
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1233
			ee->ringbuffer =
C
Chris Wilson 已提交
1234
				i915_error_object_create(dev_priv, ring->vma);
1235 1236

			engine_record_requests(engine, request, ee);
1237
		}
1238

1239
		ee->hws_page =
C
Chris Wilson 已提交
1240 1241
			i915_error_object_create(dev_priv,
						 engine->status_page.vma);
1242

C
Chris Wilson 已提交
1243 1244
		ee->wa_ctx =
			i915_error_object_create(dev_priv, engine->wa_ctx.vma);
1245 1246 1247
	}
}

1248 1249 1250
static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
				struct drm_i915_error_state *error,
				struct i915_address_space *vm,
1251
				int idx)
1252
{
1253
	struct drm_i915_error_buffer *active_bo;
1254
	struct i915_vma *vma;
1255
	int count;
1256

1257
	count = 0;
1258
	list_for_each_entry(vma, &vm->active_list, vm_link)
1259
		count++;
1260

1261 1262 1263
	active_bo = NULL;
	if (count)
		active_bo = kcalloc(count, sizeof(*active_bo), GFP_ATOMIC);
1264
	if (active_bo)
1265 1266 1267 1268 1269 1270 1271
		count = capture_error_bo(active_bo, count, &vm->active_list, false);
	else
		count = 0;

	error->active_vm[idx] = vm;
	error->active_bo[idx] = active_bo;
	error->active_bo_count[idx] = count;
1272 1273
}

1274 1275
static void i915_capture_active_buffers(struct drm_i915_private *dev_priv,
					struct drm_i915_error_state *error)
1276
{
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
	int cnt = 0, i, j;

	BUILD_BUG_ON(ARRAY_SIZE(error->engine) > ARRAY_SIZE(error->active_bo));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_vm));
	BUILD_BUG_ON(ARRAY_SIZE(error->active_bo) != ARRAY_SIZE(error->active_bo_count));

	/* Scan each engine looking for unique active contexts/vm */
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];
		bool found;

		if (!ee->vm)
			continue;
1290

1291 1292 1293 1294 1295
		found = false;
		for (j = 0; j < i && !found; j++)
			found = error->engine[j].vm == ee->vm;
		if (!found)
			i915_gem_capture_vm(dev_priv, error, ee->vm, cnt++);
1296
	}
1297 1298
}

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
static void i915_capture_pinned_buffers(struct drm_i915_private *dev_priv,
					struct drm_i915_error_state *error)
{
	struct i915_address_space *vm = &dev_priv->ggtt.base;
	struct drm_i915_error_buffer *bo;
	struct i915_vma *vma;
	int count_inactive, count_active;

	count_inactive = 0;
	list_for_each_entry(vma, &vm->active_list, vm_link)
		count_inactive++;

	count_active = 0;
	list_for_each_entry(vma, &vm->inactive_list, vm_link)
		count_active++;

	bo = NULL;
	if (count_inactive + count_active)
		bo = kcalloc(count_inactive + count_active,
			     sizeof(*bo), GFP_ATOMIC);
	if (!bo)
		return;

	count_inactive = capture_error_bo(bo, count_inactive,
					  &vm->active_list, true);
	count_active = capture_error_bo(bo + count_inactive, count_active,
					&vm->inactive_list, true);
	error->pinned_bo_count = count_inactive + count_active;
	error->pinned_bo = bo;
}

1330 1331 1332
/* Capture all registers which don't fit into another category. */
static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
1333
{
1334
	struct drm_device *dev = &dev_priv->drm;
1335
	int i;
1336

1337 1338 1339 1340 1341 1342 1343
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1344

1345 1346
	/* 1: Registers specific to a single generation */
	if (IS_VALLEYVIEW(dev)) {
1347
		error->gtier[0] = I915_READ(GTIER);
1348
		error->ier = I915_READ(VLV_IER);
1349
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1350
	}
1351

1352 1353
	if (IS_GEN7(dev))
		error->err_int = I915_READ(GEN7_ERR_INT);
1354

1355 1356 1357 1358 1359
	if (INTEL_INFO(dev)->gen >= 8) {
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1360
	if (IS_GEN6(dev)) {
1361
		error->forcewake = I915_READ_FW(FORCEWAKE);
1362 1363 1364
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1365

1366 1367
	/* 2: Registers which belong to multiple generations */
	if (INTEL_INFO(dev)->gen >= 7)
1368
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1369 1370

	if (INTEL_INFO(dev)->gen >= 6) {
1371
		error->derrmr = I915_READ(DERRMR);
1372 1373 1374 1375
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

1376
	/* 3: Feature specific registers */
1377 1378 1379 1380 1381 1382
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1383 1384 1385
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);

1386 1387 1388 1389 1390
	if (INTEL_INFO(dev)->gen >= 8) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
	} else if (HAS_PCH_SPLIT(dev)) {
1391
		error->ier = I915_READ(DEIER);
1392
		error->gtier[0] = I915_READ(GTIER);
1393 1394 1395 1396
	} else if (IS_GEN2(dev)) {
		error->ier = I915_READ16(IER);
	} else if (!IS_VALLEYVIEW(dev)) {
		error->ier = I915_READ(IER);
1397 1398 1399
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1400 1401
}

1402
static void i915_error_capture_msg(struct drm_i915_private *dev_priv,
1403
				   struct drm_i915_error_state *error,
1404
				   u32 engine_mask,
1405
				   const char *error_msg)
1406 1407
{
	u32 ecode;
1408
	int engine_id = -1, len;
1409

1410
	ecode = i915_error_generate_code(dev_priv, error, &engine_id);
1411

1412
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1413
			"GPU HANG: ecode %d:%d:0x%08x",
1414
			INTEL_GEN(dev_priv), engine_id, ecode);
1415

1416
	if (engine_id != -1 && error->engine[engine_id].pid != -1)
1417 1418 1419
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1420 1421
				 error->engine[engine_id].comm,
				 error->engine[engine_id].pid);
1422 1423 1424 1425

	scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
		  ", reason: %s, action: %s",
		  error_msg,
1426
		  engine_mask ? "reset" : "continue");
1427 1428
}

1429 1430 1431
static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
{
1432 1433 1434 1435
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1436
	error->reset_count = i915_reset_count(&dev_priv->gpu_error);
1437
	error->suspend_count = dev_priv->suspend_count;
1438 1439 1440 1441

	memcpy(&error->device_info,
	       INTEL_INFO(dev_priv),
	       sizeof(error->device_info));
1442 1443
}

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
static int capture(void *data)
{
	struct drm_i915_error_state *error = data;

	/* Ensure that what we readback from memory matches what the GPU sees */
	wbinvd();

	i915_capture_gen_state(error->i915, error);
	i915_capture_reg_state(error->i915, error);
	i915_gem_record_fences(error->i915, error);
	i915_gem_record_rings(error->i915, error);
	i915_capture_active_buffers(error->i915, error);
	i915_capture_pinned_buffers(error->i915, error);

	do_gettimeofday(&error->time);

	error->overlay = intel_overlay_capture_error_state(error->i915);
	error->display = intel_display_capture_error_state(error->i915);

	/* And make sure we don't leave trash in the CPU cache */
	wbinvd();

	return 0;
}

1469 1470 1471 1472 1473 1474 1475 1476 1477
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1478 1479
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
1480
			      const char *error_msg)
1481
{
1482
	static bool warned;
1483 1484 1485
	struct drm_i915_error_state *error;
	unsigned long flags;

1486 1487 1488
	if (!i915.error_capture)
		return;

1489 1490 1491
	if (READ_ONCE(dev_priv->gpu_error.first_error))
		return;

1492 1493 1494 1495 1496 1497 1498
	/* Account for pipe specific data like PIPE*STAT */
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
	}

1499
	kref_init(&error->ref);
1500
	error->i915 = dev_priv;
1501

1502
	stop_machine(capture, error, NULL);
1503

1504
	i915_error_capture_msg(dev_priv, error, engine_mask, error_msg);
1505 1506
	DRM_INFO("%s\n", error->error_msg);

1507 1508 1509 1510 1511 1512 1513
	if (!error->simulated) {
		spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
		if (!dev_priv->gpu_error.first_error) {
			dev_priv->gpu_error.first_error = error;
			error = NULL;
		}
		spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1514 1515
	}

1516
	if (error) {
1517
		i915_error_state_free(&error->ref);
1518 1519 1520 1521 1522 1523 1524 1525
		return;
	}

	if (!warned) {
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1526 1527
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			 dev_priv->drm.primary->index);
1528 1529
		warned = true;
	}
1530 1531 1532 1533 1534
}

void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv)
{
1535
	struct drm_i915_private *dev_priv = to_i915(dev);
1536

1537
	spin_lock_irq(&dev_priv->gpu_error.lock);
1538 1539 1540
	error_priv->error = dev_priv->gpu_error.first_error;
	if (error_priv->error)
		kref_get(&error_priv->error->ref);
1541
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552

}

void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
{
	if (error_priv->error)
		kref_put(&error_priv->error->ref, i915_error_state_free);
}

void i915_destroy_error_state(struct drm_device *dev)
{
1553
	struct drm_i915_private *dev_priv = to_i915(dev);
1554 1555
	struct drm_i915_error_state *error;

1556
	spin_lock_irq(&dev_priv->gpu_error.lock);
1557 1558
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
1559
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1560 1561 1562 1563

	if (error)
		kref_put(&error->ref, i915_error_state_free);
}