intel_dp.c 82.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
50 51 52
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

A
Adam Jackson 已提交
68 69 70 71 72 73 74 75 76 77 78
/**
 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a CPU eDP port.
 */
static bool is_cpu_edp(struct intel_dp *intel_dp)
{
	return is_edp(intel_dp) && !is_pch_edp(intel_dp);
}

79
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
C
Chris Wilson 已提交
80
{
81 82 83
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
C
Chris Wilson 已提交
84
}
85

86 87
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
88
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
89 90
}

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

C
Chris Wilson 已提交
110
static void intel_dp_link_down(struct intel_dp *intel_dp);
111

112
void
113
intel_edp_link_config(struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
114
		       int *lane_num, int *link_bw)
115
{
116
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
117

C
Chris Wilson 已提交
118
	*lane_num = intel_dp->lane_count;
D
Daniel Vetter 已提交
119
	*link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
120 121
}

122 123 124 125
int
intel_edp_target_clock(struct intel_encoder *intel_encoder,
		       struct drm_display_mode *mode)
{
126
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
127
	struct intel_connector *intel_connector = intel_dp->attached_connector;
128

129 130
	if (intel_connector->panel.fixed_mode)
		return intel_connector->panel.fixed_mode->clock;
131 132 133 134
	else
		return mode->clock;
}

135
static int
C
Chris Wilson 已提交
136
intel_dp_max_link_bw(struct intel_dp *intel_dp)
137
{
138
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
139 140 141 142 143 144 145 146 147 148 149 150

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

168
static int
169
intel_dp_link_required(int pixel_clock, int bpp)
170
{
171
	return (pixel_clock * bpp + 9) / 10;
172 173
}

174 175 176 177 178 179
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

180 181 182
static bool
intel_dp_adjust_dithering(struct intel_dp *intel_dp,
			  struct drm_display_mode *mode,
183
			  bool adjust_mode)
184
{
185 186
	int max_link_clock =
		drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
187
	int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
188 189 190 191 192 193 194 195 196 197
	int max_rate, mode_rate;

	mode_rate = intel_dp_link_required(mode->clock, 24);
	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);

	if (mode_rate > max_rate) {
		mode_rate = intel_dp_link_required(mode->clock, 18);
		if (mode_rate > max_rate)
			return false;

198 199
		if (adjust_mode)
			mode->private_flags
200 201 202 203 204 205 206 207
				|= INTEL_MODE_DP_FORCE_6BPC;

		return true;
	}

	return true;
}

208 209 210 211
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
212
	struct intel_dp *intel_dp = intel_attached_dp(connector);
213 214
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
215

216 217
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
218 219
			return MODE_PANEL;

220
		if (mode->vdisplay > fixed_mode->vdisplay)
221 222 223
			return MODE_PANEL;
	}

224
	if (!intel_dp_adjust_dithering(intel_dp, mode, false))
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

259 260 261 262 263 264 265
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

266 267 268 269
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

293 294
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
295
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
296 297 298 299 300 301 302
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
303
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
304 305 306 307 308
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
}

309 310 311
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
312
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
313
	struct drm_i915_private *dev_priv = dev->dev_private;
314

315 316
	if (!is_edp(intel_dp))
		return;
317
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
318 319
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
320
			      I915_READ(PCH_PP_STATUS),
321 322 323 324
			      I915_READ(PCH_PP_CONTROL));
	}
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->output_reg + 0x10;
	uint32_t status;
	bool done;

	if (IS_HASWELL(dev)) {
		switch (intel_dig_port->port) {
		case PORT_A:
			ch_ctl = DPA_AUX_CH_CTL;
			break;
		case PORT_B:
			ch_ctl = PCH_DPB_AUX_CH_CTL;
			break;
		case PORT_C:
			ch_ctl = PCH_DPC_AUX_CH_CTL;
			break;
		case PORT_D:
			ch_ctl = PCH_DPD_AUX_CH_CTL;
			break;
		default:
			BUG();
		}
	}

354
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
355
	if (has_aux_irq)
356 357
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
					  msecs_to_jiffies(10));
358 359 360 361 362 363 364 365 366 367
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

368
static int
C
Chris Wilson 已提交
369
intel_dp_aux_ch(struct intel_dp *intel_dp,
370 371 372
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
373
	uint32_t output_reg = intel_dp->output_reg;
374 375
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
376 377 378
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
379
	int i, ret, recv_bytes;
380
	uint32_t status;
381
	uint32_t aux_clock_divider;
382
	int try, precharge;
383 384 385 386 387 388 389
	bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);
390

391
	if (IS_HASWELL(dev)) {
392
		switch (intel_dig_port->port) {
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
		case PORT_A:
			ch_ctl = DPA_AUX_CH_CTL;
			ch_data = DPA_AUX_CH_DATA1;
			break;
		case PORT_B:
			ch_ctl = PCH_DPB_AUX_CH_CTL;
			ch_data = PCH_DPB_AUX_CH_DATA1;
			break;
		case PORT_C:
			ch_ctl = PCH_DPC_AUX_CH_CTL;
			ch_data = PCH_DPC_AUX_CH_DATA1;
			break;
		case PORT_D:
			ch_ctl = PCH_DPD_AUX_CH_CTL;
			ch_data = PCH_DPD_AUX_CH_DATA1;
			break;
		default:
			BUG();
		}
	}

414
	intel_dp_check_edp(intel_dp);
415
	/* The clock divider is based off the hrawclk,
416 417
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
418 419 420
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
421
	 */
A
Adam Jackson 已提交
422
	if (is_cpu_edp(intel_dp)) {
P
Paulo Zanoni 已提交
423
		if (HAS_DDI(dev))
424 425
			aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
		else if (IS_VALLEYVIEW(dev))
426 427
			aux_clock_divider = 100;
		else if (IS_GEN6(dev) || IS_GEN7(dev))
K
Keith Packard 已提交
428
			aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
429 430 431
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
432
		aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
433 434 435
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

436 437 438 439 440
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

441 442
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
443
		status = I915_READ_NOTRACE(ch_ctl);
444 445 446 447 448 449 450 451
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
452 453
		ret = -EBUSY;
		goto out;
454 455
	}

456 457 458
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
459 460 461
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
462

463
		/* Send the command and wait for it to complete */
464 465
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
466
			   (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
467 468 469 470 471 472 473
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
474 475

		status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
476

477
		/* Clear done status and any errors */
478 479 480 481 482
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
483 484 485 486

		if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
			      DP_AUX_CH_CTL_RECEIVE_ERROR))
			continue;
487
		if (status & DP_AUX_CH_CTL_DONE)
488 489 490 491
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
492
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
493 494
		ret = -EBUSY;
		goto out;
495 496 497 498 499
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
500
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
501
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
502 503
		ret = -EIO;
		goto out;
504
	}
505 506 507

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
508
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
509
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
510 511
		ret = -ETIMEDOUT;
		goto out;
512 513 514 515 516 517 518
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
519

520 521 522
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
523

524 525 526 527 528
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

	return ret;
529 530 531 532
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
533
intel_dp_aux_native_write(struct intel_dp *intel_dp,
534 535 536 537 538 539 540
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

541
	intel_dp_check_edp(intel_dp);
542 543 544 545
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
546
	msg[2] = address & 0xff;
547 548 549 550
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
551
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
552 553 554 555 556 557 558
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
559
			return -EIO;
560 561 562 563 564 565
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
566
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
567 568
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
569
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
570 571 572 573
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
574
intel_dp_aux_native_read(struct intel_dp *intel_dp,
575 576 577 578 579 580 581 582 583
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

584
	intel_dp_check_edp(intel_dp);
585 586 587 588 589 590 591 592 593
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
594
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
595
				      reply, reply_bytes);
596 597 598
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
599 600 601 602 603 604 605 606 607
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
608
			return -EIO;
609 610 611 612
	}
}

static int
613 614
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
615
{
616
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
617 618 619
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
620 621 622
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
623
	unsigned retry;
624 625 626 627
	int msg_bytes;
	int reply_bytes;
	int ret;

628
	intel_dp_check_edp(intel_dp);
629 630 631 632 633 634 635 636
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
637

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

659 660 661 662
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
663
		if (ret < 0) {
664
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
665 666
			return ret;
		}
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

686 687 688 689 690 691 692
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
693
			DRM_DEBUG_KMS("aux_i2c nack\n");
694 695
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
696
			DRM_DEBUG_KMS("aux_i2c defer\n");
697 698 699
			udelay(100);
			break;
		default:
700
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
701 702 703
			return -EREMOTEIO;
		}
	}
704 705 706

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
707 708 709
}

static int
C
Chris Wilson 已提交
710
intel_dp_i2c_init(struct intel_dp *intel_dp,
711
		  struct intel_connector *intel_connector, const char *name)
712
{
713 714
	int	ret;

Z
Zhenyu Wang 已提交
715
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
716 717 718 719
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

720
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
721 722
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
723
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
724 725 726 727
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

728 729
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
730
	ironlake_edp_panel_vdd_off(intel_dp, false);
731
	return ret;
732 733
}

P
Paulo Zanoni 已提交
734
bool
735 736
intel_dp_mode_fixup(struct drm_encoder *encoder,
		    const struct drm_display_mode *mode,
737 738
		    struct drm_display_mode *adjusted_mode)
{
739
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
740
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
741
	struct intel_connector *intel_connector = intel_dp->attached_connector;
742
	int lane_count, clock;
743
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
C
Chris Wilson 已提交
744
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
745
	int bpp, mode_rate;
746 747
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

748 749 750
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
751 752
		intel_pch_panel_fitting(dev,
					intel_connector->panel.fitting_mode,
753
					mode, adjusted_mode);
754 755
	}

756
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
757 758
		return false;

759 760
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
761
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
762

763
	if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
764 765 766
		return false;

	bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
767

768 769 770 771 772 773
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
774
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
775 776 777 778 779
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

780 781 782
	if (intel_dp->color_range)
		adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;

783
	mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
784

785 786
	for (clock = 0; clock <= max_clock; clock++) {
		for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
787 788 789 790
			int link_bw_clock =
				drm_dp_bw_code_to_link_rate(bws[clock]);
			int link_avail = intel_dp_max_data_rate(link_bw_clock,
								lane_count);
791

792
			if (mode_rate <= link_avail) {
C
Chris Wilson 已提交
793 794
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
795
				adjusted_mode->clock = link_bw_clock;
796 797
				DRM_DEBUG_KMS("DP link bw %02x lane "
						"count %d clock %d bpp %d\n",
C
Chris Wilson 已提交
798
				       intel_dp->link_bw, intel_dp->lane_count,
799 800 801
				       adjusted_mode->clock, bpp);
				DRM_DEBUG_KMS("DP link bw required %i available %i\n",
					      mode_rate, link_avail);
802 803 804 805
				return true;
			}
		}
	}
806

807 808 809 810 811 812 813 814
	return false;
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
815 816
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
817 818
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
819
	int lane_count = 4;
820
	struct intel_link_m_n m_n;
821
	int pipe = intel_crtc->pipe;
822
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
823
	int target_clock;
824 825

	/*
826
	 * Find the lane count in the intel_encoder private
827
	 */
828 829
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
830

831 832
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
833
		{
C
Chris Wilson 已提交
834
			lane_count = intel_dp->lane_count;
835
			break;
836 837 838
		}
	}

839 840 841 842 843 844 845 846 847
	target_clock = mode->clock;
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		if (intel_encoder->type == INTEL_OUTPUT_EDP) {
			target_clock = intel_edp_target_clock(intel_encoder,
							      mode);
			break;
		}
	}

848 849 850 851 852
	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
853
	intel_link_compute_m_n(intel_crtc->bpp, lane_count,
854
			       target_clock, adjusted_mode->clock, &m_n);
855

856
	if (IS_HASWELL(dev)) {
857 858 859 860 861
		I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
			   TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
862
	} else if (HAS_PCH_SPLIT(dev)) {
863
		I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
864 865 866
		I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
		I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
867 868 869 870 871
	} else if (IS_VALLEYVIEW(dev)) {
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
872
	} else {
873
		I915_WRITE(PIPE_GMCH_DATA_M(pipe),
874
			   TU_SIZE(m_n.tu) | m_n.gmch_m);
875 876 877
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
878 879 880
	}
}

881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

896 897 898 899 900 901 902 903 904 905 906
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
907 908 909 910
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
911 912 913 914
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
915

916 917 918 919 920 921
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

922 923 924 925
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
926
	struct drm_device *dev = encoder->dev;
927
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
928
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
929
	struct drm_crtc *crtc = encoder->crtc;
930 931
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

932
	/*
K
Keith Packard 已提交
933
	 * There are four kinds of DP registers:
934 935
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
936 937
	 * 	SNB CPU
	 *	IVB CPU
938 939 940 941 942 943 944 945 946 947
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
948

949 950 951 952
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
953

954 955
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
956

C
Chris Wilson 已提交
957
	switch (intel_dp->lane_count) {
958
	case 1:
C
Chris Wilson 已提交
959
		intel_dp->DP |= DP_PORT_WIDTH_1;
960 961
		break;
	case 2:
C
Chris Wilson 已提交
962
		intel_dp->DP |= DP_PORT_WIDTH_2;
963 964
		break;
	case 4:
C
Chris Wilson 已提交
965
		intel_dp->DP |= DP_PORT_WIDTH_4;
966 967
		break;
	}
968 969 970
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
C
Chris Wilson 已提交
971
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
972 973
		intel_write_eld(encoder, adjusted_mode);
	}
974 975

	intel_dp_init_link_config(intel_dp);
976

977
	/* Split out the IBX/CPU vs CPT settings */
978

979
	if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		intel_dp->DP |= intel_crtc->pipe << 29;

		/* don't miss out required setting for eDP */
		if (adjusted_mode->clock < 200000)
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
		else
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
997 998
		if (!HAS_PCH_SPLIT(dev))
			intel_dp->DP |= intel_dp->color_range;
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		if (intel_crtc->pipe == 1)
			intel_dp->DP |= DP_PIPEB_SELECT;

		if (is_cpu_edp(intel_dp)) {
			/* don't miss out required setting for eDP */
			if (adjusted_mode->clock < 200000)
				intel_dp->DP |= DP_PLL_FREQ_160MHZ;
			else
				intel_dp->DP |= DP_PLL_FREQ_270MHZ;
		}
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1021
	}
1022 1023 1024

	if (is_cpu_edp(intel_dp))
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
1025 1026
}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
1039
{
1040
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1041
	struct drm_i915_private *dev_priv = dev->dev_private;
1042

1043 1044 1045 1046
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
		      mask, value,
		      I915_READ(PCH_PP_STATUS),
		      I915_READ(PCH_PP_CONTROL));
1047

1048 1049 1050 1051
	if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
			  I915_READ(PCH_PP_STATUS),
			  I915_READ(PCH_PP_CONTROL));
1052
	}
1053
}
1054

1055 1056 1057 1058
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1059 1060
}

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

static  u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
{
	u32	control = I915_READ(PCH_PP_CONTROL);

	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1085 1086
}

1087
void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1088
{
1089
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1090 1091 1092
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1093 1094
	if (!is_edp(intel_dp))
		return;
1095
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
1096

1097 1098 1099 1100
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
1101

1102 1103 1104 1105 1106
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

1107 1108 1109
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

1110
	pp = ironlake_get_pp_control(dev_priv);
1111 1112 1113
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1114 1115
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1116 1117 1118 1119 1120

	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
1121
		DRM_DEBUG_KMS("eDP was not running\n");
1122 1123
		msleep(intel_dp->panel_power_up_delay);
	}
1124 1125
}

1126
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1127
{
1128
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1129 1130 1131
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1132 1133
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1134
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1135
		pp = ironlake_get_pp_control(dev_priv);
1136 1137 1138 1139 1140 1141 1142
		pp &= ~EDP_FORCE_VDD;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);

		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
			      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1143 1144

		msleep(intel_dp->panel_power_down_delay);
1145 1146
	}
}
1147

1148 1149 1150 1151
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1152
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1153

1154
	mutex_lock(&dev->mode_config.mutex);
1155
	ironlake_panel_vdd_off_sync(intel_dp);
1156
	mutex_unlock(&dev->mode_config.mutex);
1157 1158
}

1159
void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1160
{
1161 1162
	if (!is_edp(intel_dp))
		return;
1163

1164 1165
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1166

1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1180 1181
}

1182
void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1183
{
1184
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1185
	struct drm_i915_private *dev_priv = dev->dev_private;
1186
	u32 pp;
1187

1188
	if (!is_edp(intel_dp))
1189
		return;
1190 1191 1192 1193 1194

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1195
		return;
1196
	}
1197

1198
	ironlake_wait_panel_power_cycle(intel_dp);
1199

1200
	pp = ironlake_get_pp_control(dev_priv);
1201 1202 1203 1204 1205 1206
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1207

1208
	pp |= POWER_TARGET_ON;
1209 1210 1211
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1212
	I915_WRITE(PCH_PP_CONTROL, pp);
1213
	POSTING_READ(PCH_PP_CONTROL);
1214

1215
	ironlake_wait_panel_on(intel_dp);
1216

1217 1218 1219 1220 1221
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1222 1223
}

1224
void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1225
{
1226
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1227
	struct drm_i915_private *dev_priv = dev->dev_private;
1228
	u32 pp;
1229

1230 1231
	if (!is_edp(intel_dp))
		return;
1232

1233
	DRM_DEBUG_KMS("Turn eDP power off\n");
1234

1235
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1236

1237
	pp = ironlake_get_pp_control(dev_priv);
1238 1239 1240
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1241 1242
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1243

1244 1245
	intel_dp->want_panel_vdd = false;

1246
	ironlake_wait_panel_off(intel_dp);
1247 1248
}

1249
void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1250
{
1251 1252
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1253
	struct drm_i915_private *dev_priv = dev->dev_private;
1254
	int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
1255 1256
	u32 pp;

1257 1258 1259
	if (!is_edp(intel_dp))
		return;

1260
	DRM_DEBUG_KMS("\n");
1261 1262 1263 1264 1265 1266
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1267
	msleep(intel_dp->backlight_on_delay);
1268
	pp = ironlake_get_pp_control(dev_priv);
1269 1270
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1271
	POSTING_READ(PCH_PP_CONTROL);
1272 1273

	intel_panel_enable_backlight(dev, pipe);
1274 1275
}

1276
void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1277
{
1278
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1279 1280 1281
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1282 1283 1284
	if (!is_edp(intel_dp))
		return;

1285 1286
	intel_panel_disable_backlight(dev);

1287
	DRM_DEBUG_KMS("\n");
1288
	pp = ironlake_get_pp_control(dev_priv);
1289 1290
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1291 1292
	POSTING_READ(PCH_PP_CONTROL);
	msleep(intel_dp->backlight_off_delay);
1293
}
1294

1295
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1296
{
1297 1298 1299
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1300 1301 1302
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1303 1304 1305
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1306 1307
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1308 1309 1310 1311 1312 1313 1314 1315 1316
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1317 1318
	POSTING_READ(DP_A);
	udelay(200);
1319 1320
}

1321
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1322
{
1323 1324 1325
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1326 1327 1328
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1329 1330 1331
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1332
	dpa_ctl = I915_READ(DP_A);
1333 1334 1335 1336 1337 1338 1339
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1340
	dpa_ctl &= ~DP_PLL_ENABLE;
1341
	I915_WRITE(DP_A, dpa_ctl);
1342
	POSTING_READ(DP_A);
1343 1344 1345
	udelay(200);
}

1346
/* If the sink supports it, try to set the power state appropriately */
1347
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1376 1377
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1378
{
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

	if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
		*pipe = PORT_TO_PIPE_CPT(tmp);
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1418 1419 1420
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1421

1422 1423
	return true;
}
1424

1425
static void intel_disable_dp(struct intel_encoder *encoder)
1426
{
1427
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1428 1429 1430 1431

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1432
	ironlake_edp_backlight_off(intel_dp);
1433
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1434
	ironlake_edp_panel_off(intel_dp);
1435 1436 1437 1438

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
	if (!is_cpu_edp(intel_dp))
		intel_dp_link_down(intel_dp);
1439 1440
}

1441
static void intel_post_disable_dp(struct intel_encoder *encoder)
1442
{
1443 1444
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1445 1446
	if (is_cpu_edp(intel_dp)) {
		intel_dp_link_down(intel_dp);
1447
		ironlake_edp_pll_off(intel_dp);
1448
	}
1449 1450
}

1451
static void intel_enable_dp(struct intel_encoder *encoder)
1452
{
1453 1454 1455 1456
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1457

1458 1459
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1460

1461
	ironlake_edp_panel_vdd_on(intel_dp);
1462
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1463
	intel_dp_start_link_train(intel_dp);
1464
	ironlake_edp_panel_on(intel_dp);
1465
	ironlake_edp_panel_vdd_off(intel_dp, true);
1466
	intel_dp_complete_link_train(intel_dp);
1467
	ironlake_edp_backlight_on(intel_dp);
1468 1469
}

1470
static void intel_pre_enable_dp(struct intel_encoder *encoder)
1471
{
1472
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1473

1474 1475
	if (is_cpu_edp(intel_dp))
		ironlake_edp_pll_on(intel_dp);
1476 1477 1478
}

/*
1479 1480
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1481 1482
 */
static bool
1483 1484
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1485
{
1486 1487
	int ret, i;

1488 1489 1490 1491
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1492
	for (i = 0; i < 3; i++) {
1493 1494 1495
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1496 1497 1498
			return true;
		msleep(1);
	}
1499

1500
	return false;
1501 1502 1503 1504 1505 1506 1507
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1508
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1509
{
1510 1511
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1512
					      link_status,
1513
					      DP_LINK_STATUS_SIZE);
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1534
intel_dp_voltage_max(struct intel_dp *intel_dp)
1535
{
1536
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
K
Keith Packard 已提交
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548

	if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_800;
	else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
1549
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
K
Keith Packard 已提交
1550

1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	if (IS_HASWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1585 1586 1587 1588
	}
}

static void
1589
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1590 1591 1592 1593
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
1594 1595
	uint8_t voltage_max;
	uint8_t preemph_max;
1596

1597
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
1598 1599
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
1600 1601 1602 1603 1604 1605 1606

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
1607
	voltage_max = intel_dp_voltage_max(intel_dp);
1608 1609
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
1610

K
Keith Packard 已提交
1611 1612 1613
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1614 1615

	for (lane = 0; lane < 4; lane++)
1616
		intel_dp->train_set[lane] = v | p;
1617 1618 1619
}

static uint32_t
1620
intel_gen4_signal_levels(uint8_t train_set)
1621
{
1622
	uint32_t	signal_levels = 0;
1623

1624
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1639
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1657 1658 1659 1660
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1661 1662 1663
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1664
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1665 1666 1667 1668
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1669
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1670 1671
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1672
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1673 1674
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1675
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1676 1677
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1678
	default:
1679 1680 1681
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1682 1683 1684
	}
}

K
Keith Packard 已提交
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

1716 1717
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
1718
intel_hsw_signal_levels(uint8_t train_set)
1719
{
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
1731

1732 1733 1734 1735 1736 1737
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
1738

1739 1740 1741 1742 1743 1744 1745 1746
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
1747 1748 1749
	}
}

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

	if (IS_HASWELL(dev)) {
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	} else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

1778
static bool
C
Chris Wilson 已提交
1779
intel_dp_set_link_train(struct intel_dp *intel_dp,
1780
			uint32_t dp_reg_value,
1781
			uint8_t dp_train_pat)
1782
{
1783 1784
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1785
	struct drm_i915_private *dev_priv = dev->dev_private;
1786
	enum port port = intel_dig_port->port;
1787
	int ret;
1788
	uint32_t temp;
1789

1790
	if (IS_HASWELL(dev)) {
1791
		temp = I915_READ(DP_TP_CTL(port));
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:

1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
			if (port != PORT_A) {
				temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
				I915_WRITE(DP_TP_CTL(port), temp);

				if (wait_for((I915_READ(DP_TP_STATUS(port)) &
					      DP_TP_STATUS_IDLE_DONE), 1))
					DRM_ERROR("Timed out waiting for DP idle patterns\n");

				temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
			}
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825

			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
1826
		I915_WRITE(DP_TP_CTL(port), temp);
1827 1828 1829

	} else if (HAS_PCH_CPT(dev) &&
		   (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
1868 1869
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1870

C
Chris Wilson 已提交
1871
	intel_dp_aux_native_write_1(intel_dp,
1872 1873 1874
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

1875 1876 1877 1878 1879 1880 1881 1882 1883
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
1884 1885 1886 1887

	return true;
}

1888
/* Enable corresponding port and start training pattern 1 */
1889
void
1890
intel_dp_start_link_train(struct intel_dp *intel_dp)
1891
{
1892
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
1893
	struct drm_device *dev = encoder->dev;
1894 1895 1896
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
1897
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
1898
	uint32_t DP = intel_dp->DP;
1899

P
Paulo Zanoni 已提交
1900
	if (HAS_DDI(dev))
1901 1902
		intel_ddi_prepare_link_retrain(encoder);

1903 1904 1905 1906
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1907 1908

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
1909

1910
	memset(intel_dp->train_set, 0, 4);
1911
	voltage = 0xff;
1912 1913
	voltage_tries = 0;
	loop_tries = 0;
1914 1915
	clock_recovery = false;
	for (;;) {
1916
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1917
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1918 1919

		intel_dp_set_signal_levels(intel_dp, &DP);
1920

1921
		/* Set training pattern 1 */
1922
		if (!intel_dp_set_link_train(intel_dp, DP,
1923 1924
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
1925 1926
			break;

1927
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
1928 1929
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
1930
			break;
1931
		}
1932

1933
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1934
			DRM_DEBUG_KMS("clock recovery OK\n");
1935 1936 1937 1938 1939 1940 1941
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1942
				break;
1943
		if (i == intel_dp->lane_count) {
1944 1945
			++loop_tries;
			if (loop_tries == 5) {
1946 1947 1948 1949 1950 1951 1952
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
1953

1954
		/* Check to see if we've tried the same voltage 5 times */
1955
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1956
			++voltage_tries;
1957 1958 1959 1960 1961 1962 1963
			if (voltage_tries == 5) {
				DRM_DEBUG_KMS("too many voltage retries, give up\n");
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1964

1965
		/* Compute new intel_dp->train_set as requested by target */
1966
		intel_get_adjust_train(intel_dp, link_status);
1967 1968
	}

1969 1970 1971
	intel_dp->DP = DP;
}

1972
void
1973 1974 1975
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
1976
	int tries, cr_tries;
1977 1978
	uint32_t DP = intel_dp->DP;

1979 1980
	/* channel equalization */
	tries = 0;
1981
	cr_tries = 0;
1982 1983
	channel_eq = false;
	for (;;) {
1984
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1985

1986 1987 1988 1989 1990 1991
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

1992
		intel_dp_set_signal_levels(intel_dp, &DP);
1993

1994
		/* channel eq pattern */
1995
		if (!intel_dp_set_link_train(intel_dp, DP,
1996 1997
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
1998 1999
			break;

2000
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2001
		if (!intel_dp_get_link_status(intel_dp, link_status))
2002 2003
			break;

2004
		/* Make sure clock is still ok */
2005
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2006 2007 2008 2009 2010
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

2011
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2012 2013 2014
			channel_eq = true;
			break;
		}
2015

2016 2017 2018 2019 2020 2021 2022 2023
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
2024

2025
		/* Compute new intel_dp->train_set as requested by target */
2026
		intel_get_adjust_train(intel_dp, link_status);
2027
		++tries;
2028
	}
2029

2030 2031 2032
	if (channel_eq)
		DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");

2033
	intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
2034 2035 2036
}

static void
C
Chris Wilson 已提交
2037
intel_dp_link_down(struct intel_dp *intel_dp)
2038
{
2039 2040
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2041
	struct drm_i915_private *dev_priv = dev->dev_private;
2042 2043
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2044
	uint32_t DP = intel_dp->DP;
2045

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2061
	if (HAS_DDI(dev))
2062 2063
		return;

2064
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2065 2066
		return;

2067
	DRM_DEBUG_KMS("\n");
2068

K
Keith Packard 已提交
2069
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
2070
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2071
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2072 2073
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2074
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2075
	}
2076
	POSTING_READ(intel_dp->output_reg);
2077

2078 2079
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2080

2081
	if (HAS_PCH_IBX(dev) &&
2082
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2083
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2084

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2099 2100 2101 2102
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2103 2104 2105
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2106
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2107 2108
	}

2109
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2110 2111
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2112
	msleep(intel_dp->panel_power_down_delay);
2113 2114
}

2115 2116
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2117
{
2118 2119
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2120
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2121 2122
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2123

2124 2125 2126 2127
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2144 2145
}

2146 2147 2148 2149 2150 2151 2152 2153
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2154 2155
	ironlake_edp_panel_vdd_on(intel_dp);

2156 2157 2158 2159 2160 2161 2162
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2163 2164

	ironlake_edp_panel_vdd_off(intel_dp, false);
2165 2166
}

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2185
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2186 2187
}

2188 2189 2190 2191 2192 2193 2194 2195 2196
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
2197
void
C
Chris Wilson 已提交
2198
intel_dp_check_link_status(struct intel_dp *intel_dp)
2199
{
2200
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
2201
	u8 sink_irq_vector;
2202
	u8 link_status[DP_LINK_STATUS_SIZE];
2203

2204
	if (!intel_encoder->connectors_active)
2205
		return;
2206

2207
	if (WARN_ON(!intel_encoder->base.crtc))
2208 2209
		return;

2210
	/* Try to read receiver status if the link appears to be up */
2211
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2212
		intel_dp_link_down(intel_dp);
2213 2214 2215
		return;
	}

2216
	/* Now read the DPCD to see if it's actually running */
2217
	if (!intel_dp_get_dpcd(intel_dp)) {
2218 2219 2220 2221
		intel_dp_link_down(intel_dp);
		return;
	}

2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2236
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2237
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2238
			      drm_get_encoder_name(&intel_encoder->base));
2239 2240 2241
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
2242 2243
}

2244
/* XXX this is probably wrong for multiple downstream ports */
2245
static enum drm_connector_status
2246
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2247
{
2248 2249 2250 2251 2252 2253 2254 2255 2256
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
2257
		return connector_status_connected;
2258 2259 2260 2261

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2262
		uint8_t reg;
2263
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2264
						    &reg, 1))
2265
			return connector_status_unknown;
2266 2267
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2268 2269 2270 2271
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2272
		return connector_status_connected;
2273 2274 2275 2276 2277 2278 2279 2280

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2281
	return connector_status_disconnected;
2282 2283
}

2284
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2285
ironlake_dp_detect(struct intel_dp *intel_dp)
2286
{
2287
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2288 2289
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2290 2291
	enum drm_connector_status status;

2292 2293
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
2294
		status = intel_panel_detect(dev);
2295 2296 2297 2298
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2299

2300 2301 2302
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

2303
	return intel_dp_detect_dpcd(intel_dp);
2304 2305
}

2306
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2307
g4x_dp_detect(struct intel_dp *intel_dp)
2308
{
2309
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2310
	struct drm_i915_private *dev_priv = dev->dev_private;
2311
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2312
	uint32_t bit;
2313

2314 2315
	switch (intel_dig_port->port) {
	case PORT_B:
2316
		bit = PORTB_HOTPLUG_LIVE_STATUS;
2317
		break;
2318
	case PORT_C:
2319
		bit = PORTC_HOTPLUG_LIVE_STATUS;
2320
		break;
2321
	case PORT_D:
2322
		bit = PORTD_HOTPLUG_LIVE_STATUS;
2323 2324 2325 2326 2327
		break;
	default:
		return connector_status_unknown;
	}

2328
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2329 2330
		return connector_status_disconnected;

2331
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2332 2333
}

2334 2335 2336
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2337
	struct intel_connector *intel_connector = to_intel_connector(connector);
2338

2339 2340 2341 2342 2343 2344 2345
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2346 2347
			return NULL;

2348
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2349 2350 2351 2352
		edid = kmalloc(size, GFP_KERNEL);
		if (!edid)
			return NULL;

2353
		memcpy(edid, intel_connector->edid, size);
2354 2355
		return edid;
	}
2356

2357
	return drm_get_edid(connector, adapter);
2358 2359 2360 2361 2362
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2363
	struct intel_connector *intel_connector = to_intel_connector(connector);
2364

2365 2366 2367 2368 2369 2370 2371 2372
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2373 2374
	}

2375
	return intel_ddc_get_modes(connector, adapter);
2376 2377
}

Z
Zhenyu Wang 已提交
2378 2379 2380 2381
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2382 2383
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2384
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
2385 2386 2387 2388 2389 2390 2391 2392 2393
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2394

Z
Zhenyu Wang 已提交
2395 2396 2397
	if (status != connector_status_connected)
		return status;

2398 2399
	intel_dp_probe_oui(intel_dp);

2400 2401
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2402
	} else {
2403
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2404 2405 2406 2407
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2408 2409
	}

2410 2411
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Z
Zhenyu Wang 已提交
2412
	return connector_status_connected;
2413 2414 2415 2416
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2417
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2418
	struct intel_connector *intel_connector = to_intel_connector(connector);
2419
	struct drm_device *dev = connector->dev;
2420
	int ret;
2421 2422 2423 2424

	/* We should parse the EDID data and find out if it has an audio sink
	 */

2425
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
2426
	if (ret)
2427 2428
		return ret;

2429
	/* if eDP has no EDID, fall back to fixed mode */
2430
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2431
		struct drm_display_mode *mode;
2432 2433
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
2434
		if (mode) {
2435 2436 2437 2438 2439
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
2440 2441
}

2442 2443 2444 2445 2446 2447 2448
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2449
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2450 2451 2452 2453 2454 2455 2456 2457
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

2458 2459 2460 2461 2462
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2463
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2464
	struct intel_connector *intel_connector = to_intel_connector(connector);
2465 2466
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2467 2468
	int ret;

2469
	ret = drm_object_property_set_value(&connector->base, property, val);
2470 2471 2472
	if (ret)
		return ret;

2473
	if (property == dev_priv->force_audio_property) {
2474 2475 2476 2477
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2478 2479
			return 0;

2480
		intel_dp->force_audio = i;
2481

2482
		if (i == HDMI_AUDIO_AUTO)
2483 2484
			has_audio = intel_dp_detect_audio(connector);
		else
2485
			has_audio = (i == HDMI_AUDIO_ON);
2486 2487

		if (has_audio == intel_dp->has_audio)
2488 2489
			return 0;

2490
		intel_dp->has_audio = has_audio;
2491 2492 2493
		goto done;
	}

2494
	if (property == dev_priv->broadcast_rgb_property) {
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
2510 2511 2512
		goto done;
	}

2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

2529 2530 2531
	return -EINVAL;

done:
2532 2533
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
2534 2535 2536 2537

	return 0;
}

2538
static void
2539
intel_dp_destroy(struct drm_connector *connector)
2540
{
2541
	struct drm_device *dev = connector->dev;
2542
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2543
	struct intel_connector *intel_connector = to_intel_connector(connector);
2544

2545 2546 2547
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

2548
	if (is_edp(intel_dp)) {
2549
		intel_panel_destroy_backlight(dev);
2550 2551
		intel_panel_fini(&intel_connector->panel);
	}
2552

2553 2554
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2555
	kfree(connector);
2556 2557
}

P
Paulo Zanoni 已提交
2558
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2559
{
2560 2561
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
2562 2563 2564

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
2565 2566 2567 2568
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		ironlake_panel_vdd_off_sync(intel_dp);
	}
2569
	kfree(intel_dig_port);
2570 2571
}

2572 2573 2574 2575 2576 2577
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.mode_fixup = intel_dp_mode_fixup,
	.mode_set = intel_dp_mode_set,
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
2578
	.dpms = intel_connector_dpms,
2579 2580
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2581
	.set_property = intel_dp_set_property,
2582 2583 2584 2585 2586 2587
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
2588
	.best_encoder = intel_best_encoder,
2589 2590 2591
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
2592
	.destroy = intel_dp_encoder_destroy,
2593 2594
};

2595
static void
2596
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
2597
{
2598
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2599

2600
	intel_dp_check_link_status(intel_dp);
2601
}
2602

2603 2604
/* Return which DP Port should be selected for Transcoder DP control */
int
2605
intel_trans_dp_port_sel(struct drm_crtc *crtc)
2606 2607
{
	struct drm_device *dev = crtc->dev;
2608 2609
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
2610

2611 2612
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
2613

2614 2615
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
2616
			return intel_dp->output_reg;
2617
	}
C
Chris Wilson 已提交
2618

2619 2620 2621
	return -1;
}

2622
/* check the VBT to see whether the eDP is on DP-D port */
2623
bool intel_dpd_is_edp(struct drm_device *dev)
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2642 2643 2644
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2645 2646
	struct intel_connector *intel_connector = to_intel_connector(connector);

2647
	intel_attach_force_audio_property(connector);
2648
	intel_attach_broadcast_rgb_property(connector);
2649
	intel_dp->color_range_auto = true;
2650 2651 2652

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
2653 2654
		drm_object_attach_property(
			&connector->base,
2655
			connector->dev->mode_config.scaling_mode_property,
2656 2657
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
2658
	}
2659 2660
}

2661 2662
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2663 2664
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
	pp = ironlake_get_pp_control(dev_priv);
	I915_WRITE(PCH_PP_CONTROL, pp);

	pp_on = I915_READ(PCH_PP_ON_DELAYS);
	pp_off = I915_READ(PCH_PP_OFF_DELAYS);
	pp_div = I915_READ(PCH_PP_DIVISOR);

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

	vbt = dev_priv->edp.pps;

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_on, pp_off, pp_div;

2754
	/* And finally store the new values in the power sequencer. */
2755 2756 2757 2758
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2759 2760 2761 2762
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
	pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
			<< PP_REFERENCE_DIVIDER_SHIFT;
2763
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (is_cpu_edp(intel_dp))
			pp_on |= PANEL_POWER_PORT_DP_A;
		else
			pp_on |= PANEL_POWER_PORT_DP_D;
	}

	I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
	I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
	I915_WRITE(PCH_PP_DIVISOR, pp_div);

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
		      I915_READ(PCH_PP_ON_DELAYS),
		      I915_READ(PCH_PP_OFF_DELAYS),
		      I915_READ(PCH_PP_DIVISOR));
2783 2784
}

2785
void
2786 2787
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
2788
{
2789 2790 2791 2792
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
2793
	struct drm_i915_private *dev_priv = dev->dev_private;
2794
	struct drm_display_mode *fixed_mode = NULL;
2795
	struct edp_power_seq power_seq = { 0 };
2796
	enum port port = intel_dig_port->port;
2797
	const char *name = NULL;
2798
	int type;
2799

2800 2801
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
2802
	intel_dp->attached_connector = intel_connector;
2803

2804
	if (HAS_PCH_SPLIT(dev) && port == PORT_D)
2805
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
2806
			intel_dp->is_pch_edp = true;
2807

2808 2809 2810 2811
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
2812
	if (IS_VALLEYVIEW(dev) && port == PORT_C) {
2813 2814
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
2815
	} else if (port == PORT_A || is_pch_edp(intel_dp)) {
2816 2817 2818
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
P
Paulo Zanoni 已提交
2819 2820 2821 2822
		/* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
		 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
		 * rewrite it.
		 */
2823 2824 2825 2826
		type = DRM_MODE_CONNECTOR_DisplayPort;
	}

	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
2827 2828
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

2829
	connector->polled = DRM_CONNECTOR_POLL_HPD;
2830 2831 2832
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

2833 2834
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
2835

2836
	intel_connector_attach_encoder(intel_connector, intel_encoder);
2837 2838
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
2839
	if (HAS_DDI(dev))
2840 2841 2842 2843
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

2844

2845
	/* Set up the DDC bus. */
2846 2847 2848 2849 2850
	switch (port) {
	case PORT_A:
		name = "DPDDC-A";
		break;
	case PORT_B:
2851
		dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
2852 2853 2854
		name = "DPDDC-B";
		break;
	case PORT_C:
2855
		dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
2856 2857 2858
		name = "DPDDC-C";
		break;
	case PORT_D:
2859
		dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
2860 2861 2862 2863 2864
		name = "DPDDC-D";
		break;
	default:
		WARN(1, "Invalid port %c\n", port_name(port));
		break;
2865 2866
	}

2867
	if (is_edp(intel_dp))
2868
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2869 2870 2871

	intel_dp_i2c_init(intel_dp, intel_connector, name);

2872
	/* Cache DPCD and EDID for edp. */
2873 2874
	if (is_edp(intel_dp)) {
		bool ret;
2875
		struct drm_display_mode *scan;
2876
		struct edid *edid;
2877 2878

		ironlake_edp_panel_vdd_on(intel_dp);
2879
		ret = intel_dp_get_dpcd(intel_dp);
2880
		ironlake_edp_panel_vdd_off(intel_dp, false);
2881

2882
		if (ret) {
2883 2884 2885
			if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
				dev_priv->no_aux_handshake =
					intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
J
Jesse Barnes 已提交
2886 2887
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
2888
			/* if this fails, presume the device is a ghost */
2889
			DRM_INFO("failed to retrieve link info, disabling eDP\n");
2890 2891
			intel_dp_encoder_destroy(&intel_encoder->base);
			intel_dp_destroy(connector);
2892
			return;
J
Jesse Barnes 已提交
2893 2894
		}

2895 2896 2897 2898
		/* We now know it's not a ghost, init power sequence regs. */
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);

2899 2900 2901
		ironlake_edp_panel_vdd_on(intel_dp);
		edid = drm_get_edid(connector, &intel_dp->adapter);
		if (edid) {
2902 2903 2904 2905 2906 2907 2908 2909 2910
			if (drm_add_edid_modes(connector, edid)) {
				drm_mode_connector_update_edid_property(connector, edid);
				drm_edid_to_eld(connector, edid);
			} else {
				kfree(edid);
				edid = ERR_PTR(-EINVAL);
			}
		} else {
			edid = ERR_PTR(-ENOENT);
2911
		}
2912
		intel_connector->edid = edid;
2913 2914 2915 2916 2917 2918 2919

		/* prefer fixed mode from EDID if available */
		list_for_each_entry(scan, &connector->probed_modes, head) {
			if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
				fixed_mode = drm_mode_duplicate(dev, scan);
				break;
			}
2920
		}
2921 2922 2923 2924 2925 2926 2927 2928

		/* fallback to VBT if available for eDP */
		if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
			fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (fixed_mode)
				fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
		}

2929 2930
		ironlake_edp_panel_vdd_off(intel_dp, false);
	}
2931

2932
	if (is_edp(intel_dp)) {
2933
		intel_panel_init(&intel_connector->panel, fixed_mode);
2934
		intel_panel_setup_backlight(connector);
2935 2936
	}

2937 2938
	intel_dp_add_properties(intel_dp, connector);

2939 2940 2941 2942 2943 2944 2945 2946 2947
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
		return;

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
2972
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
2973

P
Paulo Zanoni 已提交
2974 2975 2976 2977 2978
	intel_encoder->enable = intel_enable_dp;
	intel_encoder->pre_enable = intel_pre_enable_dp;
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
2979

2980
	intel_dig_port->port = port;
2981 2982
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
2983
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2984 2985 2986 2987 2988 2989
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
	intel_encoder->hot_plug = intel_dp_hot_plug;

	intel_dp_init_connector(intel_dig_port, intel_connector);
}