apic.c 68.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Local APIC handling, local APIC timers
 *
I
Ingo Molnar 已提交
4
 *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

17
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
18
#include <linux/kernel_stat.h>
I
Ingo Molnar 已提交
19
#include <linux/mc146818rtc.h>
20
#include <linux/acpi_pmtmr.h>
I
Ingo Molnar 已提交
21 22 23 24 25
#include <linux/clockchips.h>
#include <linux/interrupt.h>
#include <linux/bootmem.h>
#include <linux/ftrace.h>
#include <linux/ioport.h>
26
#include <linux/export.h>
27
#include <linux/syscore_ops.h>
I
Ingo Molnar 已提交
28 29
#include <linux/delay.h>
#include <linux/timex.h>
30
#include <linux/i8253.h>
31
#include <linux/dmar.h>
I
Ingo Molnar 已提交
32 33 34 35 36
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/dmi.h>
#include <linux/smp.h>
#include <linux/mm.h>
L
Linus Torvalds 已提交
37

38
#include <asm/trace/irq_vectors.h>
39
#include <asm/irq_remapping.h>
40
#include <asm/perf_event.h>
41
#include <asm/x86_init.h>
L
Linus Torvalds 已提交
42
#include <asm/pgalloc.h>
A
Arun Sharma 已提交
43
#include <linux/atomic.h>
L
Linus Torvalds 已提交
44
#include <asm/mpspec.h>
I
Ingo Molnar 已提交
45
#include <asm/i8259.h>
46
#include <asm/proto.h>
47
#include <asm/apic.h>
48
#include <asm/io_apic.h>
I
Ingo Molnar 已提交
49 50 51
#include <asm/desc.h>
#include <asm/hpet.h>
#include <asm/mtrr.h>
52
#include <asm/time.h>
53
#include <asm/smp.h>
54
#include <asm/mce.h>
55
#include <asm/tsc.h>
56
#include <asm/hypervisor.h>
57 58
#include <asm/cpu_device_id.h>
#include <asm/intel-family.h>
59
#include <asm/irq_regs.h>
L
Linus Torvalds 已提交
60

B
Brian Gerst 已提交
61
unsigned int num_processors;
62

63
unsigned disabled_cpus;
64

B
Brian Gerst 已提交
65 66
/* Processor that is doing the boot up */
unsigned int boot_cpu_physical_apicid = -1U;
67
EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid);
68

69 70
u8 boot_cpu_apic_version;

71
/*
72
 * The highest APIC ID seen during enumeration.
73
 */
74
static unsigned int max_physical_apicid;
75

76
/*
77
 * Bitmask of physically existing CPUs:
78
 */
B
Brian Gerst 已提交
79 80
physid_mask_t phys_cpu_present_map;

81 82 83 84 85
/*
 * Processor to be disabled specified by kernel parameter
 * disable_cpu_apicid=<int>, mostly used for the kdump 2nd kernel to
 * avoid undefined behaviour caused by sending INIT from AP to BSP.
 */
86
static unsigned int disabled_cpu_apicid __read_mostly = BAD_APICID;
87

88 89 90 91 92 93
/*
 * This variable controls which CPUs receive external NMIs.  By default,
 * external NMIs are delivered only to the BSP.
 */
static int apic_extnmi = APIC_EXTNMI_BSP;

B
Brian Gerst 已提交
94 95 96
/*
 * Map cpu index to physical APIC ID
 */
97 98
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_cpu_to_apicid, BAD_APICID);
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid, BAD_APICID);
99
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u32, x86_cpu_to_acpiid, U32_MAX);
B
Brian Gerst 已提交
100 101
EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
102
EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_acpiid);
103

Y
Yinghai Lu 已提交
104
#ifdef CONFIG_X86_32
105 106 107 108 109 110 111

/*
 * On x86_32, the mapping between cpu and logical apicid may vary
 * depending on apic in use.  The following early percpu variable is
 * used for the mapping.  This is where the behaviors of x86_64 and 32
 * actually diverge.  Let's keep it ugly for now.
 */
112
DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid, BAD_APICID);
113

Y
Yinghai Lu 已提交
114 115 116
/* Local APIC was disabled by the BIOS and enabled by the kernel */
static int enabled_via_apicbase;

117 118 119 120 121 122 123 124
/*
 * Handle interrupt mode configuration register (IMCR).
 * This register controls whether the interrupt signals
 * that reach the BSP come from the master PIC or from the
 * local APIC. Before entering Symmetric I/O Mode, either
 * the BIOS or the operating system must switch out of
 * PIC Mode by changing the IMCR.
 */
125
static inline void imcr_pic_to_apic(void)
126 127 128 129 130 131 132
{
	/* select IMCR register */
	outb(0x70, 0x22);
	/* NMI and 8259 INTR go through APIC */
	outb(0x01, 0x23);
}

133
static inline void imcr_apic_to_pic(void)
134 135 136 137 138 139
{
	/* select IMCR register */
	outb(0x70, 0x22);
	/* NMI and 8259 INTR go directly to BSP */
	outb(0x00, 0x23);
}
Y
Yinghai Lu 已提交
140 141
#endif

142 143 144 145 146 147
/*
 * Knob to control our willingness to enable the local APIC.
 *
 * +1=force-enable
 */
static int force_enable_local_apic __initdata;
148

149 150 151 152 153
/*
 * APIC command line parameters
 */
static int __init parse_lapic(char *arg)
{
154
	if (IS_ENABLED(CONFIG_X86_32) && !arg)
155
		force_enable_local_apic = 1;
156
	else if (arg && !strncmp(arg, "notscdeadline", 13))
157 158 159 160 161
		setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
	return 0;
}
early_param("lapic", parse_lapic);

Y
Yinghai Lu 已提交
162
#ifdef CONFIG_X86_64
163
static int apic_calibrate_pmtmr __initdata;
Y
Yinghai Lu 已提交
164 165 166 167 168 169 170 171 172 173 174 175
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
	notsc_setup(NULL);
	return 0;
}
__setup("apicpmtimer", setup_apicpmtimer);
#endif

unsigned long mp_lapic_addr;
int disable_apic;
/* Disable local APIC timer from the kernel commandline or via dmi quirk */
176
static int disable_apic_timer __initdata;
H
Hiroshi Shimamoto 已提交
177
/* Local APIC timer works in C2 */
178 179 180
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

H
Hiroshi Shimamoto 已提交
181 182 183
/*
 * Debug level, exported for io_apic.c
 */
184
int apic_verbosity;
H
Hiroshi Shimamoto 已提交
185

186 187
int pic_mode;

A
Alexey Starikovskiy 已提交
188 189 190
/* Have we found an MP table */
int smp_found_config;

191 192 193 194 195
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

196
unsigned int lapic_timer_frequency = 0;
197

198
static void apic_pm_activate(void);
199

200 201
static unsigned long apic_phys;

202 203 204 205
/*
 * Get the LAPIC version
 */
static inline int lapic_get_version(void)
206
{
207
	return GET_APIC_VERSION(apic_read(APIC_LVR));
208 209
}

210
/*
211
 * Check, if the APIC is integrated or a separate chip
212 213
 */
static inline int lapic_is_integrated(void)
214
{
215
	return APIC_INTEGRATED(lapic_get_version());
216 217 218
}

/*
219
 * Check, whether this is a modern or a first generation APIC
220
 */
221
static int modern_apic(void)
222
{
223 224 225 226 227
	/* AMD systems use old APIC versions, so check the CPU */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
	    boot_cpu_data.x86 >= 0xf)
		return 1;
	return lapic_get_version() >= 0x14;
228 229
}

230
/*
C
Cyrill Gorcunov 已提交
231 232
 * right after this call apic become NOOP driven
 * so apic->write/read doesn't do anything
233
 */
234
static void __init apic_disable(void)
235
{
236
	pr_info("APIC: switched to apic NOOP\n");
C
Cyrill Gorcunov 已提交
237
	apic = &apic_noop;
238 239
}

Y
Yinghai Lu 已提交
240
void native_apic_wait_icr_idle(void)
241 242 243 244 245
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

Y
Yinghai Lu 已提交
246
u32 native_safe_apic_wait_icr_idle(void)
247
{
248
	u32 send_status;
249 250 251 252 253 254 255
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
256
		inc_irq_stat(icr_read_retry_count);
257 258 259 260 261 262
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

Y
Yinghai Lu 已提交
263
void native_apic_icr_write(u32 low, u32 id)
264
{
265 266 267
	unsigned long flags;

	local_irq_save(flags);
268
	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
269
	apic_write(APIC_ICR, low);
270
	local_irq_restore(flags);
271 272
}

Y
Yinghai Lu 已提交
273
u64 native_apic_icr_read(void)
274 275 276 277 278 279
{
	u32 icr1, icr2;

	icr2 = apic_read(APIC_ICR2);
	icr1 = apic_read(APIC_ICR);

280
	return icr1 | ((u64)icr2 << 32);
281 282
}

283 284 285 286 287 288 289 290 291 292
#ifdef CONFIG_X86_32
/**
 * get_physical_broadcast - Get number of physical broadcast IDs
 */
int get_physical_broadcast(void)
{
	return modern_apic() ? 0xff : 0xf;
}
#endif

293 294 295
/**
 * lapic_get_maxlvt - get the maximum number of local vector table entries
 */
296
int lapic_get_maxlvt(void)
L
Linus Torvalds 已提交
297
{
298 299 300 301
	/*
	 * - we always have APIC integrated on 64bit mode
	 * - 82489DXs do not report # of LVT entries
	 */
302
	return lapic_is_integrated() ? GET_APIC_MAXLVT(apic_read(APIC_LVR)) : 2;
L
Linus Torvalds 已提交
303 304
}

305 306 307 308
/*
 * Local APIC timer
 */

309 310
/* Clock divisor */
#define APIC_DIVISOR 16
311
#define TSC_DIVISOR  8
312

313 314 315 316 317 318 319 320 321 322 323
/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
324
{
325
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
326

327 328 329
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
330 331 332
	else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
		lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE;

333 334 335
	if (!lapic_is_integrated())
		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);

336 337
	if (!irqen)
		lvtt_value |= APIC_LVT_MASKED;
L
Linus Torvalds 已提交
338

339
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
340

341
	if (lvtt_value & APIC_LVT_TIMER_TSCDEADLINE) {
342 343 344 345 346 347 348
		/*
		 * See Intel SDM: TSC-Deadline Mode chapter. In xAPIC mode,
		 * writing to the APIC LVTT and TSC_DEADLINE MSR isn't serialized.
		 * According to Intel, MFENCE can do the serialization here.
		 */
		asm volatile("mfence" : : : "memory");

349 350 351 352
		printk_once(KERN_DEBUG "TSC deadline timer enabled\n");
		return;
	}

L
Linus Torvalds 已提交
353
	/*
354
	 * Divide PICLK by 16
L
Linus Torvalds 已提交
355
	 */
356
	tmp_value = apic_read(APIC_TDCR);
357 358 359
	apic_write(APIC_TDCR,
		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
		APIC_TDR_DIV_16);
360 361

	if (!oneshot)
362
		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
L
Linus Torvalds 已提交
363 364
}

365
/*
366
 * Setup extended LVT, AMD specific
367
 *
368 369 370 371 372
 * Software should use the LVT offsets the BIOS provides.  The offsets
 * are determined by the subsystems using it like those for MCE
 * threshold or IBS.  On K8 only offset 0 (APIC500) and MCE interrupts
 * are supported. Beginning with family 10h at least 4 offsets are
 * available.
373
 *
374 375 376 377 378 379 380 381 382
 * Since the offsets must be consistent for all cores, we keep track
 * of the LVT offsets in software and reserve the offset for the same
 * vector also to be used on other cores. An offset is freed by
 * setting the entry to APIC_EILVT_MASKED.
 *
 * If the BIOS is right, there should be no conflicts. Otherwise a
 * "[Firmware Bug]: ..." error message is generated. However, if
 * software does not properly determines the offsets, it is not
 * necessarily a BIOS bug.
383
 */
384

385 386 387 388 389 390 391 392 393 394 395
static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];

static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
{
	return (old & APIC_EILVT_MASKED)
		|| (new == APIC_EILVT_MASKED)
		|| ((new & ~APIC_EILVT_MASKED) == old);
}

static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
{
396
	unsigned int rsvd, vector;
397 398 399 400

	if (offset >= APIC_EILVT_NR_MAX)
		return ~0;

401
	rsvd = atomic_read(&eilvt_offsets[offset]);
402
	do {
403 404
		vector = rsvd & ~APIC_EILVT_MASKED;	/* 0: unassigned */
		if (vector && !eilvt_entry_is_changeable(vector, new))
405 406 407 408 409
			/* may not change if vectors are different */
			return rsvd;
		rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
	} while (rsvd != new);

410 411 412 413 414
	rsvd &= ~APIC_EILVT_MASKED;
	if (rsvd && rsvd != vector)
		pr_info("LVT offset %d assigned for vector 0x%02x\n",
			offset, rsvd);

415 416 417 418 419
	return new;
}

/*
 * If mask=1, the LVT entry does not generate interrupts while mask=0
420 421
 * enables the vector. See also the BKDGs. Must be called with
 * preemption disabled.
422 423
 */

424
int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
L
Linus Torvalds 已提交
425
{
426 427 428 429 430 431 432 433
	unsigned long reg = APIC_EILVTn(offset);
	unsigned int new, old, reserved;

	new = (mask << 16) | (msg_type << 8) | vector;
	old = apic_read(reg);
	reserved = reserve_eilvt_offset(offset, new);

	if (reserved != new) {
434 435 436 437
		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
		       "vector 0x%x, but the register is already in use for "
		       "vector 0x%x on another cpu\n",
		       smp_processor_id(), reg, offset, new, reserved);
438 439 440 441
		return -EINVAL;
	}

	if (!eilvt_entry_is_changeable(old, new)) {
442 443 444 445
		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
		       "vector 0x%x, but the register is already in use for "
		       "vector 0x%x on this cpu\n",
		       smp_processor_id(), reg, offset, new, old);
446 447 448 449
		return -EBUSY;
	}

	apic_write(reg, new);
A
Andi Kleen 已提交
450

451
	return 0;
L
Linus Torvalds 已提交
452
}
453
EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
454

455 456 457 458 459
/*
 * Program the next event, relative to now
 */
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt)
L
Linus Torvalds 已提交
460
{
461 462
	apic_write(APIC_TMICT, delta);
	return 0;
L
Linus Torvalds 已提交
463 464
}

465 466 467 468 469
static int lapic_next_deadline(unsigned long delta,
			       struct clock_event_device *evt)
{
	u64 tsc;

470
	tsc = rdtsc();
471 472 473 474
	wrmsrl(MSR_IA32_TSC_DEADLINE, tsc + (((u64) delta) * TSC_DIVISOR));
	return 0;
}

475
static int lapic_timer_shutdown(struct clock_event_device *evt)
476
{
477
	unsigned int v;
478

479 480
	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
481
		return 0;
482

483 484 485 486 487 488
	v = apic_read(APIC_LVTT);
	v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
	apic_write(APIC_LVTT, v);
	apic_write(APIC_TMICT, 0);
	return 0;
}
489

490 491 492 493 494 495
static inline int
lapic_timer_set_periodic_oneshot(struct clock_event_device *evt, bool oneshot)
{
	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
		return 0;
496

497 498 499 500 501 502 503 504 505 506 507 508
	__setup_APIC_LVTT(lapic_timer_frequency, oneshot, 1);
	return 0;
}

static int lapic_timer_set_periodic(struct clock_event_device *evt)
{
	return lapic_timer_set_periodic_oneshot(evt, false);
}

static int lapic_timer_set_oneshot(struct clock_event_device *evt)
{
	return lapic_timer_set_periodic_oneshot(evt, true);
509 510
}

L
Linus Torvalds 已提交
511
/*
512
 * Local APIC timer broadcast function
L
Linus Torvalds 已提交
513
 */
514
static void lapic_timer_broadcast(const struct cpumask *mask)
L
Linus Torvalds 已提交
515
{
516
#ifdef CONFIG_SMP
517
	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
518 519
#endif
}
L
Linus Torvalds 已提交
520

521 522 523 524 525

/*
 * The local apic timer can be used for any function which is CPU local.
 */
static struct clock_event_device lapic_clockevent = {
526 527 528 529 530 531 532 533 534 535 536 537 538
	.name				= "lapic",
	.features			= CLOCK_EVT_FEAT_PERIODIC |
					  CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_C3STOP
					  | CLOCK_EVT_FEAT_DUMMY,
	.shift				= 32,
	.set_state_shutdown		= lapic_timer_shutdown,
	.set_state_periodic		= lapic_timer_set_periodic,
	.set_state_oneshot		= lapic_timer_set_oneshot,
	.set_state_oneshot_stopped	= lapic_timer_shutdown,
	.set_next_event			= lapic_next_event,
	.broadcast			= lapic_timer_broadcast,
	.rating				= 100,
	.irq				= -1,
539 540 541
};
static DEFINE_PER_CPU(struct clock_event_device, lapic_events);

542 543 544 545 546 547 548 549
#define DEADLINE_MODEL_MATCH_FUNC(model, func)	\
	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, (unsigned long)&func }

#define DEADLINE_MODEL_MATCH_REV(model, rev)	\
	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, (unsigned long)rev }

static u32 hsx_deadline_rev(void)
{
550
	switch (boot_cpu_data.x86_stepping) {
551 552 553 554 555 556 557 558 559
	case 0x02: return 0x3a; /* EP */
	case 0x04: return 0x0f; /* EX */
	}

	return ~0U;
}

static u32 bdx_deadline_rev(void)
{
560
	switch (boot_cpu_data.x86_stepping) {
561 562 563 564 565 566 567 568 569
	case 0x02: return 0x00000011;
	case 0x03: return 0x0700000e;
	case 0x04: return 0x0f00000c;
	case 0x05: return 0x0e000003;
	}

	return ~0U;
}

570 571
static u32 skx_deadline_rev(void)
{
572
	switch (boot_cpu_data.x86_stepping) {
573 574 575 576
	case 0x03: return 0x01000136;
	case 0x04: return 0x02000014;
	}

577 578 579
	if (boot_cpu_data.x86_stepping > 4)
		return 0;

580 581 582
	return ~0U;
}

583 584 585 586
static const struct x86_cpu_id deadline_match[] = {
	DEADLINE_MODEL_MATCH_FUNC( INTEL_FAM6_HASWELL_X,	hsx_deadline_rev),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_BROADWELL_X,	0x0b000020),
	DEADLINE_MODEL_MATCH_FUNC( INTEL_FAM6_BROADWELL_XEON_D,	bdx_deadline_rev),
587
	DEADLINE_MODEL_MATCH_FUNC( INTEL_FAM6_SKYLAKE_X,	skx_deadline_rev),
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_HASWELL_CORE,	0x22),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_HASWELL_ULT,	0x20),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_HASWELL_GT3E,	0x17),

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_BROADWELL_CORE,	0x25),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_BROADWELL_GT3E,	0x17),

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_SKYLAKE_MOBILE,	0xb2),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_SKYLAKE_DESKTOP,	0xb2),

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_KABYLAKE_MOBILE,	0x52),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_KABYLAKE_DESKTOP,	0x52),

	{},
};

static void apic_check_deadline_errata(void)
{
607
	const struct x86_cpu_id *m;
608 609
	u32 rev;

610 611
	if (!boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER) ||
	    boot_cpu_has(X86_FEATURE_HYPERVISOR))
612 613 614
		return;

	m = x86_match_cpu(deadline_match);
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
	if (!m)
		return;

	/*
	 * Function pointers will have the MSB set due to address layout,
	 * immediate revisions will not.
	 */
	if ((long)m->driver_data < 0)
		rev = ((u32 (*)(void))(m->driver_data))();
	else
		rev = (u32)m->driver_data;

	if (boot_cpu_data.microcode >= rev)
		return;

	setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
	pr_err(FW_BUG "TSC_DEADLINE disabled due to Errata; "
	       "please update microcode to version: 0x%x (or later)\n", rev);
}

635
/*
636
 * Setup the local APIC timer for this CPU. Copy the initialized values
637 638
 * of the boot CPU and register the clock event in the framework.
 */
639
static void setup_APIC_timer(void)
640
{
641
	struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
L
Linus Torvalds 已提交
642

643
	if (this_cpu_has(X86_FEATURE_ARAT)) {
644 645 646 647 648
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
		/* Make LAPIC timer preferrable over percpu HPET */
		lapic_clockevent.rating = 150;
	}

649
	memcpy(levt, &lapic_clockevent, sizeof(*levt));
650
	levt->cpumask = cpumask_of(smp_processor_id());
L
Linus Torvalds 已提交
651

652
	if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
653
		levt->name = "lapic-deadline";
654 655 656 657
		levt->features &= ~(CLOCK_EVT_FEAT_PERIODIC |
				    CLOCK_EVT_FEAT_DUMMY);
		levt->set_next_event = lapic_next_deadline;
		clockevents_config_and_register(levt,
658
						tsc_khz * (1000 / TSC_DIVISOR),
659 660 661
						0xF, ~0UL);
	} else
		clockevents_register_device(levt);
662
}
L
Linus Torvalds 已提交
663

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
/*
 * Install the updated TSC frequency from recalibration at the TSC
 * deadline clockevent devices.
 */
static void __lapic_update_tsc_freq(void *info)
{
	struct clock_event_device *levt = this_cpu_ptr(&lapic_events);

	if (!this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
		return;

	clockevents_update_freq(levt, tsc_khz * (1000 / TSC_DIVISOR));
}

void lapic_update_tsc_freq(void)
{
	/*
	 * The clockevent device's ->mult and ->shift can both be
	 * changed. In order to avoid races, schedule the frequency
	 * update code on each CPU.
	 */
	on_each_cpu(__lapic_update_tsc_freq, NULL, 0);
}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
/*
 * In this functions we calibrate APIC bus clocks to the external timer.
 *
 * We want to do the calibration only once since we want to have local timer
 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
 * frequency.
 *
 * This was previously done by reading the PIT/HPET and waiting for a wrap
 * around to find out, that a tick has elapsed. I have a box, where the PIT
 * readout is broken, so it never gets out of the wait loop again. This was
 * also reported by others.
 *
 * Monitoring the jiffies value is inaccurate and the clockevents
 * infrastructure allows us to do a simple substitution of the interrupt
 * handler.
 *
 * The calibration routine also uses the pm_timer when possible, as the PIT
 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
 * back to normal later in the boot process).
 */

#define LAPIC_CAL_LOOPS		(HZ/10)

static __initdata int lapic_cal_loops = -1;
static __initdata long lapic_cal_t1, lapic_cal_t2;
static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;

/*
718
 * Temporary interrupt handler and polled calibration function.
719 720 721 722 723 724 725
 */
static void __init lapic_cal_handler(struct clock_event_device *dev)
{
	unsigned long long tsc = 0;
	long tapic = apic_read(APIC_TMCCT);
	unsigned long pm = acpi_pm_read_early();

726
	if (boot_cpu_has(X86_FEATURE_TSC))
727
		tsc = rdtsc();
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747

	switch (lapic_cal_loops++) {
	case 0:
		lapic_cal_t1 = tapic;
		lapic_cal_tsc1 = tsc;
		lapic_cal_pm1 = pm;
		lapic_cal_j1 = jiffies;
		break;

	case LAPIC_CAL_LOOPS:
		lapic_cal_t2 = tapic;
		lapic_cal_tsc2 = tsc;
		if (pm < lapic_cal_pm1)
			pm += ACPI_PM_OVRRUN;
		lapic_cal_pm2 = pm;
		lapic_cal_j2 = jiffies;
		break;
	}
}

748 749
static int __init
calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
750 751 752 753 754 755 756 757 758 759
{
	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
	const long pm_thresh = pm_100ms / 100;
	unsigned long mult;
	u64 res;

#ifndef CONFIG_X86_PM_TIMER
	return -1;
#endif

Y
Yasuaki Ishimatsu 已提交
760
	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
761 762 763 764 765 766 767 768 769

	/* Check, if the PM timer is available */
	if (!deltapm)
		return -1;

	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);

	if (deltapm > (pm_100ms - pm_thresh) &&
	    deltapm < (pm_100ms + pm_thresh)) {
Y
Yasuaki Ishimatsu 已提交
770
		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
771 772 773 774 775 776
		return 0;
	}

	res = (((u64)deltapm) *  mult) >> 22;
	do_div(res, 1000000);
	pr_warning("APIC calibration not consistent "
Y
Yasuaki Ishimatsu 已提交
777
		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
778 779 780 781 782 783 784 785 786

	/* Correct the lapic counter value */
	res = (((u64)(*delta)) * pm_100ms);
	do_div(res, deltapm);
	pr_info("APIC delta adjusted to PM-Timer: "
		"%lu (%ld)\n", (unsigned long)res, *delta);
	*delta = (long)res;

	/* Correct the tsc counter value */
787
	if (boot_cpu_has(X86_FEATURE_TSC)) {
788
		res = (((u64)(*deltatsc)) * pm_100ms);
789
		do_div(res, deltapm);
790
		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
791
					  "PM-Timer: %lu (%ld)\n",
792 793
					(unsigned long)res, *deltatsc);
		*deltatsc = (long)res;
794 795 796 797 798
	}

	return 0;
}

799 800
static int __init calibrate_APIC_clock(void)
{
801
	struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
802 803
	u64 tsc_perj = 0, tsc_start = 0;
	unsigned long jif_start;
804
	unsigned long deltaj;
805
	long delta, deltatsc;
806 807
	int pm_referenced = 0;

808 809 810 811 812 813
	/**
	 * check if lapic timer has already been calibrated by platform
	 * specific routine, such as tsc calibration code. if so, we just fill
	 * in the clockevent structure and return.
	 */

814 815 816
	if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
		return 0;
	} else if (lapic_timer_frequency) {
817 818 819 820 821 822
		apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
				lapic_timer_frequency);
		lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
					TICK_NSEC, lapic_clockevent.shift);
		lapic_clockevent.max_delta_ns =
			clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
823
		lapic_clockevent.max_delta_ticks = 0x7FFFFF;
824 825
		lapic_clockevent.min_delta_ns =
			clockevent_delta2ns(0xF, &lapic_clockevent);
826
		lapic_clockevent.min_delta_ticks = 0xF;
827 828 829 830
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
		return 0;
	}

831 832 833
	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
		    "calibrating APIC timer ...\n");

834 835 836 837 838
	/*
	 * There are platforms w/o global clockevent devices. Instead of
	 * making the calibration conditional on that, use a polling based
	 * approach everywhere.
	 */
839 840 841
	local_irq_disable();

	/*
C
Cyrill Gorcunov 已提交
842
	 * Setup the APIC counter to maximum. There is no way the lapic
843 844
	 * can underflow in the 100ms detection time frame
	 */
C
Cyrill Gorcunov 已提交
845
	__setup_APIC_LVTT(0xffffffff, 0, 0);
846

847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
	/*
	 * Methods to terminate the calibration loop:
	 *  1) Global clockevent if available (jiffies)
	 *  2) TSC if available and frequency is known
	 */
	jif_start = READ_ONCE(jiffies);

	if (tsc_khz) {
		tsc_start = rdtsc();
		tsc_perj = div_u64((u64)tsc_khz * 1000, HZ);
	}

	/*
	 * Enable interrupts so the tick can fire, if a global
	 * clockevent device is available
	 */
863 864
	local_irq_enable();

865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
	while (lapic_cal_loops <= LAPIC_CAL_LOOPS) {
		/* Wait for a tick to elapse */
		while (1) {
			if (tsc_khz) {
				u64 tsc_now = rdtsc();
				if ((tsc_now - tsc_start) >= tsc_perj) {
					tsc_start += tsc_perj;
					break;
				}
			} else {
				unsigned long jif_now = READ_ONCE(jiffies);

				if (time_after(jif_now, jif_start)) {
					jif_start = jif_now;
					break;
				}
			}
			cpu_relax();
		}
884

885 886 887 888 889
		/* Invoke the calibration routine */
		local_irq_disable();
		lapic_cal_handler(NULL);
		local_irq_enable();
	}
890

891
	local_irq_disable();
892 893 894 895 896

	/* Build delta t1-t2 as apic timer counts down */
	delta = lapic_cal_t1 - lapic_cal_t2;
	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);

897 898
	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);

899 900
	/* we trust the PM based calibration if possible */
	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
901
					&delta, &deltatsc);
902 903 904 905 906

	/* Calculate the scaled math multiplication factor */
	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
				       lapic_clockevent.shift);
	lapic_clockevent.max_delta_ns =
907
		clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
908
	lapic_clockevent.max_delta_ticks = 0x7FFFFFFF;
909 910
	lapic_clockevent.min_delta_ns =
		clockevent_delta2ns(0xF, &lapic_clockevent);
911
	lapic_clockevent.min_delta_ticks = 0xF;
912

913
	lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
914 915

	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
916
	apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
917
	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
918
		    lapic_timer_frequency);
919

920
	if (boot_cpu_has(X86_FEATURE_TSC)) {
921 922
		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
			    "%ld.%04ld MHz.\n",
923 924
			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
925 926 927 928
	}

	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
		    "%u.%04u MHz.\n",
929 930
		    lapic_timer_frequency / (1000000 / HZ),
		    lapic_timer_frequency % (1000000 / HZ));
931 932 933 934

	/*
	 * Do a sanity check on the APIC calibration result
	 */
935
	if (lapic_timer_frequency < (1000000 / HZ)) {
936
		local_irq_enable();
937
		pr_warning("APIC frequency too slow, disabling apic timer\n");
938 939 940 941 942
		return -1;
	}

	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;

943
	/*
944 945 946
	 * PM timer calibration failed or not turned on so lets try APIC
	 * timer based calibration, if a global clockevent device is
	 * available.
947
	 */
948
	if (!pm_referenced && global_clock_event) {
949 950 951 952 953 954
		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");

		/*
		 * Setup the apic timer manually
		 */
		levt->event_handler = lapic_cal_handler;
955
		lapic_timer_set_periodic(levt);
956 957 958 959 960 961 962 963 964
		lapic_cal_loops = -1;

		/* Let the interrupts run */
		local_irq_enable();

		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
			cpu_relax();

		/* Stop the lapic timer */
965
		local_irq_disable();
966
		lapic_timer_shutdown(levt);
967 968 969 970 971 972 973 974 975 976

		/* Jiffies delta */
		deltaj = lapic_cal_j2 - lapic_cal_j1;
		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);

		/* Check, if the jiffies result is consistent */
		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
		else
			levt->features |= CLOCK_EVT_FEAT_DUMMY;
977 978
	}
	local_irq_enable();
979 980

	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
981
		pr_warning("APIC timer disabled due to verification failure\n");
Y
Yi Wang 已提交
982
		return -1;
983 984 985 986 987
	}

	return 0;
}

H
Hiroshi Shimamoto 已提交
988 989 990 991 992
/*
 * Setup the boot APIC
 *
 * Calibrate and verify the result.
 */
993 994 995
void __init setup_boot_APIC_clock(void)
{
	/*
996 997 998 999
	 * The local apic timer can be disabled via the kernel
	 * commandline or from the CPU detection code. Register the lapic
	 * timer as a dummy clock event source on SMP systems, so the
	 * broadcast mechanism is used. On UP systems simply ignore it.
1000 1001
	 */
	if (disable_apic_timer) {
1002
		pr_info("Disabling APIC timer\n");
1003
		/* No broadcast on UP ! */
1004 1005
		if (num_possible_cpus() > 1) {
			lapic_clockevent.mult = 1;
1006
			setup_APIC_timer();
1007
		}
1008 1009 1010
		return;
	}

1011
	if (calibrate_APIC_clock()) {
1012 1013 1014 1015 1016 1017
		/* No broadcast on UP ! */
		if (num_possible_cpus() > 1)
			setup_APIC_timer();
		return;
	}

1018 1019 1020 1021 1022
	/*
	 * If nmi_watchdog is set to IO_APIC, we need the
	 * PIT/HPET going.  Otherwise register lapic as a dummy
	 * device.
	 */
1023
	lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
1024

1025
	/* Setup the lapic or request the broadcast */
1026
	setup_APIC_timer();
1027
	amd_e400_c1e_apic_setup();
1028 1029
}

1030
void setup_secondary_APIC_clock(void)
1031 1032
{
	setup_APIC_timer();
1033
	amd_e400_c1e_apic_setup();
1034 1035 1036 1037 1038 1039 1040
}

/*
 * The guts of the apic timer interrupt
 */
static void local_apic_timer_interrupt(void)
{
1041
	struct clock_event_device *evt = this_cpu_ptr(&lapic_events);
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

	/*
	 * Normally we should not be here till LAPIC has been initialized but
	 * in some cases like kdump, its possible that there is a pending LAPIC
	 * timer interrupt from previous kernel's context and is delivered in
	 * new kernel the moment interrupts are enabled.
	 *
	 * Interrupts are enabled early and LAPIC is setup much later, hence
	 * its possible that when we get here evt->event_handler is NULL.
	 * Check for event_handler being NULL and discard the interrupt as
	 * spurious.
	 */
	if (!evt->event_handler) {
1055 1056
		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n",
			   smp_processor_id());
1057
		/* Switch it off */
1058
		lapic_timer_shutdown(evt);
1059 1060 1061 1062 1063 1064
		return;
	}

	/*
	 * the NMI deadlock-detector uses this.
	 */
1065
	inc_irq_stat(apic_timer_irqs);
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077

	evt->event_handler(evt);
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
1078
__visible void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
1079 1080 1081 1082 1083 1084
{
	struct pt_regs *old_regs = set_irq_regs(regs);

	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
1085
	 *
1086 1087 1088 1089
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
1090 1091
	entering_ack_irq();
	trace_local_timer_entry(LOCAL_TIMER_VECTOR);
1092
	local_apic_timer_interrupt();
1093 1094
	trace_local_timer_exit(LOCAL_TIMER_VECTOR);
	exiting_irq();
1095

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	set_irq_regs(old_regs);
}

int setup_profiling_timer(unsigned int multiplier)
{
	return -EINVAL;
}

/*
 * Local APIC start and shutdown
 */

/**
 * clear_local_APIC - shutdown the local APIC
 *
 * This is called, when a CPU is disabled and before rebooting, so the state of
 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
 * leftovers during boot.
 */
void clear_local_APIC(void)
{
1117
	int maxlvt;
1118 1119
	u32 v;

1120
	/* APIC hasn't been mapped yet */
1121
	if (!x2apic_mode && !apic_phys)
1122 1123 1124
		return;

	maxlvt = lapic_get_maxlvt();
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	/*
	 * Masking an LVT entry can trigger a local APIC error
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT0);
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT1);
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
	}

1148
	/* lets not touch this if we didn't frob it */
1149
#ifdef CONFIG_X86_THERMAL_VECTOR
1150 1151 1152 1153 1154
	if (maxlvt >= 5) {
		v = apic_read(APIC_LVTTHMR);
		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
	}
#endif
1155 1156 1157 1158 1159 1160 1161 1162
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6) {
		v = apic_read(APIC_LVTCMCI);
		if (!(v & APIC_LVT_MASKED))
			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
	}
#endif

1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	/*
	 * Clean APIC state for other OSs:
	 */
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
	if (maxlvt >= 3)
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
1173 1174 1175 1176 1177 1178 1179 1180

	/* Integrated APIC (!82489DX) ? */
	if (lapic_is_integrated()) {
		if (maxlvt > 3)
			/* Clear ESR due to Pentium errata 3AP and 11AP */
			apic_write(APIC_ESR, 0);
		apic_read(APIC_ESR);
	}
1181 1182 1183 1184 1185 1186 1187 1188 1189
}

/**
 * disable_local_APIC - clear and disable the local APIC
 */
void disable_local_APIC(void)
{
	unsigned int value;

1190
	/* APIC hasn't been mapped yet */
1191
	if (!x2apic_mode && !apic_phys)
1192 1193
		return;

1194 1195 1196 1197 1198 1199 1200 1201 1202
	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
	apic_write(APIC_SPIV, value);
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216

#ifdef CONFIG_X86_32
	/*
	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
	 * restore the disabled state.
	 */
	if (enabled_via_apicbase) {
		unsigned int l, h;

		rdmsr(MSR_IA32_APICBASE, l, h);
		l &= ~MSR_IA32_APICBASE_ENABLE;
		wrmsr(MSR_IA32_APICBASE, l, h);
	}
#endif
1217 1218
}

1219 1220 1221 1222 1223 1224
/*
 * If Linux enabled the LAPIC against the BIOS default disable it down before
 * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
 * not power-off.  Additionally clear all LVT entries before disable_local_APIC
 * for the case where Linux didn't enable the LAPIC.
 */
1225 1226 1227 1228
void lapic_shutdown(void)
{
	unsigned long flags;

1229
	if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
1230 1231 1232 1233
		return;

	local_irq_save(flags);

1234 1235 1236 1237 1238 1239 1240
#ifdef CONFIG_X86_32
	if (!enabled_via_apicbase)
		clear_local_APIC();
	else
#endif
		disable_local_APIC();

1241 1242 1243 1244 1245 1246 1247

	local_irq_restore(flags);
}

/**
 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
 */
L
Linus Torvalds 已提交
1248 1249
void __init sync_Arb_IDs(void)
{
C
Cyrill Gorcunov 已提交
1250 1251 1252 1253 1254
	/*
	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
	 * needed on AMD.
	 */
	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
L
Linus Torvalds 已提交
1255 1256 1257 1258 1259 1260 1261 1262
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1263 1264
	apic_write(APIC_ICR, APIC_DEST_ALLINC |
			APIC_INT_LEVELTRIG | APIC_DM_INIT);
L
Linus Torvalds 已提交
1265 1266
}

1267
enum apic_intr_mode_id apic_intr_mode;
1268 1269

static int __init apic_intr_mode_select(void)
L
Linus Torvalds 已提交
1270
{
1271 1272 1273 1274 1275
	/* Check kernel option */
	if (disable_apic) {
		pr_info("APIC disabled via kernel command line\n");
		return APIC_PIC;
	}
L
Linus Torvalds 已提交
1276

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	/* Check BIOS */
#ifdef CONFIG_X86_64
	/* On 64-bit, the APIC must be integrated, Check local APIC only */
	if (!boot_cpu_has(X86_FEATURE_APIC)) {
		disable_apic = 1;
		pr_info("APIC disabled by BIOS\n");
		return APIC_PIC;
	}
#else
	/* On 32-bit, the APIC may be integrated APIC or 82489DX */
L
Linus Torvalds 已提交
1287

1288 1289 1290 1291 1292
	/* Neither 82489DX nor integrated APIC ? */
	if (!boot_cpu_has(X86_FEATURE_APIC) && !smp_found_config) {
		disable_apic = 1;
		return APIC_PIC;
	}
L
Linus Torvalds 已提交
1293

1294 1295 1296 1297 1298 1299 1300 1301 1302
	/* If the BIOS pretends there is an integrated APIC ? */
	if (!boot_cpu_has(X86_FEATURE_APIC) &&
		APIC_INTEGRATED(boot_cpu_apic_version)) {
		disable_apic = 1;
		pr_err(FW_BUG "Local APIC %d not detected, force emulation\n",
				       boot_cpu_physical_apicid);
		return APIC_PIC;
	}
#endif
1303

1304 1305 1306
	/* Check MP table or ACPI MADT configuration */
	if (!smp_found_config) {
		disable_ioapic_support();
1307
		if (!acpi_lapic) {
1308
			pr_info("APIC: ACPI MADT or MP tables are not detected\n");
1309 1310
			return APIC_VIRTUAL_WIRE_NO_CONFIG;
		}
1311 1312 1313
		return APIC_VIRTUAL_WIRE;
	}

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
#ifdef CONFIG_SMP
	/* If SMP should be disabled, then really disable it! */
	if (!setup_max_cpus) {
		pr_info("APIC: SMP mode deactivated\n");
		return APIC_SYMMETRIC_IO_NO_ROUTING;
	}

	if (read_apic_id() != boot_cpu_physical_apicid) {
		panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
		     read_apic_id(), boot_cpu_physical_apicid);
		/* Or can we switch back to PIC here? */
	}
1326
#endif
L
Linus Torvalds 已提交
1327

1328 1329 1330
	return APIC_SYMMETRIC_IO;
}

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
/*
 * An initial setup of the virtual wire mode.
 */
void __init init_bsp_APIC(void)
{
	unsigned int value;

	/*
	 * Don't do the setup now if we have a SMP BIOS as the
	 * through-I/O-APIC virtual wire mode might be active.
	 */
	if (smp_found_config || !boot_cpu_has(X86_FEATURE_APIC))
		return;

	/*
	 * Do not trust the local APIC being empty at bootup.
	 */
	clear_local_APIC();

	/*
	 * Enable APIC.
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;

#ifdef CONFIG_X86_32
	/* This bit is reserved on P4/Xeon and should be cleared */
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    (boot_cpu_data.x86 == 15))
		value &= ~APIC_SPIV_FOCUS_DISABLED;
	else
#endif
		value |= APIC_SPIV_FOCUS_DISABLED;
	value |= SPURIOUS_APIC_VECTOR;
	apic_write(APIC_SPIV, value);

	/*
	 * Set up the virtual wire mode.
	 */
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
	value = APIC_DM_NMI;
	if (!lapic_is_integrated())		/* 82489DX */
		value |= APIC_LVT_LEVEL_TRIGGER;
	if (apic_extnmi == APIC_EXTNMI_NONE)
		value |= APIC_LVT_MASKED;
	apic_write(APIC_LVT1, value);
}

1380 1381 1382
/* Init the interrupt delivery mode for the BSP */
void __init apic_intr_mode_init(void)
{
1383
	bool upmode = IS_ENABLED(CONFIG_UP_LATE_INIT);
1384

1385 1386 1387
	apic_intr_mode = apic_intr_mode_select();

	switch (apic_intr_mode) {
1388 1389 1390 1391 1392
	case APIC_PIC:
		pr_info("APIC: Keep in PIC mode(8259)\n");
		return;
	case APIC_VIRTUAL_WIRE:
		pr_info("APIC: Switch to virtual wire mode setup\n");
1393 1394 1395 1396 1397 1398 1399
		default_setup_apic_routing();
		break;
	case APIC_VIRTUAL_WIRE_NO_CONFIG:
		pr_info("APIC: Switch to virtual wire mode setup with no configuration\n");
		upmode = true;
		default_setup_apic_routing();
		break;
1400
	case APIC_SYMMETRIC_IO:
1401
		pr_info("APIC: Switch to symmetric I/O mode setup\n");
1402 1403 1404
		default_setup_apic_routing();
		break;
	case APIC_SYMMETRIC_IO_NO_ROUTING:
1405
		pr_info("APIC: Switch to symmetric I/O mode setup in no SMP routine\n");
1406
		break;
1407
	}
1408 1409

	apic_bsp_setup(upmode);
L
Linus Torvalds 已提交
1410 1411
}

1412
static void lapic_setup_esr(void)
1413
{
1414 1415 1416
	unsigned int oldvalue, value, maxlvt;

	if (!lapic_is_integrated()) {
1417
		pr_info("No ESR for 82489DX.\n");
1418 1419
		return;
	}
1420

1421
	if (apic->disable_esr) {
1422
		/*
1423 1424 1425 1426
		 * Something untraceable is creating bad interrupts on
		 * secondary quads ... for the moment, just leave the
		 * ESR disabled - we can't do anything useful with the
		 * errors anyway - mbligh
1427
		 */
1428
		pr_info("Leaving ESR disabled.\n");
1429
		return;
1430
	}
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450

	maxlvt = lapic_get_maxlvt();
	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
	oldvalue = apic_read(APIC_ESR);

	/* enables sending errors */
	value = ERROR_APIC_VECTOR;
	apic_write(APIC_LVTERR, value);

	/*
	 * spec says clear errors after enabling vector.
	 */
	if (maxlvt > 3)
		apic_write(APIC_ESR, 0);
	value = apic_read(APIC_ESR);
	if (value != oldvalue)
		apic_printk(APIC_VERBOSE, "ESR value before enabling "
			"vector: 0x%08x  after: 0x%08x\n",
			oldvalue, value);
1451 1452
}

1453 1454 1455 1456
static void apic_pending_intr_clear(void)
{
	long long max_loops = cpu_khz ? cpu_khz : 1000000;
	unsigned long long tsc = 0, ntsc;
1457 1458
	unsigned int queued;
	unsigned long value;
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	int i, j, acked = 0;

	if (boot_cpu_has(X86_FEATURE_TSC))
		tsc = rdtsc();
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
	do {
		queued = 0;
		for (i = APIC_ISR_NR - 1; i >= 0; i--)
			queued |= apic_read(APIC_IRR + i*0x10);

		for (i = APIC_ISR_NR - 1; i >= 0; i--) {
			value = apic_read(APIC_ISR + i*0x10);
1481 1482 1483
			for_each_set_bit(j, &value, 32) {
				ack_APIC_irq();
				acked++;
1484 1485 1486
			}
		}
		if (acked > 256) {
1487
			pr_err("LAPIC pending interrupts after %d EOI\n", acked);
1488 1489 1490 1491 1492
			break;
		}
		if (queued) {
			if (boot_cpu_has(X86_FEATURE_TSC) && cpu_khz) {
				ntsc = rdtsc();
1493 1494
				max_loops = (long long)cpu_khz << 10;
				max_loops -= ntsc - tsc;
1495
			} else {
1496
				max_loops--;
1497
			}
1498 1499 1500 1501 1502
		}
	} while (queued && max_loops > 0);
	WARN_ON(max_loops <= 0);
}

1503 1504
/**
 * setup_local_APIC - setup the local APIC
1505
 *
1506
 * Used to setup local APIC while initializing BSP or bringing up APs.
1507
 * Always called with preemption disabled.
1508
 */
1509
static void setup_local_APIC(void)
L
Linus Torvalds 已提交
1510
{
1511
	int cpu = smp_processor_id();
1512 1513
	unsigned int value;
#ifdef CONFIG_X86_32
1514
	int logical_apicid, ldr_apicid;
1515
#endif
1516

L
Linus Torvalds 已提交
1517

J
Jan Beulich 已提交
1518
	if (disable_apic) {
1519
		disable_ioapic_support();
J
Jan Beulich 已提交
1520 1521 1522
		return;
	}

1523 1524
#ifdef CONFIG_X86_32
	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1525
	if (lapic_is_integrated() && apic->disable_esr) {
1526 1527 1528 1529 1530 1531
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
	}
#endif
1532
	perf_events_lapic_init();
1533

L
Linus Torvalds 已提交
1534 1535 1536 1537
	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
1538
	BUG_ON(!apic->apic_id_registered());
L
Linus Torvalds 已提交
1539 1540 1541 1542 1543 1544

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
1545
	apic->init_apic_ldr();
L
Linus Torvalds 已提交
1546

1547 1548
#ifdef CONFIG_X86_32
	/*
1549 1550 1551
	 * APIC LDR is initialized.  If logical_apicid mapping was
	 * initialized during get_smp_config(), make sure it matches the
	 * actual value.
1552
	 */
1553 1554 1555
	logical_apicid = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
	ldr_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
	WARN_ON(logical_apicid != BAD_APICID && logical_apicid != ldr_apicid);
1556
	/* always use the value from LDR */
1557
	early_per_cpu(x86_cpu_to_logical_apicid, cpu) = ldr_apicid;
1558 1559
#endif

L
Linus Torvalds 已提交
1560 1561 1562 1563 1564 1565
	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
1566
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
1567

1568
	apic_pending_intr_clear();
1569

L
Linus Torvalds 已提交
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
#ifdef CONFIG_X86_32
	/*
	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
	 * certain networking cards. If high frequency interrupts are
	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
	 * entry is masked/unmasked at a high rate as well then sooner or
	 * later IOAPIC line gets 'stuck', no more interrupts are received
	 * from the device. If focus CPU is disabled then the hang goes
	 * away, oh well :-(
	 *
	 * [ This bug can be reproduced easily with a level-triggered
	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
	 *   BX chipset. ]
	 */
	/*
	 * Actually disabling the focus CPU check just makes the hang less
	 * frequent as it makes the interrupt distributon model be more
	 * like LRU than MRU (the short-term load is more even across CPUs).
	 */

	/*
	 * - enable focus processor (bit==0)
	 * - 64bit mode always use processor focus
	 *   so no need to set it
	 */
	value &= ~APIC_SPIV_FOCUS_DISABLED;
#endif
1607

L
Linus Torvalds 已提交
1608 1609 1610 1611
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
1612
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1613 1614 1615 1616

	/*
	 * Set up LVT0, LVT1:
	 *
1617
	 * set up through-local-APIC on the boot CPU's LINT0. This is not
L
Linus Torvalds 已提交
1618 1619 1620 1621 1622 1623 1624
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1625
	if (!cpu && (pic_mode || !value || skip_ioapic_setup)) {
L
Linus Torvalds 已提交
1626
		value = APIC_DM_EXTINT;
1627
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
L
Linus Torvalds 已提交
1628 1629
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1630
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
L
Linus Torvalds 已提交
1631
	}
1632
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
1633 1634

	/*
1635 1636
	 * Only the BSP sees the LINT1 NMI signal by default. This can be
	 * modified by apic_extnmi= boot option.
L
Linus Torvalds 已提交
1637
	 */
1638 1639
	if ((!cpu && apic_extnmi != APIC_EXTNMI_NONE) ||
	    apic_extnmi == APIC_EXTNMI_ALL)
L
Linus Torvalds 已提交
1640 1641 1642
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
1643 1644 1645

	/* Is 82489DX ? */
	if (!lapic_is_integrated())
1646
		value |= APIC_LVT_LEVEL_TRIGGER;
1647
	apic_write(APIC_LVT1, value);
1648

1649 1650
#ifdef CONFIG_X86_MCE_INTEL
	/* Recheck CMCI information after local APIC is up on CPU #0 */
1651
	if (!cpu)
1652 1653
		cmci_recheck();
#endif
1654
}
L
Linus Torvalds 已提交
1655

1656
static void end_local_APIC_setup(void)
1657 1658
{
	lapic_setup_esr();
1659 1660

#ifdef CONFIG_X86_32
1661 1662 1663 1664 1665 1666 1667
	{
		unsigned int value;
		/* Disable the local apic timer */
		value = apic_read(APIC_LVTT);
		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, value);
	}
1668 1669
#endif

1670
	apic_pm_activate();
1671 1672
}

1673 1674 1675 1676
/*
 * APIC setup function for application processors. Called from smpboot.c
 */
void apic_ap_setup(void)
1677
{
1678
	setup_local_APIC();
1679
	end_local_APIC_setup();
L
Linus Torvalds 已提交
1680 1681
}

Y
Yinghai Lu 已提交
1682
#ifdef CONFIG_X86_X2APIC
1683
int x2apic_mode;
1684 1685 1686 1687 1688 1689 1690 1691

enum {
	X2APIC_OFF,
	X2APIC_ON,
	X2APIC_DISABLED,
};
static int x2apic_state;

1692
static void __x2apic_disable(void)
1693 1694 1695
{
	u64 msr;

1696
	if (!boot_cpu_has(X86_FEATURE_APIC))
1697 1698
		return;

1699 1700 1701 1702 1703 1704 1705 1706 1707
	rdmsrl(MSR_IA32_APICBASE, msr);
	if (!(msr & X2APIC_ENABLE))
		return;
	/* Disable xapic and x2apic first and then reenable xapic mode */
	wrmsrl(MSR_IA32_APICBASE, msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
	wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
	printk_once(KERN_INFO "x2apic disabled\n");
}

1708
static void __x2apic_enable(void)
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
{
	u64 msr;

	rdmsrl(MSR_IA32_APICBASE, msr);
	if (msr & X2APIC_ENABLE)
		return;
	wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
	printk_once(KERN_INFO "x2apic enabled\n");
}

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
static int __init setup_nox2apic(char *str)
{
	if (x2apic_enabled()) {
		int apicid = native_apic_msr_read(APIC_ID);

		if (apicid >= 255) {
			pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
				   apicid);
			return 0;
		}
1729 1730 1731 1732
		pr_warning("x2apic already enabled.\n");
		__x2apic_disable();
	}
	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
1733
	x2apic_state = X2APIC_DISABLED;
1734
	x2apic_mode = 0;
1735 1736 1737 1738
	return 0;
}
early_param("nox2apic", setup_nox2apic);

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
/* Called from cpu_init() to enable x2apic on (secondary) cpus */
void x2apic_setup(void)
{
	/*
	 * If x2apic is not in ON state, disable it if already enabled
	 * from BIOS.
	 */
	if (x2apic_state != X2APIC_ON) {
		__x2apic_disable();
		return;
	}
	__x2apic_enable();
}

1753
static __init void x2apic_disable(void)
1754
{
1755
	u32 x2apic_id, state = x2apic_state;
1756

1757 1758 1759 1760 1761
	x2apic_mode = 0;
	x2apic_state = X2APIC_DISABLED;

	if (state != X2APIC_ON)
		return;
1762

1763 1764 1765
	x2apic_id = read_apic_id();
	if (x2apic_id >= 255)
		panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
1766

1767 1768
	__x2apic_disable();
	register_lapic_address(mp_lapic_addr);
1769 1770
}

1771
static __init void x2apic_enable(void)
1772
{
1773
	if (x2apic_state != X2APIC_OFF)
Y
Yinghai Lu 已提交
1774 1775
		return;

1776
	x2apic_mode = 1;
1777
	x2apic_state = X2APIC_ON;
1778
	__x2apic_enable();
1779
}
T
Thomas Gleixner 已提交
1780

1781
static __init void try_to_enable_x2apic(int remap_mode)
1782
{
1783
	if (x2apic_state == X2APIC_DISABLED)
1784 1785
		return;

1786
	if (remap_mode != IRQ_REMAP_X2APIC_MODE) {
1787 1788 1789 1790
		/* IR is required if there is APIC ID > 255 even when running
		 * under KVM
		 */
		if (max_physical_apicid > 255 ||
1791
		    !x86_init.hyper.x2apic_available()) {
1792
			pr_info("x2apic: IRQ remapping doesn't support X2APIC mode\n");
1793
			x2apic_disable();
1794 1795 1796 1797 1798 1799 1800
			return;
		}

		/*
		 * without IR all CPUs can be addressed by IOAPIC/MSI
		 * only in physical mode
		 */
1801
		x2apic_phys = 1;
1802
	}
1803
	x2apic_enable();
1804 1805 1806 1807 1808 1809 1810
}

void __init check_x2apic(void)
{
	if (x2apic_enabled()) {
		pr_info("x2apic: enabled by BIOS, switching to x2apic ops\n");
		x2apic_mode = 1;
1811
		x2apic_state = X2APIC_ON;
1812
	} else if (!boot_cpu_has(X86_FEATURE_X2APIC)) {
1813
		x2apic_state = X2APIC_DISABLED;
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
	}
}
#else /* CONFIG_X86_X2APIC */
static int __init validate_x2apic(void)
{
	if (!apic_is_x2apic_enabled())
		return 0;
	/*
	 * Checkme: Can we simply turn off x2apic here instead of panic?
	 */
	panic("BIOS has enabled x2apic but kernel doesn't support x2apic, please disable x2apic in BIOS.\n");
}
early_initcall(validate_x2apic);

1828
static inline void try_to_enable_x2apic(int remap_mode) { }
1829
static inline void __x2apic_enable(void) { }
1830 1831
#endif /* !CONFIG_X86_X2APIC */

1832 1833 1834
void __init enable_IR_x2apic(void)
{
	unsigned long flags;
1835
	int ret, ir_stat;
1836

1837 1838
	if (skip_ioapic_setup) {
		pr_info("Not enabling interrupt remapping due to skipped IO-APIC setup\n");
1839
		return;
1840
	}
1841

1842 1843
	ir_stat = irq_remapping_prepare();
	if (ir_stat < 0 && !x2apic_supported())
Y
Yinghai Lu 已提交
1844
		return;
1845

1846
	ret = save_ioapic_entries();
1847
	if (ret) {
1848
		pr_info("Saving IO-APIC state failed: %d\n", ret);
1849
		return;
1850
	}
1851

1852
	local_irq_save(flags);
1853
	legacy_pic->mask_all();
1854
	mask_ioapic_entries();
1855

1856
	/* If irq_remapping_prepare() succeeded, try to enable it */
1857
	if (ir_stat >= 0)
1858
		ir_stat = irq_remapping_enable();
1859 1860
	/* ir_stat contains the remap mode or an error code */
	try_to_enable_x2apic(ir_stat);
1861

1862
	if (ir_stat < 0)
1863
		restore_ioapic_entries();
1864
	legacy_pic->restore_mask();
1865 1866
	local_irq_restore(flags);
}
1867

1868
#ifdef CONFIG_X86_64
L
Linus Torvalds 已提交
1869 1870 1871 1872
/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1873
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
1874
 */
1875
static int __init detect_init_APIC(void)
L
Linus Torvalds 已提交
1876
{
1877
	if (!boot_cpu_has(X86_FEATURE_APIC)) {
1878
		pr_info("No local APIC present\n");
L
Linus Torvalds 已提交
1879 1880 1881 1882 1883 1884
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
	return 0;
}
1885
#else
1886

1887
static int __init apic_verify(void)
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
{
	u32 features, h, l;

	/*
	 * The APIC feature bit should now be enabled
	 * in `cpuid'
	 */
	features = cpuid_edx(1);
	if (!(features & (1 << X86_FEATURE_APIC))) {
		pr_warning("Could not enable APIC!\n");
		return -1;
	}
	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;

	/* The BIOS may have set up the APIC at some other address */
1904 1905 1906 1907 1908
	if (boot_cpu_data.x86 >= 6) {
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (l & MSR_IA32_APICBASE_ENABLE)
			mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
	}
1909 1910 1911 1912 1913

	pr_info("Found and enabled local APIC!\n");
	return 0;
}

1914
int __init apic_force_enable(unsigned long addr)
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
{
	u32 h, l;

	if (disable_apic)
		return -1;

	/*
	 * Some BIOSes disable the local APIC in the APIC_BASE
	 * MSR. This can only be done in software for Intel P6 or later
	 * and AMD K7 (Model > 1) or later.
	 */
1926 1927 1928 1929 1930 1931 1932 1933 1934
	if (boot_cpu_data.x86 >= 6) {
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (!(l & MSR_IA32_APICBASE_ENABLE)) {
			pr_info("Local APIC disabled by BIOS -- reenabling.\n");
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | addr;
			wrmsr(MSR_IA32_APICBASE, l, h);
			enabled_via_apicbase = 1;
		}
1935 1936 1937 1938
	}
	return apic_verify();
}

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
/*
 * Detect and initialize APIC
 */
static int __init detect_init_APIC(void)
{
	/* Disabled by kernel option? */
	if (disable_apic)
		return -1;

	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_AMD:
		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1951
		    (boot_cpu_data.x86 >= 15))
1952 1953 1954 1955
			break;
		goto no_apic;
	case X86_VENDOR_INTEL:
		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1956
		    (boot_cpu_data.x86 == 5 && boot_cpu_has(X86_FEATURE_APIC)))
1957 1958 1959 1960 1961 1962
			break;
		goto no_apic;
	default:
		goto no_apic;
	}

1963
	if (!boot_cpu_has(X86_FEATURE_APIC)) {
1964 1965 1966 1967 1968
		/*
		 * Over-ride BIOS and try to enable the local APIC only if
		 * "lapic" specified.
		 */
		if (!force_enable_local_apic) {
1969 1970
			pr_info("Local APIC disabled by BIOS -- "
				"you can enable it with \"lapic\"\n");
1971 1972
			return -1;
		}
1973
		if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
1974 1975 1976 1977
			return -1;
	} else {
		if (apic_verify())
			return -1;
1978 1979 1980 1981 1982 1983 1984
	}

	apic_pm_activate();

	return 0;

no_apic:
1985
	pr_info("No local APIC present or hardware disabled\n");
1986 1987 1988
	return -1;
}
#endif
L
Linus Torvalds 已提交
1989

1990 1991 1992
/**
 * init_apic_mappings - initialize APIC mappings
 */
L
Linus Torvalds 已提交
1993 1994
void __init init_apic_mappings(void)
{
1995 1996
	unsigned int new_apicid;

1997 1998
	apic_check_deadline_errata();

1999
	if (x2apic_mode) {
2000
		boot_cpu_physical_apicid = read_apic_id();
2001 2002 2003
		return;
	}

2004
	/* If no local APIC can be found return early */
L
Linus Torvalds 已提交
2005
	if (!smp_found_config && detect_init_APIC()) {
2006 2007 2008 2009
		/* lets NOP'ify apic operations */
		pr_info("APIC: disable apic facility\n");
		apic_disable();
	} else {
L
Linus Torvalds 已提交
2010 2011
		apic_phys = mp_lapic_addr;

2012
		/*
2013 2014
		 * If the system has ACPI MADT tables or MP info, the LAPIC
		 * address is already registered.
2015
		 */
2016
		if (!acpi_lapic && !smp_found_config)
2017
			register_lapic_address(apic_phys);
2018
	}
L
Linus Torvalds 已提交
2019 2020 2021 2022 2023

	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
2024 2025 2026
	new_apicid = read_apic_id();
	if (boot_cpu_physical_apicid != new_apicid) {
		boot_cpu_physical_apicid = new_apicid;
2027 2028 2029 2030
		/*
		 * yeah -- we lie about apic_version
		 * in case if apic was disabled via boot option
		 * but it's not a problem for SMP compiled kernel
2031 2032
		 * since apic_intr_mode_select is prepared for such
		 * a case and disable smp mode
2033
		 */
2034
		boot_cpu_apic_version = GET_APIC_VERSION(apic_read(APIC_LVR));
2035
	}
L
Linus Torvalds 已提交
2036 2037
}

2038 2039 2040 2041
void __init register_lapic_address(unsigned long address)
{
	mp_lapic_addr = address;

2042 2043 2044
	if (!x2apic_mode) {
		set_fixmap_nocache(FIX_APIC_BASE, address);
		apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
2045
			    APIC_BASE, address);
2046
	}
2047 2048
	if (boot_cpu_physical_apicid == -1U) {
		boot_cpu_physical_apicid  = read_apic_id();
2049
		boot_cpu_apic_version = GET_APIC_VERSION(apic_read(APIC_LVR));
2050 2051 2052
	}
}

L
Linus Torvalds 已提交
2053
/*
2054
 * Local APIC interrupts
L
Linus Torvalds 已提交
2055 2056
 */

2057 2058 2059
/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
2060
__visible void __irq_entry smp_spurious_interrupt(struct pt_regs *regs)
L
Linus Torvalds 已提交
2061
{
2062
	u8 vector = ~regs->orig_ax;
2063 2064
	u32 v;

2065 2066 2067
	entering_irq();
	trace_spurious_apic_entry(vector);

2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	inc_irq_stat(irq_spurious_count);

	/*
	 * If this is a spurious interrupt then do not acknowledge
	 */
	if (vector == SPURIOUS_APIC_VECTOR) {
		/* See SDM vol 3 */
		pr_info("Spurious APIC interrupt (vector 0xFF) on CPU#%d, should never happen.\n",
			smp_processor_id());
		goto out;
	}

L
Linus Torvalds 已提交
2080
	/*
2081 2082
	 * If it is a vectored one, verify it's set in the ISR. If set,
	 * acknowledge it.
L
Linus Torvalds 已提交
2083
	 */
2084
	v = apic_read(APIC_ISR + ((vector & ~0x1f) >> 1));
2085 2086 2087
	if (v & (1 << (vector & 0x1f))) {
		pr_info("Spurious interrupt (vector 0x%02x) on CPU#%d. Acked\n",
			vector, smp_processor_id());
2088
		ack_APIC_irq();
2089 2090 2091 2092 2093
	} else {
		pr_info("Spurious interrupt (vector 0x%02x) on CPU#%d. Not pending!\n",
			vector, smp_processor_id());
	}
out:
2094
	trace_spurious_apic_exit(vector);
2095
	exiting_irq();
2096
}
L
Linus Torvalds 已提交
2097

2098 2099 2100
/*
 * This interrupt should never happen with our APIC/SMP architecture
 */
2101
__visible void __irq_entry smp_error_interrupt(struct pt_regs *regs)
2102
{
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
	static const char * const error_interrupt_reason[] = {
		"Send CS error",		/* APIC Error Bit 0 */
		"Receive CS error",		/* APIC Error Bit 1 */
		"Send accept error",		/* APIC Error Bit 2 */
		"Receive accept error",		/* APIC Error Bit 3 */
		"Redirectable IPI",		/* APIC Error Bit 4 */
		"Send illegal vector",		/* APIC Error Bit 5 */
		"Received illegal vector",	/* APIC Error Bit 6 */
		"Illegal register address",	/* APIC Error Bit 7 */
	};
2113 2114 2115 2116
	u32 v, i = 0;

	entering_irq();
	trace_error_apic_entry(ERROR_APIC_VECTOR);
L
Linus Torvalds 已提交
2117

2118
	/* First tickle the hardware, only then report what went on. -- REW */
2119 2120
	if (lapic_get_maxlvt() > 3)	/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
2121
	v = apic_read(APIC_ESR);
2122 2123
	ack_APIC_irq();
	atomic_inc(&irq_err_count);
2124

2125 2126
	apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x",
		    smp_processor_id(), v);
2127

2128 2129 2130
	v &= 0xff;
	while (v) {
		if (v & 0x1)
2131 2132
			apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
		i++;
2133
		v >>= 1;
2134
	}
2135 2136 2137

	apic_printk(APIC_DEBUG, KERN_CONT "\n");

2138 2139
	trace_error_apic_exit(ERROR_APIC_VECTOR);
	exiting_irq();
L
Linus Torvalds 已提交
2140 2141
}

2142
/**
2143 2144
 * connect_bsp_APIC - attach the APIC to the interrupt system
 */
2145
static void __init connect_bsp_APIC(void)
2146
{
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Do not trust the local APIC being empty at bootup.
		 */
		clear_local_APIC();
		/*
		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
		 * local APIC to INT and NMI lines.
		 */
		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
				"enabling APIC mode.\n");
2159
		imcr_pic_to_apic();
2160 2161
	}
#endif
2162 2163
}

2164 2165 2166 2167 2168 2169 2170
/**
 * disconnect_bsp_APIC - detach the APIC from the interrupt system
 * @virt_wire_setup:	indicates, whether virtual wire mode is selected
 *
 * Virtual wire mode is necessary to deliver legacy interrupts even when the
 * APIC is disabled.
 */
2171
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
2172
{
2173 2174
	unsigned int value;

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Put the board back into PIC mode (has an effect only on
		 * certain older boards).  Note that APIC interrupts, including
		 * IPIs, won't work beyond this point!  The only exception are
		 * INIT IPIs.
		 */
		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
				"entering PIC mode.\n");
2185
		imcr_apic_to_pic();
2186 2187 2188 2189
		return;
	}
#endif

2190
	/* Go back to Virtual Wire compatibility mode */
L
Linus Torvalds 已提交
2191

2192 2193 2194 2195 2196 2197
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);
T
Thomas Gleixner 已提交
2198

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
	if (!virt_wire_setup) {
		/*
		 * For LVT0 make it edge triggered, active high,
		 * external and enabled
		 */
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
	}
T
Thomas Gleixner 已提交
2215

2216 2217 2218 2219
	/*
	 * For LVT1 make it edge triggered, active high,
	 * nmi and enabled
	 */
2220 2221 2222 2223 2224 2225 2226
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
2227 2228
}

2229 2230 2231
/*
 * The number of allocated logical CPU IDs. Since logical CPU IDs are allocated
 * contiguously, it equals to current allocated max logical CPU ID plus 1.
D
Dou Liyang 已提交
2232 2233
 * All allocated CPU IDs should be in the [0, nr_logical_cpuids) range,
 * so the maximum of nr_logical_cpuids is nr_cpu_ids.
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
 *
 * NOTE: Reserve 0 for BSP.
 */
static int nr_logical_cpuids = 1;

/*
 * Used to store mapping between logical CPU IDs and APIC IDs.
 */
static int cpuid_to_apicid[] = {
	[0 ... NR_CPUS - 1] = -1,
};

2246
#ifdef CONFIG_SMP
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
/**
 * apic_id_is_primary_thread - Check whether APIC ID belongs to a primary thread
 * @id:	APIC ID to check
 */
bool apic_id_is_primary_thread(unsigned int apicid)
{
	u32 mask;

	if (smp_num_siblings == 1)
		return true;
	/* Isolate the SMT bit(s) in the APICID and check for 0 */
	mask = (1U << (fls(smp_num_siblings) - 1)) - 1;
	return !(apicid & mask);
}
2261
#endif
2262

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
/*
 * Should use this API to allocate logical CPU IDs to keep nr_logical_cpuids
 * and cpuid_to_apicid[] synchronized.
 */
static int allocate_logical_cpuid(int apicid)
{
	int i;

	/*
	 * cpuid <-> apicid mapping is persistent, so when a cpu is up,
	 * check if the kernel has allocated a cpuid for it.
	 */
	for (i = 0; i < nr_logical_cpuids; i++) {
		if (cpuid_to_apicid[i] == apicid)
			return i;
	}

	/* Allocate a new cpuid. */
	if (nr_logical_cpuids >= nr_cpu_ids) {
2282
		WARN_ONCE(1, "APIC: NR_CPUS/possible_cpus limit of %u reached. "
2283
			     "Processor %d/0x%x and the rest are ignored.\n",
2284 2285
			     nr_cpu_ids, nr_logical_cpuids, apicid);
		return -EINVAL;
2286 2287 2288 2289 2290 2291
	}

	cpuid_to_apicid[nr_logical_cpuids] = apicid;
	return nr_logical_cpuids++;
}

2292
int generic_processor_info(int apicid, int version)
2293
{
2294 2295 2296 2297
	int cpu, max = nr_cpu_ids;
	bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
				phys_cpu_present_map);

2298 2299 2300 2301
	/*
	 * boot_cpu_physical_apicid is designed to have the apicid
	 * returned by read_apic_id(), i.e, the apicid of the
	 * currently booting-up processor. However, on some platforms,
2302
	 * it is temporarily modified by the apicid reported as BSP
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	 * through MP table. Concretely:
	 *
	 * - arch/x86/kernel/mpparse.c: MP_processor_info()
	 * - arch/x86/mm/amdtopology.c: amd_numa_init()
	 *
	 * This function is executed with the modified
	 * boot_cpu_physical_apicid. So, disabled_cpu_apicid kernel
	 * parameter doesn't work to disable APs on kdump 2nd kernel.
	 *
	 * Since fixing handling of boot_cpu_physical_apicid requires
	 * another discussion and tests on each platform, we leave it
	 * for now and here we use read_apic_id() directly in this
2315
	 * function, generic_processor_info().
2316 2317 2318 2319 2320 2321
	 */
	if (disabled_cpu_apicid != BAD_APICID &&
	    disabled_cpu_apicid != read_apic_id() &&
	    disabled_cpu_apicid == apicid) {
		int thiscpu = num_processors + disabled_cpus;

2322
		pr_warning("APIC: Disabling requested cpu."
2323 2324 2325 2326 2327 2328 2329
			   " Processor %d/0x%x ignored.\n",
			   thiscpu, apicid);

		disabled_cpus++;
		return -ENODEV;
	}

2330 2331 2332 2333 2334 2335 2336 2337 2338
	/*
	 * If boot cpu has not been detected yet, then only allow upto
	 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
	 */
	if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
	    apicid != boot_cpu_physical_apicid) {
		int thiscpu = max + disabled_cpus - 1;

		pr_warning(
C
Claudio Fontana 已提交
2339
			"APIC: NR_CPUS/possible_cpus limit of %i almost"
2340 2341 2342 2343
			" reached. Keeping one slot for boot cpu."
			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);

		disabled_cpus++;
2344
		return -ENODEV;
2345
	}
2346

2347 2348 2349
	if (num_processors >= nr_cpu_ids) {
		int thiscpu = max + disabled_cpus;

2350 2351 2352
		pr_warning("APIC: NR_CPUS/possible_cpus limit of %i "
			   "reached. Processor %d/0x%x ignored.\n",
			   max, thiscpu, apicid);
2353 2354

		disabled_cpus++;
2355
		return -EINVAL;
2356 2357 2358 2359 2360 2361 2362
	}

	if (apicid == boot_cpu_physical_apicid) {
		/*
		 * x86_bios_cpu_apicid is required to have processors listed
		 * in same order as logical cpu numbers. Hence the first
		 * entry is BSP, and so on.
2363 2364
		 * boot_cpu_init() already hold bit 0 in cpu_present_mask
		 * for BSP.
2365 2366
		 */
		cpu = 0;
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376

		/* Logical cpuid 0 is reserved for BSP. */
		cpuid_to_apicid[0] = apicid;
	} else {
		cpu = allocate_logical_cpuid(apicid);
		if (cpu < 0) {
			disabled_cpus++;
			return -EINVAL;
		}
	}
2377 2378 2379 2380 2381 2382 2383 2384

	/*
	 * Validate version
	 */
	if (version == 0x0) {
		pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
			   cpu, apicid);
		version = 0x10;
2385
	}
2386

2387
	if (version != boot_cpu_apic_version) {
2388
		pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2389
			boot_cpu_apic_version, cpu, version);
2390 2391
	}

2392 2393 2394
	if (apicid > max_physical_apicid)
		max_physical_apicid = apicid;

2395
#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
2396 2397
	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
2398
#endif
2399 2400 2401 2402
#ifdef CONFIG_X86_32
	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
		apic->x86_32_early_logical_apicid(cpu);
#endif
2403
	set_cpu_possible(cpu, true);
2404 2405 2406
	physid_set(apicid, phys_cpu_present_map);
	set_cpu_present(cpu, true);
	num_processors++;
2407 2408

	return cpu;
2409 2410
}

2411 2412 2413 2414
int hard_smp_processor_id(void)
{
	return read_apic_id();
}
I
Ingo Molnar 已提交
2415

2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
/*
 * Override the generic EOI implementation with an optimized version.
 * Only called during early boot when only one CPU is active and with
 * interrupts disabled, so we know this does not race with actual APIC driver
 * use.
 */
void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v))
{
	struct apic **drv;

	for (drv = __apicdrivers; drv < __apicdrivers_end; drv++) {
		/* Should happen once for each apic */
		WARN_ON((*drv)->eoi_write == eoi_write);
2429
		(*drv)->native_eoi_write = (*drv)->eoi_write;
2430 2431 2432 2433
		(*drv)->eoi_write = eoi_write;
	}
}

2434
static void __init apic_bsp_up_setup(void)
2435
{
2436
#ifdef CONFIG_X86_64
2437
	apic_write(APIC_ID, apic->set_apic_id(boot_cpu_physical_apicid));
2438
#else
2439
	/*
2440 2441 2442
	 * Hack: In case of kdump, after a crash, kernel might be booting
	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
	 * might be zero if read from MP tables. Get it from LAPIC.
2443
	 */
2444 2445 2446 2447 2448
# ifdef CONFIG_CRASH_DUMP
	boot_cpu_physical_apicid = read_apic_id();
# endif
#endif
	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
2449 2450 2451 2452
}

/**
 * apic_bsp_setup - Setup function for local apic and io-apic
2453
 * @upmode:		Force UP mode (for APIC_init_uniprocessor)
2454 2455 2456 2457
 *
 * Returns:
 * apic_id of BSP APIC
 */
2458
void __init apic_bsp_setup(bool upmode)
2459 2460
{
	connect_bsp_APIC();
2461 2462
	if (upmode)
		apic_bsp_up_setup();
2463 2464 2465
	setup_local_APIC();

	enable_IO_APIC();
2466 2467
	end_local_APIC_setup();
	irq_remap_enable_fault_handling();
2468
	setup_IO_APIC();
2469 2470
}

T
Thomas Gleixner 已提交
2471 2472 2473
#ifdef CONFIG_UP_LATE_INIT
void __init up_late_init(void)
{
2474 2475
	if (apic_intr_mode == APIC_PIC)
		return;
2476

2477 2478
	/* Setup local timer */
	x86_init.timers.setup_percpu_clockev();
T
Thomas Gleixner 已提交
2479 2480 2481
}
#endif

2482
/*
2483
 * Power management
2484
 */
2485 2486 2487
#ifdef CONFIG_PM

static struct {
2488 2489 2490 2491 2492
	/*
	 * 'active' is true if the local APIC was enabled by us and
	 * not the BIOS; this signifies that we are also responsible
	 * for disabling it before entering apm/acpi suspend
	 */
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
2508
	unsigned int apic_cmci;
2509 2510
} apic_pm_state;

2511
static int lapic_suspend(void)
2512 2513 2514
{
	unsigned long flags;
	int maxlvt;
2515

2516 2517
	if (!apic_pm_state.active)
		return 0;
2518

2519
	maxlvt = lapic_get_maxlvt();
2520

2521
	apic_pm_state.apic_id = apic_read(APIC_ID);
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
2534
#ifdef CONFIG_X86_THERMAL_VECTOR
2535 2536 2537
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
2538 2539 2540 2541
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6)
		apic_pm_state.apic_cmci = apic_read(APIC_LVTCMCI);
#endif
2542

2543 2544
	local_irq_save(flags);
	disable_local_APIC();
2545

2546
	irq_remapping_disable();
2547

2548 2549
	local_irq_restore(flags);
	return 0;
L
Linus Torvalds 已提交
2550 2551
}

2552
static void lapic_resume(void)
L
Linus Torvalds 已提交
2553
{
2554 2555
	unsigned int l, h;
	unsigned long flags;
2556
	int maxlvt;
2557

2558
	if (!apic_pm_state.active)
2559
		return;
2560

2561
	local_irq_save(flags);
2562 2563 2564 2565 2566 2567 2568 2569 2570

	/*
	 * IO-APIC and PIC have their own resume routines.
	 * We just mask them here to make sure the interrupt
	 * subsystem is completely quiet while we enable x2apic
	 * and interrupt-remapping.
	 */
	mask_ioapic_entries();
	legacy_pic->mask_all();
C
Cyrill Gorcunov 已提交
2571

2572 2573 2574
	if (x2apic_mode) {
		__x2apic_enable();
	} else {
C
Cyrill Gorcunov 已提交
2575 2576 2577 2578 2579 2580
		/*
		 * Make sure the APICBASE points to the right address
		 *
		 * FIXME! This will be wrong if we ever support suspend on
		 * SMP! We'll need to do this as part of the CPU restore!
		 */
2581 2582 2583 2584 2585 2586
		if (boot_cpu_data.x86 >= 6) {
			rdmsr(MSR_IA32_APICBASE, l, h);
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
			wrmsr(MSR_IA32_APICBASE, l, h);
		}
2587
	}
2588

2589
	maxlvt = lapic_get_maxlvt();
2590 2591 2592 2593 2594 2595 2596 2597
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2598
#ifdef CONFIG_X86_THERMAL_VECTOR
2599 2600
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2601 2602 2603 2604
#endif
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6)
		apic_write(APIC_LVTCMCI, apic_pm_state.apic_cmci);
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
C
Cyrill Gorcunov 已提交
2616

2617
	irq_remapping_reenable(x2apic_mode);
2618

2619 2620
	local_irq_restore(flags);
}
T
Thomas Gleixner 已提交
2621

2622 2623 2624 2625 2626
/*
 * This device has no shutdown method - fully functioning local APICs
 * are needed on every CPU up until machine_halt/restart/poweroff.
 */

2627
static struct syscore_ops lapic_syscore_ops = {
2628 2629 2630
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};
T
Thomas Gleixner 已提交
2631

2632
static void apic_pm_activate(void)
2633 2634
{
	apic_pm_state.active = 1;
L
Linus Torvalds 已提交
2635 2636
}

2637
static int __init init_lapic_sysfs(void)
L
Linus Torvalds 已提交
2638
{
2639
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2640
	if (boot_cpu_has(X86_FEATURE_APIC))
2641
		register_syscore_ops(&lapic_syscore_ops);
H
Hiroshi Shimamoto 已提交
2642

2643
	return 0;
L
Linus Torvalds 已提交
2644
}
2645 2646 2647

/* local apic needs to resume before other devices access its registers. */
core_initcall(init_lapic_sysfs);
2648 2649 2650 2651 2652 2653

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */
L
Linus Torvalds 已提交
2654

Y
Yinghai Lu 已提交
2655
#ifdef CONFIG_X86_64
2656

2657 2658
static int multi_checked;
static int multi;
2659

2660
static int set_multi(const struct dmi_system_id *d)
2661 2662 2663
{
	if (multi)
		return 0;
C
Cyrill Gorcunov 已提交
2664
	pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2665 2666 2667 2668
	multi = 1;
	return 0;
}

2669
static const struct dmi_system_id multi_dmi_table[] = {
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
	{
		.callback = set_multi,
		.ident = "IBM System Summit2",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
			DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
		},
	},
	{}
};

2681
static void dmi_check_multi(void)
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
{
	if (multi_checked)
		return;

	dmi_check_system(multi_dmi_table);
	multi_checked = 1;
}

/*
 * apic_is_clustered_box() -- Check if we can expect good TSC
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 * Clustered boxes may have unsynced TSC problems if they are
 * multi-chassis.
 * Use DMI to check them
 */
2698
int apic_is_clustered_box(void)
2699 2700
{
	dmi_check_multi();
2701
	return multi;
L
Linus Torvalds 已提交
2702
}
Y
Yinghai Lu 已提交
2703
#endif
L
Linus Torvalds 已提交
2704 2705

/*
2706
 * APIC command line parameters
L
Linus Torvalds 已提交
2707
 */
2708
static int __init setup_disableapic(char *arg)
2709
{
L
Linus Torvalds 已提交
2710
	disable_apic = 1;
2711
	setup_clear_cpu_cap(X86_FEATURE_APIC);
2712 2713 2714
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
2715

2716
/* same as disableapic, for compatibility */
2717
static int __init setup_nolapic(char *arg)
2718
{
2719
	return setup_disableapic(arg);
2720
}
2721
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
2722

2723 2724 2725 2726 2727 2728 2729
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

2730
static int __init parse_disable_apic_timer(char *arg)
2731
{
L
Linus Torvalds 已提交
2732
	disable_apic_timer = 1;
2733
	return 0;
2734
}
2735 2736 2737 2738 2739 2740
early_param("noapictimer", parse_disable_apic_timer);

static int __init parse_nolapic_timer(char *arg)
{
	disable_apic_timer = 1;
	return 0;
2741
}
2742
early_param("nolapic_timer", parse_nolapic_timer);
2743

2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
static int __init apic_set_verbosity(char *arg)
{
	if (!arg)  {
#ifdef CONFIG_X86_64
		skip_ioapic_setup = 0;
		return 0;
#endif
		return -EINVAL;
	}

	if (strcmp("debug", arg) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", arg) == 0)
		apic_verbosity = APIC_VERBOSE;
2758
#ifdef CONFIG_X86_64
2759
	else {
2760
		pr_warning("APIC Verbosity level %s not recognised"
2761 2762 2763
			" use apic=verbose or apic=debug\n", arg);
		return -EINVAL;
	}
2764
#endif
2765 2766 2767 2768 2769

	return 0;
}
early_param("apic", apic_set_verbosity);

2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
static int __init lapic_insert_resource(void)
{
	if (!apic_phys)
		return -1;

	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

	return 0;
}

/*
2784
 * need call insert after e820__reserve_resources()
2785 2786 2787
 * that is using request_resource
 */
late_initcall(lapic_insert_resource);
2788 2789 2790 2791 2792 2793 2794 2795 2796

static int __init apic_set_disabled_cpu_apicid(char *arg)
{
	if (!arg || !get_option(&arg, &disabled_cpu_apicid))
		return -EINVAL;

	return 0;
}
early_param("disable_cpu_apicid", apic_set_disabled_cpu_apicid);
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816

static int __init apic_set_extnmi(char *arg)
{
	if (!arg)
		return -EINVAL;

	if (!strncmp("all", arg, 3))
		apic_extnmi = APIC_EXTNMI_ALL;
	else if (!strncmp("none", arg, 4))
		apic_extnmi = APIC_EXTNMI_NONE;
	else if (!strncmp("bsp", arg, 3))
		apic_extnmi = APIC_EXTNMI_BSP;
	else {
		pr_warn("Unknown external NMI delivery mode `%s' ignored\n", arg);
		return -EINVAL;
	}

	return 0;
}
early_param("apic_extnmi", apic_set_extnmi);