apic.c 65.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Local APIC handling, local APIC timers
 *
I
Ingo Molnar 已提交
4
 *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

17
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
18
#include <linux/kernel_stat.h>
I
Ingo Molnar 已提交
19
#include <linux/mc146818rtc.h>
20
#include <linux/acpi_pmtmr.h>
I
Ingo Molnar 已提交
21 22 23 24 25
#include <linux/clockchips.h>
#include <linux/interrupt.h>
#include <linux/bootmem.h>
#include <linux/ftrace.h>
#include <linux/ioport.h>
26
#include <linux/export.h>
27
#include <linux/syscore_ops.h>
I
Ingo Molnar 已提交
28 29
#include <linux/delay.h>
#include <linux/timex.h>
30
#include <linux/i8253.h>
31
#include <linux/dmar.h>
I
Ingo Molnar 已提交
32 33 34 35 36
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/dmi.h>
#include <linux/smp.h>
#include <linux/mm.h>
L
Linus Torvalds 已提交
37

38
#include <asm/trace/irq_vectors.h>
39
#include <asm/irq_remapping.h>
40
#include <asm/perf_event.h>
41
#include <asm/x86_init.h>
L
Linus Torvalds 已提交
42
#include <asm/pgalloc.h>
A
Arun Sharma 已提交
43
#include <linux/atomic.h>
L
Linus Torvalds 已提交
44
#include <asm/mpspec.h>
I
Ingo Molnar 已提交
45
#include <asm/i8259.h>
46
#include <asm/proto.h>
47
#include <asm/apic.h>
48
#include <asm/io_apic.h>
I
Ingo Molnar 已提交
49 50 51
#include <asm/desc.h>
#include <asm/hpet.h>
#include <asm/mtrr.h>
52
#include <asm/time.h>
53
#include <asm/smp.h>
54
#include <asm/mce.h>
55
#include <asm/tsc.h>
56
#include <asm/hypervisor.h>
57 58
#include <asm/cpu_device_id.h>
#include <asm/intel-family.h>
L
Linus Torvalds 已提交
59

B
Brian Gerst 已提交
60
unsigned int num_processors;
61

62
unsigned disabled_cpus;
63

B
Brian Gerst 已提交
64 65
/* Processor that is doing the boot up */
unsigned int boot_cpu_physical_apicid = -1U;
66
EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid);
67

68 69
u8 boot_cpu_apic_version;

70
/*
71
 * The highest APIC ID seen during enumeration.
72
 */
73
static unsigned int max_physical_apicid;
74

75
/*
76
 * Bitmask of physically existing CPUs:
77
 */
B
Brian Gerst 已提交
78 79
physid_mask_t phys_cpu_present_map;

80 81 82 83 84
/*
 * Processor to be disabled specified by kernel parameter
 * disable_cpu_apicid=<int>, mostly used for the kdump 2nd kernel to
 * avoid undefined behaviour caused by sending INIT from AP to BSP.
 */
85
static unsigned int disabled_cpu_apicid __read_mostly = BAD_APICID;
86

87 88 89 90 91 92
/*
 * This variable controls which CPUs receive external NMIs.  By default,
 * external NMIs are delivered only to the BSP.
 */
static int apic_extnmi = APIC_EXTNMI_BSP;

B
Brian Gerst 已提交
93 94 95
/*
 * Map cpu index to physical APIC ID
 */
96 97
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_cpu_to_apicid, BAD_APICID);
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid, BAD_APICID);
98
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u32, x86_cpu_to_acpiid, U32_MAX);
B
Brian Gerst 已提交
99 100
EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
101
EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_acpiid);
102

Y
Yinghai Lu 已提交
103
#ifdef CONFIG_X86_32
104 105 106 107 108 109 110

/*
 * On x86_32, the mapping between cpu and logical apicid may vary
 * depending on apic in use.  The following early percpu variable is
 * used for the mapping.  This is where the behaviors of x86_64 and 32
 * actually diverge.  Let's keep it ugly for now.
 */
111
DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid, BAD_APICID);
112

Y
Yinghai Lu 已提交
113 114 115
/* Local APIC was disabled by the BIOS and enabled by the kernel */
static int enabled_via_apicbase;

116 117 118 119 120 121 122 123
/*
 * Handle interrupt mode configuration register (IMCR).
 * This register controls whether the interrupt signals
 * that reach the BSP come from the master PIC or from the
 * local APIC. Before entering Symmetric I/O Mode, either
 * the BIOS or the operating system must switch out of
 * PIC Mode by changing the IMCR.
 */
124
static inline void imcr_pic_to_apic(void)
125 126 127 128 129 130 131
{
	/* select IMCR register */
	outb(0x70, 0x22);
	/* NMI and 8259 INTR go through APIC */
	outb(0x01, 0x23);
}

132
static inline void imcr_apic_to_pic(void)
133 134 135 136 137 138
{
	/* select IMCR register */
	outb(0x70, 0x22);
	/* NMI and 8259 INTR go directly to BSP */
	outb(0x00, 0x23);
}
Y
Yinghai Lu 已提交
139 140
#endif

141 142 143 144 145 146
/*
 * Knob to control our willingness to enable the local APIC.
 *
 * +1=force-enable
 */
static int force_enable_local_apic __initdata;
147

148 149 150 151 152
/*
 * APIC command line parameters
 */
static int __init parse_lapic(char *arg)
{
153
	if (IS_ENABLED(CONFIG_X86_32) && !arg)
154
		force_enable_local_apic = 1;
155
	else if (arg && !strncmp(arg, "notscdeadline", 13))
156 157 158 159 160
		setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
	return 0;
}
early_param("lapic", parse_lapic);

Y
Yinghai Lu 已提交
161
#ifdef CONFIG_X86_64
162
static int apic_calibrate_pmtmr __initdata;
Y
Yinghai Lu 已提交
163 164 165 166 167 168 169 170 171 172 173 174
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
	notsc_setup(NULL);
	return 0;
}
__setup("apicpmtimer", setup_apicpmtimer);
#endif

unsigned long mp_lapic_addr;
int disable_apic;
/* Disable local APIC timer from the kernel commandline or via dmi quirk */
175
static int disable_apic_timer __initdata;
H
Hiroshi Shimamoto 已提交
176
/* Local APIC timer works in C2 */
177 178 179
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

H
Hiroshi Shimamoto 已提交
180 181 182
/*
 * Debug level, exported for io_apic.c
 */
183
unsigned int apic_verbosity;
H
Hiroshi Shimamoto 已提交
184

185 186
int pic_mode;

A
Alexey Starikovskiy 已提交
187 188 189
/* Have we found an MP table */
int smp_found_config;

190 191 192 193 194
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

195
unsigned int lapic_timer_frequency = 0;
196

197
static void apic_pm_activate(void);
198

199 200
static unsigned long apic_phys;

201 202 203 204
/*
 * Get the LAPIC version
 */
static inline int lapic_get_version(void)
205
{
206
	return GET_APIC_VERSION(apic_read(APIC_LVR));
207 208
}

209
/*
210
 * Check, if the APIC is integrated or a separate chip
211 212
 */
static inline int lapic_is_integrated(void)
213
{
214
	return APIC_INTEGRATED(lapic_get_version());
215 216 217
}

/*
218
 * Check, whether this is a modern or a first generation APIC
219
 */
220
static int modern_apic(void)
221
{
222 223 224 225 226
	/* AMD systems use old APIC versions, so check the CPU */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
	    boot_cpu_data.x86 >= 0xf)
		return 1;
	return lapic_get_version() >= 0x14;
227 228
}

229
/*
C
Cyrill Gorcunov 已提交
230 231
 * right after this call apic become NOOP driven
 * so apic->write/read doesn't do anything
232
 */
233
static void __init apic_disable(void)
234
{
235
	pr_info("APIC: switched to apic NOOP\n");
C
Cyrill Gorcunov 已提交
236
	apic = &apic_noop;
237 238
}

Y
Yinghai Lu 已提交
239
void native_apic_wait_icr_idle(void)
240 241 242 243 244
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

Y
Yinghai Lu 已提交
245
u32 native_safe_apic_wait_icr_idle(void)
246
{
247
	u32 send_status;
248 249 250 251 252 253 254
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
255
		inc_irq_stat(icr_read_retry_count);
256 257 258 259 260 261
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

Y
Yinghai Lu 已提交
262
void native_apic_icr_write(u32 low, u32 id)
263
{
264 265 266
	unsigned long flags;

	local_irq_save(flags);
267
	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
268
	apic_write(APIC_ICR, low);
269
	local_irq_restore(flags);
270 271
}

Y
Yinghai Lu 已提交
272
u64 native_apic_icr_read(void)
273 274 275 276 277 278
{
	u32 icr1, icr2;

	icr2 = apic_read(APIC_ICR2);
	icr1 = apic_read(APIC_ICR);

279
	return icr1 | ((u64)icr2 << 32);
280 281
}

282 283 284 285 286 287 288 289 290 291
#ifdef CONFIG_X86_32
/**
 * get_physical_broadcast - Get number of physical broadcast IDs
 */
int get_physical_broadcast(void)
{
	return modern_apic() ? 0xff : 0xf;
}
#endif

292 293 294
/**
 * lapic_get_maxlvt - get the maximum number of local vector table entries
 */
295
int lapic_get_maxlvt(void)
L
Linus Torvalds 已提交
296
{
297 298 299 300
	/*
	 * - we always have APIC integrated on 64bit mode
	 * - 82489DXs do not report # of LVT entries
	 */
301
	return lapic_is_integrated() ? GET_APIC_MAXLVT(apic_read(APIC_LVR)) : 2;
L
Linus Torvalds 已提交
302 303
}

304 305 306 307
/*
 * Local APIC timer
 */

308 309
/* Clock divisor */
#define APIC_DIVISOR 16
310
#define TSC_DIVISOR  8
311

312 313 314 315 316 317 318 319 320 321 322
/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
323
{
324
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
325

326 327 328
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
329 330 331
	else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
		lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE;

332 333 334
	if (!lapic_is_integrated())
		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);

335 336
	if (!irqen)
		lvtt_value |= APIC_LVT_MASKED;
L
Linus Torvalds 已提交
337

338
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
339

340
	if (lvtt_value & APIC_LVT_TIMER_TSCDEADLINE) {
341 342 343 344 345 346 347
		/*
		 * See Intel SDM: TSC-Deadline Mode chapter. In xAPIC mode,
		 * writing to the APIC LVTT and TSC_DEADLINE MSR isn't serialized.
		 * According to Intel, MFENCE can do the serialization here.
		 */
		asm volatile("mfence" : : : "memory");

348 349 350 351
		printk_once(KERN_DEBUG "TSC deadline timer enabled\n");
		return;
	}

L
Linus Torvalds 已提交
352
	/*
353
	 * Divide PICLK by 16
L
Linus Torvalds 已提交
354
	 */
355
	tmp_value = apic_read(APIC_TDCR);
356 357 358
	apic_write(APIC_TDCR,
		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
		APIC_TDR_DIV_16);
359 360

	if (!oneshot)
361
		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
L
Linus Torvalds 已提交
362 363
}

364
/*
365
 * Setup extended LVT, AMD specific
366
 *
367 368 369 370 371
 * Software should use the LVT offsets the BIOS provides.  The offsets
 * are determined by the subsystems using it like those for MCE
 * threshold or IBS.  On K8 only offset 0 (APIC500) and MCE interrupts
 * are supported. Beginning with family 10h at least 4 offsets are
 * available.
372
 *
373 374 375 376 377 378 379 380 381
 * Since the offsets must be consistent for all cores, we keep track
 * of the LVT offsets in software and reserve the offset for the same
 * vector also to be used on other cores. An offset is freed by
 * setting the entry to APIC_EILVT_MASKED.
 *
 * If the BIOS is right, there should be no conflicts. Otherwise a
 * "[Firmware Bug]: ..." error message is generated. However, if
 * software does not properly determines the offsets, it is not
 * necessarily a BIOS bug.
382
 */
383

384 385 386 387 388 389 390 391 392 393 394
static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];

static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
{
	return (old & APIC_EILVT_MASKED)
		|| (new == APIC_EILVT_MASKED)
		|| ((new & ~APIC_EILVT_MASKED) == old);
}

static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
{
395
	unsigned int rsvd, vector;
396 397 398 399

	if (offset >= APIC_EILVT_NR_MAX)
		return ~0;

400
	rsvd = atomic_read(&eilvt_offsets[offset]);
401
	do {
402 403
		vector = rsvd & ~APIC_EILVT_MASKED;	/* 0: unassigned */
		if (vector && !eilvt_entry_is_changeable(vector, new))
404 405 406 407 408
			/* may not change if vectors are different */
			return rsvd;
		rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
	} while (rsvd != new);

409 410 411 412 413
	rsvd &= ~APIC_EILVT_MASKED;
	if (rsvd && rsvd != vector)
		pr_info("LVT offset %d assigned for vector 0x%02x\n",
			offset, rsvd);

414 415 416 417 418
	return new;
}

/*
 * If mask=1, the LVT entry does not generate interrupts while mask=0
419 420
 * enables the vector. See also the BKDGs. Must be called with
 * preemption disabled.
421 422
 */

423
int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
L
Linus Torvalds 已提交
424
{
425 426 427 428 429 430 431 432
	unsigned long reg = APIC_EILVTn(offset);
	unsigned int new, old, reserved;

	new = (mask << 16) | (msg_type << 8) | vector;
	old = apic_read(reg);
	reserved = reserve_eilvt_offset(offset, new);

	if (reserved != new) {
433 434 435 436
		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
		       "vector 0x%x, but the register is already in use for "
		       "vector 0x%x on another cpu\n",
		       smp_processor_id(), reg, offset, new, reserved);
437 438 439 440
		return -EINVAL;
	}

	if (!eilvt_entry_is_changeable(old, new)) {
441 442 443 444
		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
		       "vector 0x%x, but the register is already in use for "
		       "vector 0x%x on this cpu\n",
		       smp_processor_id(), reg, offset, new, old);
445 446 447 448
		return -EBUSY;
	}

	apic_write(reg, new);
A
Andi Kleen 已提交
449

450
	return 0;
L
Linus Torvalds 已提交
451
}
452
EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
453

454 455 456 457 458
/*
 * Program the next event, relative to now
 */
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt)
L
Linus Torvalds 已提交
459
{
460 461
	apic_write(APIC_TMICT, delta);
	return 0;
L
Linus Torvalds 已提交
462 463
}

464 465 466 467 468
static int lapic_next_deadline(unsigned long delta,
			       struct clock_event_device *evt)
{
	u64 tsc;

469
	tsc = rdtsc();
470 471 472 473
	wrmsrl(MSR_IA32_TSC_DEADLINE, tsc + (((u64) delta) * TSC_DIVISOR));
	return 0;
}

474
static int lapic_timer_shutdown(struct clock_event_device *evt)
475
{
476
	unsigned int v;
477

478 479
	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
480
		return 0;
481

482 483 484 485 486 487
	v = apic_read(APIC_LVTT);
	v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
	apic_write(APIC_LVTT, v);
	apic_write(APIC_TMICT, 0);
	return 0;
}
488

489 490 491 492 493 494
static inline int
lapic_timer_set_periodic_oneshot(struct clock_event_device *evt, bool oneshot)
{
	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
		return 0;
495

496 497 498 499 500 501 502 503 504 505 506 507
	__setup_APIC_LVTT(lapic_timer_frequency, oneshot, 1);
	return 0;
}

static int lapic_timer_set_periodic(struct clock_event_device *evt)
{
	return lapic_timer_set_periodic_oneshot(evt, false);
}

static int lapic_timer_set_oneshot(struct clock_event_device *evt)
{
	return lapic_timer_set_periodic_oneshot(evt, true);
508 509
}

L
Linus Torvalds 已提交
510
/*
511
 * Local APIC timer broadcast function
L
Linus Torvalds 已提交
512
 */
513
static void lapic_timer_broadcast(const struct cpumask *mask)
L
Linus Torvalds 已提交
514
{
515
#ifdef CONFIG_SMP
516
	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
517 518
#endif
}
L
Linus Torvalds 已提交
519

520 521 522 523 524

/*
 * The local apic timer can be used for any function which is CPU local.
 */
static struct clock_event_device lapic_clockevent = {
525 526 527 528 529 530 531 532 533 534 535 536 537
	.name				= "lapic",
	.features			= CLOCK_EVT_FEAT_PERIODIC |
					  CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_C3STOP
					  | CLOCK_EVT_FEAT_DUMMY,
	.shift				= 32,
	.set_state_shutdown		= lapic_timer_shutdown,
	.set_state_periodic		= lapic_timer_set_periodic,
	.set_state_oneshot		= lapic_timer_set_oneshot,
	.set_state_oneshot_stopped	= lapic_timer_shutdown,
	.set_next_event			= lapic_next_event,
	.broadcast			= lapic_timer_broadcast,
	.rating				= 100,
	.irq				= -1,
538 539 540
};
static DEFINE_PER_CPU(struct clock_event_device, lapic_events);

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
#define DEADLINE_MODEL_MATCH_FUNC(model, func)	\
	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, (unsigned long)&func }

#define DEADLINE_MODEL_MATCH_REV(model, rev)	\
	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, (unsigned long)rev }

static u32 hsx_deadline_rev(void)
{
	switch (boot_cpu_data.x86_mask) {
	case 0x02: return 0x3a; /* EP */
	case 0x04: return 0x0f; /* EX */
	}

	return ~0U;
}

static u32 bdx_deadline_rev(void)
{
	switch (boot_cpu_data.x86_mask) {
	case 0x02: return 0x00000011;
	case 0x03: return 0x0700000e;
	case 0x04: return 0x0f00000c;
	case 0x05: return 0x0e000003;
	}

	return ~0U;
}

static const struct x86_cpu_id deadline_match[] = {
	DEADLINE_MODEL_MATCH_FUNC( INTEL_FAM6_HASWELL_X,	hsx_deadline_rev),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_BROADWELL_X,	0x0b000020),
	DEADLINE_MODEL_MATCH_FUNC( INTEL_FAM6_BROADWELL_XEON_D,	bdx_deadline_rev),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_SKYLAKE_X,	0x02000014),

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_HASWELL_CORE,	0x22),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_HASWELL_ULT,	0x20),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_HASWELL_GT3E,	0x17),

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_BROADWELL_CORE,	0x25),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_BROADWELL_GT3E,	0x17),

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_SKYLAKE_MOBILE,	0xb2),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_SKYLAKE_DESKTOP,	0xb2),

	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_KABYLAKE_MOBILE,	0x52),
	DEADLINE_MODEL_MATCH_REV ( INTEL_FAM6_KABYLAKE_DESKTOP,	0x52),

	{},
};

static void apic_check_deadline_errata(void)
{
593
	const struct x86_cpu_id *m;
594 595
	u32 rev;

596 597 598 599
	if (!boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
		return;

	m = x86_match_cpu(deadline_match);
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	if (!m)
		return;

	/*
	 * Function pointers will have the MSB set due to address layout,
	 * immediate revisions will not.
	 */
	if ((long)m->driver_data < 0)
		rev = ((u32 (*)(void))(m->driver_data))();
	else
		rev = (u32)m->driver_data;

	if (boot_cpu_data.microcode >= rev)
		return;

	setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
	pr_err(FW_BUG "TSC_DEADLINE disabled due to Errata; "
	       "please update microcode to version: 0x%x (or later)\n", rev);
}

620
/*
621
 * Setup the local APIC timer for this CPU. Copy the initialized values
622 623
 * of the boot CPU and register the clock event in the framework.
 */
624
static void setup_APIC_timer(void)
625
{
626
	struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
L
Linus Torvalds 已提交
627

628
	if (this_cpu_has(X86_FEATURE_ARAT)) {
629 630 631 632 633
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
		/* Make LAPIC timer preferrable over percpu HPET */
		lapic_clockevent.rating = 150;
	}

634
	memcpy(levt, &lapic_clockevent, sizeof(*levt));
635
	levt->cpumask = cpumask_of(smp_processor_id());
L
Linus Torvalds 已提交
636

637
	if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
638
		levt->name = "lapic-deadline";
639 640 641 642
		levt->features &= ~(CLOCK_EVT_FEAT_PERIODIC |
				    CLOCK_EVT_FEAT_DUMMY);
		levt->set_next_event = lapic_next_deadline;
		clockevents_config_and_register(levt,
643
						tsc_khz * (1000 / TSC_DIVISOR),
644 645 646
						0xF, ~0UL);
	} else
		clockevents_register_device(levt);
647
}
L
Linus Torvalds 已提交
648

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
/*
 * Install the updated TSC frequency from recalibration at the TSC
 * deadline clockevent devices.
 */
static void __lapic_update_tsc_freq(void *info)
{
	struct clock_event_device *levt = this_cpu_ptr(&lapic_events);

	if (!this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
		return;

	clockevents_update_freq(levt, tsc_khz * (1000 / TSC_DIVISOR));
}

void lapic_update_tsc_freq(void)
{
	/*
	 * The clockevent device's ->mult and ->shift can both be
	 * changed. In order to avoid races, schedule the frequency
	 * update code on each CPU.
	 */
	on_each_cpu(__lapic_update_tsc_freq, NULL, 0);
}

673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
/*
 * In this functions we calibrate APIC bus clocks to the external timer.
 *
 * We want to do the calibration only once since we want to have local timer
 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
 * frequency.
 *
 * This was previously done by reading the PIT/HPET and waiting for a wrap
 * around to find out, that a tick has elapsed. I have a box, where the PIT
 * readout is broken, so it never gets out of the wait loop again. This was
 * also reported by others.
 *
 * Monitoring the jiffies value is inaccurate and the clockevents
 * infrastructure allows us to do a simple substitution of the interrupt
 * handler.
 *
 * The calibration routine also uses the pm_timer when possible, as the PIT
 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
 * back to normal later in the boot process).
 */

#define LAPIC_CAL_LOOPS		(HZ/10)

static __initdata int lapic_cal_loops = -1;
static __initdata long lapic_cal_t1, lapic_cal_t2;
static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;

/*
 * Temporary interrupt handler.
 */
static void __init lapic_cal_handler(struct clock_event_device *dev)
{
	unsigned long long tsc = 0;
	long tapic = apic_read(APIC_TMCCT);
	unsigned long pm = acpi_pm_read_early();

711
	if (boot_cpu_has(X86_FEATURE_TSC))
712
		tsc = rdtsc();
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732

	switch (lapic_cal_loops++) {
	case 0:
		lapic_cal_t1 = tapic;
		lapic_cal_tsc1 = tsc;
		lapic_cal_pm1 = pm;
		lapic_cal_j1 = jiffies;
		break;

	case LAPIC_CAL_LOOPS:
		lapic_cal_t2 = tapic;
		lapic_cal_tsc2 = tsc;
		if (pm < lapic_cal_pm1)
			pm += ACPI_PM_OVRRUN;
		lapic_cal_pm2 = pm;
		lapic_cal_j2 = jiffies;
		break;
	}
}

733 734
static int __init
calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
735 736 737 738 739 740 741 742 743 744
{
	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
	const long pm_thresh = pm_100ms / 100;
	unsigned long mult;
	u64 res;

#ifndef CONFIG_X86_PM_TIMER
	return -1;
#endif

Y
Yasuaki Ishimatsu 已提交
745
	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
746 747 748 749 750 751 752 753 754

	/* Check, if the PM timer is available */
	if (!deltapm)
		return -1;

	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);

	if (deltapm > (pm_100ms - pm_thresh) &&
	    deltapm < (pm_100ms + pm_thresh)) {
Y
Yasuaki Ishimatsu 已提交
755
		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
756 757 758 759 760 761
		return 0;
	}

	res = (((u64)deltapm) *  mult) >> 22;
	do_div(res, 1000000);
	pr_warning("APIC calibration not consistent "
Y
Yasuaki Ishimatsu 已提交
762
		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
763 764 765 766 767 768 769 770 771

	/* Correct the lapic counter value */
	res = (((u64)(*delta)) * pm_100ms);
	do_div(res, deltapm);
	pr_info("APIC delta adjusted to PM-Timer: "
		"%lu (%ld)\n", (unsigned long)res, *delta);
	*delta = (long)res;

	/* Correct the tsc counter value */
772
	if (boot_cpu_has(X86_FEATURE_TSC)) {
773
		res = (((u64)(*deltatsc)) * pm_100ms);
774
		do_div(res, deltapm);
775
		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
776
					  "PM-Timer: %lu (%ld)\n",
777 778
					(unsigned long)res, *deltatsc);
		*deltatsc = (long)res;
779 780 781 782 783
	}

	return 0;
}

784 785
static int __init calibrate_APIC_clock(void)
{
786
	struct clock_event_device *levt = this_cpu_ptr(&lapic_events);
787 788
	void (*real_handler)(struct clock_event_device *dev);
	unsigned long deltaj;
789
	long delta, deltatsc;
790 791
	int pm_referenced = 0;

792 793 794 795 796 797
	/**
	 * check if lapic timer has already been calibrated by platform
	 * specific routine, such as tsc calibration code. if so, we just fill
	 * in the clockevent structure and return.
	 */

798 799 800
	if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
		return 0;
	} else if (lapic_timer_frequency) {
801 802 803 804 805 806
		apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
				lapic_timer_frequency);
		lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
					TICK_NSEC, lapic_clockevent.shift);
		lapic_clockevent.max_delta_ns =
			clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
807
		lapic_clockevent.max_delta_ticks = 0x7FFFFF;
808 809
		lapic_clockevent.min_delta_ns =
			clockevent_delta2ns(0xF, &lapic_clockevent);
810
		lapic_clockevent.min_delta_ticks = 0xF;
811 812 813 814
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
		return 0;
	}

815 816 817
	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
		    "calibrating APIC timer ...\n");

818 819 820 821 822 823 824
	local_irq_disable();

	/* Replace the global interrupt handler */
	real_handler = global_clock_event->event_handler;
	global_clock_event->event_handler = lapic_cal_handler;

	/*
C
Cyrill Gorcunov 已提交
825
	 * Setup the APIC counter to maximum. There is no way the lapic
826 827
	 * can underflow in the 100ms detection time frame
	 */
C
Cyrill Gorcunov 已提交
828
	__setup_APIC_LVTT(0xffffffff, 0, 0);
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844

	/* Let the interrupts run */
	local_irq_enable();

	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
		cpu_relax();

	local_irq_disable();

	/* Restore the real event handler */
	global_clock_event->event_handler = real_handler;

	/* Build delta t1-t2 as apic timer counts down */
	delta = lapic_cal_t1 - lapic_cal_t2;
	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);

845 846
	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);

847 848
	/* we trust the PM based calibration if possible */
	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
849
					&delta, &deltatsc);
850 851 852 853 854

	/* Calculate the scaled math multiplication factor */
	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
				       lapic_clockevent.shift);
	lapic_clockevent.max_delta_ns =
855
		clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
856
	lapic_clockevent.max_delta_ticks = 0x7FFFFFFF;
857 858
	lapic_clockevent.min_delta_ns =
		clockevent_delta2ns(0xF, &lapic_clockevent);
859
	lapic_clockevent.min_delta_ticks = 0xF;
860

861
	lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
862 863

	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
864
	apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
865
	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
866
		    lapic_timer_frequency);
867

868
	if (boot_cpu_has(X86_FEATURE_TSC)) {
869 870
		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
			    "%ld.%04ld MHz.\n",
871 872
			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
873 874 875 876
	}

	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
		    "%u.%04u MHz.\n",
877 878
		    lapic_timer_frequency / (1000000 / HZ),
		    lapic_timer_frequency % (1000000 / HZ));
879 880 881 882

	/*
	 * Do a sanity check on the APIC calibration result
	 */
883
	if (lapic_timer_frequency < (1000000 / HZ)) {
884
		local_irq_enable();
885
		pr_warning("APIC frequency too slow, disabling apic timer\n");
886 887 888 889 890
		return -1;
	}

	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;

891 892 893 894
	/*
	 * PM timer calibration failed or not turned on
	 * so lets try APIC timer based calibration
	 */
895 896 897 898 899 900 901
	if (!pm_referenced) {
		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");

		/*
		 * Setup the apic timer manually
		 */
		levt->event_handler = lapic_cal_handler;
902
		lapic_timer_set_periodic(levt);
903 904 905 906 907 908 909 910 911
		lapic_cal_loops = -1;

		/* Let the interrupts run */
		local_irq_enable();

		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
			cpu_relax();

		/* Stop the lapic timer */
912
		local_irq_disable();
913
		lapic_timer_shutdown(levt);
914 915 916 917 918 919 920 921 922 923

		/* Jiffies delta */
		deltaj = lapic_cal_j2 - lapic_cal_j1;
		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);

		/* Check, if the jiffies result is consistent */
		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
		else
			levt->features |= CLOCK_EVT_FEAT_DUMMY;
924 925
	}
	local_irq_enable();
926 927

	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
928
		pr_warning("APIC timer disabled due to verification failure\n");
929 930 931 932 933 934
			return -1;
	}

	return 0;
}

H
Hiroshi Shimamoto 已提交
935 936 937 938 939
/*
 * Setup the boot APIC
 *
 * Calibrate and verify the result.
 */
940 941 942
void __init setup_boot_APIC_clock(void)
{
	/*
943 944 945 946
	 * The local apic timer can be disabled via the kernel
	 * commandline or from the CPU detection code. Register the lapic
	 * timer as a dummy clock event source on SMP systems, so the
	 * broadcast mechanism is used. On UP systems simply ignore it.
947 948
	 */
	if (disable_apic_timer) {
949
		pr_info("Disabling APIC timer\n");
950
		/* No broadcast on UP ! */
951 952
		if (num_possible_cpus() > 1) {
			lapic_clockevent.mult = 1;
953
			setup_APIC_timer();
954
		}
955 956 957
		return;
	}

958
	if (calibrate_APIC_clock()) {
959 960 961 962 963 964
		/* No broadcast on UP ! */
		if (num_possible_cpus() > 1)
			setup_APIC_timer();
		return;
	}

965 966 967 968 969
	/*
	 * If nmi_watchdog is set to IO_APIC, we need the
	 * PIT/HPET going.  Otherwise register lapic as a dummy
	 * device.
	 */
970
	lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
971

972
	/* Setup the lapic or request the broadcast */
973
	setup_APIC_timer();
974
	amd_e400_c1e_apic_setup();
975 976
}

977
void setup_secondary_APIC_clock(void)
978 979
{
	setup_APIC_timer();
980
	amd_e400_c1e_apic_setup();
981 982 983 984 985 986 987
}

/*
 * The guts of the apic timer interrupt
 */
static void local_apic_timer_interrupt(void)
{
988
	struct clock_event_device *evt = this_cpu_ptr(&lapic_events);
989 990 991 992 993 994 995 996 997 998 999 1000 1001

	/*
	 * Normally we should not be here till LAPIC has been initialized but
	 * in some cases like kdump, its possible that there is a pending LAPIC
	 * timer interrupt from previous kernel's context and is delivered in
	 * new kernel the moment interrupts are enabled.
	 *
	 * Interrupts are enabled early and LAPIC is setup much later, hence
	 * its possible that when we get here evt->event_handler is NULL.
	 * Check for event_handler being NULL and discard the interrupt as
	 * spurious.
	 */
	if (!evt->event_handler) {
1002 1003
		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n",
			   smp_processor_id());
1004
		/* Switch it off */
1005
		lapic_timer_shutdown(evt);
1006 1007 1008 1009 1010 1011
		return;
	}

	/*
	 * the NMI deadlock-detector uses this.
	 */
1012
	inc_irq_stat(apic_timer_irqs);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

	evt->event_handler(evt);
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
1025
__visible void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
1026 1027 1028 1029 1030 1031
{
	struct pt_regs *old_regs = set_irq_regs(regs);

	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
1032
	 *
1033 1034 1035 1036
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
1037 1038
	entering_ack_irq();
	trace_local_timer_entry(LOCAL_TIMER_VECTOR);
1039
	local_apic_timer_interrupt();
1040 1041
	trace_local_timer_exit(LOCAL_TIMER_VECTOR);
	exiting_irq();
1042

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	set_irq_regs(old_regs);
}

int setup_profiling_timer(unsigned int multiplier)
{
	return -EINVAL;
}

/*
 * Local APIC start and shutdown
 */

/**
 * clear_local_APIC - shutdown the local APIC
 *
 * This is called, when a CPU is disabled and before rebooting, so the state of
 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
 * leftovers during boot.
 */
void clear_local_APIC(void)
{
1064
	int maxlvt;
1065 1066
	u32 v;

1067
	/* APIC hasn't been mapped yet */
1068
	if (!x2apic_mode && !apic_phys)
1069 1070 1071
		return;

	maxlvt = lapic_get_maxlvt();
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
	/*
	 * Masking an LVT entry can trigger a local APIC error
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT0);
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT1);
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
	}

1095
	/* lets not touch this if we didn't frob it */
1096
#ifdef CONFIG_X86_THERMAL_VECTOR
1097 1098 1099 1100 1101
	if (maxlvt >= 5) {
		v = apic_read(APIC_LVTTHMR);
		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
	}
#endif
1102 1103 1104 1105 1106 1107 1108 1109
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6) {
		v = apic_read(APIC_LVTCMCI);
		if (!(v & APIC_LVT_MASKED))
			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
	}
#endif

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	/*
	 * Clean APIC state for other OSs:
	 */
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
	if (maxlvt >= 3)
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
1120 1121 1122 1123 1124 1125 1126 1127

	/* Integrated APIC (!82489DX) ? */
	if (lapic_is_integrated()) {
		if (maxlvt > 3)
			/* Clear ESR due to Pentium errata 3AP and 11AP */
			apic_write(APIC_ESR, 0);
		apic_read(APIC_ESR);
	}
1128 1129 1130 1131 1132 1133 1134 1135 1136
}

/**
 * disable_local_APIC - clear and disable the local APIC
 */
void disable_local_APIC(void)
{
	unsigned int value;

1137
	/* APIC hasn't been mapped yet */
1138
	if (!x2apic_mode && !apic_phys)
1139 1140
		return;

1141 1142 1143 1144 1145 1146 1147 1148 1149
	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
	apic_write(APIC_SPIV, value);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163

#ifdef CONFIG_X86_32
	/*
	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
	 * restore the disabled state.
	 */
	if (enabled_via_apicbase) {
		unsigned int l, h;

		rdmsr(MSR_IA32_APICBASE, l, h);
		l &= ~MSR_IA32_APICBASE_ENABLE;
		wrmsr(MSR_IA32_APICBASE, l, h);
	}
#endif
1164 1165
}

1166 1167 1168 1169 1170 1171
/*
 * If Linux enabled the LAPIC against the BIOS default disable it down before
 * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
 * not power-off.  Additionally clear all LVT entries before disable_local_APIC
 * for the case where Linux didn't enable the LAPIC.
 */
1172 1173 1174 1175
void lapic_shutdown(void)
{
	unsigned long flags;

1176
	if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
1177 1178 1179 1180
		return;

	local_irq_save(flags);

1181 1182 1183 1184 1185 1186 1187
#ifdef CONFIG_X86_32
	if (!enabled_via_apicbase)
		clear_local_APIC();
	else
#endif
		disable_local_APIC();

1188 1189 1190 1191 1192 1193 1194

	local_irq_restore(flags);
}

/**
 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
 */
L
Linus Torvalds 已提交
1195 1196
void __init sync_Arb_IDs(void)
{
C
Cyrill Gorcunov 已提交
1197 1198 1199 1200 1201
	/*
	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
	 * needed on AMD.
	 */
	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
L
Linus Torvalds 已提交
1202 1203 1204 1205 1206 1207 1208 1209
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1210 1211
	apic_write(APIC_ICR, APIC_DEST_ALLINC |
			APIC_INT_LEVELTRIG | APIC_DM_INIT);
L
Linus Torvalds 已提交
1212 1213
}

1214
enum apic_intr_mode_id apic_intr_mode;
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253

static int __init apic_intr_mode_select(void)
{
	/* Check kernel option */
	if (disable_apic) {
		pr_info("APIC disabled via kernel command line\n");
		return APIC_PIC;
	}

	/* Check BIOS */
#ifdef CONFIG_X86_64
	/* On 64-bit, the APIC must be integrated, Check local APIC only */
	if (!boot_cpu_has(X86_FEATURE_APIC)) {
		disable_apic = 1;
		pr_info("APIC disabled by BIOS\n");
		return APIC_PIC;
	}
#else
	/* On 32-bit, the APIC may be integrated APIC or 82489DX */

	/* Neither 82489DX nor integrated APIC ? */
	if (!boot_cpu_has(X86_FEATURE_APIC) && !smp_found_config) {
		disable_apic = 1;
		return APIC_PIC;
	}

	/* If the BIOS pretends there is an integrated APIC ? */
	if (!boot_cpu_has(X86_FEATURE_APIC) &&
		APIC_INTEGRATED(boot_cpu_apic_version)) {
		disable_apic = 1;
		pr_err(FW_BUG "Local APIC %d not detected, force emulation\n",
				       boot_cpu_physical_apicid);
		return APIC_PIC;
	}
#endif

	/* Check MP table or ACPI MADT configuration */
	if (!smp_found_config) {
		disable_ioapic_support();
1254
		if (!acpi_lapic) {
1255
			pr_info("APIC: ACPI MADT or MP tables are not detected\n");
1256 1257
			return APIC_VIRTUAL_WIRE_NO_CONFIG;
		}
1258 1259 1260
		return APIC_VIRTUAL_WIRE;
	}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
#ifdef CONFIG_SMP
	/* If SMP should be disabled, then really disable it! */
	if (!setup_max_cpus) {
		pr_info("APIC: SMP mode deactivated\n");
		return APIC_SYMMETRIC_IO_NO_ROUTING;
	}

	if (read_apic_id() != boot_cpu_physical_apicid) {
		panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
		     read_apic_id(), boot_cpu_physical_apicid);
		/* Or can we switch back to PIC here? */
	}
#endif

1275 1276 1277
	return APIC_SYMMETRIC_IO;
}

1278 1279 1280
/* Init the interrupt delivery mode for the BSP */
void __init apic_intr_mode_init(void)
{
1281
	bool upmode = IS_ENABLED(CONFIG_UP_LATE_INIT);
1282

1283 1284 1285
	apic_intr_mode = apic_intr_mode_select();

	switch (apic_intr_mode) {
1286 1287 1288 1289 1290
	case APIC_PIC:
		pr_info("APIC: Keep in PIC mode(8259)\n");
		return;
	case APIC_VIRTUAL_WIRE:
		pr_info("APIC: Switch to virtual wire mode setup\n");
1291 1292 1293 1294 1295 1296 1297
		default_setup_apic_routing();
		break;
	case APIC_VIRTUAL_WIRE_NO_CONFIG:
		pr_info("APIC: Switch to virtual wire mode setup with no configuration\n");
		upmode = true;
		default_setup_apic_routing();
		break;
1298 1299
	case APIC_SYMMETRIC_IO:
		pr_info("APIC: Switch to symmectic I/O mode setup\n");
1300 1301 1302 1303 1304
		default_setup_apic_routing();
		break;
	case APIC_SYMMETRIC_IO_NO_ROUTING:
		pr_info("APIC: Switch to symmectic I/O mode setup in no SMP routine\n");
		break;
1305
	}
1306 1307

	apic_bsp_setup(upmode);
1308 1309
}

1310
static void lapic_setup_esr(void)
1311
{
1312 1313 1314
	unsigned int oldvalue, value, maxlvt;

	if (!lapic_is_integrated()) {
1315
		pr_info("No ESR for 82489DX.\n");
1316 1317
		return;
	}
1318

1319
	if (apic->disable_esr) {
1320
		/*
1321 1322 1323 1324
		 * Something untraceable is creating bad interrupts on
		 * secondary quads ... for the moment, just leave the
		 * ESR disabled - we can't do anything useful with the
		 * errors anyway - mbligh
1325
		 */
1326
		pr_info("Leaving ESR disabled.\n");
1327
		return;
1328
	}
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348

	maxlvt = lapic_get_maxlvt();
	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
	oldvalue = apic_read(APIC_ESR);

	/* enables sending errors */
	value = ERROR_APIC_VECTOR;
	apic_write(APIC_LVTERR, value);

	/*
	 * spec says clear errors after enabling vector.
	 */
	if (maxlvt > 3)
		apic_write(APIC_ESR, 0);
	value = apic_read(APIC_ESR);
	if (value != oldvalue)
		apic_printk(APIC_VERBOSE, "ESR value before enabling "
			"vector: 0x%08x  after: 0x%08x\n",
			oldvalue, value);
1349 1350
}

1351 1352
/**
 * setup_local_APIC - setup the local APIC
1353
 *
1354
 * Used to setup local APIC while initializing BSP or bringing up APs.
1355
 * Always called with preemption disabled.
1356
 */
1357
void setup_local_APIC(void)
L
Linus Torvalds 已提交
1358
{
1359
	int cpu = smp_processor_id();
1360 1361 1362
	unsigned int value, queued;
	int i, j, acked = 0;
	unsigned long long tsc = 0, ntsc;
1363
	long long max_loops = cpu_khz ? cpu_khz : 1000000;
1364

1365
	if (boot_cpu_has(X86_FEATURE_TSC))
1366
		tsc = rdtsc();
L
Linus Torvalds 已提交
1367

J
Jan Beulich 已提交
1368
	if (disable_apic) {
1369
		disable_ioapic_support();
J
Jan Beulich 已提交
1370 1371 1372
		return;
	}

1373 1374
#ifdef CONFIG_X86_32
	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1375
	if (lapic_is_integrated() && apic->disable_esr) {
1376 1377 1378 1379 1380 1381
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
	}
#endif
1382
	perf_events_lapic_init();
1383

L
Linus Torvalds 已提交
1384 1385 1386 1387
	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
1388
	BUG_ON(!apic->apic_id_registered());
L
Linus Torvalds 已提交
1389 1390 1391 1392 1393 1394

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
1395
	apic->init_apic_ldr();
L
Linus Torvalds 已提交
1396

1397 1398
#ifdef CONFIG_X86_32
	/*
1399 1400 1401
	 * APIC LDR is initialized.  If logical_apicid mapping was
	 * initialized during get_smp_config(), make sure it matches the
	 * actual value.
1402
	 */
1403 1404 1405
	i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
	WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
	/* always use the value from LDR */
1406 1407 1408 1409
	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
		logical_smp_processor_id();
#endif

L
Linus Torvalds 已提交
1410 1411 1412 1413 1414 1415
	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
1416
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
1417

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	do {
		queued = 0;
		for (i = APIC_ISR_NR - 1; i >= 0; i--)
			queued |= apic_read(APIC_IRR + i*0x10);

		for (i = APIC_ISR_NR - 1; i >= 0; i--) {
			value = apic_read(APIC_ISR + i*0x10);
			for (j = 31; j >= 0; j--) {
				if (value & (1<<j)) {
					ack_APIC_irq();
					acked++;
				}
			}
1442
		}
1443 1444 1445 1446 1447
		if (acked > 256) {
			printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
			       acked);
			break;
		}
1448
		if (queued) {
1449
			if (boot_cpu_has(X86_FEATURE_TSC) && cpu_khz) {
1450
				ntsc = rdtsc();
1451 1452 1453 1454
				max_loops = (cpu_khz << 10) - (ntsc - tsc);
			} else
				max_loops--;
		}
1455 1456
	} while (queued && max_loops > 0);
	WARN_ON(max_loops <= 0);
1457

L
Linus Torvalds 已提交
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
#ifdef CONFIG_X86_32
	/*
	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
	 * certain networking cards. If high frequency interrupts are
	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
	 * entry is masked/unmasked at a high rate as well then sooner or
	 * later IOAPIC line gets 'stuck', no more interrupts are received
	 * from the device. If focus CPU is disabled then the hang goes
	 * away, oh well :-(
	 *
	 * [ This bug can be reproduced easily with a level-triggered
	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
	 *   BX chipset. ]
	 */
	/*
	 * Actually disabling the focus CPU check just makes the hang less
	 * frequent as it makes the interrupt distributon model be more
	 * like LRU than MRU (the short-term load is more even across CPUs).
	 */

	/*
	 * - enable focus processor (bit==0)
	 * - 64bit mode always use processor focus
	 *   so no need to set it
	 */
	value &= ~APIC_SPIV_FOCUS_DISABLED;
#endif
1495

L
Linus Torvalds 已提交
1496 1497 1498 1499
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
1500
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512

	/*
	 * Set up LVT0, LVT1:
	 *
	 * set up through-local-APIC on the BP's LINT0. This is not
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1513
	if (!cpu && (pic_mode || !value)) {
L
Linus Torvalds 已提交
1514
		value = APIC_DM_EXTINT;
1515
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
L
Linus Torvalds 已提交
1516 1517
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1518
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
L
Linus Torvalds 已提交
1519
	}
1520
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
1521 1522

	/*
1523 1524
	 * Only the BSP sees the LINT1 NMI signal by default. This can be
	 * modified by apic_extnmi= boot option.
L
Linus Torvalds 已提交
1525
	 */
1526 1527
	if ((!cpu && apic_extnmi != APIC_EXTNMI_NONE) ||
	    apic_extnmi == APIC_EXTNMI_ALL)
L
Linus Torvalds 已提交
1528 1529 1530
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
1531 1532 1533

	/* Is 82489DX ? */
	if (!lapic_is_integrated())
1534
		value |= APIC_LVT_LEVEL_TRIGGER;
1535
	apic_write(APIC_LVT1, value);
1536

1537 1538
#ifdef CONFIG_X86_MCE_INTEL
	/* Recheck CMCI information after local APIC is up on CPU #0 */
1539
	if (!cpu)
1540 1541
		cmci_recheck();
#endif
1542
}
L
Linus Torvalds 已提交
1543

1544
static void end_local_APIC_setup(void)
1545 1546
{
	lapic_setup_esr();
1547 1548

#ifdef CONFIG_X86_32
1549 1550 1551 1552 1553 1554 1555
	{
		unsigned int value;
		/* Disable the local apic timer */
		value = apic_read(APIC_LVTT);
		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, value);
	}
1556 1557
#endif

1558
	apic_pm_activate();
1559 1560
}

1561 1562 1563 1564
/*
 * APIC setup function for application processors. Called from smpboot.c
 */
void apic_ap_setup(void)
1565
{
1566
	setup_local_APIC();
1567
	end_local_APIC_setup();
L
Linus Torvalds 已提交
1568 1569
}

Y
Yinghai Lu 已提交
1570
#ifdef CONFIG_X86_X2APIC
1571
int x2apic_mode;
1572 1573 1574 1575 1576 1577 1578 1579

enum {
	X2APIC_OFF,
	X2APIC_ON,
	X2APIC_DISABLED,
};
static int x2apic_state;

1580
static void __x2apic_disable(void)
1581 1582 1583
{
	u64 msr;

1584
	if (!boot_cpu_has(X86_FEATURE_APIC))
1585 1586
		return;

1587 1588 1589 1590 1591 1592 1593 1594 1595
	rdmsrl(MSR_IA32_APICBASE, msr);
	if (!(msr & X2APIC_ENABLE))
		return;
	/* Disable xapic and x2apic first and then reenable xapic mode */
	wrmsrl(MSR_IA32_APICBASE, msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
	wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
	printk_once(KERN_INFO "x2apic disabled\n");
}

1596
static void __x2apic_enable(void)
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
{
	u64 msr;

	rdmsrl(MSR_IA32_APICBASE, msr);
	if (msr & X2APIC_ENABLE)
		return;
	wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
	printk_once(KERN_INFO "x2apic enabled\n");
}

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
static int __init setup_nox2apic(char *str)
{
	if (x2apic_enabled()) {
		int apicid = native_apic_msr_read(APIC_ID);

		if (apicid >= 255) {
			pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
				   apicid);
			return 0;
		}
1617 1618 1619 1620
		pr_warning("x2apic already enabled.\n");
		__x2apic_disable();
	}
	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
1621
	x2apic_state = X2APIC_DISABLED;
1622
	x2apic_mode = 0;
1623 1624 1625 1626
	return 0;
}
early_param("nox2apic", setup_nox2apic);

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
/* Called from cpu_init() to enable x2apic on (secondary) cpus */
void x2apic_setup(void)
{
	/*
	 * If x2apic is not in ON state, disable it if already enabled
	 * from BIOS.
	 */
	if (x2apic_state != X2APIC_ON) {
		__x2apic_disable();
		return;
	}
	__x2apic_enable();
}

1641
static __init void x2apic_disable(void)
1642
{
1643
	u32 x2apic_id, state = x2apic_state;
1644

1645 1646 1647 1648 1649
	x2apic_mode = 0;
	x2apic_state = X2APIC_DISABLED;

	if (state != X2APIC_ON)
		return;
1650

1651 1652 1653
	x2apic_id = read_apic_id();
	if (x2apic_id >= 255)
		panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
1654

1655 1656
	__x2apic_disable();
	register_lapic_address(mp_lapic_addr);
1657 1658
}

1659
static __init void x2apic_enable(void)
1660
{
1661
	if (x2apic_state != X2APIC_OFF)
Y
Yinghai Lu 已提交
1662 1663
		return;

1664
	x2apic_mode = 1;
1665
	x2apic_state = X2APIC_ON;
1666
	__x2apic_enable();
1667
}
T
Thomas Gleixner 已提交
1668

1669
static __init void try_to_enable_x2apic(int remap_mode)
1670
{
1671
	if (x2apic_state == X2APIC_DISABLED)
1672 1673
		return;

1674
	if (remap_mode != IRQ_REMAP_X2APIC_MODE) {
1675 1676 1677 1678
		/* IR is required if there is APIC ID > 255 even when running
		 * under KVM
		 */
		if (max_physical_apicid > 255 ||
1679
		    !hypervisor_x2apic_available()) {
1680
			pr_info("x2apic: IRQ remapping doesn't support X2APIC mode\n");
1681
			x2apic_disable();
1682 1683 1684 1685 1686 1687 1688
			return;
		}

		/*
		 * without IR all CPUs can be addressed by IOAPIC/MSI
		 * only in physical mode
		 */
1689
		x2apic_phys = 1;
1690
	}
1691
	x2apic_enable();
1692 1693 1694 1695 1696 1697 1698
}

void __init check_x2apic(void)
{
	if (x2apic_enabled()) {
		pr_info("x2apic: enabled by BIOS, switching to x2apic ops\n");
		x2apic_mode = 1;
1699
		x2apic_state = X2APIC_ON;
1700
	} else if (!boot_cpu_has(X86_FEATURE_X2APIC)) {
1701
		x2apic_state = X2APIC_DISABLED;
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	}
}
#else /* CONFIG_X86_X2APIC */
static int __init validate_x2apic(void)
{
	if (!apic_is_x2apic_enabled())
		return 0;
	/*
	 * Checkme: Can we simply turn off x2apic here instead of panic?
	 */
	panic("BIOS has enabled x2apic but kernel doesn't support x2apic, please disable x2apic in BIOS.\n");
}
early_initcall(validate_x2apic);

1716
static inline void try_to_enable_x2apic(int remap_mode) { }
1717
static inline void __x2apic_enable(void) { }
1718 1719
#endif /* !CONFIG_X86_X2APIC */

1720 1721 1722
void __init enable_IR_x2apic(void)
{
	unsigned long flags;
1723
	int ret, ir_stat;
1724

1725 1726
	if (skip_ioapic_setup) {
		pr_info("Not enabling interrupt remapping due to skipped IO-APIC setup\n");
1727
		return;
1728
	}
1729

1730 1731
	ir_stat = irq_remapping_prepare();
	if (ir_stat < 0 && !x2apic_supported())
Y
Yinghai Lu 已提交
1732
		return;
1733

1734
	ret = save_ioapic_entries();
1735
	if (ret) {
1736
		pr_info("Saving IO-APIC state failed: %d\n", ret);
1737
		return;
1738
	}
1739

1740
	local_irq_save(flags);
1741
	legacy_pic->mask_all();
1742
	mask_ioapic_entries();
1743

1744
	/* If irq_remapping_prepare() succeeded, try to enable it */
1745
	if (ir_stat >= 0)
1746
		ir_stat = irq_remapping_enable();
1747 1748
	/* ir_stat contains the remap mode or an error code */
	try_to_enable_x2apic(ir_stat);
1749

1750
	if (ir_stat < 0)
1751
		restore_ioapic_entries();
1752
	legacy_pic->restore_mask();
1753 1754
	local_irq_restore(flags);
}
1755

1756
#ifdef CONFIG_X86_64
L
Linus Torvalds 已提交
1757 1758 1759 1760
/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1761
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
1762
 */
1763
static int __init detect_init_APIC(void)
L
Linus Torvalds 已提交
1764
{
1765
	if (!boot_cpu_has(X86_FEATURE_APIC)) {
1766
		pr_info("No local APIC present\n");
L
Linus Torvalds 已提交
1767 1768 1769 1770 1771 1772
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
	return 0;
}
1773
#else
1774

1775
static int __init apic_verify(void)
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
{
	u32 features, h, l;

	/*
	 * The APIC feature bit should now be enabled
	 * in `cpuid'
	 */
	features = cpuid_edx(1);
	if (!(features & (1 << X86_FEATURE_APIC))) {
		pr_warning("Could not enable APIC!\n");
		return -1;
	}
	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;

	/* The BIOS may have set up the APIC at some other address */
1792 1793 1794 1795 1796
	if (boot_cpu_data.x86 >= 6) {
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (l & MSR_IA32_APICBASE_ENABLE)
			mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
	}
1797 1798 1799 1800 1801

	pr_info("Found and enabled local APIC!\n");
	return 0;
}

1802
int __init apic_force_enable(unsigned long addr)
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
{
	u32 h, l;

	if (disable_apic)
		return -1;

	/*
	 * Some BIOSes disable the local APIC in the APIC_BASE
	 * MSR. This can only be done in software for Intel P6 or later
	 * and AMD K7 (Model > 1) or later.
	 */
1814 1815 1816 1817 1818 1819 1820 1821 1822
	if (boot_cpu_data.x86 >= 6) {
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (!(l & MSR_IA32_APICBASE_ENABLE)) {
			pr_info("Local APIC disabled by BIOS -- reenabling.\n");
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | addr;
			wrmsr(MSR_IA32_APICBASE, l, h);
			enabled_via_apicbase = 1;
		}
1823 1824 1825 1826
	}
	return apic_verify();
}

1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
/*
 * Detect and initialize APIC
 */
static int __init detect_init_APIC(void)
{
	/* Disabled by kernel option? */
	if (disable_apic)
		return -1;

	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_AMD:
		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1839
		    (boot_cpu_data.x86 >= 15))
1840 1841 1842 1843
			break;
		goto no_apic;
	case X86_VENDOR_INTEL:
		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1844
		    (boot_cpu_data.x86 == 5 && boot_cpu_has(X86_FEATURE_APIC)))
1845 1846 1847 1848 1849 1850
			break;
		goto no_apic;
	default:
		goto no_apic;
	}

1851
	if (!boot_cpu_has(X86_FEATURE_APIC)) {
1852 1853 1854 1855 1856
		/*
		 * Over-ride BIOS and try to enable the local APIC only if
		 * "lapic" specified.
		 */
		if (!force_enable_local_apic) {
1857 1858
			pr_info("Local APIC disabled by BIOS -- "
				"you can enable it with \"lapic\"\n");
1859 1860
			return -1;
		}
1861
		if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
1862 1863 1864 1865
			return -1;
	} else {
		if (apic_verify())
			return -1;
1866 1867 1868 1869 1870 1871 1872
	}

	apic_pm_activate();

	return 0;

no_apic:
1873
	pr_info("No local APIC present or hardware disabled\n");
1874 1875 1876
	return -1;
}
#endif
L
Linus Torvalds 已提交
1877

1878 1879 1880
/**
 * init_apic_mappings - initialize APIC mappings
 */
L
Linus Torvalds 已提交
1881 1882
void __init init_apic_mappings(void)
{
1883 1884
	unsigned int new_apicid;

1885 1886
	apic_check_deadline_errata();

1887
	if (x2apic_mode) {
1888
		boot_cpu_physical_apicid = read_apic_id();
1889 1890 1891
		return;
	}

1892
	/* If no local APIC can be found return early */
L
Linus Torvalds 已提交
1893
	if (!smp_found_config && detect_init_APIC()) {
1894 1895 1896 1897
		/* lets NOP'ify apic operations */
		pr_info("APIC: disable apic facility\n");
		apic_disable();
	} else {
L
Linus Torvalds 已提交
1898 1899
		apic_phys = mp_lapic_addr;

1900
		/*
1901 1902
		 * If the system has ACPI MADT tables or MP info, the LAPIC
		 * address is already registered.
1903
		 */
1904
		if (!acpi_lapic && !smp_found_config)
1905
			register_lapic_address(apic_phys);
1906
	}
L
Linus Torvalds 已提交
1907 1908 1909 1910 1911

	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
1912 1913 1914
	new_apicid = read_apic_id();
	if (boot_cpu_physical_apicid != new_apicid) {
		boot_cpu_physical_apicid = new_apicid;
1915 1916 1917 1918
		/*
		 * yeah -- we lie about apic_version
		 * in case if apic was disabled via boot option
		 * but it's not a problem for SMP compiled kernel
1919 1920
		 * since apic_intr_mode_select is prepared for such
		 * a case and disable smp mode
1921
		 */
1922
		boot_cpu_apic_version = GET_APIC_VERSION(apic_read(APIC_LVR));
1923
	}
L
Linus Torvalds 已提交
1924 1925
}

1926 1927 1928 1929
void __init register_lapic_address(unsigned long address)
{
	mp_lapic_addr = address;

1930 1931 1932
	if (!x2apic_mode) {
		set_fixmap_nocache(FIX_APIC_BASE, address);
		apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1933
			    APIC_BASE, address);
1934
	}
1935 1936
	if (boot_cpu_physical_apicid == -1U) {
		boot_cpu_physical_apicid  = read_apic_id();
1937
		boot_cpu_apic_version = GET_APIC_VERSION(apic_read(APIC_LVR));
1938 1939 1940
	}
}

L
Linus Torvalds 已提交
1941
/*
1942
 * Local APIC interrupts
L
Linus Torvalds 已提交
1943 1944
 */

1945 1946 1947
/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
1948
__visible void __irq_entry smp_spurious_interrupt(struct pt_regs *regs)
L
Linus Torvalds 已提交
1949
{
1950
	u8 vector = ~regs->orig_ax;
1951 1952
	u32 v;

1953 1954 1955
	entering_irq();
	trace_spurious_apic_entry(vector);

L
Linus Torvalds 已提交
1956
	/*
1957 1958 1959
	 * Check if this really is a spurious interrupt and ACK it
	 * if it is a vectored one.  Just in case...
	 * Spurious interrupts should not be ACKed.
L
Linus Torvalds 已提交
1960
	 */
1961 1962
	v = apic_read(APIC_ISR + ((vector & ~0x1f) >> 1));
	if (v & (1 << (vector & 0x1f)))
1963
		ack_APIC_irq();
1964

1965 1966
	inc_irq_stat(irq_spurious_count);

1967
	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1968 1969
	pr_info("spurious APIC interrupt through vector %02x on CPU#%d, "
		"should never happen.\n", vector, smp_processor_id());
1970

1971
	trace_spurious_apic_exit(vector);
1972
	exiting_irq();
1973
}
L
Linus Torvalds 已提交
1974

1975 1976 1977
/*
 * This interrupt should never happen with our APIC/SMP architecture
 */
1978
__visible void __irq_entry smp_error_interrupt(struct pt_regs *regs)
1979
{
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
	static const char * const error_interrupt_reason[] = {
		"Send CS error",		/* APIC Error Bit 0 */
		"Receive CS error",		/* APIC Error Bit 1 */
		"Send accept error",		/* APIC Error Bit 2 */
		"Receive accept error",		/* APIC Error Bit 3 */
		"Redirectable IPI",		/* APIC Error Bit 4 */
		"Send illegal vector",		/* APIC Error Bit 5 */
		"Received illegal vector",	/* APIC Error Bit 6 */
		"Illegal register address",	/* APIC Error Bit 7 */
	};
1990 1991 1992 1993
	u32 v, i = 0;

	entering_irq();
	trace_error_apic_entry(ERROR_APIC_VECTOR);
L
Linus Torvalds 已提交
1994

1995
	/* First tickle the hardware, only then report what went on. -- REW */
1996 1997
	if (lapic_get_maxlvt() > 3)	/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
1998
	v = apic_read(APIC_ESR);
1999 2000
	ack_APIC_irq();
	atomic_inc(&irq_err_count);
2001

2002 2003
	apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x",
		    smp_processor_id(), v);
2004

2005 2006 2007
	v &= 0xff;
	while (v) {
		if (v & 0x1)
2008 2009
			apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
		i++;
2010
		v >>= 1;
2011
	}
2012 2013 2014

	apic_printk(APIC_DEBUG, KERN_CONT "\n");

2015 2016
	trace_error_apic_exit(ERROR_APIC_VECTOR);
	exiting_irq();
L
Linus Torvalds 已提交
2017 2018
}

2019
/**
2020 2021
 * connect_bsp_APIC - attach the APIC to the interrupt system
 */
2022
static void __init connect_bsp_APIC(void)
2023
{
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Do not trust the local APIC being empty at bootup.
		 */
		clear_local_APIC();
		/*
		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
		 * local APIC to INT and NMI lines.
		 */
		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
				"enabling APIC mode.\n");
2036
		imcr_pic_to_apic();
2037 2038
	}
#endif
2039 2040
}

2041 2042 2043 2044 2045 2046 2047
/**
 * disconnect_bsp_APIC - detach the APIC from the interrupt system
 * @virt_wire_setup:	indicates, whether virtual wire mode is selected
 *
 * Virtual wire mode is necessary to deliver legacy interrupts even when the
 * APIC is disabled.
 */
2048
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
2049
{
2050 2051
	unsigned int value;

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Put the board back into PIC mode (has an effect only on
		 * certain older boards).  Note that APIC interrupts, including
		 * IPIs, won't work beyond this point!  The only exception are
		 * INIT IPIs.
		 */
		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
				"entering PIC mode.\n");
2062
		imcr_apic_to_pic();
2063 2064 2065 2066
		return;
	}
#endif

2067
	/* Go back to Virtual Wire compatibility mode */
L
Linus Torvalds 已提交
2068

2069 2070 2071 2072 2073 2074
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);
T
Thomas Gleixner 已提交
2075

2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	if (!virt_wire_setup) {
		/*
		 * For LVT0 make it edge triggered, active high,
		 * external and enabled
		 */
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
	}
T
Thomas Gleixner 已提交
2092

2093 2094 2095 2096
	/*
	 * For LVT1 make it edge triggered, active high,
	 * nmi and enabled
	 */
2097 2098 2099 2100 2101 2102 2103
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
2104 2105
}

2106 2107 2108
/*
 * The number of allocated logical CPU IDs. Since logical CPU IDs are allocated
 * contiguously, it equals to current allocated max logical CPU ID plus 1.
D
Dou Liyang 已提交
2109 2110
 * All allocated CPU IDs should be in the [0, nr_logical_cpuids) range,
 * so the maximum of nr_logical_cpuids is nr_cpu_ids.
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
 *
 * NOTE: Reserve 0 for BSP.
 */
static int nr_logical_cpuids = 1;

/*
 * Used to store mapping between logical CPU IDs and APIC IDs.
 */
static int cpuid_to_apicid[] = {
	[0 ... NR_CPUS - 1] = -1,
};

/*
 * Should use this API to allocate logical CPU IDs to keep nr_logical_cpuids
 * and cpuid_to_apicid[] synchronized.
 */
static int allocate_logical_cpuid(int apicid)
{
	int i;

	/*
	 * cpuid <-> apicid mapping is persistent, so when a cpu is up,
	 * check if the kernel has allocated a cpuid for it.
	 */
	for (i = 0; i < nr_logical_cpuids; i++) {
		if (cpuid_to_apicid[i] == apicid)
			return i;
	}

	/* Allocate a new cpuid. */
	if (nr_logical_cpuids >= nr_cpu_ids) {
2142
		WARN_ONCE(1, "APIC: NR_CPUS/possible_cpus limit of %u reached. "
2143
			     "Processor %d/0x%x and the rest are ignored.\n",
2144 2145
			     nr_cpu_ids, nr_logical_cpuids, apicid);
		return -EINVAL;
2146 2147 2148 2149 2150 2151
	}

	cpuid_to_apicid[nr_logical_cpuids] = apicid;
	return nr_logical_cpuids++;
}

2152
int generic_processor_info(int apicid, int version)
2153
{
2154 2155 2156 2157
	int cpu, max = nr_cpu_ids;
	bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
				phys_cpu_present_map);

2158 2159 2160 2161
	/*
	 * boot_cpu_physical_apicid is designed to have the apicid
	 * returned by read_apic_id(), i.e, the apicid of the
	 * currently booting-up processor. However, on some platforms,
2162
	 * it is temporarily modified by the apicid reported as BSP
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
	 * through MP table. Concretely:
	 *
	 * - arch/x86/kernel/mpparse.c: MP_processor_info()
	 * - arch/x86/mm/amdtopology.c: amd_numa_init()
	 *
	 * This function is executed with the modified
	 * boot_cpu_physical_apicid. So, disabled_cpu_apicid kernel
	 * parameter doesn't work to disable APs on kdump 2nd kernel.
	 *
	 * Since fixing handling of boot_cpu_physical_apicid requires
	 * another discussion and tests on each platform, we leave it
	 * for now and here we use read_apic_id() directly in this
2175
	 * function, generic_processor_info().
2176 2177 2178 2179 2180 2181
	 */
	if (disabled_cpu_apicid != BAD_APICID &&
	    disabled_cpu_apicid != read_apic_id() &&
	    disabled_cpu_apicid == apicid) {
		int thiscpu = num_processors + disabled_cpus;

2182
		pr_warning("APIC: Disabling requested cpu."
2183 2184 2185 2186 2187 2188 2189
			   " Processor %d/0x%x ignored.\n",
			   thiscpu, apicid);

		disabled_cpus++;
		return -ENODEV;
	}

2190 2191 2192 2193 2194 2195 2196 2197 2198
	/*
	 * If boot cpu has not been detected yet, then only allow upto
	 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
	 */
	if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
	    apicid != boot_cpu_physical_apicid) {
		int thiscpu = max + disabled_cpus - 1;

		pr_warning(
C
Claudio Fontana 已提交
2199
			"APIC: NR_CPUS/possible_cpus limit of %i almost"
2200 2201 2202 2203
			" reached. Keeping one slot for boot cpu."
			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);

		disabled_cpus++;
2204
		return -ENODEV;
2205
	}
2206

2207 2208 2209
	if (num_processors >= nr_cpu_ids) {
		int thiscpu = max + disabled_cpus;

2210 2211 2212
		pr_warning("APIC: NR_CPUS/possible_cpus limit of %i "
			   "reached. Processor %d/0x%x ignored.\n",
			   max, thiscpu, apicid);
2213 2214

		disabled_cpus++;
2215
		return -EINVAL;
2216 2217 2218 2219 2220 2221 2222
	}

	if (apicid == boot_cpu_physical_apicid) {
		/*
		 * x86_bios_cpu_apicid is required to have processors listed
		 * in same order as logical cpu numbers. Hence the first
		 * entry is BSP, and so on.
2223 2224
		 * boot_cpu_init() already hold bit 0 in cpu_present_mask
		 * for BSP.
2225 2226
		 */
		cpu = 0;
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236

		/* Logical cpuid 0 is reserved for BSP. */
		cpuid_to_apicid[0] = apicid;
	} else {
		cpu = allocate_logical_cpuid(apicid);
		if (cpu < 0) {
			disabled_cpus++;
			return -EINVAL;
		}
	}
2237 2238 2239 2240 2241 2242 2243 2244

	/*
	 * Validate version
	 */
	if (version == 0x0) {
		pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
			   cpu, apicid);
		version = 0x10;
2245
	}
2246

2247
	if (version != boot_cpu_apic_version) {
2248
		pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2249
			boot_cpu_apic_version, cpu, version);
2250 2251
	}

2252 2253 2254
	if (apicid > max_physical_apicid)
		max_physical_apicid = apicid;

2255
#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
2256 2257
	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
2258
#endif
2259 2260 2261 2262
#ifdef CONFIG_X86_32
	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
		apic->x86_32_early_logical_apicid(cpu);
#endif
2263
	set_cpu_possible(cpu, true);
2264 2265 2266
	physid_set(apicid, phys_cpu_present_map);
	set_cpu_present(cpu, true);
	num_processors++;
2267 2268

	return cpu;
2269 2270
}

2271 2272 2273 2274
int hard_smp_processor_id(void)
{
	return read_apic_id();
}
I
Ingo Molnar 已提交
2275

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
/*
 * Override the generic EOI implementation with an optimized version.
 * Only called during early boot when only one CPU is active and with
 * interrupts disabled, so we know this does not race with actual APIC driver
 * use.
 */
void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v))
{
	struct apic **drv;

	for (drv = __apicdrivers; drv < __apicdrivers_end; drv++) {
		/* Should happen once for each apic */
		WARN_ON((*drv)->eoi_write == eoi_write);
2289
		(*drv)->native_eoi_write = (*drv)->eoi_write;
2290 2291 2292 2293
		(*drv)->eoi_write = eoi_write;
	}
}

2294
static void __init apic_bsp_up_setup(void)
2295
{
2296
#ifdef CONFIG_X86_64
2297
	apic_write(APIC_ID, apic->set_apic_id(boot_cpu_physical_apicid));
2298
#else
2299
	/*
2300 2301 2302
	 * Hack: In case of kdump, after a crash, kernel might be booting
	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
	 * might be zero if read from MP tables. Get it from LAPIC.
2303
	 */
2304 2305 2306 2307 2308
# ifdef CONFIG_CRASH_DUMP
	boot_cpu_physical_apicid = read_apic_id();
# endif
#endif
	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
2309 2310 2311 2312
}

/**
 * apic_bsp_setup - Setup function for local apic and io-apic
2313
 * @upmode:		Force UP mode (for APIC_init_uniprocessor)
2314 2315 2316 2317
 *
 * Returns:
 * apic_id of BSP APIC
 */
2318
void __init apic_bsp_setup(bool upmode)
2319 2320
{
	connect_bsp_APIC();
2321 2322
	if (upmode)
		apic_bsp_up_setup();
2323 2324 2325
	setup_local_APIC();

	enable_IO_APIC();
2326 2327
	end_local_APIC_setup();
	irq_remap_enable_fault_handling();
2328 2329 2330
	setup_IO_APIC();
}

2331 2332
#ifdef CONFIG_UP_LATE_INIT
void __init up_late_init(void)
2333
{
2334 2335
	if (apic_intr_mode == APIC_PIC)
		return;
2336

2337 2338
	/* Setup local timer */
	x86_init.timers.setup_percpu_clockev();
T
Thomas Gleixner 已提交
2339 2340 2341
}
#endif

2342
/*
2343
 * Power management
2344
 */
2345 2346 2347
#ifdef CONFIG_PM

static struct {
2348 2349 2350 2351 2352
	/*
	 * 'active' is true if the local APIC was enabled by us and
	 * not the BIOS; this signifies that we are also responsible
	 * for disabling it before entering apm/acpi suspend
	 */
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
2368
	unsigned int apic_cmci;
2369 2370
} apic_pm_state;

2371
static int lapic_suspend(void)
2372 2373 2374
{
	unsigned long flags;
	int maxlvt;
2375

2376 2377
	if (!apic_pm_state.active)
		return 0;
2378

2379
	maxlvt = lapic_get_maxlvt();
2380

2381
	apic_pm_state.apic_id = apic_read(APIC_ID);
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
2394
#ifdef CONFIG_X86_THERMAL_VECTOR
2395 2396 2397
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
2398 2399 2400 2401
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6)
		apic_pm_state.apic_cmci = apic_read(APIC_LVTCMCI);
#endif
2402

2403 2404
	local_irq_save(flags);
	disable_local_APIC();
2405

2406
	irq_remapping_disable();
2407

2408 2409
	local_irq_restore(flags);
	return 0;
L
Linus Torvalds 已提交
2410 2411
}

2412
static void lapic_resume(void)
L
Linus Torvalds 已提交
2413
{
2414 2415
	unsigned int l, h;
	unsigned long flags;
2416
	int maxlvt;
2417

2418
	if (!apic_pm_state.active)
2419
		return;
2420

2421
	local_irq_save(flags);
2422 2423 2424 2425 2426 2427 2428 2429 2430

	/*
	 * IO-APIC and PIC have their own resume routines.
	 * We just mask them here to make sure the interrupt
	 * subsystem is completely quiet while we enable x2apic
	 * and interrupt-remapping.
	 */
	mask_ioapic_entries();
	legacy_pic->mask_all();
C
Cyrill Gorcunov 已提交
2431

2432 2433 2434
	if (x2apic_mode) {
		__x2apic_enable();
	} else {
C
Cyrill Gorcunov 已提交
2435 2436 2437 2438 2439 2440
		/*
		 * Make sure the APICBASE points to the right address
		 *
		 * FIXME! This will be wrong if we ever support suspend on
		 * SMP! We'll need to do this as part of the CPU restore!
		 */
2441 2442 2443 2444 2445 2446
		if (boot_cpu_data.x86 >= 6) {
			rdmsr(MSR_IA32_APICBASE, l, h);
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
			wrmsr(MSR_IA32_APICBASE, l, h);
		}
2447
	}
2448

2449
	maxlvt = lapic_get_maxlvt();
2450 2451 2452 2453 2454 2455 2456 2457
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2458
#ifdef CONFIG_X86_THERMAL_VECTOR
2459 2460
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2461 2462 2463 2464
#endif
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6)
		apic_write(APIC_LVTCMCI, apic_pm_state.apic_cmci);
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
C
Cyrill Gorcunov 已提交
2476

2477
	irq_remapping_reenable(x2apic_mode);
2478

2479 2480
	local_irq_restore(flags);
}
T
Thomas Gleixner 已提交
2481

2482 2483 2484 2485 2486
/*
 * This device has no shutdown method - fully functioning local APICs
 * are needed on every CPU up until machine_halt/restart/poweroff.
 */

2487
static struct syscore_ops lapic_syscore_ops = {
2488 2489 2490
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};
T
Thomas Gleixner 已提交
2491

2492
static void apic_pm_activate(void)
2493 2494
{
	apic_pm_state.active = 1;
L
Linus Torvalds 已提交
2495 2496
}

2497
static int __init init_lapic_sysfs(void)
L
Linus Torvalds 已提交
2498
{
2499
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2500
	if (boot_cpu_has(X86_FEATURE_APIC))
2501
		register_syscore_ops(&lapic_syscore_ops);
H
Hiroshi Shimamoto 已提交
2502

2503
	return 0;
L
Linus Torvalds 已提交
2504
}
2505 2506 2507

/* local apic needs to resume before other devices access its registers. */
core_initcall(init_lapic_sysfs);
2508 2509 2510 2511 2512 2513

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */
L
Linus Torvalds 已提交
2514

Y
Yinghai Lu 已提交
2515
#ifdef CONFIG_X86_64
2516

2517 2518
static int multi_checked;
static int multi;
2519

2520
static int set_multi(const struct dmi_system_id *d)
2521 2522 2523
{
	if (multi)
		return 0;
C
Cyrill Gorcunov 已提交
2524
	pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2525 2526 2527 2528
	multi = 1;
	return 0;
}

2529
static const struct dmi_system_id multi_dmi_table[] = {
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
	{
		.callback = set_multi,
		.ident = "IBM System Summit2",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
			DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
		},
	},
	{}
};

2541
static void dmi_check_multi(void)
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
{
	if (multi_checked)
		return;

	dmi_check_system(multi_dmi_table);
	multi_checked = 1;
}

/*
 * apic_is_clustered_box() -- Check if we can expect good TSC
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 * Clustered boxes may have unsynced TSC problems if they are
 * multi-chassis.
 * Use DMI to check them
 */
2558
int apic_is_clustered_box(void)
2559 2560
{
	dmi_check_multi();
2561
	return multi;
L
Linus Torvalds 已提交
2562
}
Y
Yinghai Lu 已提交
2563
#endif
L
Linus Torvalds 已提交
2564 2565

/*
2566
 * APIC command line parameters
L
Linus Torvalds 已提交
2567
 */
2568
static int __init setup_disableapic(char *arg)
2569
{
L
Linus Torvalds 已提交
2570
	disable_apic = 1;
2571
	setup_clear_cpu_cap(X86_FEATURE_APIC);
2572 2573 2574
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
2575

2576
/* same as disableapic, for compatibility */
2577
static int __init setup_nolapic(char *arg)
2578
{
2579
	return setup_disableapic(arg);
2580
}
2581
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
2582

2583 2584 2585 2586 2587 2588 2589
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

2590
static int __init parse_disable_apic_timer(char *arg)
2591
{
L
Linus Torvalds 已提交
2592
	disable_apic_timer = 1;
2593
	return 0;
2594
}
2595 2596 2597 2598 2599 2600
early_param("noapictimer", parse_disable_apic_timer);

static int __init parse_nolapic_timer(char *arg)
{
	disable_apic_timer = 1;
	return 0;
2601
}
2602
early_param("nolapic_timer", parse_nolapic_timer);
2603

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
static int __init apic_set_verbosity(char *arg)
{
	if (!arg)  {
#ifdef CONFIG_X86_64
		skip_ioapic_setup = 0;
		return 0;
#endif
		return -EINVAL;
	}

	if (strcmp("debug", arg) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", arg) == 0)
		apic_verbosity = APIC_VERBOSE;
	else {
2619
		pr_warning("APIC Verbosity level %s not recognised"
2620 2621 2622 2623 2624 2625 2626 2627
			" use apic=verbose or apic=debug\n", arg);
		return -EINVAL;
	}

	return 0;
}
early_param("apic", apic_set_verbosity);

2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
static int __init lapic_insert_resource(void)
{
	if (!apic_phys)
		return -1;

	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

	return 0;
}

/*
2642
 * need call insert after e820__reserve_resources()
2643 2644 2645
 * that is using request_resource
 */
late_initcall(lapic_insert_resource);
2646 2647 2648 2649 2650 2651 2652 2653 2654

static int __init apic_set_disabled_cpu_apicid(char *arg)
{
	if (!arg || !get_option(&arg, &disabled_cpu_apicid))
		return -EINVAL;

	return 0;
}
early_param("disable_cpu_apicid", apic_set_disabled_cpu_apicid);
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674

static int __init apic_set_extnmi(char *arg)
{
	if (!arg)
		return -EINVAL;

	if (!strncmp("all", arg, 3))
		apic_extnmi = APIC_EXTNMI_ALL;
	else if (!strncmp("none", arg, 4))
		apic_extnmi = APIC_EXTNMI_NONE;
	else if (!strncmp("bsp", arg, 3))
		apic_extnmi = APIC_EXTNMI_BSP;
	else {
		pr_warn("Unknown external NMI delivery mode `%s' ignored\n", arg);
		return -EINVAL;
	}

	return 0;
}
early_param("apic_extnmi", apic_set_extnmi);